

# 8.4 Register Maps

# 8.4.1 Control Port Registers- Quick Reference

# Register Quick Reference ~ Page 0

| Adr.  | Adr.  | Register |          |          |          | Default  | (Binary) |          |          |          | Default  |
|-------|-------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|
| (Dec) | (Hex) | Name     | В7       | В6       | B5       | В4       | B3       | B2       | B1       | В0       | (Hex)    |
|       |       |          | Reserved | Reserved | Reserved | RSTM     | Reserved | Reserved | Reserved | RSTR     |          |
| 1     | 1     | P0-R1    | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |
|       |       |          | Reserved | Reserved | Reserved | RQST     | Reserved | Reserved | Reserved | RQPD     | _        |
| 2     | 2     | P0-R2    | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |
| _     |       | Do Do    | Reserved | Reserved | Reserved | RQMB     | Reserved | Reserved | Reserved | RQMA     |          |
| 3     | 3     | P0-R3    | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |
|       | _     | Do D /   | Reserved | Reserved | Reserved | PLCK     | Reserved | Reserved | Reserved | PLLE     |          |
| 4     | 4     | P0-R4    | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 1        | 1        |
| 5     | 5     | P0-R5    | Reserved |
| 6     | 6     | P0-R6    | Reserved |
| _     | _     | Do D=    | Reserved | Reserved | Reserved | DEMP     | Reserved | Reserved | Reserved | SDSL     |          |
| 7     | 7     | P0-R7    | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |
|       |       |          | Reserved | Reserved | G2OE     | INTMUTE  | G0OE     | G10E     | Reserved | Reserved | _        |
| 8     | 8     | P0-R8    | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |
|       |       |          | Reserved | Reserved | SCLKP    | SCLKO    | Reserved | Reserved | Reserved | LRCKFSO  | _        |
| 9     | 9     | P0-R9    | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |
| 10    | Α     | P0-R10   | Reserved |
| 11    | В     | P0-R11   | Reserved |
|       | _     | 50.540   | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | RSCLK    | RLRCKFS  |          |
| 12    | С     | P0-R12   | 0        | 1        | 1        | 1        | 1        | 1        | 0        | 0        | 7C       |
| 40    |       | D0 D40   | Reserved |          | SREF     | I.       | Reserved | Reserved | Reserved | Reserved |          |
| 13    | D     | P0-R13   | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |
|       | _     | 50.544   | Reserved |          | SDAC     | I.       | Reserved | Reserved | Reserved | Reserved |          |
| 14    | Е     | P0-R14   | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |
| 15    | F     | P0-R15   | Reserved |
|       |       |          |          |          |          |          |          |          |          |          |          |
| 17    | Н     | P0-R17   | Reserved |
| 40    | 40    | D0 D40   | Reserved | Reserved | Reserved | Reserved | Reserved |          | GREF     |          |          |
| 18    | 12    | P0-R18   | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |
| 40    | 40    | D0 D40   | Reserved | RQSY     | 40       |
| 19    | 13    | P0-R19   | 0        | 0        | 0        | 0        | 1        | 0        | 0        | 0        | 10       |
| 00    | 4.4   | D0 D00   | Reserved | Reserved | Reserved | Reserved |          | PP       | DV       | •        | 0        |
| 20    | 14    | P0-R20   | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |
| 04    | 45    | D0 D04   | Reserved | Reserved | Reserved |          |          | PJDV     |          |          | 0        |
| 21    | 15    | P0-R21   | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |
| 20    | 40    | D0 D00   | Reserved | Reserved |          |          | PDDV     | (MSB)    |          |          | 0        |
| 22    | 16    | P0-R22   | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |
| 22    | 17    | DO DO0   |          |          |          | PDDV     | (LSB)    |          |          |          |          |
| 23    | 17    | P0-R23   | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |
| 24    | 10    | D0 D04   | _        | _        | _        | _        | PRDV     |          |          |          |          |
| 24    | 18    | P0-R24   | Reserved | Reserved | Reserved | Reserved | 0        | 0        | 0        | 0        | 0        |
| 25    | 19    | P0-R25   | Reserved |
| 26    | 1A    | P0-R26   | Reserved |



# **Register Maps (continued)**

# Register Quick Reference ~ Page 0 (continued)

| Port    | Adr. | Adr. | Register |          | <i>y</i> 9.0.0. 4. |          |          | (Binary) | · · · · · · |          |          | Default  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|----------|----------|--------------------|----------|----------|----------|-------------|----------|----------|----------|
| The color of the |      |      | Name     | B7       | B6                 | B5       | ı        |          | B2          | B1       | B0       |          |
| Port    | • •  |      |          |          |                    |          |          |          |             | ٥.       |          | , ,      |
| The color                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 27   | 1B   | P0-R27   |          | 0                  | 0        | 0        |          | 0           | 0        | 0        | 0        |
| Port    |      |      |          | Reserved |                    |          |          | DDAC     |             |          |          |          |
| The color   Po-R29                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 28   | 1C   | P0-R28   |          | 0                  | 0        | 0        |          | 0           | 0        | 0        | 0        |
| 29                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |      |          |          |                    |          |          | DNCP     |             |          |          |          |
| 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 29   | 1D   | P0-R29   |          | 0                  | 0        | 0        | 0        | 0           | 0        | 0        | 0        |
| 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |      |          | Reserved |                    |          |          | DOSR     |             |          | II.      |          |
| 32   20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 30   | 1E   | P0-R30   | 0        | 0                  | 0        | 0        | 0        | 0           | 0        | 0        | 0        |
| 32   20   P0-R32   0   0   0   0   0   0   0   0   0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 31   | 1F   | P0-R31   | Reserved | Reserved           | Reserved | Reserved | Reserved | Reserved    | Reserved | Reserved | Reserved |
| 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |      |          |          |                    |          |          | DSCLK    |             |          |          | _        |
| 21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 32   | 20   | P0-R32   | 0        | 0                  | 0        | 0        | 0        | 0           | 0        | 0        | 0        |
| 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |      |          |          |                    |          | DLR      | CKFS     |             |          |          | _        |
| 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 33   | 21   | P0-R33   | 0        | 0                  | 0        | 0        | 0        | 0           | 0        | 0        | 0        |
| 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0.4  |      | D0 D04   | FS       | SP                 | Reserved | I16E     | Reserved | Reserved    | Reserved | Reserved |          |
| 23   P0-R35   0   0   0   0   0   0   0   0   0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 34   | 22   | P0-R34   | 0        | 0                  | 0        | 0        | 0        | 0           | 0        | 0        | 0        |
| 24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |      | D. D     |          |                    | I.       | IDAC     | (MSB)    | I.          | I.       | II.      |          |
| 24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 35   | 23   | P0-R35   | 0        | 0                  | 0        | 0        | 0        | 0           | 0        | 1        | 1        |
| 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 00   | 0.4  | D0 D00   |          |                    | I.       | IDAC     | (LSB)    | I.          | II.      | l .      | •        |
| 25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 36   | 24   | P0-R36   | 0        | 0                  | 0        | 0        | 0        | 0           | 0        | 0        | 0        |
| 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |      | D. D     | IPLK     | DCAS               | IDCM     | IDCH     | IDSK     | IDBK        | IDFS     | Reserved | _        |
| 27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 37   | 25   | P0-R37   | 0        | 0                  | 0        | 0        | 0        | 0           | 0        | -        | 0        |
| A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 38   | 26   | P0-R38   | Reserved | Reserved           | Reserved | Reserved | Reserved | Reserved    | Reserved | Reserved | Reserved |
| A0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 39   | 27   | P0-R39   | Reserved | Reserved           | Reserved | Reserved | Reserved | Reserved    | Reserved | Reserved | Reserved |
| A0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 40   | 20   | DO D40   | Reserved | Reserved           | AF       | MT       | Reserved | Reserved    | AL       | EN       | 2        |
| 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 40   | 20   | PU-R40   | 0        | 0                  | 0        | 0        | 0        | 0           | 1        | 0        | 2        |
| A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 44   | 20   | DO D 41  |          |                    |          | AC       | FS       |             |          |          | 0        |
| A2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 41   | 29   | PU-R41   | 0        | 0                  | 0        | 0        | 0        | 0           | 0        | 0        | U        |
| A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 12   | 24   | D0-D42   | Reserved | Reserved           | Reserved | AL       | IPB      | Reserved    | AU       | IPA      | 11       |
| A3   2B   P0-R43     0   0   0   0   0   0   0   0   1   1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 42   | 2/1  | 1 0-1142 | 0        | 0                  | 0        | 1        | 0        | 0           | 0        | 1        | 11       |
| Add   Beserved   Reserved   Res | 12   | 20   | D0 D42   | Reserved | Reserved           | Reserved | Reserved |          | PS          | EL       |          | 1        |
| 14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 43   | 20   | F0-N43   |          |                    |          |          |          | 0           | 0        | 1        | '        |
| 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 44   | 20   | P0-R44   | Reserved | Reserved           | Reserved | Reserved | Reserved |             | CMDP     |          | 0        |
| No.   No.  | 77   | 20   | 1 0-1144 | 0        | 0                  | 0        | 0        | 0        | 0           | 0        | 0        | 0        |
| 58         3A         P0-R58         Reserved         AMTA         0           60         3C         P0-R60         Reserved         Reserved         Reserved         Reserved         Reserved         PCTL         0           61         3D         P0-R61         Reserved         Reserved         Reserved         Reserved         Reserved         PCTL         0           62         3E         P0-R62         P0-R62         VOLA         30         30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 45   | 2D   | P0-R45   | Reserved | Reserved           | Reserved | Reserved | Reserved | Reserved    | Reserved | Reserved | Reserved |
| 59         3B         P0-R59         Reserved         AMTB         Reserved         AMTA         0           60         3C         P0-R60         Reserved         Reserved         Reserved         Reserved         Reserved         PCTL         0           61         3D         P0-R61         VOLB         30         30         30         30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |      |          |          |                    |          |          |          |             |          |          |          |
| 59         3B         P0-R59         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0<                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 58   | 3A   | P0-R58   | Reserved | Reserved           | Reserved | Reserved | Reserved | Reserved    | Reserved | Reserved | Reserved |
| 60     3C     P0-R60     Reserved Reserv                                           | 50   | 3B   | P0-R50   | Reserved |                    | AMTB     | 1        | Reserved |             | AMTA     |          | 0        |
| 60 3C P0-R60 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      | 05   | 1 0 1100 | 0        | 0                  | 0        | 0        | 0        | 0           | 0        | 0        |          |
| 61 3D P0-R61 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 60   | 30   | P0-R60   | Reserved | Reserved           | Reserved | Reserved | Reserved | Reserved    | PC       | TL       | 0        |
| 61 3D P0-R61 0 0 1 1 0 0 0 0 30  62 3E P0-R62 VOLA 30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 00   | 50   | 1 0-1100 | 0        | 0                  | 0        | 0        | 0        | 0           | 0        | 0        | 0        |
| 0 0 1 1 0 0 0 0<br>62 3E P0-R62 VOLA 30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 61   | 3D   | P0-P61   |          |                    |          | VC       | LB       |             |          |          | 30       |
| 62   3E   P0-R62   30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | υı   | SD   | 1 0-1/01 | 0        | 0                  | 1        | 1        | 0        | 0           | 0        | 0        | 30       |
| 0 0 1 1 0 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 62   | 3⊏   | P0-862   |          |                    | T        | VC       | DLA      | T           | T        | T.       | 30       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 02   | JĽ.  | 1 0-102  | 0        | 0                  | 1        | 1        | 0        | 0           | 0        | 0        | 30       |



# **Register Maps (continued)**

# Register Quick Reference ~ Page 0 (continued)

| Adr.  | Adr.   | Register    |               |               |               | Default    | (Binary)      |            |               |          | Default   |
|-------|--------|-------------|---------------|---------------|---------------|------------|---------------|------------|---------------|----------|-----------|
| (Dec) | (Hex)  | Name        | В7            | В6            | B5            | B4         | В3            | B2         | B1            | В0       | (Hex)     |
| 00    | L      | D0 D00      | VN            | DF            | VN            | IDS        | VN            | UF         | VN            | US       | 00        |
| 63    | 3F     | P0-R63      | 0             | 0             | 1             | 0          | 0             | 0          | 1             | 0        | 22        |
| 0.4   | 40     | D0 D04      | VE            | DF            | VE            | DS         | Reserved      | Reserved   | Reserved      | Reserved | 0         |
| 64    | 40     | P0-R64      | 0             | 0             | 0             | 0          | 0             | 0          | 1             | 0        | 2         |
| 0.5   | 4.4    | Do Doc      | Reserved      | Reserved      | Reserved      | Reserved   | Reserved      | ACTL       | AMLE          | AMRE     | 4         |
| 65    | 41     | P0-R65      | 0             | 0             | 0             | 0          | 0             | 1          | 0             | 0        | 4         |
| 66    | 42     | P0-R66      | Reserved      | Reserved      | Reserved      | Reserved   | Reserved      | Reserved   | Reserved      | Reserved | Reserved  |
|       | :      |             |               |               |               |            |               |            |               |          |           |
| 81    | 51     | P0-R81      | Reserved      | Reserved      | Reserved      | Reserved   | Reserved      | Reserved   | Reserved      | Reserved | Reserved  |
|       |        | Do Doo      | Reserved      | Reserved      | Reserved      |            |               | G1SL       |               |          |           |
| 82    | 52     | P0-R82      | 0             | 0             | 0             | 0          | 0             | 0          | 0             | 0        | 0         |
|       |        | 50 500      | Reserved      | Reserved      | Reserved      |            | 1.            | G0SL       | 1.            | I.       |           |
| 83    | 53     | P0-R83      | 0             | 0             | 0             | 0          | 0             | 0          | 0             | 0        | 0         |
| 84    | 54     | P0-R84      | Reserved      | Reserved      | Reserved      | Reserved   | Reserved      | Reserved   | Reserved      | Reserved | Reserved  |
|       |        |             | Reserved      | Reserved      | Reserved      |            |               | G2SL       |               |          |           |
| 85    | 55     | P0-R85      | 0             | 0             | 0             | 0          | 0             | 0          | 0             | 0        | 0         |
|       |        |             | Reserved      | Reserved      | GOUT2         | Reserved   | GOUT0         | GOUT1      | Reserved      | Reserved |           |
| 86    | 56     | P0-R86      | 0             | 0             | 0             | 0          | 0             | 0          | 0             | 0        | 0         |
|       |        |             | Reserved      | Reserved      | GINV2         | Reserved   | GINV0         | GINV1      | Reserved      | Reserved |           |
| 87    | 57     | P0-R87      | 0             | 0             | 0             | 0          | 0             | 0          | 0             | 0        | 0         |
| 88    | 58     | P0-R88      | Reserved      | Reserved      | Reserved      | Reserved   | Reserved      | Reserved   | Reserved      | Reserved | Reserved  |
| 89    | 59     | P0-R89      | Reserved      | Reserved      | Reserved      | Reserved   | Reserved      | Reserved   | Reserved      | Reserved | Reserved  |
|       |        |             | Reserved      | Reserved      | Reserved      | B1OV       | A10V          | B2OV       | A2OV          | SFOV     |           |
| 90    | 5A     | P0-R90      | 0             | 0             | 0             | 0          | 0             | 0          | 0             | 0        | 0         |
|       |        |             | Reserved      |               | DTFS          |            |               |            | SR            |          |           |
| 91    | 5B     | P0-R91      | 0             | 0             | 1             | 1          | 1             | 0          | 0             | 0        | 38        |
|       |        |             | Reserved      | Reserved      | Reserved      | Reserved   | Reserved      | Reserved   |               | BR       |           |
| 92    | 5C     | P0-R92      | 0             | 0             | 0             | 0          | 0             | 0          | 0             | 0        | 0         |
|       |        |             | DTBR          | Reserved      | Reserved      | Reserved   | Reserved      | Reserved   | Reserved      | Reserved |           |
| 93    | 5D     | P0-R93      | 0             | 1             | 0             | 0          | 0             | 0          | 0             | 0        | 40        |
|       |        |             | Reserved      | CDST6         | CDST5         | CDST4      | CDST3         | CDST2      | CDST1         | CDST0    |           |
| 94    | 5E     | P0-R94      | 0             | 0             | 0             | 0          | 0             | 0          | 0             | 0        | 0         |
|       |        |             | Reserved      | Reserved      | Reserved      | LTSH       | Reserved      | CKMF       | CSRF          | CERF     |           |
| 95    | 5F     | P0-R95      | 0             | 0             | 0             | 0          | 0             | 0          | 0             | 0        | 0         |
| 96    | 60     | P0-R96      | Reserved      | Reserved      | Reserved      | Reserved   | Reserved      | Reserved   | Reserved      | Reserved | Reserved  |
|       |        |             | reserved      | Reserved      | Reserved      | Reserved   | reserved      | Reserved   | Reserved      | Reserved | Reserved  |
| 107   | <br>6B | <br>PO-R107 | Reserved      | Reserved      | Reserved      | Reserved   | Reserved      | Reserved   | Reserved      | Reserved | Reserved  |
| 107   | OD     | 1 0-1(107   | Reserved      | Reserved      | Reserved      | Reserved   | Reserved      | Reserved   | AMBM          | AMAM     | 1.C3CIVCU |
| 108   | 6C     | P0-R108     | 0             | 0             | 1             | 1          | 0             | 0          | 1             | 1        | 33        |
|       |        |             | -             |               |               | SDTM       |               | Reserved   |               | SHTM     |           |
| 109   | 6D     | P0-R109     | Reserved<br>0 | Reserved<br>0 | Reserved<br>0 | 0<br>0     | Reserved<br>0 | 0 Reserved | Reserved<br>0 | 0        | 0         |
| 110   | 6E     | PO-R110     | Reserved      |               | Reserved      | Reserved   | Reserved      |            |               |          | Percented |
|       |        |             | iveselven     | Reserved      | Neserved      | Reserved   | I/E961760     | Reserved   | Reserved      | Reserved | Reserved  |
| 112   | 71     | <br>DO D112 | Docomical     | Docomical     | Doorwal       | Posseried. | Door and      | Docorroal  | Doorsed       | Doorsed  | Posonyod  |
| 113   | 71     | PO-R113     | Reserved      | Reserved      | Reserved      | Reserved   | Reserved      | Reserved   | Reserved      | Reserved | Reserved  |



# **Register Maps (continued)**

# Register Quick Reference ~ Page 0 (continued)

| Adr.  | Adr.       | Register |          |          |          | Default  | (Binary) |          |          |          | Default  |
|-------|------------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|
| (Dec) | (Hex)      | Name     | B7       | В6       | B5       | B4       | В3       | B2       | B1       | В0       | (Hex)    |
| 444   | 72         | D0 D444  | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | MT       | ST       | 3        |
| 114   | 12         | P0-R114  | 0        | 0        | 0        | 0        | 0        | 0        | 1        | 1        | 3        |
| 445   | 73         | D0 D445  | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | FSI      | 0        |          |
| 115   | /3         | P0-R115  | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |
| 116   | 74         | P0-R116  | Reserved |
| 117   | 75         | P0-R117  | Reserved |
| 118   | 76         | P0-R118  | вотм     | Reserved | Reserved | Reserved |          |          | 85       |          |          |
| 110   | 76         | PU-R116  | 1        | 0        | 0        | 0        | 0        | 1        | 0        | 1        | 65       |
| 110   | 77         | P0-R119  | Reserved | Reserved |          |          | GF       | PIN      |          | •        | 20       |
| 119   | //         | P0-R119  | 0        | 0        | 1        | 0        | 1        | 1        | 0        | 1        | 2D       |
| 400   | 70         | D0 D400  | Reserved | Reserved | Reserved | AMFB     | Reserved | Reserved | Reserved | AMFA     | 0        |
| 120   | 78         | P0-R120  | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |
| 404   | 70         | D0 D404  | Reserved | DAMD     | 0        |
| 121   | 79 P0-R121 | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |          |
| 400   | 7.         | D0 D400  | Reserved | EIFM     | 0        |
| 122   | 7A         | P0-R122  | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |

#### Register Quick Reference ~ Page 1

|       |       |          |          | ivedia   | ci Quick | I VOICE CITO | e ~ raye | •        |          |          |              |
|-------|-------|----------|----------|----------|----------|--------------|----------|----------|----------|----------|--------------|
| Adr.  | Adr.  | Register |          |          |          | Default      | (Binary) |          |          |          | Default      |
| (Dec) | (Hex) | Name     | B7       | В6       | B5       | B4           | В3       | B2       | B1       | В0       | (Hex)        |
| 4     | 1     | D4 D4    | Reserved | Reserved | Reserved | Reserved     | Reserved | Reserved | Reserved | OSEL     | 0            |
| 1     | 1     | P1-R1    | 0        | 0        | 0        | 0            | 0        | 0        | 0        | 0        | 0            |
| 0     | 0     | D4 D0    | Reserved | Reserved | Reserved | BAGN         | Reserved | Reserved | Reserved | AAGN     | 0            |
| 2     | 2     | P1-R2    | 0        | 0        | 0        | 0            | 0        | 0        | 0        | 0        | 0            |
| 3     | 3     | P1-R3    | Reserved | Reserved | Reserved | Reserved     | Reserved | Reserved | Reserved | Reserved | Reserv<br>ed |
| 4     | 4     | P1-R4    | Reserved | Reserved | Reserved | Reserved     | Reserved | Reserved | Reserved | Reserved | Reserv<br>ed |
| _     | ٠     | D4 D5    | Reserved | Reserved | Reserved | Reserved     | Reserved | Reserved | UEPD     | UIPD     | 44           |
| 5     | 5     | P1-R5    | 0        | 0        | 0        | 1            | 0        | 0        | 0        | 1        | 11           |
|       |       | D4 DC    | Reserved | Reserved | Reserved | Reserved     | Reserved | Reserved | Reserved | AMCT     | 0            |
| 6     | 6     | P1-R6    | 0        | 0        | 0        | 0            | 0        | 0        | 0        | 0        | 0            |
| 7     | 7     | D4 D7    | Reserved | Reserved | Reserved | AGBB         | Reserved | Reserved | Reserved | AGBA     | 0            |
| 7     | ,     | P1-R7    | 0        | 0        | 0        | 0            | 0        | 0        | 0        | 0        | 0            |
| 0     | 0     | D4 D0    | Reserved | Reserved | Reserved | Reserved     | Reserved | Reserved | Reserved | RCMF     | 0            |
| 8     | 8     | P1-R8    | 0        | 0        | 0        | 0            | 0        | 0        | 0        | 0        | 0            |
| 0     | 0     | ) P1-R9  | Reserved | Reserved | Reserved | Reserved     | Reserved | Reserved | Reserved | VCPD     | 0            |
| 9     | 9     | PI-K9    | 0        | 0        | 0        | 0            | 0        | 0        | 0        | 0        | 0            |



SLAS987 - JUNE 2014 www.ti.com

## Register Quick Reference ~ Page 44

| Ad  | r. Adr.  | Register |          | Default (Binary) |          |          |      |      |      |      | Default |
|-----|----------|----------|----------|------------------|----------|----------|------|------|------|------|---------|
| (De | c) (Hex) | Name     | B7       | В6               | B5       | B4       | В3   | B2   | B1   | В0   | (Hex)   |
| 1   | 1        | D44 D4   | Reserved | Reserved         | Reserved | Reserved | ACRM | AMDC | ACRS | ASCW | 0       |
| 1   | 1        | P44-R1   | 0        | 0                | 0        | 0        | 0    | 0    | 0    | 0    | U       |

## Register Quick Reference ~ Page 253

| Adr.  | Adr.       | Register |    | Default (Binary) |    |      |      |    |    |    |       |  |
|-------|------------|----------|----|------------------|----|------|------|----|----|----|-------|--|
| (Dec) |            |          | В7 | В6               | B5 | B4   | В3   | B2 | B1 | В0 | (Hex) |  |
| 00    | ٥٦         | D050 60  |    |                  |    | PLLF | LEX1 |    |    |    | 0     |  |
| 63    | 3F         | P253-63  | 0  | 0                | 0  | 0    | 0    | 0  | 0  | 0  | 0     |  |
| 64    | 40         | D050.04  |    |                  |    | PLLF | LEX2 |    |    |    | 0     |  |
| 64    | 40 P253-64 | 0        | 0  | 0                | 0  | 0    | 0    | 0  | 0  | 0  |       |  |

## 8.4.2 Control Port Registers- Detailed Description

## 8.4.2.1 P0-R1

| Reset Modules [4] (R/W)                                                                                                                                                                            | 0000000            |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| This bit resets the interpolation filter and the DAC modules. Since the DSP is also reset, the coefficient RAM content will the DSP. This bit is auto cleared and can be set only in standby mode. | also be cleared by |
| Normal                                                                                                                                                                                             | 0                  |
| Reset modules                                                                                                                                                                                      | 1                  |

| Reset Register [0] (R/W)                                                                                                                                                                                                                                               | 0000000 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| This bit resets the mode registers back to their initial values. The RAM content is not cleared, but the execution source w This bit is auto cleared and must be set only when the DAC is in standby mode (resetting registers when the DAC is runrand not supported). |         |
| Normal                                                                                                                                                                                                                                                                 | 0       |
| Reset mode registers                                                                                                                                                                                                                                                   | 1       |

#### 8.4.2.2 P0-R2

| Standby Request [4] (R/W)                                                                                                                                                                                                                                                                                                                       | 00000000 |  |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|--|
| When this bit is set, the DAC will be forced into a system standby mode, which is also the mode the system enters in the errors. In this mode, most subsystems will be powered down but the charge pump and digital power supply.                                                                                                               |          |  |  |  |  |  |
| Normal operation                                                                                                                                                                                                                                                                                                                                | 0        |  |  |  |  |  |
| Standby mode                                                                                                                                                                                                                                                                                                                                    | 1        |  |  |  |  |  |
| Powerdown Request [0] (R/W)                                                                                                                                                                                                                                                                                                                     | 0000000  |  |  |  |  |  |
| When this bit is set, the DAC will be forced into powerdown mode, in which the power consumption would be minimum a is also powered down. However, it will take longer to restart from this mode. This mode has higher precedence than the setting this bit along with bit 4 for standby mode will result in the DAC going into powerdown mode. |          |  |  |  |  |  |
| Normal operation                                                                                                                                                                                                                                                                                                                                | 0        |  |  |  |  |  |
| Powerdown mode                                                                                                                                                                                                                                                                                                                                  | 1        |  |  |  |  |  |

## 8.4.2.3 PO-R3

| Mute Channel B [4] (R/W)                                                                                                |    |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------|----|--|--|--|--|
| This bit issues soft mute request for the Channel B. The volume will be smoothly ramped down/up to avoid pop/click nois | e. |  |  |  |  |
| Normal volume                                                                                                           | 0  |  |  |  |  |
| Mute                                                                                                                    | 1  |  |  |  |  |





## 8.4.2.4 PO-R4

| PLL Lock Flag [4] (Read Only)                                                                                                          | 00000001 |
|----------------------------------------------------------------------------------------------------------------------------------------|----------|
| This bit indicates whether the PLL is locked or not. When the PLL is disabled this bit always shows that the PLL is not locked or not. | cked.    |
| The PLL is locked                                                                                                                      | 0        |
| The PLL is not locked                                                                                                                  | 1        |
| PLL Enable [0] (R/W)                                                                                                                   | 0000001  |
| This bit enables or disables the internal PLL. When PLL is disabled, the master clock is switched to the MCLK.                         |          |
| Disable PLL                                                                                                                            | 0        |
| Enable PLL                                                                                                                             | 1        |

#### 8.4.2.5 PO-R7

| De-Emphasis Enable [4] (R/W)                                                                                                                                                                                                           | 0000000 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| This bit enables or disables the de-emphasis filter. The default coefficients are for 44.1 kHz sampling rate, but can be changed by reprogramming the appropriate coefficients via the coefficient spaces provided in each HybridFlow. |         |
| De-emphasis filter is disabled                                                                                                                                                                                                         | 0       |
| De-emphasis filter is enabled                                                                                                                                                                                                          | 1       |
| SDOUT Select [0] (R/W)                                                                                                                                                                                                                 | 0000000 |
| This bit selects what is being output as SDOUT via GPIO pins.                                                                                                                                                                          |         |
| SDOUT is the DSP output (post-processing) <sup>(1)</sup>                                                                                                                                                                               | 0       |
| SDOUT is the DSP input (pre-processing)                                                                                                                                                                                                | 1       |

<sup>(1)</sup> Some HybridFlows offer several paths from which to take the SDOUT signal. In this case, this bit should be cleared, and the appropirate mixer/mux function in the HybridFlow should be used to determine which processed signal should be presented as the SDOUT signal.

## 8.4.2.6 PO-R8

| GPIO2 Output Enable [5] (R/W)                | 0000000  |
|----------------------------------------------|----------|
| This bit sets the direction of the GPIO2 pin | •        |
| GPIO2 is input                               | 0        |
| GPIO2 is output                              | 1        |
| GPIO0 Output Enable [3] (R/W)                | 00000000 |
| This bit sets the direction of the GPIO0 pin |          |
| GPIO0 is input                               | 0        |
| GPIO0 is output                              | 1        |
| GPIO1 Output Enable [2] (R/W)                | 00000000 |
| This bit sets the direction of the GPIO1 pin |          |
| GPIO1 is input                               | 0        |
| GPIO1 is output                              | 1        |

#### 8.4.2.7 PO-R9

| SCLK Polarity [5] (R/W)                                                                                                                                                                                            | 0000000        |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| This bit sets the inverted SCLK mode. In inverted SCLK mode, the DAC assumes that the LRCK/FS and SDIN edges are rising edge of the SCLK. Normally they are assumed to be aligned to the falling edge of the SCLK. | aligned to the |
| Normal SCLK mode                                                                                                                                                                                                   | 0              |
| Inverted SCLK mode                                                                                                                                                                                                 | 1              |

Product Folder Links: TAS5754M

**NSTRUMENTS** 



SCLK Output Enable [4] (R/W) 00000000 This bit sets the SCLK pin direction to output for I2S master mode operation. In I2S master mode the TAS5754M outputs the reference SCLK and LRCK/FS, and the external source device provides the SDIN according to these clocks. Use P0-R32 to program the division factor of the MCLK to yield the desired SCLK rate (normally 64Fs) SCLK is input (I<sup>2</sup>S slave mode) ---0---SCLK is output (I<sup>2</sup>S master mode) ---1---0000000 LRCK/FS Output Enable [0] (R/W) This bit sets the LRCK/FS pin direction to output for I2S master mode operation. In I2S master mode the PCM51xx outputs the reference SCLK and LRCK/FS, and the external source device provides the SDIN according to these clocks. Use P0/R33 to program the division factor of the SCLK to yield 1F<sub>S</sub> for LRCK/FS. LRCK/FS is input (I<sup>2</sup>S slave mode) ----0 LRCK/FS is output (I<sup>2</sup>S master mode) ----1

#### 8.4.2.8 P0-R12

| Master Mode SCLK Divider Reset [1] (R/W)                                                                                                                                      | 01111100          |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| This bit, when set to 0, will reset the MCLK divider to generate SCLK clock for I2S master mode. To use I2S master mode, the divider must be enabled and programmed properly. |                   |
| Master mode SCLK clock divider is reset                                                                                                                                       | 0-                |
| Master mode SCLK clock divider is functional                                                                                                                                  | 1-                |
| Master Mode LRCK/FS Divider Reset [0] (R/W)                                                                                                                                   | 01111100          |
| This bit, when set to 0, will reset the SCLK divider to generate LRCK/FS clock for I2S master mode. To use I2S master must be enabled and programmed properly.                | mode, the divider |
| Master mode LRCK/FS clock divider is reset                                                                                                                                    | 0                 |
| Master mode LRCK/FS clock divider is functional                                                                                                                               | 1                 |

#### 8.4.2.9 PO-R13

| PLL Reference [6:4] (R/W)                                                                                    | 00000000 |
|--------------------------------------------------------------------------------------------------------------|----------|
| This bit select the source clock for internal PLL. This bit is ignored and overriden in clock auto set mode. |          |
| The PLL reference clock is MCLK                                                                              | -000     |
| The PLL reference clock is MCLK                                                                              | - 0 0 1  |
| Reserved                                                                                                     | -100     |
| The PLL reference clock is GPIO (selected using P0-R18)                                                      | -111     |

#### 8.4.2.10 PO-R14

| DAC Clock Source [6:4] (R/W)                              | 00000000 |
|-----------------------------------------------------------|----------|
| These bits select the source clock for DAC clock divider. |          |
| Master clock (PLL/MCLK and OSC auto-select)               | -000     |
| PLL clock                                                 | - 0 0 1  |
| Reserved                                                  | -010     |
| MCLK clock                                                | -011     |
| SCLK clock others:                                        | -100     |
| Others: reserved (muted)                                  |          |

#### 8.4.2.11 PO-R18

| GPIO Source for PLL Reference clock [2:0] (R/W)                                                                | 00000000 |
|----------------------------------------------------------------------------------------------------------------|----------|
| These bits select the GPIO pins as clock input source when GPIO is selected as the PLL reference clock source. |          |
| Reserved                                                                                                       | 000      |
| Reserved                                                                                                       | 001      |
| GPIO1 functions as clock input source                                                                          | 010      |







## 8.4.2.12 PO-R19

| Synchronization Request [0] (R/W)                                                                                                                                                                                                                   | 00010000 |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| This bit, when set to 1 will issue the clock resynchronization by synchronously resets the DAC, CP and OSR clocks. The resynchronization takes place when this bit is set back to 0, where the DAC, CP and OSR clocks are resumed at the beg frame. |          |
| Resume DAC, CP and OSR clocks synchronized to the beginning of audio frame                                                                                                                                                                          |          |
| Halt DAC, CP and OSR clocks as the beginning of re-synchronization process                                                                                                                                                                          | 1        |

## 8.4.2.13 PO-R20

| PLL Divider P-Factor [3:0] (R/W)                                                        | 00000000 |
|-----------------------------------------------------------------------------------------|----------|
| These bits set the PLL divider P factor. These bits are ignored in clock auto set mode. | ·        |
| Sets the PLL divider P factor to P=1                                                    | 0000     |
| Sets the PLL divider P factor to P=2                                                    | 0001     |
| Sets the PLL divider P factor to P=3                                                    | 0010     |
|                                                                                         |          |
| Sets the PLL divider P factor to P=13                                                   | 1100     |
| Sets the PLL divider P factor to P=14                                                   | 1101     |
| Sets the PLL divider P factor to P=15                                                   | 1110     |
| Prohibited (do not set this value)                                                      | 1111     |

## 8.4.2.14 P0-R21

| PLL Divider J-Factor [4:0] (R/W)                                                                                           | 0000000 |
|----------------------------------------------------------------------------------------------------------------------------|---------|
| These bits set the J part of the overall PLL multiplication factor J.D * R. These bits are ignored in clock auto set mode. | •       |
| Prohibited (do not set this value)                                                                                         | 00000   |
| Sets the J part if the overall PLL multiplication factor J.D $^*$ R to J = 1                                               | 00001   |
| Sets the J part if the overall PLL multiplication factor J.D * R to J = 2                                                  | 00010   |
| Sets the J part if the overall PLL multiplication factor J.D $*$ R to J = 3                                                | 00011   |
|                                                                                                                            |         |
| Sets the J part if the overall PLL multiplication factor J.D * R to J = 61                                                 | 11101   |
| Sets the J part if the overall PLL multiplication factor J.D * R to J = 62                                                 | 11110   |
| Sets the J part if the overall PLL multiplication factor J.D * R to J = 63                                                 | 11111   |

## 8.4.2.15 PO-R22

| PLL Divider D-Factor (Most Significant Bit) [5:0] (Least Significant Bit) [7:0] (R/W)                                      | Decimal |
|----------------------------------------------------------------------------------------------------------------------------|---------|
| These bits set the D part of the overall PLL multiplication factor J.D * R. These bits are ignored in clock auto set mode. |         |
| Sets the D part if the overall PLL multiplication factor J.D * R to D = 0000                                               | 0       |
| Sets the D part if the overall PLL multiplication factor J.D * R to D = 0001                                               | 1       |
| Sets the D part if the overall PLL multiplication factor J.D * R to D = 0010                                               | 2       |
|                                                                                                                            |         |
| Sets the D part if the overall PLL multiplication factor J.D * R to D = 9997                                               | 9997    |
| Sets the D part if the overall PLL multiplication factor J.D * R to D = 9998                                               | 9998    |
| Sets the D part if the overall PLL multiplication factor J.D * R to D = 9999                                               | 9999    |

Product Folder Links: TAS5754M

Texas Instruments



## 8.4.2.16 P0-R24

www.ti.com

| PLL Divider R-Factor [3:0] (R/W)                                                                                           | 0000000 |
|----------------------------------------------------------------------------------------------------------------------------|---------|
| These bits set the R part of the overall PLL multiplication factor J.D * R. These bits are ignored in clock auto set mode. |         |
| Sets the R part if the overall PLL multiplication factor J.D * R to R = 1                                                  | 0000    |
| Sets the R part if the overall PLL multiplication factor J.D * R to R = 2                                                  | 0001    |
| Sets the R part if the overall PLL multiplication factor J.D * R to R = 3                                                  | 0010    |
|                                                                                                                            |         |
| Sets the R part if the overall PLL multiplication factor J.D * R to R = 14                                                 | 1101    |
| Sets the R part if the overall PLL multiplication factor J.D * R to R = 15                                                 | 1110    |
| Sets the R part if the overall PLL multiplication factor J.D * R to R = 16                                                 | 1111    |

## 8.4.2.17 P0-R27

| DSP Clock Divider [6:0] (R/W)                                                                                   | 0000000  |
|-----------------------------------------------------------------------------------------------------------------|----------|
| These bits set the source clock divider value for the DSP clock. These bits are ignored in clock auto set mode. |          |
| These bits set the source clock divider value for the DSP clock. Divide by 1                                    | -0000000 |
| These bits set the source clock divider value for the DSP clock. Divide by 2                                    | -0000001 |
| These bits set the source clock divider value for the DSP clock. Divide by 3                                    | -0000010 |
|                                                                                                                 |          |
| These bits set the source clock divider value for the DSP clock. Divide by 126                                  | -1111101 |
| These bits set the source clock divider value for the DSP clock. Divide by 127                                  | -1111110 |
| These bits set the source clock divider value for the DSP clock. Divide by 128                                  | -1111111 |

## 8.4.2.18 PO-R28

| DAC Clock Divider [6:0] (R/W)                                                                                   | 0000000  |
|-----------------------------------------------------------------------------------------------------------------|----------|
| These bits set the source clock divider value for the DAC clock. These bits are ignored in clock auto set mode. |          |
| These bits set the source clock divider value for the DAC clock. Divide by 1                                    | -0000000 |
| These bits set the source clock divider value for the DAC clock. Divide by 2                                    | -0000001 |
| These bits set the source clock divider value for the DAC clock. Divide by 3                                    | -0000010 |
|                                                                                                                 |          |
| These bits set the source clock divider value for the DAC clock. Divide by 126                                  | -1111101 |
| These bits set the source clock divider value for the DAC clock. Divide by 127                                  | -1111110 |
| These bits set the source clock divider value for the DAC clock. Divide by 128                                  | -1111111 |

#### 8.4.2.19 P0-R29

| NCP Clock Divider [6:0] (R/W)                                                                                  | 0000000  |
|----------------------------------------------------------------------------------------------------------------|----------|
| These bits set the source clock divider value for the CP clock. These bits are ignored in clock auto set mode. |          |
| These bits set the source clock divider value for the NCP clock. Divide by 1                                   | -0000000 |
| These bits set the source clock divider value for the NCP clock. Divide by 2                                   | -0000001 |
| These bits set the source clock divider value for the NCP clock. Divide by 3                                   | -0000010 |
|                                                                                                                |          |
| These bits set the source clock divider value for the NCP clock. Divide by 126                                 | -1111101 |
| These bits set the source clock divider value for the NCP clock. Divide by 127                                 | -1111110 |
| These bits set the source clock divider value for the NCP clock. Divide by 128                                 | -1111111 |

## 8.4.2.20 PO-R30

| OSR Clock Divider [6:0] (R/W)                                                                                   | 00000000 |
|-----------------------------------------------------------------------------------------------------------------|----------|
| These bits set the source clock divider value for the OSR clock. These bits are ignored in clock auto set mode. |          |





| OSR Clock Divider [6:0] (R/W)                                                  | 0000000  |
|--------------------------------------------------------------------------------|----------|
| These bits set the source clock divider value for the OSR clock. Divide by 1   | -000000  |
| These bits set the source clock divider value for the OSR clock. Divide by 2   | -000001  |
| These bits set the source clock divider value for the OSR clock. Divide by 3   | -000010  |
|                                                                                |          |
| These bits set the source clock divider value for the OSR clock. Divide by 126 | -1111101 |
| These bits set the source clock divider value for the OSR clock. Divide by 127 | -111110  |
| These bits set the source clock divider value for the OSR clock. Divide by 128 | -111111  |

## 8.4.2.21 P0-R32

| Master Mode SCLK Divider [6:0] (R/W)                                            | 00000000 |
|---------------------------------------------------------------------------------|----------|
| These bits set the MCLK divider value to generate I2S master SCLK clock.        |          |
| These bits set the source clock divider value for the SCLK clock. Divide by 1   | -0000000 |
| These bits set the source clock divider value for the SCLK clock. Divide by 2   | -0000001 |
| These bits set the source clock divider value for the SCLK clock. Divide by 3   | -0000010 |
|                                                                                 |          |
| These bits set the source clock divider value for the SCLK clock. Divide by 126 | -1111101 |
| These bits set the source clock divider value for the SCLK clock. Divide by 127 | -1111110 |
| These bits set the source clock divider value for the SCLK clock Divide by 128  | -1111111 |

## 8.4.2.22 P0-R33

| Master Mode LRCK/FS Divider [7:0] (R/W)                                                      | 00000000 |
|----------------------------------------------------------------------------------------------|----------|
| These bits set the I2S master SCLK clock divider value to generate I2S master LRCK/FS clock. |          |
| These bits set the source clock divider value for the LRCK/FS clock. Divide by 1             | 00000000 |
| These bits set the source clock divider value for the LRCK/FS clock. Divide by 2             | 00000001 |
| These bits set the source clock divider value for the LRCK/FS clock. Divide by 3             | 0000010  |
|                                                                                              |          |
| These bits set the source clock divider value for the LRCK/FS clock. Divide by 254           | 11111101 |
| These bits set the source clock divider value for the LRCK/FS clock. Divide by 255           | 11111110 |
| These bits set the source clock divider value for the LRCK/FS clock. Divide by 256           | 11111111 |

## 8.4.2.23 PO-R34

| 16x Interpolation [4] (R/W)                                                                                                               | 00000000         |
|-------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| This bit enables or disables the 16x interpolation mode                                                                                   |                  |
| 8x interpolation                                                                                                                          | 0                |
| 16x interpolation                                                                                                                         | 1                |
| Switching Frequency Speed Mode [1:0] (R/W)                                                                                                | 00000000         |
| These bits select the $F_S$ operation mode, which must be set according to the current audio sampling rate. These bits are auto set mode. | ignored in clock |
| Single speed (f <sub>SW</sub> ≤ 48 kHz)                                                                                                   | 00               |
| Double speed (48 kHz ≤ f <sub>SW</sub> ≤ 96 kHz)                                                                                          | 01               |
| Quad speed (96 kHz ≤ f <sub>SW</sub> ≤ 192 kHz)                                                                                           | 10               |

## 8.4.2.24 P0-R35

| Available DSP Clock Cycles (MSB) [7:0] (R/W)                                                                                                             | 0000001                          |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
| These bits specify the number of DSP clock cycles available in one audio frame. The value should match the DSP clock are ignored in clock auto set mode. | F <sub>S</sub> ratio. These bits |
| DSP clock:F <sub>S</sub> ratio = x                                                                                                                       | 00000000                         |



| Available DSP Clock Cycles (MSB) [7:0] (R/W) | 0000001  |
|----------------------------------------------|----------|
| DSP clock:F <sub>S</sub> ratio = x           | 00000001 |
| DSP clock:F <sub>S</sub> ratio = x           | 00000010 |
|                                              |          |
| DSP clock:F <sub>S</sub> ratio = x           | 11111101 |
| DSP clock:F <sub>S</sub> ratio = x           | 11111110 |
| DSP clock:F <sub>S</sub> ratio = x           | 11111111 |

## 8.4.2.25 PO-R36

| Available DSP Clock Cycles (LSB) [7:0] (R/W)                                                                                                                                              | 0000000  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| These bits specify the number of DSP clock cycles available in one audio frame. The value should match the DSP clock F <sub>S</sub> ratio. These bits are ignored in clock auto set mode. |          |
| DSP clock:F <sub>S</sub> ratio = x                                                                                                                                                        | 00000000 |
| DSP clock:F <sub>S</sub> ratio = x                                                                                                                                                        | 00000001 |
| DSP clock:F <sub>S</sub> ratio = x                                                                                                                                                        | 00000010 |
|                                                                                                                                                                                           |          |
| DSP clock:F <sub>S</sub> ratio = x                                                                                                                                                        | 11111101 |
| DSP clock:F <sub>S</sub> ratio = x                                                                                                                                                        | 11111110 |
| DSP clock:F <sub>S</sub> ratio = x                                                                                                                                                        | 11111111 |

## 8.4.2.26 PO-R37

| Ignore F <sub>S</sub> Detection [6] (R/W)                                                                                                                                                                                                                                                                                                                                     | 0000000              |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| This bit controls whether to ignore the F <sub>S</sub> detection. When ignored, F <sub>S</sub> error will not cause a clock error.                                                                                                                                                                                                                                            | 0000000              |
| Regard F <sub>S</sub> detection                                                                                                                                                                                                                                                                                                                                               | - 0                  |
| Ignore F <sub>S</sub> detection                                                                                                                                                                                                                                                                                                                                               | -1                   |
| Ignore SCLK Detection [5] (R/W)                                                                                                                                                                                                                                                                                                                                               | 0000000              |
| This bit controls whether to ignore the SCLK detection against LRCK/FS. The SCLK must be stable between 32F <sub>S</sub> and an error will be reported. When ignored, a SCLK error will not cause a clock error.                                                                                                                                                              |                      |
| Regard SCLK detection                                                                                                                                                                                                                                                                                                                                                         | 1                    |
| Ignore SCLK detection                                                                                                                                                                                                                                                                                                                                                         | 0                    |
| Ignore MCLK Detection [4] (R/W)                                                                                                                                                                                                                                                                                                                                               | 00000000             |
| This bit controls whether to ignore the MCLK detection against LRCK/FS. Only some certain MCLK ratios within some allowed. When ignored, an MCLK error will not cause a clock error.                                                                                                                                                                                          | error margin are     |
| Regard MCLK detection                                                                                                                                                                                                                                                                                                                                                         | 0                    |
| Ignore MCLK detection                                                                                                                                                                                                                                                                                                                                                         | 1                    |
| Ignore Clock Halt Detection [3] (R/W)                                                                                                                                                                                                                                                                                                                                         | 00000000             |
| This bit controls whether to ignore the MCLK halt (static or frequency is lower than acceptable) detection. When ignore not cause a clock error.                                                                                                                                                                                                                              | ed an MCLK halt will |
| Regard MCLK halt detection                                                                                                                                                                                                                                                                                                                                                    | 0 -                  |
| Ignore MCLK halt detection                                                                                                                                                                                                                                                                                                                                                    | 1-                   |
| Ignore LRCK/FS and SCLK Missing Detection [2] (R/W)                                                                                                                                                                                                                                                                                                                           | 00000000             |
| This bit controls whether to ignore the LRCK/FS and SCLK missing detection. The LRCK/FS and SCLK need to be in static) to be deemed missing. When ignored an LRCK/FS and SCLK missing will not cause the DAC go into powerdow                                                                                                                                                 |                      |
| Regard LRCK/FS and SCLK missing detection                                                                                                                                                                                                                                                                                                                                     | 0                    |
| Ignore LRCK/FS and SCLK missing detection                                                                                                                                                                                                                                                                                                                                     | 1                    |
| Disable Clock Divider Autoset [1] (R/W)                                                                                                                                                                                                                                                                                                                                       | 00000000             |
| This bit enables or disables the clock auto set mode. When dealing with uncommon audio clock configuration, the auto disabled and all clock dividers must be set manually. Additionally, some clock detectors might also need to be disabled feature will not work with PLL enabled in VCOM mode. In this case this feature has to be disabled and the clock divide manually. | I. The clock autoset |
| Enable clock auto set                                                                                                                                                                                                                                                                                                                                                         | 0 -                  |







| Disable Clock Divider Autoset [1] (R/W)                                                                                                                                                         | 0000000 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| Disable clock auto set                                                                                                                                                                          | 1 -     |
| Ignore PLL Lock Detection [0] (R/W)                                                                                                                                                             | 0000000 |
| This bit controls whether to ignore the PLL lock detection. When ignored, PLL unlocks will not cause a clock error. The PLL lock flag at P0-R4, bit 4 is always correct regardless of this bit. |         |
| PLL unlocks raise clock error                                                                                                                                                                   | 0       |
| PLL unlocks are ignored                                                                                                                                                                         | 1       |

## 8.4.2.27 P0-R40

| I <sup>2</sup> S Data Format [5:4] (R/W)                                                        | 0000010  |
|-------------------------------------------------------------------------------------------------|----------|
| These bits control both input and output audio interface formats for DAC operation.             |          |
| Input and output audio interface formats for DAC operation is I <sup>2</sup> S                  | 00       |
| Input and output audio interface formats for DAC operation is TDM/DSP                           | 01       |
| Input and output audio interface formats for DAC operation is RTJ                               | 10       |
| Input and output audio interface formats for DAC operation is LTJ                               | 11       |
| I <sup>2</sup> S Word Length [1:0] (R/W)                                                        | 00000010 |
| These bits control both input and output audio interface sample word lengths for DAC operation. |          |
| Input and output audio interface sample word length for DAC operation is 16 bits                | 00       |
| Input and output audio interface sample word length for DAC operation is 20 bits                | 01       |
| Input and output audio interface sample word length for DAC operation is 24 bits                | 10       |
| Input and output audio interface sample word length for DAC operation is 32 bits                | 11       |

## 8.4.2.28 P0-R41

| I <sup>2</sup> S Shift [7:0] (R/W)                                                                                                                                                                         | 0000000         |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| These bits control the offset of audio data in the audio frame for both input and output. The offset is defined as the numb the starting (MSB) of audio frame to the starting of the desired audio sample. | er of SCLK from |
| Offset (number of SCLK from the starting (MSB) of audio frame to the starting of the desired audio sample) is 0 SCLK (no offset)                                                                           | 00000000        |
| Offset is 1 SCLK                                                                                                                                                                                           | 00000001        |
| Offset is 2 SCLKs                                                                                                                                                                                          | 00000010        |
|                                                                                                                                                                                                            |                 |
| Offset is 254 SCLKs                                                                                                                                                                                        | 11111101        |
| Offset is 255 SCLKs                                                                                                                                                                                        | 11111110        |
| Offset is 256 SCLKs                                                                                                                                                                                        | 11111111        |

## 8.4.2.29 PO-R42

| Channel B DAC Data Path [5:4] (R/W)                          | 00000001               |
|--------------------------------------------------------------|------------------------|
| These bits control the Channel B audio data path connection. |                        |
| Zero data (mute)                                             | 00                     |
| Channel B data                                               | 01                     |
| Channel A data                                               | 10                     |
| Reserved (do not set)                                        | 11                     |
| Channel A DAC Data Path [1:0] (R/W)                          | 000000 <mark>01</mark> |
| These bits control the Channel A audio data path connection. |                        |
| Zero data (mute)                                             | 00                     |
| Channel A data                                               | 01                     |
| Channel B data                                               | 10                     |
| Reserved (do not set)                                        | 11                     |



## 8.4.2.30 P0-R43

www.ti.com

| DSP Program Selection [4:0] (R/W)                                        | 0000001 |
|--------------------------------------------------------------------------|---------|
| These bits select the DSP program to use for audio processing.           |         |
| Reserved (do not set)                                                    | 00000   |
| 8x, 4x, or 2x FIR interpolation filter with de-emphasis                  | 00001   |
| 8x, 4x, or 2x Low latency IIR interpolation filter with de-emphasis      | 00010   |
| 16x FIR interpolation filter with de-emphasis                            | 00011   |
| 16x Low latency IIR interpolation filter with de-emphasis                | 00100   |
| Fixed process flow with configurable parameters                          | 00101   |
| Reserved (do not set)                                                    | 00110   |
| 8x Ringing-less low latency FIR interpolation filter without de-emphasis | 00111   |
| Others: Reserved (do not set)                                            |         |
| User program in RAM                                                      | 11111   |

## 8.4.2.31 P0-R44

| Clock Missing Detection Period [2:0] (R/W)                                                                                                              | 00000000           |
|---------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| These bits set how long both SCLK and LRCK/FS keep low before the audio clocks deemed missing and the DAC transimode.                                   | tions to powerdown |
| Period that SCLK and LRCK/FS are keep low before the audio clock is deemed missing and the DAC transitions to powerdown mode is approximately 1 second  | 000                |
| Period that SCLK and LRCK/FS are keep low before the audio clock is deemed missing and the DAC transitions to powerdown mode is approximately 2 seconds | 001                |
|                                                                                                                                                         |                    |
| Period that SCLK and LRCK/FS are keep low before the audio clock is deemed missing and the DAC transitions to powerdown mode is approximately 7 seconds | 110                |
| Period that SCLK and LRCK/FS are keep low before the audio clock is deemed missing and the DAC transitions to powerdown mode is approximately 8 seconds | 111                |

## 8.4.2.32 PO-R59

| Auto Mute Time for Channel B [6:4] (R/W)                                                                                                                               | 00000000             |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| These bits specify the length of consecutive zero samples at Channel B before the channel can be auto muted. The tirkHz sampling rate and will scale with other rates. | mes shown are for 48 |
| Length of consecutive zero samples before the channel can be auto muted is 21 ms                                                                                       | -000                 |
| Length of consecutive zero samples before the channel can be auto muted is 106 ms                                                                                      | - 0 0 1              |
| Length of consecutive zero samples before the channel can be auto muted is 213 ms                                                                                      | - 0 1 0              |
| Length of consecutive zero samples before the channel can be auto muted is 533 ms                                                                                      | - 0 1 1              |
| Length of consecutive zero samples before the channel can be auto muted is 1.07 seconds                                                                                | - 1 0 0              |
| Length of consecutive zero samples before the channel can be auto muted is 2.13 seconds                                                                                | -101                 |
| Length of consecutive zero samples before the channel can be auto muted is 5.33 seconds                                                                                | -110                 |
| Length of consecutive zero samples before the channel can be auto muted is 10.66 seconds                                                                               | -111                 |
| Auto Mute Time for Channel A [2:0] (R/W)                                                                                                                               | 00000000             |
| These bits specify the length of consecutive zero samples at Channel A before the channel can be auto muted. The tirkHz sampling rate and will scale with other rates. | mes shown are for 48 |
| Length of consecutive zero samples before the channel can be auto muted is 21 ms                                                                                       | 000                  |
| Length of consecutive zero samples before the channel can be auto muted is 106 ms                                                                                      | 001                  |
| Length of consecutive zero samples before the channel can be auto muted is 213 ms                                                                                      | 010                  |
| Length of consecutive zero samples before the channel can be auto muted is 533 ms                                                                                      | 011                  |
| Length of consecutive zero samples before the channel can be auto muted is 1.07 seconds                                                                                | 100                  |
| Length of consecutive zero samples before the channel can be auto muted is 2.13 seconds                                                                                | 101                  |
| Length of consecutive zero samples before the channel can be auto muted is 5.33 seconds                                                                                | 110                  |





# 8.4.2.33 PO-R60

| Digital Volume Control [1:0] (R/W)                         | 000000000 |
|------------------------------------------------------------|-----------|
| These bits control the behavior of the digital volume.     |           |
| The volume for Channels A and B are independent            | 00        |
| Channel A volume follows Channel B setting                 | 01        |
| Channel B volume follows Channel A setting                 | 10        |
| Reserved (The volume for Channels A and B are independent) | 11        |

#### 8.4.2.34 P0-R61

| Channel B Digital Volume [7:0] (R/W)                                                                     | 00110000 |
|----------------------------------------------------------------------------------------------------------|----------|
| These bits control the Channel B digital volume. The digital volume is 24 dB to -103 dB in -0.5 dB step. |          |
| Channel B digital volume is 24 dB                                                                        | 0000000  |
| Channel B digital volume is 23.5 dB                                                                      | 0000001  |
| Channel B digital volume is 23 dB.                                                                       | 0000010  |
|                                                                                                          |          |
| Channel B digital volume is 0.5 dB                                                                       | 00100000 |
| Channel B digital volume is 0 dB                                                                         | 00110000 |
| Channel B digital volume is –0.5 dB                                                                      | 00110001 |
|                                                                                                          |          |
| Channel B digital volume is –102.5 dB                                                                    | 11111101 |
| Channel B digital volume is –103 dB                                                                      | 11111110 |
| Reserved                                                                                                 | 1111111  |

## 8.4.2.35 PO-R62

| Channel A Digital Volume [7:0] (R/W)                                                                     | 00110000 |
|----------------------------------------------------------------------------------------------------------|----------|
| These bits control the Channel A digital volume. The digital volume is 24 dB to -103 dB in -0.5 dB step. | ·        |
| Channel A digital volume is 24 dB                                                                        | 0000000  |
| Channel A digital volume is 23.5 dB                                                                      | 0000001  |
| Channel A digital volume is 23 dB.                                                                       | 0000010  |
|                                                                                                          |          |
| Channel A digital volume is 0.5 dB                                                                       | 0010000  |
| Channel A digital volume is 0 dB                                                                         | 00110000 |
| Channel A digital volume is -0.5 dB                                                                      | 00110001 |
|                                                                                                          |          |
| Channel A digital volume is –102.5 dB                                                                    | 11111101 |
| Channel A digital volume is –103 dB                                                                      | 11111110 |
| Reserved                                                                                                 | 1111111  |

## 8.4.2.36 PO-R63

| Digital Volume Normal Ramp-Down Frequency [7:6] (R/W)                                                                                                                                | 00100010 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| These bits control the frequency of the digital volume updates when the volume is ramping down. The setting here is applied to soft mute request, asserted by SPK_MUTE pin or P0-R3. |          |
| The frequency of the digital volume updates is every 1 F <sub>S</sub> period                                                                                                         | 0 0      |
| The frequency of the digital volume updates is every 2 F <sub>S</sub> period                                                                                                         | 0 1      |
| The frequency of the digital volume updates is every 4 F <sub>S</sub> period                                                                                                         | 10       |

Product Folder Links: TAS5754M

Texas Instruments



Digital Volume Normal Ramp-Down Frequency [7:6] (R/W) 00100010 Directly sets the volume to zero (Instant mute) 11----Digital Volume Normal Ramp Down Step [5:4] (R/W) 00100010 These bits control the step of the digital volume updates when the volume is ramping down. The setting here is applied to soft mute request, asserted by SPK\_MUTE pin or P0-R3. Decrement by 4 dB for each update --00----Decrement by 2 dB for each update --01----Decrement by 1 dB for each update --10----Decrement by 0.5 dB for each update --11----00100010 Digital Volume Normal Ramp-Up Frequency [3:2] (R/W) These bits control the frequency of the digital volume updates when the volume is ramping up. The setting here is applied to soft unmute request, asserted by SPK\_MUTE pin or P0-R3. The frequency of the digital volume updates is every 1 F<sub>S</sub> period ----00------01--The frequency of the digital volume updates is every 2 F<sub>S</sub> period The frequency of the digital volume updates is every 4 F<sub>S</sub> period ----10--Directly sets the volume to zero (Instant unmute) ----11--001000010 Digital Volume Normal Ramp Up Step [1:0] (R/W) These bits control the step of the digital volume updates when the volume is ramping up. The setting here is applied to soft unmute request, asserted by SPK\_MUTE pin or P0-R3. ----00 Increment by 4 dB for each update Increment by 2 dB for each update ----01 Increment by 1 dB for each update ----10 Increment by 0.5 dB for each update ----11

#### 8.4.2.37 PO-R64

| Digital Volume Emergency Ramp Down Frequency [7:6] (R/W)                                                                                                                                              | 00000010 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| These bits control the frequency of the digital volume updates when the volume is ramping down due to clock error or power outage, which usually needs faster ramp down compared to normal soft mute. |          |
| The frequency of the digital volume updates is every 1 F <sub>S</sub> period                                                                                                                          | 0 0      |
| The frequency of the digital volume updates is every 2 F <sub>S</sub> period                                                                                                                          | 0 1      |
| The frequency of the digital volume updates is every 4 F <sub>S</sub> period                                                                                                                          | 10       |
| Directly sets the volume to zero (Instant mute)                                                                                                                                                       | 11       |
| Digital Volume Emergency Ramp Down Step [5:4] (R/W)                                                                                                                                                   | 0000010  |
| These bits control the step of the digital volume updates when the volume is ramping down due to clock error or power outage, which usually needs faster ramp down compared to normal soft mute.      |          |
| Decrement by 4 dB for each update                                                                                                                                                                     | 00       |
| Decrement by 2 dB for each update                                                                                                                                                                     | 01       |
| Decrement by 1 dB for each update                                                                                                                                                                     | 1 0      |
| Decrement by 0.5 dB for each update                                                                                                                                                                   | 11       |

#### 8.4.2.38 PO-R65

| Auto Mute Control [2] (R/W)                                                                                                                                                         | 00000100 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| This bit controls the behavior of the auto mute upon zero sample detection. The time length for zero detection is set with P0-R59.                                                  |          |
| Auto mute Channel B and Channel A independently                                                                                                                                     | 0        |
| Auto mute Channels A and Channel B only when both channels are about to be auto muted                                                                                               | 1        |
| Auto Mute Channel B [1] (R/W)                                                                                                                                                       | 00000100 |
| This bit enables or disables auto mute on Channel A. Note that when Channel A auto mute is disabled and the P0-R65, bit 2 is set to 1, the Channel B will also never be auto muted. |          |
| Disable Channel A auto mute                                                                                                                                                         | 0-       |
| Enable Channel A auto mute                                                                                                                                                          | 1-       |





| Auto Mute Channel A [0] (R/W)                                                                                                                                  | 00000100               |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| This bit enables or disables auto mute on Channel B. Note that when Channel B auto mute is disabled and the P0-R65, I Channel A will also never be auto muted. | oit 2 is set to 1, the |
| Disable Channel B auto mute                                                                                                                                    | 0                      |
| Enable Channel B auto mute                                                                                                                                     | 1                      |

## 8.4.2.39 PO-R82

| GPIO1 Output Selection [4:0] (R/W)                                                                                                      | 0000000 |
|-----------------------------------------------------------------------------------------------------------------------------------------|---------|
| These bits select the signal to output to GPIO1. To actually output the selected signal, the GPIO1 must be set to output mode at P0-R8. |         |
| Off (low)                                                                                                                               | 00000   |
| DSP GPIO1 output                                                                                                                        | 00001   |
| Register GPIO1 output (P0-R86, bit 2)                                                                                                   | 00010   |
| Auto mute flag (asserted when both Channel A and Channel B are auto muted)                                                              | 00011   |
| Auto mute flag for Channel B                                                                                                            | 00100   |
| Auto mute flag for Channel A                                                                                                            | 00101   |
| Clock invalid flag (clock error or clock changing or clock missing)                                                                     | 00110   |
| Serial audio interface data output (SDOUT)                                                                                              | 00111   |
| Analog mute flag for Channel B (low active)                                                                                             | 01000   |
| Analog mute flag for Channel A (low active)                                                                                             | 01001   |
| PLL lock flag                                                                                                                           | 01010   |
| Charge pump clock                                                                                                                       | 01011   |
| Reserved                                                                                                                                | 01100   |
| Reserved                                                                                                                                | 01101   |
| Under voltage flag, asserted when SPK_MUTE voltage is higher than 0.7 DVDD                                                              | 01110   |
| Under voltage flag, asserted when SPK_MUTE voltage is higher than 0.3 DVDD                                                              | 01111   |
| PLL Output/4 (Requires Clock Flex Register)                                                                                             | 10000   |
| Others: reserved                                                                                                                        |         |

## 8.4.2.40 PO-R83

| GPIO0 Output Selection [4:0] (R/W)                                                                                                      | 0000000 |
|-----------------------------------------------------------------------------------------------------------------------------------------|---------|
| These bits select the signal to output to GPIO0. To actually output the selected signal, the GPIO0 must be set to output mode at P0-R8. |         |
| Off (low)                                                                                                                               | 00000   |
| DSP GPIO0 output                                                                                                                        | 00001   |
| Register GPIO0 output (P0-R86, bit 2)                                                                                                   | 00010   |
| Auto mute flag (asserted when both Channel A and Channel B are auto muted)                                                              | 00011   |
| Auto mute flag for Channel B                                                                                                            | 00100   |
| Auto mute flag for Channel A                                                                                                            | 00101   |
| Clock invalid flag (clock error or clock changing or clock missing)                                                                     | 00110   |
| Serial audio interface data output (SDOUT)                                                                                              | 00111   |
| Analog mute flag for Channel B (low active)                                                                                             | 01000   |
| Analog mute flag for Channel A (low active)                                                                                             | 01001   |
| PLL lock flag                                                                                                                           | 01010   |
| Charge pump clock                                                                                                                       | 01011   |
| Reserved                                                                                                                                | 01100   |
| Reserved                                                                                                                                | 01101   |
| Under voltage flag, asserted when SPK_MUTE voltage is higher than 0.7 DVDD                                                              | 01110   |
| Under voltage flag, asserted when SPK_MUTE voltage is higher than 0.3 DVDD                                                              | 01111   |
| PLL Output/4 (Requires Clock Flex Register)                                                                                             | 10000   |
| Others: reserved                                                                                                                        |         |



## 8.4.2.41 P0-R85

www.ti.com

| GPIO2 Output Selection [4:0] (R/W)                                                                                                      | 0000000 |
|-----------------------------------------------------------------------------------------------------------------------------------------|---------|
| These bits select the signal to output to GPIO2. To actually output the selected signal, the GPIO2 must be set to output mode at P0-R8. |         |
| Off (low)                                                                                                                               | 00000   |
| DSP GPIO2 output                                                                                                                        | 00001   |
| Register GPIO2 output (P0-R86, bit 5)                                                                                                   | 00010   |
| Auto mute flag (asserted when both Channels A and B are auto muted)                                                                     | 00011   |
| Auto mute flag for Channel B                                                                                                            | 00100   |
| Auto mute flag for Channel A                                                                                                            | 00101   |
| Clock invalid flag (clock error or clock changing or clock missing)                                                                     | 00110   |
| Serial audio interface data output (SDOUT)                                                                                              | 00111   |
| Analog mute flag for Channel B (low active)                                                                                             | 01000   |
| Analog mute flag for Channel A (low active)                                                                                             | 01001   |
| PLL lock flag                                                                                                                           | 01010   |
| Charge pump clock                                                                                                                       | 01011   |
| Reserved                                                                                                                                | 01100   |
| Reserved                                                                                                                                | 01101   |
| Under voltage flag, asserted when SPK_MUTE voltage is higher than 0.7 DVDD                                                              | 01110   |
| Under voltage flag, asserted when SPK_MUTE voltage is higher than 0.3 DVDD                                                              | 01111   |
| PLL Output/4 (Requires Clock Flex Register)                                                                                             | 10000   |
| Others: reserved                                                                                                                        |         |

## 8.4.2.42 PO-R86

| GPIO2 Output Control [5] (R/W)                                                                    | 0000000  |
|---------------------------------------------------------------------------------------------------|----------|
| This bit controls the GPIO2 output when the selection at P0-R85 is set to 0010 (register output). |          |
| Output low                                                                                        | 0        |
| Output high                                                                                       | 1        |
| GPIO0 Output Control [3] (R/W)                                                                    | 00000000 |
| This bit controls the GPIO0 output when the selection at P0-R83 is set to 0010 (register output). |          |
| Output low                                                                                        | 0        |
| Output high                                                                                       | 1        |
| GPIO1 Output Control [2] (R/W)                                                                    | 00000000 |
| This bit controls the GPIO1 output when the selection at P0-R82 is set to 0010 (register output). |          |
| Output low                                                                                        | 0        |
| Output high                                                                                       | 1        |

# 8.4.2.43 PO-R87

| GPIO2 Output Inversion [5] (R/W)                                                                                     | 00000000 |
|----------------------------------------------------------------------------------------------------------------------|----------|
| This bit controls the polarity of GPIO2 output. When set to 1, the output is inverted for any signal being selected. |          |
| Non-inverted                                                                                                         | 0        |
| Inverted                                                                                                             | 1        |
| GPIO0 Output Inversion [3] (R/W)                                                                                     | 00000000 |
| This bit controls the polarity of GPIO0 output. When set to 1, the output is inverted for any signal being selected. |          |
| Non-inverted                                                                                                         | 0        |
| Inverted                                                                                                             | 1        |





| GPIO1 Output Inversion [2] (R/W)                                                                                     | 00000000 |
|----------------------------------------------------------------------------------------------------------------------|----------|
| This bit controls the polarity of GPIO1 output. When set to 1, the output is inverted for any signal being selected. |          |
| Non-inverted                                                                                                         | 0        |
| Inverted                                                                                                             | 1        |

# 8.4.2.44 P0-R90

| Channel B-1 Overflow [4] (Read Only)                                                                                                       | 00000000 |
|--------------------------------------------------------------------------------------------------------------------------------------------|----------|
| This bit indicates whether the Channel B of DSP first output port has overflow. This bit is sticky and is cleared when read.               |          |
| No overflow                                                                                                                                | 0        |
| Overflow occurred                                                                                                                          | 1        |
| Channel A-1 Overflow [3] (Read Only)                                                                                                       | 00000000 |
| This bit indicates whether the Channel A of DSP first output port has overflow. This bit is sticky and is cleared when read                |          |
| No overflow                                                                                                                                | 0        |
| Overflow occurred                                                                                                                          | 1        |
| Channel B-2 Overflow [2] (Read Only)                                                                                                       | 00000000 |
| This bit indicates whether the Channel B of DSP second output port has overflow. This bit is sticky and is cleared when read.              |          |
| No overflow                                                                                                                                | 0        |
| Overflow occurred                                                                                                                          | 1        |
| Channel A-2 Overflow [1] (Read Only)                                                                                                       | 0000000  |
| This bit indicates whether the Channel A of DSP second output port has overflow. This bit is sticky and is cleared when read.              |          |
| No overflow                                                                                                                                | 0-       |
| Overflow occurred                                                                                                                          | 1-       |
| Shifter Overflow [0] (Read Only)                                                                                                           | 0000000  |
| This bit indicates whether overflow occurred in the DSP shifter (possible sample corruption). This bit is sticky and is cleared when read. |          |
| No overflow                                                                                                                                | 0        |
| Overflow occurred                                                                                                                          | 1        |

## 8.4.2.45 P0-R91

| Detected F <sub>S</sub> [6:4] (Read Only)                                                                                                                                                                                                                                                                                                                                                               | 00111000 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| These bits indicate the currently detected audio sampling rate.                                                                                                                                                                                                                                                                                                                                         |          |
| Error (out-of-valid range)                                                                                                                                                                                                                                                                                                                                                                              | -000     |
| 8 kHz                                                                                                                                                                                                                                                                                                                                                                                                   | -001     |
| 16 kHz                                                                                                                                                                                                                                                                                                                                                                                                  | -010     |
| 32 kHz to 48 kHz                                                                                                                                                                                                                                                                                                                                                                                        | -011     |
| 88.2 kHz to 96 kHz                                                                                                                                                                                                                                                                                                                                                                                      | -100     |
| 176.4 kHz to 192 kHz                                                                                                                                                                                                                                                                                                                                                                                    | -101     |
| Reserved                                                                                                                                                                                                                                                                                                                                                                                                | -111     |
| Detected MCLK Ratio [3:0] (Read Only)                                                                                                                                                                                                                                                                                                                                                                   | 00111000 |
| These bits indicate the currently detected MCLK ratio. Note that even if the MCLK ratio is not indicated as error, clock error might still be flagged due to incompatible combination with the sampling rate. Specifically the MCLK ratio must be high enough to allow enough DSP cycles for minimal audio processing when PLL is disabled. The absolute MCLK frequency must also be lower than 50 MHz. |          |
| Ratio error (The MCLK ratio is not allowed)                                                                                                                                                                                                                                                                                                                                                             | 0000     |
| $MCLK = 32 F_S$                                                                                                                                                                                                                                                                                                                                                                                         | 0001     |
| $MCLK = 48 F_S$                                                                                                                                                                                                                                                                                                                                                                                         | 0010     |
| $MCLK = 64 F_S$                                                                                                                                                                                                                                                                                                                                                                                         | 0011     |
| $MCLK = 128 F_S$                                                                                                                                                                                                                                                                                                                                                                                        | 0100     |
| MCLK = 192 F <sub>S</sub>                                                                                                                                                                                                                                                                                                                                                                               | 0101     |
| MCLK = 256 F <sub>S</sub>                                                                                                                                                                                                                                                                                                                                                                               | 0110     |
| $MCLK = 384 F_S$                                                                                                                                                                                                                                                                                                                                                                                        | 0111     |



Detected MCLK Ratio [3:0] (Read Only) 00111000  $MCLK = 512 F_S$ ---1000 MCLK = 768 F<sub>S</sub> ----1001  $MCLK = 1024 F_S$ ----1010 MCLK = 1152 F<sub>S</sub> ----1011  $MCLK = 1536 F_S$ ----1100  $MCLK = 2048 F_S$ ----1101  $MCLK = 3072 F_S$ ----1110

#### 8.4.2.46 P0-R92

| Detected SCLK Ratio [0] (Read Only)                                                                                      | 0000000              |
|--------------------------------------------------------------------------------------------------------------------------|----------------------|
| This bit is the MSB of the 9 bit word that describes the currently detected SCLK to LRCK/FS Ratio. Binary to decimal cor | version gives ratio. |
| Decode with P0-93 to determine value.                                                                                    | 0                    |
|                                                                                                                          | 1                    |

#### 8.4.2.47 PO-R93

| Detected SCLK Ratio [7:0] (Read Only)                                                                                                                                                                                                                                                                                                                                                                                                               | 00000000   |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| These bits are bit 1 through bit 8 of the 9 bit word that describes the currently detected SCLK to LRCK/FS Ratio. Binary to decimal conversion gives ratio.                                                                                                                                                                                                                                                                                         |            |
| LSB of 9 bit word                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0          |
| 2nd LSB of 9 bit word                                                                                                                                                                                                                                                                                                                                                                                                                               | 0-         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                     |            |
| 2nd MSB of 9 bit word (MSB is found in P0-R92-B0)                                                                                                                                                                                                                                                                                                                                                                                                   | 0          |
| Detected MCLK Ratio [3:0] (Read Only)                                                                                                                                                                                                                                                                                                                                                                                                               | 00111000   |
| These bits indicate the currently detected MCLK ratio. Note that even if the MCLK ratio is not indicated as error, clock err flagged due to incompatible combination with the sampling rate. Specifically the MCLK ratio must be high enough to allow cycles for minimal audio processing when PLL is disabled. The absolute MCLK frequency must also be lower than 50 MF                                                                           | enough DSP |
| These bits indicate the currently detected MCLK ratio. Note that even if the MCLK ratio is not indicated as error, clock error might still be flagged due to incompatible combination with the sampling rate. Specifically the MCLK ratio must be high enough to allow enough DSP cycles for minimal audio processing when PLL is disabled. The absolute MCLK frequency must also be lower than 50 MHz. Ratio error (The MCLK ratio is not allowed) | 0000       |
| $MCLK = 32 F_S$                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0001       |
| $MCLK = 48 F_S$                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0010       |
| $MCLK = 64 F_S$                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0011       |
| MCLK = 128 F <sub>S</sub>                                                                                                                                                                                                                                                                                                                                                                                                                           | 0100       |
| MCLK = 192 F <sub>S</sub>                                                                                                                                                                                                                                                                                                                                                                                                                           | 0101       |
| $MCLK = 256 F_S$                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0110       |
| $MCLK = 384 F_S$                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0111       |
| $MCLK = 512 F_S$                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1000       |
| $MCLK = 768 F_S$                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1001       |
| $MCLK = 1024 F_S$                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1010       |
| $MCLK = 1152 F_S$                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1011       |
| $MCLK = 1536 F_S$                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1100       |
| $MCLK = 2048 F_S$                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1101       |
| $MCLK = 3072 F_S$                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1110       |

#### 8.4.2.48 P0-R94

| Clock Detector Status [6] (Ready Only)                       | 00000000 |
|--------------------------------------------------------------|----------|
| This bit indicates whether the MCLK clock is present or not. |          |
| MCLK is present                                              | - 0      |





SLAS987 – JUNE 2014 www.ti.com

| Clock Detector Status [6] (Ready Only)                                                                                                                                                                                                                                                                                                                      | 0000000  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| MCLK is missing (halted)                                                                                                                                                                                                                                                                                                                                    | - 1      |
| Clock Detector Status 5 [5] (Ready Only)                                                                                                                                                                                                                                                                                                                    | 0000000  |
| This bit indicates whether the PLL is locked or not. The PLL will be reported as unlocked when it is disabled.                                                                                                                                                                                                                                              |          |
| PLL is locked                                                                                                                                                                                                                                                                                                                                               | 1        |
| PLL is unlocked                                                                                                                                                                                                                                                                                                                                             | 0        |
| Clock Detector Status 4 [4] (Ready Only)                                                                                                                                                                                                                                                                                                                    | 00000000 |
| This bit indicates whether the both LRCK/FS and SCLK are missing (tied low) or not.                                                                                                                                                                                                                                                                         |          |
| LRCK/FS and/or SCLK is present                                                                                                                                                                                                                                                                                                                              | 0        |
| LRCK/FS and SCLK are missing                                                                                                                                                                                                                                                                                                                                | 1        |
| Clock Detector Status 3 [3] (Read Only)                                                                                                                                                                                                                                                                                                                     | 00000000 |
| This bit indicates whether the combination of current sampling rate and MCLK ratio is valid for clock auto set.                                                                                                                                                                                                                                             |          |
| The combination of FS:MCLK ratio is valid                                                                                                                                                                                                                                                                                                                   | 0        |
| Error (clock auto set is not possible)                                                                                                                                                                                                                                                                                                                      | 1        |
| Clock Detector Status 2 [2] (Read Only)                                                                                                                                                                                                                                                                                                                     | 00000000 |
| This bit indicates whether the MCLK is valid or not. The MCLK ratio must be detectable to be valid. There is a limitation with this flag, the is, when the low period of LRCK/FS is less than or equal to 5 SCLKs, this flag will be asserted (MCLK invalid reported).                                                                                      |          |
| MCLK is valid                                                                                                                                                                                                                                                                                                                                               | 0        |
| MCLK is invalid                                                                                                                                                                                                                                                                                                                                             | 1        |
| Clock Detector Status 1 [1] (Read Only)                                                                                                                                                                                                                                                                                                                     | 0000000  |
| This bit indicates whether the SCLK is valid or not. The SCLK ratio must be stable and in the range of 32-256F <sub>S</sub> to be valid.                                                                                                                                                                                                                    |          |
| SCLK is valid                                                                                                                                                                                                                                                                                                                                               | 0 -      |
| SCLK is invalid                                                                                                                                                                                                                                                                                                                                             | 1-       |
| Clock Detector Status 0 [0] (Read Only)                                                                                                                                                                                                                                                                                                                     | 0000000  |
| This bit indicated whether the audio sampling rate is valid or not. The sampling rate must be detectable to be valid. There is a limitation with this flag, that is when this flag is asserted and P0-R37 is set to ignore all asserted error flags such that the DAC recovers, this flag will be de-asserted (sampling rate invalid not reported anymore). |          |
| Sampling rate is valid                                                                                                                                                                                                                                                                                                                                      | 0        |
|                                                                                                                                                                                                                                                                                                                                                             | 1        |

# 8.4.2.49 P0-R95

| Latched Clock Halt [4] (Ready Only)                                              | 0000000  |
|----------------------------------------------------------------------------------|----------|
| This bit indicates whether MCLK halt has occurred. The bit is cleared when read. |          |
| MCLK halt has not occurred                                                       | 0        |
| MCLK halt has occurred since last read                                           | 1        |
| Clock Missing [2] (Read Only)                                                    | 00000000 |
| This bit indicates whether the LRCK/FS and SCLK are missing (tied low).          | •        |
| One or both of LRCK/FS SCLK is present                                           | 0        |
| Both LRCK/FS and SCLK are missing                                                | 1        |
| Clock Resync Request [1] (Read Only)                                             | 0000000  |
| This bit indicates whether the clock resynchronization is in progress.           |          |
| Not resynchronizing                                                              | 0-       |
| Clock resynchronization is in progress                                           | 1-       |
| Clock Error [0] (Read Only)                                                      | 0000000  |
| This bit indicates whether a clock error is being reported.                      |          |
| Clock is valid                                                                   | 0        |
| Clock is invalid (Error)                                                         | 1        |



## 8.4.2.50 P0-R108

www.ti.com

| Channel B Analog Mute Monitor [1] (Read Only)           | 00110011 |
|---------------------------------------------------------|----------|
| This bit is a monitor for Channel B analog mute status. |          |
| Mute                                                    | 0-       |
| Unmute                                                  | 1-       |
| Channel A Analog Mute Monitor [0] (Read Only)           | 00110011 |
| This bit is a monitor for Channel A analog mute status. |          |
| Mute                                                    | 0        |
| Unmute                                                  | 1        |

## 8.4.2.51 P0-R109

| Short Detect Monitor [4] (Ready Only)                                                                                               | 00000000 |
|-------------------------------------------------------------------------------------------------------------------------------------|----------|
| This bit indicates whether line output short is occurring on the DAC_OUTx line.                                                     |          |
| Normal (No short)                                                                                                                   | 0        |
| Line output is being shorted                                                                                                        | 1        |
| Short Detected Monitor [0] (Read Only)                                                                                              | 0000000  |
| This bit indicates whether line output short on DAC_OUTx has occurred since last read. This bit is sticky and is cleared when read. |          |
| No short                                                                                                                            | 0        |
| Line output short occurred                                                                                                          | 1        |

## 8.4.2.52 P0-R114

| SPK_MUTE Decoder Status[1:0] (Read Only)                                             | 00000000 |
|--------------------------------------------------------------------------------------|----------|
| These bits indicate the output of the SPK_MUTE level decoder for monitoring purpose. |          |
| VDD > SPK_MUTE                                                                       | 00       |
| VDD ≤ SPK_MUTE < 0.7 x VDD                                                           | 01       |
| Reserved (do not set)                                                                | 10       |
| 0.7 x VDD ≤ SPK_MUTE                                                                 | 11       |

## 8.4.2.53 P0-R115

| F <sub>S</sub> Speed Mode Monitor [1:0] (Read Only)                                                                                                                                      | 00000000 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| These bits indicate the actual $F_S$ operation mode being used. The actual value is the auto set one when clock auto set is active and register set one when clock auto set is disabled. |          |
| Single speed (f <sub>S</sub> ≤ 48 kHz)                                                                                                                                                   | 00       |
| Double speed (48 kHz ≤ f <sub>S</sub> ≤ 96 kHz)                                                                                                                                          | 01       |
| Quad speed (96 kHz $\leq$ f <sub>S</sub> $\leq$ 192 kHz)                                                                                                                                 | 10       |

## 8.4.2.54 P0-R117

| DSP Boot Done Flag [7] (R/W)                           | 0000000  |
|--------------------------------------------------------|----------|
| This bit indicates whether the DSP boot is completed.  |          |
| DSP is booting                                         | 0        |
| DSP boot completed                                     | 1        |
| Power State [3:0] (Read Only)                          | 00000000 |
| These bits indicate the current power state of the DAC | •        |
| Powerdown                                              | 0000     |
| Wait for CP voltage valid                              | 0001     |
| Calibration                                            | 0010     |
| Calibration                                            | 0011     |





SLAS987 – JUNE 2014 www.ti.com

| Power State [3:0] (Read Only)      | 0000000 |
|------------------------------------|---------|
| Volume ramp up                     | 0100    |
| Run (Playing)                      | 0101    |
| Line output short or low impedance | 0110    |
| Volume ramp down                   | 0111    |
| Standby                            | 1000    |

## 8.4.2.55 P0-R119

| GPIO2 Input State [5] (Read Only)                | 00101101                |
|--------------------------------------------------|-------------------------|
| This bit indicates the logic level at GPIO2 pin. |                         |
| GPIO2 logic level low                            | 0                       |
| GPIO2 logic level high                           | 1                       |
| GPIO0 Input State [3] (Read Only)                | 0010 <mark>1</mark> 101 |
| This bit indicates the logic level at GPIO0 pin. |                         |
| GPIO0 logic level low                            | 0                       |
| GPIO0 logic level high                           | 1                       |
| GPIO1 Input State [2] (Read Only)                | 00101 <mark>1</mark> 01 |
| This bit indicates the logic level at GPIO1 pin. |                         |
| GPIO1 logic level low                            | 0                       |
| GPIO1 logic level high                           | 1                       |

## 8.4.2.56 P0-R120

| Auto Mute Flag for Channel B [4] (Read Only)           | 0000000 |
|--------------------------------------------------------|---------|
| This bit indicates the auto mute status for Channel B. |         |
| Not auto muted                                         | 0       |
| Auto muted                                             | 1       |
| Auto Mute Flag for Channel A [0] (Read Only)           | 0000000 |
| This bit indicates the auto mute status for Channel A. |         |
| Not auto muted                                         | 0       |
| Auto muted                                             | 1       |

## 8.4.2.57 P0-R121

| DAC Mode [0] (R/W)              | 0000000 |
|---------------------------------|---------|
| This bit controls the DAC mode. |         |
| Mode1                           | 0       |
| Mode2                           | 1       |

## 8.4.2.58 P1-R2

| Analog Gain Control for Channel B [4] (R/W)  | 00000000 |
|----------------------------------------------|----------|
| This bit controls the Channel B analog gain. |          |
| 0 dB                                         | 0        |
| −6 dB                                        | 1        |
| Analog Gain Control for Channel A [0] (R/W)  | 0000000  |
| This bit controls the Channel A analog gain. |          |
| 0 dB                                         | 0        |
| V 4.5                                        | · ·      |



## 8.4.2.59 P1-R5

www.ti.com

| External UVP Control [1] (R/W)                                                                           | 00010001 |
|----------------------------------------------------------------------------------------------------------|----------|
| This bit enables or disables detection of power supply drop via SPK_MUTE pin (external UVLO protection). |          |
| Enabled                                                                                                  | 0 -      |
| Disabled                                                                                                 | 1-       |
| Internal UVP Control [0] (R/W)                                                                           | 00010001 |
| This bit enables or disables internal detection of AVDD voltage drop (internal UVLO protection).         |          |
| Enabled                                                                                                  | 0        |
| Enabled                                                                                                  | -        |

## 8.4.2.60 P1-R6

| Analog Mute Control [0] (R/W)                                    | 0000000 |
|------------------------------------------------------------------|---------|
| This bit enables or disables analog mute following digital mute. |         |
| Enabled                                                          | 0       |
| Disabled                                                         | 1       |

## 8.4.2.61 P1-R7

| Analog +10% Gain for Channel B [4] (R/W)                         | 00000000 |
|------------------------------------------------------------------|----------|
| This bit enables or disables amplitude boost mode for Channel B. |          |
| Normal amplitude                                                 | 0        |
| +10% (+0.8 dB) boosted amplitude                                 | 1        |
| Analog +10% Gain for Channel A [0] (R/W)                         | 0000000  |
| This bit enables or disables amplitude boost mode for Channel A. |          |
| Normal amplitude                                                 | 0        |
| Normal amplitude                                                 | -        |

## 8.4.2.62 P1-R8

| VCOM Reference Ramp-Up [0] (R/W)                                             | 0000000 |
|------------------------------------------------------------------------------|---------|
| This bit controls the VCOM voltage ramp up speed.                            |         |
| Normal ramp-up time is approximately 600 ms with external capacitance = 1 µF | 0       |
| Fast ramp-up time is approximately 3 ms with external capacitance = 1 µF     | 1       |

#### 8.4.2.63 P1-R9

| VCOM Power-Down Control [0] (R/W)        | 0000000 |
|------------------------------------------|---------|
| This bit controls VCOM powerdown switch. |         |
| VCOM is powered on                       | 0       |
| VCOM is powered down                     | 1       |

## 8.4.2.64 P44-R1

| Active CRAM Monitor [3] (Read Only)                                                                                                   | 00000000          |
|---------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| This bit indicates which CRAM is being accessed by the DSP when adaptive mode is disabled. When adaptive mode is each has no meaning. | enabled, this bit |
| CRAM A is being used by the DSP                                                                                                       | 0                 |
| CRAM B is being used by the DSP                                                                                                       | 1                 |



SLAS987 – JUNE 2014 www.ti.com

| Adaptive Mode Control [2] (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 00000000                         |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
| This bit controls the DSP adaptive mode. When in adaptive mode, only CRAM A is accessible via serial interface when the (DAC in standby state), while when the DSP is enabled (DAC is run state) the CRAM A can only be accessed by the DS can only be accessed by the serial interface, or vice versa depending on the value of CRAMSTAT. When not in adaptive A and B can be accessed by the serial interface when the DSP is disabled, but when the DSP is enabled, no CRAM can serial interface. The DSP can access either CRAM, which can be monitored at SWPMON. | P and the CRAM B mode, both CRAM |
| Adaptive mode disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0                                |
| Adaptive mode enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1                                |
| Active CRAM Selection [1] (Read Only)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 00000000                         |
| This bit indicates which CRAM currently serves as the active one. The other CRAM serves as an update buffer, and can accessed by serial interface (SPI/I <sup>2</sup> C)                                                                                                                                                                                                                                                                                                                                                                                               |                                  |
| CRAM A is active and being used by the DSP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0-                               |
| CRAM B is active and being used by the DSP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1-                               |
| Switch Active CRAM [0] (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0000000                          |
| This bit is used to request switching roles of the two buffers, (switching the active buffer role between CRAM A and CRA cleared automatically when the switching process completed.                                                                                                                                                                                                                                                                                                                                                                                   | M B). This bit is                |
| No switching requested or switching completed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0                                |
| Switching is being requested                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1                                |

## 8.4.2.65 P253-R63

| Clock Flex Register No. 1 [7:0] (R/W)                      | 00000000 |
|------------------------------------------------------------|----------|
| Using this register allows the PLL I/O to be set to GPIOs. | ·        |
| Set to 0x11                                                | 0000000  |
|                                                            | 0000001  |
|                                                            | 0000010  |
|                                                            |          |
|                                                            | 0010000  |
|                                                            | 00110000 |
|                                                            | 00110001 |
|                                                            |          |
|                                                            | 11111101 |
|                                                            | 11111110 |
|                                                            | 11111111 |

## 8.4.2.66 P253-R64

| Clock Flex Register No. 2 [7:0] (R/W)                      | 00000000 |
|------------------------------------------------------------|----------|
| Using this register allows the PLL I/O to be set to GPIOs. |          |
| Set to 0x11                                                | 00000000 |
|                                                            | 0000001  |
|                                                            | 0000010  |
|                                                            |          |
|                                                            | 00100000 |
|                                                            | 00110000 |
|                                                            | 00110001 |
|                                                            |          |
|                                                            | 11111101 |
|                                                            | 11111110 |
|                                                            | 11111111 |



www.ti.com SLAS987 – JUNE 2014

## 9 Applications and Implementation

#### 9.1 Application Information

One of the most significant benefits of the TAS5754M device is the ability to be used in a variety of applications and with an assortment of signal processing options. This section details the information needed to configure the device for several popular configurations and provides guidance on integrating the TAS5754M device into the larger system.

#### 9.1.1 External Component Selection Criteria

The Supporting Component Requirements table in each application description section lists the details of the supporting required components in each of the System Application Schematics.

Where possible, the supporting component requirements have been consolidated to minimize the number of unique components which are used in the design. Component list consolidation is a method to reduce the number of unique part numbers in a design, to ease inventory management, and reduce the manufacturing steps during board assembly. For this reason, some capacitors are specified at a higher voltage than what would normally be required. An example of this is a 50-V capacitor may be used for decoupling of a 3.3-V power supply net.

In this example, a higher voltage capacitor can be used even on the lower voltage net to consolidate all caps of that value into a single component type. Similarly, a several unique resistors, having all the same size and value but with different power ratings can be consolidated by using the highest rated power resistor for each instance of that resistor value.

While this consolidation may seem excessive, the benefits of having fewer components in the design may far outweigh the trivial cost of a higher voltage capacitor. If lower voltage capacitors are already available elsewhere in the design, they can be used instead of the higher voltage capacitors. In all situations, the voltage rating of the capacitors must be at least 1.45 times the voltage of the voltage which appears across them. The power rating of the capacitors should be 1.5 times to 1.75 times the power dissipated in it during normal use case.

#### 9.1.2 Component Selection Impact on Board Layout, Component Placement, and Trace Routing

Because the layout is important to the overall performance of the circuit, the package size of the components shown in the component list were intentionally chosen to allow for proper board layout, component placement, and trace routing. In some cases, traces are passed in between two surface mount pads or ground plane extends from the TAS5754M device between two pads of a surface mount component and into to the surrounding copper for increased heat-sinking of the device. While components may be offered in smaller or larger package sizes, it is highly recommended that the package size remain identical to that used in the application circuit as shown. This consistency ensures that the layout and routing can be matched very closely, optimizing thermal, electromagnetic, and audio performance of the TAS5754M device in circuit in the final system.

#### 9.1.3 Amplifier Output Filtering

The TAS5754M device is often used with a low-pass filter, which is used to filter out the carrier frequency of the PWM modulated output. This filter is frequently referred to as the *L-C Filter*, due to the presence of an inductive element *L* and a capacitive element *C* to make up the 2-pole filter.

The L-C filter removes the carrier frequency, reducing electromagnetic emissions and smoothing the current waveform which is drawn from the power supply. The presence and size of the L-C filter is determined by several system level constraints. In some low-power use cases that do not have other circuits which are sensitive to EMI, a simple ferrite bead or ferrite bead and capacitor can replace the traditional large inductor and capacitor that are commonly used. In other high-power applications, large toroid inductors are required for maximum power and film capacitors may be preferred due to audio characteristics. Refer to the application report SLOA119 for a detailed description on proper component selection and design of an L-C filter based upon the desired load and response.



#### 9.2 Typical Applications

#### 9.2.1 2.0 (Stereo BTL) System

For the stereo (BTL) PCB layout, see Figure 87.

A 2.0 system generally refers to a system in which there are two full range speakers without a separate amplifier path for the speakers which reproduce the low-frequency content. In this system, two channels are presented to the amplifier via the digital input signal. These two channels are amplified and then sent to two separate speakers. In some cases, the amplified signal is further separated based upon frequency by a passive crossover network after the L-C filter. Even so, the application is considered 2.0.

Most commonly, the two channels are a pair of signals called a *stereo pair*, with one channel containing the audio for the left channel and the other channel containing the audio for the right channel. While certainly the two channels can contain any two audio channels, such as two surround channels of a multi-channel speaker system, the most popular occurrence in two channels systems is a stereo pair.

It is important to note that the HybridFlows which have been developed for specifically for stereo applications will frequently apply the same equalizer curves to the left channel and the right channel. This maximizes the processing capabilities of each HybridFlow by minimizing the cycles required by the BiQuad filters.

When two signals that are not two separate signals, but instead are derived from a single signal which is separated into low frequency and high frequency by the signal processor, the application is commonly referred to as 1.1 or *Bi-Amped* systems. The 2.0 (Stereo BTL) System application is shown in Figure 80.