

# 16-nm HBM PHY Firmware/Programming

**User Guide** 

Version 0.10 April 19, 2018

pub-005556

For a comprehensive list of changes to this document, see the Revision History.

Corporate Headquarters Website

San Jose, CA www.broadcom.com

Broadcom, the pulse logo, Connecting everything, Avago Technologies, Avago, and the A logo are among the trademarks of Broadcom and/or its affiliates in the United States, certain other countries and/or the EU.

Broadcom Proprietary and Confidential. Copyright © 2016–2018 Broadcom. All Rights Reserved.

The term "Broadcom" refers to Broadcom Inc. and/or its subsidiaries. For more information, please visit www.broadcom.com.

Broadcom reserves the right to make changes without further notice to any products or data herein to improve reliability, function, or design.

Information furnished by Broadcom is believed to be accurate and reliable. However, Broadcom does not assume any liability arising out of the application or use of this information, nor the application or use of any product or circuit described herein, neither does it convey any license under its patent rights nor the rights of others.

# **Table of Contents**

| 16-nm HBM PHY Firmware/Programming User Guide    |    |
|--------------------------------------------------|----|
| 1 SBus Master Spico Firmware                     | 4  |
| 1.1 Firmware Upload                              | 4  |
| 1.2 Verilog Example                              | 5  |
| 2 Spico Interrupts                               |    |
| 2.1 Issuing Interrupts                           |    |
| 2.2 Verilog Example                              | 8  |
| 2.3 HBM Interrupts                               | 9  |
| 2.4 HBM Spico Parameters                         |    |
| 2.5 Error Codes                                  |    |
| 2.6 Operation Codes                              |    |
| 3 HBM Firmware Operations                        | 20 |
| 4 Recommended Reset and Initialization Procedure | 25 |
| 4.1 PHY Configuration and HBM Mode Registers     | 25 |
| 4.2 HBM Mode Registers                           |    |
| 4.3 CKE                                          |    |
| 5 Direct Control Without Firmware                | 27 |
| 5.1 HBM/PHY Reset                                | 27 |
| 5.2 IEEE 1500 Access                             | 28 |
| 5.3 IEEE 1500 TMRS                               |    |
| 6 Recommended Verilog Test Protocol              |    |
| 7 Revision History                               |    |
| 7.1 Version 0.10, April 19, 2018                 |    |
| 7.2 Version 0.9. December 1, 2017                |    |
| 7.3 Version 0.8. August 1, 2017                  |    |
| 7.4 Version 0.7, April 18, 2017                  |    |
| 7.5 Version 0.6, December 22, 2017               |    |
| 7.6 Version 0.5, November 9, 2016                | 37 |
| 7.7 Version 0.4, August 15, 2016                 |    |
| 7.8 Version 0.3, May 31, 2016                    |    |
| 7.9 Version 0.2, April 22, 2016                  |    |
| 7.10 Version 0.1, March 2016                     | 37 |

# 16-nm HBM PHY Firmware/Programming User Guide

The Broadcom® High Bandwidth Memory (HBM) PHY interface is a self-contained, hardened macro that provides the logic and I/O interface for connection to a second-generation High Bandwidth Memory (HBM2) device. Configuration and test features are accessed through IEEE 1500 interfaces contained within the PHY and the HBM device. The PHY contains an SBus receiver that provides read/write control of both IEEE 1500 interfaces.

By providing access to these features via the SBus, multiple methods of control are available. The SBus Master block that drives the SBus ring can be controlled by the TAP or core interfaces. Embedded within the SBus Master is a Spico microprocessor that can also control the devices connected on the SBus ring. When used with the firmware provided by Broadcom, HBM-related operations can be automated for improved simplicity and speed.

Configuration and test capabilities accessible via the IEEE 1500/SBus interface include:

- Program PHY configuration and timing parameters
- Reset of the PHY and HBM
- Apply HBM hard lane repairs as soft repairs in the PHY
- Check interposer lanes for faults and apply soft or hard repairs to correct errors
- Perform address word and data word AC lane testing
- Perform PHY self-loopback and internal loopback testing
- Read HBM temperature via the IEEE 1500 interface
- HBM vendor-specific MBIST testing

This user guide describes the programming interface for the HBM PHY, firmware usage, and programming guidelines.

## 1 SBus Master Spico Firmware

Spico firmware automates various functional and verification tasks. The HBM PHY does not have a dedicated Spico microprocessor. Instead, it uses the Spico embedded within the SBus Master macro. For performance reasons, a unique, dedicated SBus Master macro must be used for each HBM interface. While reducing the round-trip time for SBus operations, having one SBus ring per interface also allows each interface to be run in parallel. The firmware is designed to only support a single interface.

The HBM firmware is not provided as a hardware ROM, but only as software ROM files that must be uploaded to the SBus Master prior to running HBM operations.

Two builds of HBM firmware are provided. One build supports all HBM core functionality except for MBIST operations. A separate build is provided to support just MBIST operations. Each build works for all vendors and HBM devices. The correct firmware files are:

sbus\_master.hbm.0x####\_2002.rom (HBM core) sbus\_master.hbm.0x####\_2012.rom (HBM MBIST)

where 0x#### is the revision and 2002 and 2012 are the build IDs written in hex.

## 1.1 Firmware Upload

Before running any of the firmware-based interrupts and procedures described in this document, the Spico microprocessor must run through its start-up sequence and the firmware must be uploaded. These procedures are documented in the *Broadcom 16 nm SBus Master Specification* and the *Broadcom 16 nm Spico Firmware User Guide*. To verify that the firmware was properly uploaded, the firmware revision and build ID should be queried.

## 1.2 Verilog Example

The following Verilog tasks describe the upload procedure. Two tasks are provided. The first tasks demonstrates how firmware should be uploaded in a production system. Because this method can be slow in simulation, a faster task is provided to upload the firmware directly into the SBus Master Spico memory. This method can only be used for RTL simulations.

```
task upload_sbus_master_firmware_sbus;
  input [0:256*8-1] rom file vl;
 integer fd;
                              // File Descriptor
                                   // numbe of words in the burst
  integer word count;
  integer addr;
                              // address
  integer valid;
                              // Returns 1 for each word read. Returns -1 for
end-of-file.
  reg [31:0] sbus data;
                              // Addr/Data sent via sbus to load rom
                              // data word read from file
  reg [9:0] imem data;
  $display( "INFO: %t Uploading Sbus Master Spico ROM", $time );
  // Place SPICO into Reset and Enable off
  sbus driver.write(32'hfd, 1, 32'hc0);
  // Remove Reset, Enable off, IMEM CNTL EN on
  sbus driver.write(32'hfd, 1, 32'h0240);
  // Set starting IMEM address for burst download
  sbus_driver.write(32'hfd, 3, 32'h80000000);
  // Fast Load the ROM code
  addr = 0;
  valid = 1;
  fd = $fopen(rom file vl, "r");
  while (valid > 0) begin
    sbus data = 0;
   word count = 0;
    // data word 1
    valid = $fscanf(fd, "%h", imem data);
    if (valid > 0) begin
      sbus_data = imem_data & 'h3ff;
      word count += 1;
      valid = $fscanf(fd, "%h", imem data);
    end
    // data word 2
    if (valid > 0) begin
      sbus data = sbus data | ((imem data & 'h3ff) << 10);
      word count += 1;
      valid = $fscanf(fd, "%h", imem data);
    end
    // data word 3
```

if (valid > 0) begin

```
sbus data = sbus data | ((imem data & 'h3ff) << 20);
     word count += 1;
   end
   // Word count
   if (word count > 0) begin
     sbus data = sbus data | (word count << 30);</pre>
     // Send the instruction burst
     sbus driver.write(32'hfd, 32'h14, sbus data);
     addr += word count;
   end
 end
 $fclose(fd);
 sbus driver.write(32'hfd, 32'h14, 32'hc000); // Pad with 0's
 sbus driver.write(32'hfd, 32'h14, 32'hc000); // Pad with 0's
 sbus driver.write(32'hfd, 32'h14, 32'hc000); // Pad with 0's
 sbus driver.write(32'hfd, 32'h01, 32'h40); // Set IMEM CNTL EN off
 sbus driver.write(32'hfd, 32'h01, 32'h140); // Set SPICO ENABLE on
 // Give Spico time to get through init code
 $display( "INFO: %t Waiting for spico to initialize", $time );
  `ifdef RTL
   wait( `SBUS MASTER PATH.spico.spico main.spico state == 'h12 );
   repeat (10) @ (posedge `SBUS MASTER PATH.spico clk);
 `else
   repeat (1000) @(posedge `SBUS MASTER PATH.spico clk);
  `endif
endtask : upload sbus master firmware sbus
task upload sbus master firmware direct;
 input [0:256*8-1] rom file vl;
 $display( "INFO: %t Uploading Sbus Master Spico ROM", $time );
 // ADDR
                   core clk
                              ADDR 1
 // REG
                  0 RW
                              IGNORE BROADCAST
         0
 // REG
         1
                  0
                       RW
                              IDCODE OVERRIDE GATE
 // REG
         5:2
                              REV IDCODE CNTL
                  0
                       RW
 // REG
         6
                  0
                     RW
                              SBUS CNTL GATE
 // REG 7
                 1
                       RW
                              RESET
 // REG 8
                 0
                       RW
                              ENABLE
 // REG
         9
                 0
                        RW
                              IMEM CNTL EN
         10
                 0
 // REG
                       RW
                              DMEM CNTL EN
         11
                 0
 // REG
                        RW
                              DMEM EXTENDED CNTL EN
 // Open Gate and insure that memories and Spico are in Reset
 // IMEM CNTL EN=0, SBUS CNTL GATE=1, RESET=1
 sbus driver.write(32'hfd, 1, 32'hc0);
```

```
// Release Reset (allows memories to operate) and make sure
  //interrupt bit is low
  // IMEM CNTL EN=0, SBUS CNTL GATE=1, RESET=1
  sbus driver.write(32'hfd, 1, 32'h40);
  // Fast Load the ROM code
  `SBUS MASTER PATH.load imem ( rom file vl );
  // Set IMEM CNTL EN off
  sbus driver.write(32'hfd, 32'h01, 32'h40);
  // Set SPICO ENABLE on
 sbus driver.write(32'hfd, 32'h01, 32'h140);
  // Give Spico time to get through init code
  $display( "INFO: %t Waiting for spico to initialize", $time );
 wait( `SBUS MASTER PATH.spico.spico main.spico state == 'h12 );
  repeat (10) @ (posedge `SBUS MASTER PATH.spico clk);
  $display( "INFO: %t Spico to initialized", $time );
endtask : upload sbus master firmware direct
```

## 2 Spico Interrupts

The HBM firmware functionality is controlled by interrupts issued to the Spico microprocessor using SBus commands.

#### 2.1 Issuing Interrupts

To issue an interrupt, the interrupt code and data are set, followed by raising the interrupt bit. The interrupt result must then be read. Some interrupts take time to process before a valid result is returned. While processing, the busy bit of the output result is set high. When this bit is cleared, the result is valid and both result data and status can be read.

Table 1 shows a partial SBus address map for the SBus Master Spico processor describing the interrupt registers.

**Table 1 Partial SBus Address Map** 

| Address | Register | Default | Access | Description            |
|---------|----------|---------|--------|------------------------|
| 2       | 15:0     | 0       | RW     | SPICO_INTERRUPT_CODE   |
|         | 31:16    | 0       | RW     | SPICO_INTERRUPT_DATA   |
| 7       | 0        | 0       | RW1C   | INTERRUPT              |
| 8       | 14:0     | 0       | R      | SPICO_INTERRUPT_STATUS |
|         | 15       | 0       | R      | SPICO_INTERRUPT_BUSY   |
|         | 31:16    | 0       | R      | SPICO_INTERRUPT_RESULT |

Spico interrupts are fully documented in the *Broadcom Spico Firmware User Guide*.

## 2.2 Verilog Example

The following is example Verilog code to issue a Spico interrupt and retrieve the results.

```
task sbus master spico interrupt;
 input [15:0] interrupt code;
 input [15:0] interrupt value;
 output [32:0] data;
 output error;
 integer timeout;
 begin
   // Set spico interrupt code and value
   sbus write(32'hfd, 2, ((interrupt value << 16) | interrupt code));
   // Assert Interrupt
   sbus read(32'hfd, 7, data);
   sbus write(32'hfd, 7, (data | 1));
   // Lower Interrupt
   sbus write(32'hfd, 7, (data & 32'hfffffffe));
   // Wait for interrupt to complete
   timeout = 100;
   $display("INFO: Waiting for interrupt 0x%02x to complete", interrupt code);
 while (timeout > 0) begin
      sbus read(32'hfd, 8, data);
     $display("INFO: Interrupt 0x%02x result/status: 0x%04x / 0x%04x",
        interrupt code, (data >> 16), (data & 16'hffff) );
     // Check if interrupt busy flag is set
     if ((data \& 32'h8000) == 0)
      break;
    end
   error = 0;
   if (timeout == 0)
   begin
      $display( "ERROR: Interrupt 0x%02x timeout while waiting for completion.",
      interrupt code );
     error = 1;
   end
   else
   begin
      // Read again for since the read is un-triggered, this
     // means the data read when the status changed to "done"
     // may not be valid. So read again to get a valid result
      //data.
     sbus read(32'hfd, 8, data);
     data = (data >> 16) & 32'hffff;
   end
 end
endtask
```

## 2.3 HBM Interrupts

Table 2 lists the HBM-specific interrupt codes that are defined for the HBM firmware.

**Table 2 HBM Firmware Interrupt Codes** 

| Operations | Description                          |
|------------|--------------------------------------|
| 0x30       | Launch operation on all channels     |
| 0x31       | Launch operation on a single channel |
| 0x32       | Get operation result                 |
| 0x33       | Get parameter value                  |
| 0x34       | Set parameter                        |
| 0x35       | Set parameter value                  |

## 0x30 - Launch operation on all channels

**Input** data[7:0] Operation number to perform

Return Value 0x1 Successful start of test

0x3ff An HBM operation is currently in progress

#### Description

This interrupt launches various HBM-related operations, such as HBM/PHY reset, lane repair, and HBM verification. Table 7 lists all the operations supported by firmware. Each operation is numbered. The requested operation is run on all channels for the operations that are channel specific. Some operations, such as reading the HBM Device ID, are not channel-specific.

The interrupt immediately returns with a 0x1 if successfully launched. Once launched, the operation continues to completion. 0x3ff is returned when an operation is currently in progress and the requested operation cannot be launched.

Some operations might take a significant amount of time to run. Regardless of the length of the operation, interrupt 0x32 must be polled to check if the operation has completed and to check if errors were detected.

Some firmware operations can be performed while in mission mode because they do not affect the operation of the HBM or PHY. Other operations require the PHY channel to be placed in test mode and the memory controller to halt mission mode. To ensure that this event occurs, a PHY update handshake is performed. This handshake sequence is outlined below.

- 1. Firmware operation interrupt is issued.
- Channel specific DFI\_PHYLVL\_REQ\_N signals are asserted from the PHY.
- 3. Memory controller halts operation and asserts DFI\_PHYLVL\_ACK\_N.
- 4. PHY de-asserts DFI\_INIT\_COMPLETE and enters test mode.
- 5. Firmware completes requested operation.
- 6. PHY enters mission mode, asserts DFI INIT COMPLETE, de-asserts DFI PHYLVL REQ N.
- 7. Memory controller resumes mission mode.

The PHY update handshake can be bypassed by setting the hbm\_ignore\_phyupd\_handshake Spico parameter to 1. Also note that the PHY never asserts DFI\_PHYLVL\_REQ\_N unless a firmware operation is requested by the user. If the memory controller has not been initialized and does not respond to the handshake at power-on, the handshake must be bypassed.

Operations that run in test mode must be launched using interrupt 0x32, which enables the operation on all channels. This is because a PHY/HBM reset is performed when entering test mode, which affects all channels. Operations that do not require test mode can use interrupt 0x31to run on a single channel when it is supported. Table 7 lists the

operations that run in test mode and in mission mode. Because test mode operations perform a reset automatically, a separate reset operation is not required.

## 0x31 - Launch operation on a single channel

**Input** data[7:0] Operation number to perform

data[15:8] Channel to run

Return Value 0x1 Successful start of test

0x3ff An HBM operation is currently in progress

Description

This interrupts works like interrupt 0x30 except that it allows for running operations on a single channel. Multiple channels cannot be selected. See 0x30 – Launch operation on all channels for further details.

Only operations that run in mission mode can be launched on a single channel. Operations that run in test mode must be run on all channels because a PHY/HBM reset is performed upon entering test mode, which resets all channels. Table 7 lists the operations that run in test mode and in mission mode.

## 0x32 - Get operation result

**Input** Result type to read

Return Value Result data

Description

This interrupt reads various status and result values. The value passed to the interrupt indicates which result to read. Some results are common regardless of the operation that was launched, while others might be operation-specific.

**Table 3 Result Types and Descriptions** 

| Result Type | Result Description                                                                                     |  |
|-------------|--------------------------------------------------------------------------------------------------------|--|
| 0x00        | Operation Status: Bit[0] – Operation done Bit[1] – Operation active Bit[2] – Operation errors detected |  |
| 0x01        | Global error code                                                                                      |  |
| 0x02        | Channel 0 error code                                                                                   |  |
| 0x03        | Channel 1 error code                                                                                   |  |
| 0x04        | Channel 2 error code                                                                                   |  |
| 0x05        | Channel 3 error code                                                                                   |  |
| 0x06        | Channel 4 error code                                                                                   |  |
| 0x07        | Channel 5 error code                                                                                   |  |
| 0x08        | Channel 6 error code                                                                                   |  |
| 0x09        | Channel 7 error code                                                                                   |  |
| 0x0a        | Channel 0 last operation                                                                               |  |
| 0x0b        | Channel 1 last operation                                                                               |  |
| 0х0с        | Channel 2 last operation                                                                               |  |
| 0x0d        | Channel 3 last operation                                                                               |  |
| 0x0e        | Channel 4 last operation                                                                               |  |
| 0x0f        | Channel 5 last operation                                                                               |  |
| 0x10        | Channel 6 last operation                                                                               |  |
| 0x11        | Channel 7 last operation                                                                               |  |
| 0x12-0x29   | hbm_spare_0 through hbm_spare_23                                                                       |  |

While an operation is in progress (launched with interrupt 0x30), the status can be checked by reading result 0x00. Bit[1] is high while the operation is running. When completed, bit[0] goes high and bit[1] goes low. If any errors are detected, bit[2] is set high.

When errors are detected, the global error code and the channel-specific error codes and operations should be read. When an error is not channel-specific, the global error code is set. An example might be a timeout error while waiting for the BIST state machine to run. For errors that are channel-specific, the error code for that channel is saved as well as the operation that was currently being run. When a collection of tests are being run, this is useful to identify which step failed.

Results 0x12 through 0x29 return hbm\_spare\_0 through hbm\_spare\_23. These results allow for up to 24 data results to be returned from an operation. The results will depend on the operation run but may include data, such a failing lanes, device temperature, device ID, and more. See individual operation descriptions for additional details.

#### 0x33 - Get parameter value

**Input** Parameter offset to read

Return Value Parameter value

**Description** The HBM firmware has many user-configurable parameters. The current value of any parameter can be queried with this interrupt by providing the parameter offset to the interrupt. See Section 2.4, HBM Spico Parameters, for

parameter names and descriptions.

0x34 - Set parameter offset

**Input** Parameter offset to write

Return Value 0x01 Success

0x3ff Illegal offset

**Description** Setting an HBM parameter requires two interrupts. First, this interrupt specifies the parameter offset to program.

Then, interrupt 0x35 must specify the parameter value and save it to memory.

0x35 – Set parameter value

**Input** Parameter value to write

Return Value 0x01 Success

0x3ff Error

**Description** This interrupt is part of a two-step process to program a parameter value. First, interrupt 0x34 must specify the

parameter offset. Then this interrupt can specify the parameter value and save the value to memory.

#### 2.4 HBM Spico Parameters

The HBM firmware has a number of user configuration parameters that are used to control the behavior of each operation. These can be queried and set using interrupts 0x33, 0x34, and 0x35. Table 4 shows available parameters.

**Table 4 HBM Spico Parameters** 

| Parameter Offset | Parameter Name    | Default Value |
|------------------|-------------------|---------------|
| 0x00             | Reserved          | 0xff          |
| 0x01             | hbm_max_timeout   | 0x3e8         |
| 0x02             | hbm_tinit1_cycles | 0x222e        |
| 0x03             | hbm_tinit2_cycles | 0x00          |
| 0x04             | hbm_tinit3_cycles | 0x5573        |
| 0x05             | hbm_tinit4_cycles | 0x00          |

**Table 4 HBM Spico Parameters (Continued)** 

| Parameter Offset | Parameter Name                       | Default Value |
|------------------|--------------------------------------|---------------|
| 0x06             | hbm_tinit5_cycles                    | 0x09          |
| 0x07             | hbm_rw_latency_offset                | 0x02          |
| 0x08             | hbm_latency_odd_n_even               | 0x01          |
| 0x0a             | hbm_mode_register0                   | 0x03          |
| 0x0b             | hbm_mode_register1                   | 0x91          |
| 0x0c             | hbm_mode_register2                   | 0x96          |
| 0x0d             | hbm_mode_register3                   | 0xe1          |
| 0x0e             | hbm_mode_register4                   | 0x02          |
| 0x0f             | hbm_mode_register5                   | 0x00          |
| 0x10             | hbm_mode_register6                   | 0x64          |
| 0x11             | hbm_mode_register7                   | 0x02          |
| 0x12             | hbm_mode_register8                   | 0x00          |
| 0x13             | hbm_phy_config0                      | 0xa407        |
| 0x14             | hbm_phy_config1                      | 0x074c        |
| 0x15             | hbm_phy_config2                      | 0x4ca4        |
| 0x16             | hbm_phy_config3                      | 0x0798        |
| 0x17             | hbm_phy_config4                      | 0x4ca4        |
| 0x18             | hbm_phy_config5                      | 0xa407        |
| 0x19             | hbm_phy_config6                      | 0x004c        |
| 0x1a             | hbm_lbp_drv_imp                      | 0x00          |
| 0x1b             | hbm_delay_config_dll                 | 0x0           |
| 0x1c             | hbm_ignore_phyupd_handshake          | 0x01          |
| 0x1d             | hbm_tupdmrs_cycles                   | 0x1f4         |
| 0x1e             | hbm_t_rdlat_offset                   | 0x04          |
| 0x1f             | hbm_mbist_repair_mode                | 0x02          |
| 0x20             | hbm_samsung_mbist_pattern            | 0x0           |
| 0x21             | hbm_samsung_mbist_hard_repair_cycles | 0x1964        |
| 0x22             | hbm_hard_lane_repair_cycles          | 0x479a        |
| 0x24             | hbm_mbist_bank_address_end           | 0x0f          |
| 0x25             | hbm_mbist_row_address_end            | 0x3fff        |
| 0x26             | hbm_mbist_column_address_end         | 0x3f          |
| 0x27             | hbm_freq                             | 0x7d0         |
| 0x28             | hbm_div_mode                         | 0x1           |
| 0x29             | hbm_cke_exit_state                   | 0x0           |
| 0x2a             | hbm_test_mode_register0              | 0x73          |
| 0x2b             | hbm_test_mode_register1              | 0x91          |
| 0x2c             | hbm_test_mode_register2              | 0xa7          |
| 0x2d             | hbm_test_mode_register3              | 0xa4          |
| 0x2e             | hbm_test_mode_register4              | 0x03          |
| 0x2f             | hbm_test_mode_register5              | 0x0           |
| 0x30             | hbm_test_mode_register6              | 0x0           |

Table 4 HBM Spico Parameters (Continued)

| 0x31         hbm_test_mode_register7         0x2           0x32         hbm_test_mode_register8         0x0           0x33         hbm_ctc_run_cycles         0xff           0x34         hbm_ctc_channel_ignore         0x00           0x35         hbm_ctc_initial_address_lo         0x00           0x36         hbm_ctc_initial_address_li         0x00           0x37         hbm_ctc_max_address_lo         0xffff           0x38         hbm_ctc_max_address_hi         0x7f           0x39         hbm_test_t_rdlat_offset         0x07           0x30         hbm_test_t_rdlat_offset         0x07           0x3a         hbm_mode_register15         0x00           0x3b         hbm_test_mode_register15         0x00           0x3c         hbm_bypass_testmode_reset         0x00           0x3d         hbm_bypass_testmode_reset         0x00           0x3d         hbm_disable_addr_lane_repair         0x00           0x3e         hbm_bypass_repair_on_reset         0x00           0x3f         hbm_bypass_repair_on_reset         0x00           0x41         hbm_manually_configure_id         0x01           0x42         hbm_density         0x03           0x43         hbm_manually_configure_id                                                       | Parameter Offset | Parameter Name               | Default Value |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------|---------------|
| 0x33         hbm_ctc_run_cycles         0xff           0x34         hbm_ctc_channel_ignore         0x00           0x35         hbm_ctc_initial_address_lo         0x00           0x36         hbm_ctc_initial_address_hi         0x00           0x37         hbm_ctc_max_address_lo         0xffff           0x38         hbm_ctc_max_address_hi         0x7           0x39         hbm_ets_t_crdlat_offset         0x07           0x3a         hbm_mode_register15         0x00           0x3b         hbm_test_mode_register15         0x00           0x3c         hbm_bypass_testmode_reset         0x00           0x3d         hbm_bypass_testmode_reset         0x00           0x3d         hbm_disable_addr_lane_repair         0x00           0x3d         hbm_bypass_repair_on_reset         0x00           0x3f         hbm_bypass_repair_on_reset         0x00           0x41         hbm_smanufacturer_id         0x01           0x42         hbm_density         0x03           0x43         hbm_density         0x00           0x44         hbm_parity_latency         0x00           0x45         hbm_test_parity_latency         0x00           0x46         hbm_est_parity_latency         0x00 </td <td>0x31</td> <td>hbm_test_mode_register7</td> <td>0x2</td> | 0x31             | hbm_test_mode_register7      | 0x2           |
| 0x34         hbm_ctc_channel_ignore         0x00           0x35         hbm_ctc_initial_address_lo         0x00           0x36         hbm_ctc_initial_address_hi         0x00           0x37         hbm_ctc_max_address_lo         0xffff           0x38         hbm_ctc_max_address_hi         0x7f           0x39         hbm_ctc_max_address_hi         0x07           0x30         hbm_test_t_rdlat_offset         0x00           0x3a         hbm_dbegister15         0x00           0x3a         hbm_test_mode_register15         0x00           0x3c         hbm_bpypass_testmode_reset         0x00           0x3d         hbm_dbypass_testmode_reset         0x00           0x3d         hbm_dbypass_testmode_reset         0x00           0x3d         hbm_ctc_pattern_type         0x00           0x3d         hbm_dbypass_repair_on_reset         0x00           0x41         hbm_stack_height         0x00           0x41         hbm_smanually_configure_id         0x01           0x42         hbm_density         0x03           0x43         hbm_parity_latency         0x00           0x44         hbm_parity_latency         0x00           0x45         hbm_test_parity_latency         0x0                                                                | 0x32             | hbm_test_mode_register8      | 0x0           |
| 0x35         hbm_ctc_initial_address_lo         0x00           0x36         hbm_ctc_initial_address_hi         0x00           0x37         hbm_ctc_max_address_lo         0xfffff           0x38         hbm_ctc_max_address_hi         0x7f           0x39         hbm_test_t_rdlat_offset         0x07           0x3a         hbm_mode_register15         0x00           0x3b         hbm_test_mode_register15         0x00           0x3c         hbm_bypass_testmode_reset         0x00           0x3d         hbm_delable_addr_lane_repair         0x00           0x3d         hbm_ctc_pattern_type         0x00           0x3f         hbm_bypass_repair_on_reset         0x00           0x40         hbm_stack_height         0x00           0x41         hbm_manufacturer_id         0x01           0x42         hbm_density         0x03           0x43         hbm_density         0x03           0x44         hbm_parity_latency         0x00           0x45         hbm_test_parity_latency         0x00           0x46         hbm_dfi_t_rdata_en         0x00           0x47         hbm_manually_config_nwl         0x00           0x48         hbm_ctc_pseudo_channel         0x03                                                                               | 0x33             | hbm_ctc_run_cycles           | 0xff          |
| 0x36         hbm_ctc_initial_address_hi         0x00           0x37         hbm_ctc_max_address_lo         0xffff           0x38         hbm_ctc_max_address_hi         0x7f           0x39         hbm_test_t_rdlat_offset         0x07           0x3a         hbm_mode_register15         0x00           0x3b         hbm_test_mode_register15         0x00           0x3c         hbm_bypass_testmode_reset         0x00           0x3d         hbm_disable_addr_lane_repair         0x00           0x3e         hbm_ctc_pattern_type         0x00           0x3e         hbm_ctc_pattern_type         0x00           0x3f         hbm_bypass_repair_on_reset         0x00           0x40         hbm_stack_height         0x00           0x41         hbm_manufacturer_id         0x01           0x42         hbm_density         0x03           0x43         hbm_density         0x00           0x44         hbm_parity_latency         0x00           0x44         hbm_test_parity_latency         0x00           0x45         hbm_test_parity_latency         0x00           0x46         hbm_density         0x00           0x47         hbm_manually_config_nwl         0x00                                                                                            | 0x34             | hbm_ctc_channel_ignore       | 0x00          |
| 0x37         hbm_ctc_max_address_lo         0xffff           0x38         hbm_ctc_max_address_hi         0x7f           0x39         hbm_test_t_rdlat_offset         0x07           0x3a         hbm_mode_register15         0x00           0x3b         hbm_test_mode_register15         0x00           0x3c         hbm_bypass_testmode_reset         0x00           0x3d         hbm_bypass_testmode_reset         0x00           0x3d         hbm_disable_addr_lane_repair         0x00           0x3e         hbm_bypass_repair_on_reset         0x00           0x3f         hbm_bypass_repair_on_reset         0x00           0x40         hbm_stack_height         0x00           0x41         hbm_manufacturer_id         0x01           0x42         hbm_density         0x03           0x43         hbm_manually_configure_id         0x00           0x43         hbm_parity_latency         0x00           0x44         hbm_parity_latency         0x00           0x45         hbm_test_parity_latency         0x00           0x46         hbm_defi_t_rddata_en         0x00           0x48         hbm_ctc_pseudo_channel         0x03           0x49         hbm_ctc_sbref_en         0x4a                                                                          | 0x35             | hbm_ctc_initial_address_lo   | 0x00          |
| 0x38         hbm_ctc_max_address_hi         0x7f           0x39         hbm_test_t_rdlat_offset         0x07           0x3a         hbm_mode_register15         0x00           0x3b         hbm_test_mode_register15         0x00           0x3c         hbm_bypass_testmode_reset         0x00           0x3d         hbm_disable_addr_lane_repair         0x00           0x3e         hbm_ctc_pattern_type         0x00           0x3f         hbm_bypass_repair_on_reset         0x00           0x40         hbm_stack_height         0x00           0x41         hbm_manufacturer_id         0x01           0x42         hbm_density         0x03           0x43         hbm_density         0x00           0x44         hbm_parity_latency         0x00           0x44         hbm_parity_latency         0x00           0x45         hbm_test_parity_latency         0x00           0x46         hbm_defi_t_rddata_en         0x00           0x47         hbm_manually_config_nwl         0x00           0x48         hbm_ctc_pseudo_channel         0x03           0x49         hbm_ctc_sbref_en         0x4a           0x40         hbm_samsung_mbist_workaround         0x1                                                                                             | 0x36             | hbm_ctc_initial_address_hi   | 0x00          |
| 0x39         hbm_test_t_rdlat_offset         0x07           0x3a         hbm_mode_register15         0x00           0x3b         hbm_test_mode_register15         0x00           0x3c         hbm_bypass_testmode_reset         0x00           0x3d         hbm_disable_addr_lane_repair         0x00           0x3e         hbm_ctc_pattern_type         0x00           0x3f         hbm_bypass_repair_on_reset         0x00           0x40         hbm_stack_height         0x00           0x41         hbm_manufacturer_id         0x01           0x42         hbm_density         0x03           0x43         hbm_density         0x00           0x43         hbm_manually_configure_id         0x00           0x44         hbm_parity_latency         0x00           0x45         hbm_test_parity_latency         0x00           0x46         hbm_test_parity_latency         0x00           0x47         hbm_manually_config_nwl         0x00           0x48         hbm_manually_config_nwl         0x00           0x48         hbm_ctc_pseudo_channel         0x03           0x49         hbm_ctc_sbref_en         0x4a           0x40         hbm_ctc_user_data_seed         0x0                                                                                        | 0x37             | hbm_ctc_max_address_lo       | 0xffff        |
| 0x3a         hbm_mode_register15         0x00           0x3b         hbm_test_mode_register15         0x00           0x3c         hbm_bypass_testmode_reset         0x00           0x3d         hbm_bypass_testmode_reset         0x00           0x3e         hbm_ctc_pattern_type         0x00           0x3f         hbm_ctc_pattern_type         0x00           0x41         hbm_bypass_repair_on_reset         0x00           0x40         hbm_stack_height         0x00           0x41         hbm_manufacturer_id         0x01           0x42         hbm_density         0x03           0x43         hbm_density         0x00           0x44         hbm_parity_latency         0x00           0x44         hbm_parity_latency         0x00           0x45         hbm_test_parity_latency         0x00           0x46         hbm_dfi_t_rddata_en         0x00           0x47         hbm_manually_config_nwl         0x00           0x48         hbm_ctc_pseudo_channel         0x03           0x49         hbm_ctc_sbref_en         0x4a           0x40         hbm_ctc_retention_cycles         0xff           0x4b         hbm_samsung_mbist_workaround         0x1           <                                                                                      | 0x38             | hbm_ctc_max_address_hi       | 0x7f          |
| 0x3b         hbm_test_mode_register15         0x00           0x3c         hbm_bypass_testmode_reset         0x00           0x3d         hbm_disable_addr_lane_repair         0x00           0x3e         hbm_ctc_pattern_type         0x00           0x3f         hbm_bypass_repair_on_reset         0x00           0x40         hbm_bypass_repair_on_reset         0x00           0x41         hbm_stack_height         0x00           0x41         hbm_manufacturer_id         0x01           0x42         hbm_density         0x03           0x43         hbm_manually_configure_id         0x00           0x44         hbm_parity_latency         0x00           0x44         hbm_parity_latency         0x00           0x45         hbm_test_parity_latency         0x00           0x46         hbm_defi_t_rddata_en         0x00           0x47         hbm_manually_config_nwl         0x00           0x48         hbm_ctc_pseudo_channel         0x03           0x49         hbm_ctc_sbref_en         0x4a           0x4a         hbm_ctc_retention_cycles         0xff           0x4b         hbm_ctc_user_data_seed         0x0           0x62         hbm_samsung_mbist_workaround         0x1                                                                        | 0x39             | hbm_test_t_rdlat_offset      | 0x07          |
| 0x3c         hbm_bypass_testmode_reset         0x00           0x3d         hbm_disable_addr_lane_repair         0x00           0x3e         hbm_ctc_pattern_type         0x00           0x3f         hbm_bypass_repair_on_reset         0x00           0x40         hbm_bypass_repair_on_reset         0x00           0x41         hbm_stack_height         0x00           0x41         hbm_manufacturer_id         0x01           0x42         hbm_density         0x03           0x43         hbm_density         0x00           0x44         hbm_parity_latency         0x00           0x44         hbm_parity_latency         0x00           0x45         hbm_test_parity_latency         0x00           0x46         hbm_dest_parity_latency         0x00           0x47         hbm_manually_config_nwl         0x00           0x48         hbm_manually_config_nwl         0x00           0x48         hbm_ctc_pseudo_channel         0x03           0x49         hbm_ctc_sbref_en         0x4a           0x4a         hbm_ctc_user_data_seed         0x0           0x62         hbm_samsung_mbist_workaround         0x1           0x63         hbm_ddword_op         0x3                                                                                                | 0x3a             | hbm_mode_register15          | 0x00          |
| 0x3d         hbm_disable_addr_lane_repair         0x00           0x3e         hbm_ctc_pattern_type         0x00           0x3f         hbm_bypass_repair_on_reset         0x00           0x40         hbm_stack_height         0x00           0x41         hbm_manufacturer_id         0x01           0x42         hbm_density         0x03           0x43         hbm_density_configure_id         0x00           0x44         hbm_parity_latency         0x00           0x45         hbm_test_parity_latency         0x00           0x46         hbm_dfi_t_rddata_en         0x00           0x47         hbm_manually_config_nwl         0x00           0x48         hbm_manually_config_nwl         0x00           0x48         hbm_ctc_pseudo_channel         0x03           0x49         hbm_ctc_sbref_en         0x4a           0x4a         hbm_ctc_retention_cycles         0xff           0x4b         hbm_ctc_user_data_seed         0x0           0x62         hbm_samsung_mbist_workaround         0x1           0x63         hbm_dword_op         0x3           0x66         hbm_model_number         0x0                                                                                                                                                           | 0x3b             | hbm_test_mode_register15     | 0x00          |
| 0x3e         hbm_ctc_pattern_type         0x00           0x3f         hbm_bypass_repair_on_reset         0x00           0x40         hbm_stack_height         0x00           0x41         hbm_stack_height         0x01           0x42         hbm_manufacturer_id         0x01           0x42         hbm_density         0x03           0x43         hbm_density         0x00           0x44         hbm_parity_latency         0x00           0x45         hbm_parity_latency         0x00           0x46         hbm_defi_t_rddata_en         0x00           0x47         hbm_manually_config_nwl         0x00           0x48         hbm_ctc_pseudo_channel         0x03           0x49         hbm_ctc_sbref_en         0x4a           0x4a         hbm_ctc_retention_cycles         0xff           0x4b         hbm_ctc_user_data_seed         0x0           0x62         hbm_samsung_mbist_workaround         0x1           0x63         hbm_dword_op         0x3           0x66         hbm_model_number         0x0                                                                                                                                                                                                                                                    | 0x3c             | hbm_bypass_testmode_reset    | 0x00          |
| 0x3f         hbm_bypass_repair_on_reset         0x00           0x40         hbm_stack_height         0x00           0x41         hbm_manufacturer_id         0x01           0x42         hbm_density         0x03           0x43         hbm_density         0x00           0x44         hbm_parity_latency         0x00           0x45         hbm_test_parity_latency         0x00           0x46         hbm_dfi_t_rddata_en         0x00           0x47         hbm_manually_config_nwl         0x00           0x48         hbm_ctc_pseudo_channel         0x03           0x49         hbm_ctc_sbref_en         0x4a           0x4a         hbm_ctc_retention_cycles         0xff           0x4b         hbm_ctc_user_data_seed         0x0           0x62         hbm_samsung_mbist_workaround         0x1           0x63         hbm_dword_op         0x3           0x66         hbm_model_number         0x0                                                                                                                                                                                                                                                                                                                                                              | 0x3d             | hbm_disable_addr_lane_repair | 0x00          |
| 0x40         hbm_stack_height         0x00           0x41         hbm_manufacturer_id         0x01           0x42         hbm_density         0x03           0x43         hbm_manually_configure_id         0x00           0x44         hbm_parity_latency         0x00           0x45         hbm_test_parity_latency         0x00           0x46         hbm_dfi_t_rddata_en         0x00           0x47         hbm_manually_config_nwl         0x00           0x48         hbm_ctc_pseudo_channel         0x03           0x49         hbm_ctc_sbref_en         0x4a           0x4a         hbm_ctc_retention_cycles         0xff           0x4b         hbm_ctc_user_data_seed         0x0           0x62         hbm_samsung_mbist_workaround         0x1           0x63         hbm_dword_op         0x3           0x66         hbm_model_number         0x0                                                                                                                                                                                                                                                                                                                                                                                                               | 0x3e             | hbm_ctc_pattern_type         | 0x00          |
| 0x41         hbm_manufacturer_id         0x01           0x42         hbm_density         0x03           0x43         hbm_manually_configure_id         0x00           0x44         hbm_parity_latency         0x00           0x45         hbm_test_parity_latency         0x00           0x46         hbm_dfi_t_rddata_en         0x00           0x47         hbm_manually_config_nwl         0x00           0x48         hbm_ctc_pseudo_channel         0x03           0x49         hbm_ctc_sbref_en         0x4a           0x4a         hbm_ctc_retention_cycles         0xff           0x4b         hbm_ctc_user_data_seed         0x0           0x62         hbm_samsung_mbist_workaround         0x1           0x63         hbm_dword_op         0x3           0x66         hbm_model_number         0x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0x3f             | hbm_bypass_repair_on_reset   | 0x00          |
| 0x42         hbm_density         0x03           0x43         hbm_manually_configure_id         0x00           0x44         hbm_parity_latency         0x00           0x45         hbm_test_parity_latency         0x00           0x46         hbm_dfi_t_rddata_en         0x00           0x47         hbm_manually_config_nwl         0x00           0x48         hbm_ctc_pseudo_channel         0x03           0x49         hbm_ctc_sbref_en         0x4a           0x4a         hbm_ctc_retention_cycles         0xff           0x4b         hbm_ctc_user_data_seed         0x0           0x62         hbm_samsung_mbist_workaround         0x1           0x63         hbm_dword_op         0x3           0x66         hbm_model_number         0x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0x40             | hbm_stack_height             | 0x00          |
| 0x43         hbm_manually_configure_id         0x00           0x44         hbm_parity_latency         0x00           0x45         hbm_test_parity_latency         0x00           0x46         hbm_dfi_t_rddata_en         0x00           0x47         hbm_manually_config_nwl         0x00           0x48         hbm_ctc_pseudo_channel         0x03           0x49         hbm_ctc_sbref_en         0x4a           0x4a         hbm_ctc_retention_cycles         0xff           0x4b         hbm_ctc_user_data_seed         0x0           0x62         hbm_samsung_mbist_workaround         0x1           0x63         hbm_dword_op         0x3           0x66         hbm_model_number         0x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0x41             | hbm_manufacturer_id          | 0x01          |
| 0x44         hbm_parity_latency         0x00           0x45         hbm_test_parity_latency         0x00           0x46         hbm_dfi_t_rddata_en         0x00           0x47         hbm_manually_config_nwl         0x00           0x48         hbm_ctc_pseudo_channel         0x03           0x49         hbm_ctc_sbref_en         0x4a           0x4a         hbm_ctc_retention_cycles         0xff           0x4b         hbm_ctc_user_data_seed         0x0           0x62         hbm_samsung_mbist_workaround         0x1           0x63         hbm_dword_op         0x3           0x66         hbm_model_number         0x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0x42             | hbm_density                  | 0x03          |
| 0x45         hbm_test_parity_latency         0x00           0x46         hbm_dfi_t_rddata_en         0x00           0x47         hbm_manually_config_nwl         0x00           0x48         hbm_ctc_pseudo_channel         0x03           0x49         hbm_ctc_sbref_en         0x4a           0x4a         hbm_ctc_retention_cycles         0xff           0x4b         hbm_ctc_user_data_seed         0x0           0x62         hbm_samsung_mbist_workaround         0x1           0x63         hbm_dword_op         0x3           0x66         hbm_model_number         0x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0x43             | hbm_manually_configure_id    | 0x00          |
| 0x46         hbm_dfi_t_rddata_en         0x00           0x47         hbm_manually_config_nwl         0x00           0x48         hbm_ctc_pseudo_channel         0x03           0x49         hbm_ctc_sbref_en         0x4a           0x4a         hbm_ctc_retention_cycles         0xff           0x4b         hbm_ctc_user_data_seed         0x0           0x62         hbm_samsung_mbist_workaround         0x1           0x63         hbm_dword_op         0x3           0x66         hbm_model_number         0x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0x44             | hbm_parity_latency           | 0x00          |
| 0x47         hbm_manually_config_nwl         0x00           0x48         hbm_ctc_pseudo_channel         0x03           0x49         hbm_ctc_sbref_en         0x4a           0x4a         hbm_ctc_retention_cycles         0xff           0x4b         hbm_ctc_user_data_seed         0x0           0x62         hbm_samsung_mbist_workaround         0x1           0x63         hbm_dword_op         0x3           0x66         hbm_model_number         0x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0x45             | hbm_test_parity_latency      | 0x00          |
| 0x48         hbm_ctc_pseudo_channel         0x03           0x49         hbm_ctc_sbref_en         0x4a           0x4a         hbm_ctc_retention_cycles         0xff           0x4b         hbm_ctc_user_data_seed         0x0           0x62         hbm_samsung_mbist_workaround         0x1           0x63         hbm_dword_op         0x3           0x66         hbm_model_number         0x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0x46             | hbm_dfi_t_rddata_en          | 0x00          |
| 0x49         hbm_ctc_sbref_en         0x4a           0x4a         hbm_ctc_retention_cycles         0xff           0x4b         hbm_ctc_user_data_seed         0x0           0x62         hbm_samsung_mbist_workaround         0x1           0x63         hbm_dword_op         0x3           0x66         hbm_model_number         0x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0x47             | hbm_manually_config_nwl      | 0x00          |
| 0x4a         hbm_ctc_retention_cycles         0xff           0x4b         hbm_ctc_user_data_seed         0x0           0x62         hbm_samsung_mbist_workaround         0x1           0x63         hbm_dword_op         0x3           0x66         hbm_model_number         0x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0x48             | hbm_ctc_pseudo_channel       | 0x03          |
| 0x4b         hbm_ctc_user_data_seed         0x0           0x62         hbm_samsung_mbist_workaround         0x1           0x63         hbm_dword_op         0x3           0x66         hbm_model_number         0x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0x49             | hbm_ctc_sbref_en             | 0x4a          |
| 0x62         hbm_samsung_mbist_workaround         0x1           0x63         hbm_dword_op         0x3           0x66         hbm_model_number         0x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0x4a             | hbm_ctc_retention_cycles     | 0xff          |
| 0x63         hbm_dword_op         0x3           0x66         hbm_model_number         0x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0x4b             | hbm_ctc_user_data_seed       | 0x0           |
| 0x66 hbm_model_number 0x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0x62             | hbm_samsung_mbist_workaround | 0x1           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0x63             | hbm_dword_op                 | 0x3           |
| 0x67 hbm_date_code 0x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0x66             | hbm_model_number             | 0x0           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0x67             | hbm_date_code                | 0x0           |

- **0x01 hbm\_max\_timeout** The number of polling cycles until a timeout error occurs. This value is used for all wait loops to prevent infinite loops.
- **0x02 hbm\_tinit1\_cycles** HBM timing parameter for RESET\_n signal LOW time at power-up (after stable power.) This value is specified in wait cycles where the total delay is 8 × spico\_clk\_period × cycles. The default is 200 μs for a 350 MHz Spico clock. For Verilog simulations, this value can be reduced to avoid long run times. The minimum allowed value for simulation depends on the specific HBM model used.
- **0x03 hbm\_tinit2\_cycles** HBM timing parameter for CKE LOW time before RESET\_n de-assertion. This value is specified in wait cycles where the total delay is  $8 \times \text{spico}\_\text{clk}\_\text{period} \times \text{cycles}$ .
- **0x04 hbm\_tinit3\_cycles** HBM timing parameter for CKE and WRST\_n LOW time after RESET\_n de-assertion. This value is specified in wait cycles where the total delay is  $8 \times \text{spico}\_\text{clk}\_\text{period} \times \text{cycles}$ . The default is 500  $\mu$ s for

- a 350 MHz Spico clock. For Verilog simulations, this value can be reduced to avoid long run times. The minimum allowed value for simulation depends on the specific HBM model used.
- **0x05 hbm\_tinit4\_cycles** HBM timing parameter for stable clock before CKE HIGH.

  This value is specified in wait cycles where the total delay is 8 × spico\_clk\_period × cycles.
- **0x06 hbm\_tinit5\_cycles** HBM timing parameter for idle time before first MRS command.

  This value is specified in wait cycles where the total delay is 8 × spico\_clk\_period × cycles. The default is 200 ns for a 350 MHz Spico clock. For Verilog simulations, this value can be reduced to avoid long run times. The minimum allowed value for simulation depends on the specific HBM model used.
- **0x07 hbm\_rw\_latency\_offset** PHY timing parameter used during dword testing. This parameter is auto-set during the test so users do not need to modify this parameter. The parameter value is determined based on the test type as well as the hbm freq and hbm div mode parameters.
- **0x08 hbm\_latency\_odd\_n\_even** PHY timing parameter used during dword testing. This parameter is auto-set during the test so that users do not need to modify this parameter. The parameter value is determined based on the test type as well as the hbm\_freq and hbm\_div\_mode parameters.
- **0x0a 0x12 hbm\_mode\_register\*** Values to program into the HBM mode registers. These are programmed upon exiting test mode operations to enable mission mode. Only 8-bits of each hbm\_mode\_register\* are used.
- **0x13 hbm\_phy\_config0** Bits[15:0] of the PHY\_CONFIG PHY IEEE 1500 configuration register.

  The hbm\_phy\_config\* parameters are used to program the PHY\_CONFIG values after an HBM/PHY reset. The default values are the optimal values determined by Broadcom during silicon characterization. End users should not need to adjust these.
- **0x14 hbm\_phy\_config1** Bits[31:16] of the PHY\_CONFIG PHY IEEE 1500 configuration register.
- **0x15 hbm\_phy\_config2** Bits[47:32] of the PHY\_CONFIG PHY IEEE 1500 configuration register.
- **0x16 hbm\_phy\_config3** Bits[63:48] of the PHY\_CONFIG PHY IEEE 1500 configuration register.
- 0x17 hbm\_phy\_config4 Bits[79:64] of the PHY\_CONFIG PHY IEEE 1500 configuration register.
- 0x18 hbm\_phy\_config5 Bits[95:80] of the PHY\_CONFIG PHY IEEE 1500 configuration register.
- 0x19 hbm\_phy\_config6 Bits[103:96] of the PHY\_CONFIG PHY IEEE 1500 configuration register.
- **0x1a hbm lbp drv imp** Controls the driver impedance for the loopback pads.
- **0x1b hbm\_delay\_config\_dll** Configuration for the PHY DLL.
- **0x1c hbm\_ignore\_phyupd\_handshake** Setting this parameter to 1 disables the PHY\_REQ\_N/PHY\_ACK\_N handshake when entering test mode. This is the default behavior because test mode operations typically occur before the memory controller has been initialized and can respond to the handshake. This parameter can be set to 0 at any time to re-enable the handshake upon entering test mode.
- **0x1d hbm\_tupdmrs\_cycles** HBM timing parameter for WDR update to Mode Register valid delay. This value is specified in wait cycles where the total delay is  $8 \times \text{spico\_clk\_period} \times \text{cycles}$ . The default is approximately  $2 \times 250$  WDR clock cycles at 50 MHz.
- **0x1e hbm\_t\_rdlat\_offset** Override value for the T\_RDLAT\_OFFSET bits of the PHY\_CONFIG when programming mission mode configuration. When programming PHY\_CONFIG, this value is merged with those from hbm\_phy\_config\*. This simplifies usage because only this one parameter can be adjusted while ignoring the rest of the PHY\_CONFIG bits.
- **0x1f hbm\_mbist\_repair\_mode** Type of repair performed after an MBIST run:
  - 0 No repair
  - 1 Hard repair
  - 2 Soft repair

#### **0x20 – hbm\_mbist\_pattern** – MBIST pattern to run. This is specific to the type of HBM device:

Samsung:

0 - SCAN

1 - MARCH

SKH:

0x0 – YMC (replaces PAUSE) on all channels in parallel

0x1 - GROSS on all channels in parallel

0x2 – XMC on all channels in parallel

0x80 – YMC on all channels serially

0x81 - GROSS on all channels serially

0x82 – XMC on all channels serially

- **0x21 hbm\_samsung\_mbist\_hard\_repair\_cycles** Number of wait cycles for an individual bit cell repair.
- 0x22 hbm\_hard\_lane\_repair\_cycles Number of wait cycles for an individual hard lane repair.
- **0x24 hbm\_mbist\_bank\_address\_end** Maximum bank address to use when running SK hynix MBIST. This limits the length of th MBIST run during Verilog simulation.
- **0x25 hbm\_mbist\_row\_address\_end** Maximum row address to use when running SK hynix MBIST. This limits the length of th MBIST run during Verilog simulation.
- **0x26 hbm\_mbist\_column\_address\_end** Maximum column address to use when running SK hynix MBIST. This limits the length of th MBIST run during Verilog simulation.
- **0x27 hbm\_freq** The CLK\_2X frequency in MHz.

This determines the optimal timing parameter values during test.

0x28 - hbm div mode - PHY DIV mode.

This determines the optimizing timing parameter values during test.

0 - DIV1 mode

1 - DIV2 mode

**0x29 - hbm\_cke\_exit\_state** - Value to set CKE to after exiting test mode.

When running a test mode operation, the CKE can be left in a different state than when entering test mode. This parameter sets the state of CKE upon exiting test mode.

**0x2a-0x32 - hbm\_test\_mode\_register\*** - MRS values during test operation.

Mode registers must be set differently during test mode than during mission mode. These are the optimal mode register values determined from silicon characterization for use in test mode.

- **0x33 hbm\_ctc\_run\_cycles** Number of cycles to wait for CTC to complete when running all CTC simultaneously. Total delay is approximately  $0x7ff8 \times cycles \times SBus$  period
- **0x34 hbm ctc channel ignore** Ignores the CTC results for the specified channels.

When running all CTC simultaneously, the results from specific channels are ignored. All channels still run, but a failing CTC does not cause the operation to fail. Each bit represents one channel. Setting the channel bit to 1 indicates the channel results should be ignored.

- **0x35 hbm\_ctc\_initial\_address\_lo** Bits[15:0] of the initial read/write CTC address.
- **0x36 hbm ctc initial address hi** Bits[31:16] of the initial read/write CTC address.
- **0x37 hbm\_ctc\_max\_address\_lo** Bits[15:0] of the maximum read/write CTC address.
- **0x38 hbm\_ctc\_max\_address\_hi** Bits[31:16] of the maximum read/write CTC address.
- **0x39 hbm\_test\_t\_rdlat\_offset** Override value for the T\_RDLAT\_OFFSET bits of the PHY\_CONFIG when programming test mode configuration. When programming PHY\_CONFIG, this value is merged with those from hbm\_phy\_config\*. This simplifies usage because only this one parameter can be adjusted while ignoring the rest of the PHY\_CONFIG bits.
- **0x3a hbm\_mode\_register15** Value to program into the HBM mode register15. This value is programmed upon exiting test mode operations to enable mission mode.

- 0x3b hbm\_test\_mode\_register15 Value to program into the HBM mode register15 during test mode operations.
- **0x3c hbm\_bypass\_testmode\_reset** All firmware operations that run in test mode perform a reset upon entering testmode. This is to ensure the test is run in a clean state and that it can clear some programming such as soft lane repairs. Setting this register to a 1 causes the reset to be skipped upon entering test mode.
- **0x3d hbm\_disable\_addr\_lane\_repair** When set to 1, this skips checking for errors on the address lanes during the Lane Repair and Lane Verify operations.
- **0x3e hbm\_ctc\_pattern\_type** Selects the pattern type to run during CTC tests.
  - 0 Low power PRBS pattern. Performs alternating writes/reads with PRBS data.
  - 1 High power 0xaf50 pattern. Pattern is written to entire memory followed by continuous back-to-back reads.
  - 2 High power DBI pattern. Modified 0xaf50 pattern to cause DBI toggles and non-repeating transactions.
  - 3 High power PRBS. Similar to high power except data is 2048b of PRBS data.
- **0x3f hbm\_bypass\_repair\_on\_reset** Bypass hard lane repair. When set to 1, HBM hard lane repairs will not be applied to the PHY as soft lane repairs.
- **0x40 hbm\_stack\_height** Sets the stack height for the HBM device. This parameter is set automatically based on the DEVICE\_ID unless the hbm\_manually\_configure\_id parameter is set to 1. Valid values are:
  - 0 STACK 4HI
  - 1 STACK\_8H
- **0x41 hbm\_manufacturing\_id** Sets the manufacturing ID for the HBM device. This parameter is set automatically based on the DEVICE\_ID unless the hbm\_manually\_configure\_id parameter is set to 1. Valid values are:
  - 1 SAMSUNG
  - 6 SKH
  - 15 MICRON
- **0x42 hbm\_density** Sets the density for the HBM device. This parameter is set automatically based on the DEVICE\_ID unless the hbm\_manually\_configure\_id parameter is set to 1. Valid values are:
  - 1 DENSITY\_1GB
  - 2 DENSITY\_2GB
  - 3 DENSITY 4GB
  - 4 DENSITY 8GB
  - 5 DENSITY 16GB
  - 6 DENSITY 32GB
- **0x43 manually\_configure\_id** Enables user configuration of HBM ID parameters. During firmware tests, the DEVICE\_ID of the HBM may be read to determine the stack height, density, and manufacturer. When this parameter is set to 1, these values will be manually set from the defined hbm\_stack\_height, hbm\_manufacturing\_id, and hbm\_density parameters.
- **0x44 hbm\_parity\_latency** Sets the value of parity latency in the MRS and PHY\_CONFIG registers for mission mode operation.
- **0x45 hbm\_test\_parity\_latency** Sets the value of parity latency in the MRS and PHY\_CONFIG registers for test mode operation.
- **0x46 hbm\_dfi\_t\_rddata\_en** Sets the value of the CFG\_DFI\_T\_RDDATA\_EN NWL CSR in the NWL memory controller during initialization. If the value is left at the default of 0, the value will be auto-determined based on memory controller type and HBM vendor.
- **0x47 hbm\_manually\_configure\_nwl** Allows for default NWL CSRs to be overwritten. When set to 1, the NWL CSR values are derived from the hbm\_mode\_register\* parameters where possible. When set to 0, the production test values will be used.
- **0x48 hbm\_ctc\_pseudo\_channel** For dual-channel memory controllers, this parameter determines which pseudo-channel to start/stop CTC tests for. The default value is 0b11. Below are possible values.

0b00 - Illegal value

0b01 - Pseudo Channel 0

0b10 - Pseudo Channel 1

0b11 - Pseudo Channel 0/1

This is used with the start\_ctc and stop\_ctc operations allows multiple interrupts to be made to start/stop CTC operations of specific channels/psuedo-channels.

- **0x49 hbm\_ctc\_sbref\_en** Sets the value of the CFG\_SBREF\_EN CSR in the NWL memory controller during initialization. This value defaults to 0.
- **0x4a hbm\_ctc\_retention\_cycles** Adds wait cycles between the HBM writes and reads during the high-power CTC testing to allow for data retention testing. The default value is 0 which injects no wait cycles. The wait time can be determined with the follow equation: wait\_time = 0xfff \* hbm\_ctc\_retention\_cycles \* 13 \* spico\_clk\_period.
- **0x4b hbm\_ctc\_user\_data\_seed** Sets the seed value for generating random PRBS data during CTC testing.
- **0x62 hbm\_samsung\_mbist\_workaround -** Enables/disables using the Samsung workarounds for MBIST. Different revision of the Samsung HBMs require workaround for to enable MBIST to properly work. The workarounds may be disable by setting this parameter to 0. The default is 1.
- **0x63 hbm\_dword\_op** Indicates whether the DWORD operations should perform a read operation, write operation, or both. Valid settings are:
  - 1 WRITE
  - 2 READ
  - 3 WRITE and READ (default)
- **0x66 hbm\_model\_number** Sets the model number of the HBM device. This parameter is set automatically based on the DEVICE\_ID unless the hbm\_manually\_configure\_id parameter is set to 1.
- **0x67 hbm\_date\_code** Sets the date code of the HBM device. This parameter is set automatically based on the DEVICE ID unless the hbm manually configure id parameter is set to 1.

#### 2.5 Error Codes

When an HBM operation runs, errors can occur. If so, the error codes for each channel can be read using interrupt 0x32. The following is a description of each error code.

**Table 5 Possible Error Codes** 

| Error Code | Error Name                                 |
|------------|--------------------------------------------|
| 0x01       | ERROR_DETECTED                             |
| 0x02       | ERROR_UNEXPECED_RESET_STATE                |
| 0x03       | ERROR_ILLEGAL_CHANNEL_NUMBER               |
| 0x04       | ERROR_TIMEOUT_WAITING_FOR_1500_DONE        |
| 0x05       | ERROR_TIMEOUT_WAITING_FOR_BIST_DONE        |
| 0x06       | ERROR_DATA_COMPARE_FAILED                  |
| 0x07       | ERROR_ALL_CHANNEL_NOT_SELECTED_FOR_RESET   |
| 0x08       | ERROR_REPAIR_LIMIT_EXCEEDED                |
| 0x09       | ERROR_NON_REPAIRABLE_FAULTS_FOUND          |
| 0x0a       | ERROR_MBIST_FAILED                         |
| 0x0b       | ERROR_EXCEEDED_BANK_REPAIR_LIMIT           |
| 0х0с       | ERROR_ALL_CHANNELS_NOT_ENABLED             |
| 0x0d       | ERROR_TIMEOUT_WAITING_FOR_PHYUPD_HANDSHAKE |

**Table 5 Possible Error Codes (Continued)** 

| Error Code | Error Name                           |
|------------|--------------------------------------|
| 0x0e       | ERROR_CHANNEL_UNREPAIRABLE           |
| 0x0f       | ERROR_NO_FUSES_AVAILABLE_FOR_REPAIR  |
| 0x10       | ERROR_TIMEOUT_WAITING_FOR_VALID_TEMP |
| 0x11       | ERROR_CHANNEL_FAILURES_EXIST         |
| 0x12       | ERROR_UNKNOWN_ERROR                  |
| 0x13       | ERROR_TIMEOUT_WAITING_FOR_NWL_INIT   |
| 0x14       | ERROR_CTC_WRITE_READ_COMPARE_FAILURE |
| 0x15       | ERROR_CTC_NO_WRITES_PERFORMED        |
| 0x16       | ERROR_CTC_NO_READS_PERFORMED         |
| 0x17       | ERROR_LANE_ERRORS_DETECTED           |
| 0x19       | ERROR_UNSUPPORTED_HBM_CONFIGURATION  |
| 0x1a       | ERROR_HBM_MISR_PRESET_FAILED         |
| 0x1b       | ERROR_PHY_MISR_PRESET_FAILED         |
| 0x1c       | ERROR_CORE_POWERON_RST_L_ASSERTED    |
| 0x1d       | ERROR_UNSUPPORTED_INTERRUPT          |

- **0x01 ERROR DETECTED** Generic error code that indicates an error occurred.
- **0x02 ERROR\_UNEXPECTED\_RESET\_STATE** Indicates that the reset signals are not set properly. A reset must be performed.
- **0x03 ERROR\_ILLEGAL\_CHANNEL\_NUMBER\_REQUESTED** A channel number outside the range of 0 to 7 was specified.
- **0x04 ERROR\_TIMEOUT\_WAITING\_FOR\_1500\_DONE** A timeout occurred performing the SBus-to-IEEE 1500 handshake.
- **0x05 ERROR\_TIMEOUT\_WAITING\_FOR\_BIST\_DONE** A timeout occurred while waiting for a BIST operation to complete.
- **0x06 ERROR\_DATA\_COMPARE\_FAILED** A data comparison failed during an operation.
- **0x07 ERROR\_ALL\_CHANNEL\_NOT\_SELECTED\_FOR\_RESET** When performing reset operations, all channels must be selected because the resets apply to all channels.
- 0x08 ERROR\_LANE\_REPAIR\_LIMIT\_EXCEEDED One or more errors were detected that could not be repaired.
- **0x09 ERROR\_NON\_REPAIRABLE\_LANE FAULTS\_FOUND** Errors were detected on lanes that are non-repairable.
- 0x0a ERROR MBIST FAILED The MBIST operation indicates a memory fault was detected.
- **0x0b ERROR\_EXCEEDED\_BANK\_REPAIR\_LIMIT** More MBIST errors were detected within a bank than can be repaired.
- **0x0c ERROR\_ALL\_CHANNELS\_NOT\_ENABLED** Indicates that the operation was requested to run on a single channel when the operation requires that all channels are enabled.
- **0x0d ERROR\_TIMEOUT\_WAITING\_FOR\_PHYUPD\_HANDSHAKE** No response received from the memory controller on the appropriate C\*\_DFI\_PHYLVL\_ACK\_N ports after the firmware asserted C\*\_DFI\_PHYLVL\_REQ\_N.
- **0x0e ERROR\_SKH\_EXCEEDED\_BANK\_REPAIR\_LIMIT** More MBIST errors were detected within a bank than can be repaired when running SK hynix MBIST.
- **0x0f ERROR\_NO\_FUSES\_AVAILABLE\_FOR\_REPAIR** Not enough fuses available for repair during SK hynix MBIST. This applies to soft and hard repair.

- **0x10 ERROR\_TIMEOUT\_WAITING\_FOR\_VALID\_TEMP** A timeout occurred while reading the temperature of the HBM device.
- **0x11 ERROR\_CHANNEL\_FAILURES\_EXIST** Indicates a channel-specific error occurred and the channel error codes need to be gueried.
- **0x12 ERROR\_UNKNOWN\_ERROR** A error was raised during the operation, but no error codes were set.
- **0x13 ERROR\_TIMEOUT\_WAITING\_FOR\_NWL\_INIT** A timeout occurred while waiting for the NWL memory controller to complete its initialization procedure.
- **0x14 ERROR\_CTC\_WRITE\_READ\_COMPARE\_FAILURE** A compare error was detected while running the CTC operation.
- **0x15 ERROR\_CTC\_NO\_WRITES\_PERFORMED** Write operations were not performed during CTC operations.
- **0x16 ERROR\_CTC\_NO\_READS\_PERFORMED** Read operations were not performed during CTC operations.
- **0x17 ERROR\_LANE\_ERRORS\_DETECTED** Indicates a lane error was detected during the Lane Verify operation.
- **0x19 ERROR\_UNSUPPORTED\_HBM\_CONFIGURATION** Memory controller programming does not support the HBM configuration read from the DEVICE\_ID.
- **0x1a ERROR\_HBM\_MISR\_PRESET\_FAILED** Indicates that the presetting of the HBM AWORD or DWORD MISR failed.
- **0x1b ERROR\_PHY\_MISR\_PRESET\_FAILED** Indicates that the presetting of the PHY AWORD or DWORD MISR failed.
- **0x1c ERROR\_CORE\_POWERON\_RST\_L\_ASSERTED** Indicates that the CORE\_POWERON\_RST\_L SBus register is low when entering test mode. This occurs when the HBM\_POWER\_ON\_RESET\_L and TEST\_\_HBM\_XGEN\_DISABLE core ports are set low.
- **0x1d ERROR\_UNSUPPORTED\_INTERRUPT** Indicates that the requested interrupt is not available in the current firmware build. This error would be seen when calling the MBIST interrupt with the core build or calling a core interrupt with the MBIST build.

#### 2.6 Operation Codes

When an HBM operation runs, errors can occur. When the error occurs, the current operation code for the failing channel is saved along with the error code. Below is a list of possible operation codes that are saved.

**Table 6 Channel Operation Codes** 

| Operation Code | Operation Name     |
|----------------|--------------------|
| 0x01           | OP_BYPASS          |
| 0x02           | OP_DEVICE_ID       |
| 0x03           | OP_AWORD           |
| 0x04           | OP_AERR            |
| 0x05           | OP_AWORD_ILB       |
| 0x06           | OP_AERR_ILB        |
| 0x07           | OP_AERR_INJ_ILB    |
| 0x08           | OP_DWORD_WRITE     |
| 0x09           | OP_DWORD_READ      |
| 0x0a           | OP_DERR            |
| 0x0b           | OP_DWORD_UPPER_ILB |
| 0x0c           | OP_DWORD_LOWER_ILB |

**Table 6 Channel Operation Codes (Continued)** 

| <b>Operation Code</b> | Operation Name        |
|-----------------------|-----------------------|
| 0x0d                  | OP_DERR_ILB           |
| 0x0e                  | OP_DERR_INJ_ILB       |
| 0x0f                  | OP_LANE_REPAIR        |
| 0x10                  | OP_DEVICE_TEMP        |
| 0x11                  | OP_CONNECTIVITY_CHECK |
| 0x12                  | OP_RESET              |
| 0x13                  | OP_MBIST              |
| 0x14                  | OP_BITCELL_REPAIR     |
| 0x15                  | OP_AWORD_SLB          |
| 0x16                  | OP_AERR_SLB           |
| 0x17                  | OP_AERR_INJ_SLB       |
| 0x18                  | OP_DWORD_UPPER_SLB    |
| 0x19                  | OP_DWORD_LOWER_SLB    |
| 0x1a                  | OP_DERR_SLB           |
| 0x1b                  | OP_DERR_INJ_SLB       |
| 0x1c                  | OP_TMRS               |
| 0x1d                  | OP_CHIPPING           |
| 0x1e                  | OP_MC_INIT            |
| 0x1f                  | OP_CTC                |
| 0x20                  | OP_APPLY_LANE_REPAIR  |
| 0x21                  | OP_BURN_LANE_REPAIR   |
| 0x22                  | OP_CATTRIP            |

## 3 HBM Firmware Operations

The HBM firmware supports many operations. This section documents each operation and how to interact with it. Certain operations can be run in mission mode, while others must be executed while in test mode. During test mode, the BIST\_EN SBus register is asserted, which allows the PHY to take control of the DFI interface.

**Table 7 Operations and Descriptions** 

| <b>Operation Number</b> | Operation Description   | Mission Mode/Test Mode |
|-------------------------|-------------------------|------------------------|
| 0x00                    | Reset PHY and HBM       | Test mode              |
| 0x01                    | Reset PHY FIFO Pointers | Mission mode           |
| 0x02                    | Reset HBM               | Test mode              |
| 0x03                    | Package Test Flow       | Test mode              |
| 0x06                    | Connectivity Check      | Mission mode           |
| 0x07                    | Bypass Test             | Mission mode           |
| 0x08                    | Read Device ID          | Mission mode           |
| 0x09                    | AWORD Test              | Test mode              |
| 0x0a                    | AERR Test               | Test mode              |

**Table 7 Operations and Descriptions (Continued)** 

| <b>Operation Number</b> | Operation Description             | Mission Mode/Test Mode |
|-------------------------|-----------------------------------|------------------------|
| 0x0b                    | DWORD Test                        | Test mode              |
| 0x0c                    | DERR Test                         | Test mode              |
| 0x0d                    | Lane Repair                       | Test mode              |
| 0x0e                    | AWORD ILB Test                    | Test mode              |
| 0x0f                    | DWORD ILB Test                    | Test mode              |
| 0x10                    | Read Device Temp                  | Mission mode           |
| 0x11                    | Burn Hard Lane Repairs            | Test mode              |
| 0x12                    | Apply Hard Lane Repairs to PHY    | Test mode              |
| 0x13                    | Run Samsung MBIST                 | Test mode              |
| 0x14                    | Run SK hynix MBIST                | Test mode              |
| 0x15                    | Reset Mode Registers              | Mission mode           |
| 0x16                    | Reset PHY_CONFIG                  | Mission mode           |
| 0x17                    | AWORD SLB Test                    | Test mode              |
| 0x18                    | DWORD SLB Test                    | Test mode              |
| 0x19                    | Chipping Test                     | Mission mode           |
| 0x1a                    | Reserved                          | Mission mode           |
| 0x1b                    | AERR ILB Test                     | Test mode              |
| 0x1c                    | AERR SLB Test                     | Test mode              |
| 0x1d                    | DERR ILB Test                     | Test mode              |
| 0x1e                    | DERR SLB Test                     | Test mode              |
| 0x1f                    | Initialize NWL Memory Controllers | Mission mode           |
| 0x20                    | Run CTCs                          | Mission mode           |
| 0x21                    | Lane Verify                       | Test mode              |
| 0x22                    | Start All CTCs                    | Mission mode           |
| 0x23                    | Stop All CTCs                     | Mission mode           |
| 0x24                    | Load TMRS Code                    | Mission mode           |
| 0x25                    | Release CTC Control               | Mission mode           |
| 0x26                    | CATTRIP Test                      | Test mode              |

**0x00 - Reset PHY and HBM** – This operation performs a complete reset of the HBM and PHY circuitry, including main power-on resets, IEEE 1500 resets, and state machine resets. After reset, the HBM mode registers and PHY configuration registers are programmed to mission mode values as defined by Spico parameters. Additionally, hard lane repairs are read from the HBM and applied to the PHY as soft lane repairs. This operation applies to all channels. Due to the tINIT timing parameters required by the HBM during the reset sequence, this interrupt takes a long time to simulate. This time can be significantly reduced by modifying the hbm\_tinit\*\_cycles Spico parameters, but only do so for simulation. This operation applies to all channels.

Approximate runtime: 760  $\mu$ s

**0x01 – Reset PHY FIFO Pointers** – This operation resets only the PHY mission-mode FIFO pointers. The PHY IEEE 1500 registers are not affected. This operation applies to all channels.

Approximate runtime: 36 µs

**0x02 – Reset HBM** – Performs an asynchronous functional reset of the HBM using the HBM\_RESET IEEE 1500 WDR. This operation does not perform an IEEE 1500 reset, but is equivalent to asserting the HBM RESET\_n. The HBM

mode registers are reprogrammed after the reset to ensure proper mission mode operation. This operation applies to all channels.

Approximate runtime: 50 µs

- **0x05 Power-On Flow** Before running mission mode operations, the power-on flow can be run to reset the PHY and HBM as well as run lane AC lane testing. This will ensure that communication between the PHY and HBM is functional. The following operations are performed:
  - HBM PHY Reset
  - AWORD test
  - DWORD test
  - AERR test
  - DERR test

Approximate runtime: 46.8 ms in Mode 2

**0x06 – Connectivity Check** – To ensure connectivity of HBM-related devices, SBus receivers are polled to ensure the HBM SBus ring contains one APC block, one PLL, eight or sixteen CTC blocks (depending on the flavor of CTC used), and eight STOP blocks. For each PHY channel, the ctc\_id\_out value is read to find the associated CTC block and check the CTC configuration.

Approximate runtime: TBD

**0x07 – Bypass Test** – This simple test verifies that the BYPASS IEEE 1500 WDR can be written to.

This test can be used to verify IEEE 1500 operation.

Approximate runtime: 80 µs

**0x08 - Device ID Test** - Reads the HBM device ID value from the IEEE 1500 register.

The 82-bit result is written to the PHY SBus SPARE registers.

DeviceID[31:0]SPARE\_0 DeviceID[63:32] SPARE\_1 DeviceID[81:64]SPARE\_2

The result is also saved in the hbm\_spare results access with interrupt 0x32. These are saved as follows:

hbm\_spare\_0 - device\_id[15:0] hbm\_spare\_1 - device\_id[31:16] hbm\_spare\_2 - device\_id[47:32] hbm\_spare\_3 - device\_id[63:38] hbm\_spare\_4 - device\_id[79:64] hbm\_spare\_5 - device\_id[82:80]

Approximate runtime: 50 µs

**0x09 – AWORD Test** – Performs address word AC-testing from the PHY to HBM.

Refer to the Broadcom 16 nm HBM PHY Specification for details.

Approximate runtime: 290 µs

**0x0a – AERR Test** – Performs AERR AC-testing from the PHY to HBM.

Refer to the *Broadcom 16 nm HBM PHY Specification* for details.

Approximate runtime: 485 μs

**0x0b – DWORD Test** – Performs data word AC-testing between the PHY and HBM.

Refer to the *Broadcom 16 nm HBM PHY Specification* for details.

Approximate runtime: 515 μs

OxOc - DERR Test - Performs DERR AC-testing between the PHY and HBM.

Refer to the Broadcom 16 nm HBM PHY Specification for details.

Approximate runtime: 305 µs

**0x0d – Lane Repair** – Performs DC-testing of all lanes to identify lanes requiring repair. This action is done by running a series of vectors as defined by a custom implementation of the Wagner Algorithm. The vectors are scanned

using the EXTEST\_TX and EXTEST\_RX IEEE 1500 WDRs. This algorithm detects shorts and opens. A similar technique is used for PC board boundary-scan testing. Note that lane repair ignores any hard lane repairs that may be been previously applied.

A unique signature is scanned on each lane with all lanes in a channel running simultaneously. The received signature is then analyzed. Depending on the received signature, the following error types can be detected:

- Shorts to VDD and GND
- Shorts to another signal
- Opens

For lanes with errors, the firmware first determines if the lane can be repaired because not all lanes have redundancy. If a lane without redundancy has an error, the operation fails. For repairable lanes, the firmware checks if a valid repair can be made and programs the SOFT\_LANE\_REPAIR WDR in the PHY and HBM appropriately. For DWORD repairs, a Mode 2 repair is made, if possible, keeping DBI functionality. If a Mode 2 repair cannot be made, a Mode 1 repair is attempted. If there are too many errors to repair, the operation fails.

Lane repair counts and repaired lane numbers are saved to the hbm\_spare registers and access with interrupt 0x32. These are saved as follows:

hbm\_spare[0] - Total number of lanes with faults hbm\_spare[1-23] - Lane number with fault

The results are saved regardless of whether the operation passes or fails. Each lane number can be mapped to a signal name by referring to the JEDEC HBM Spec's EXTEST\_TX WDR definition. The lane repair values match this register definition.

Approximate runtime: 45.5 ms

**0x0e – AWORD ILB Test** – Performs address internal loopback testing for in-system diagnostic testing. Refer to the *Broadcom16 nm HBM PHY Specification* for details.

Approximate runtime: 85 us

**0x0f – DWORD ILB Test** – Performs data internal loopback testing for in-system diagnostic testing. Refer to the *Broadcom 16 nm HBM PHY Specification* for details.

Approximate runtime: 172 μs

**0x10 - Read Device Temperature** – Reads the HBM temperature by way of the IEEE 1500 interface. The values are read until the VALID runtime goes high. The result is stored in the PHY SBus SPARE\_0 register as well as the hbm\_spare\_0 result register accessed with interrupt 0x32.

Approximate runtime: 30 µs

- **0x11 Burn Hard Lane Repairs** Burns lane repair fuses in the HBM to permanently apply soft lane repairs. Prior to running this operation, the lane repair operation can be run to create the soft repairs or soft repairs can be manually applied by writing to the SOFT\_LANE\_REPAIR IEEE 1500 WDR. This operation can be run multiple times.
- **0x12 Apply Hard Lane Repairs as Phy Soft Lane Repairs** Reads the hard lane repair information from the HBM and applies them as soft repairs in the PHY. This is required to ensure that both the PHY and HBM are using the same repair codes. This operation is performed as part of the reset operation.
- **0x13 Run MBIST** Runs the MBIST for either Samsung or SKH devices. The appropriate vendor specific MBIST to run will be auto-determined based on the DEVICE\_ID. This operation replaces the previously SKH-specific MBIST operation 0x14.

The results of MBIST are used to program soft or hard bit cell repairs. Repairs can also be skipped. The repair mode is controlled by setting the hbm\_mbist\_repair\_mode parameter. If repairs are made, a second MBIST run is performed to verify the integrity of the repair. If errors are still found, an error is issued.

When used with Samsung HBM devices, the HBM clock frequency (DRAM clock) must be run at 800 MHz. The frequency is not configured by the firmware and must be set prior to launching this firmware operation.

The number of MBIST repairs are saved to the hbm\_spare\_0 register accessed with interrupt 0x32. This register also can be accessed by reading the PHY Sbus SPARE 1 register.

**0x14 – Run MBIST** – This operation is now equivalent to operation 0x13.

- **0x15 Reset Mode Registers** Programs the HBM mode registers using the values stored in the hbm\_mode\_register\* firmware parameters.
- **0x16 Reset PHY\_CONFIG** Programs the PHY\_CONFIG WDR using the values stored in the hbm\_phy\_config\* firmware parameters.
- **0x17 Run AWORD SLB** Performs address self-loopback testing for wafer diagnostic testing. Refer to the *Broadcom 16 nm HBM PHY Specification* for details.

Approximate runtime: 85 µs

**0x18 – Run DWORD SLB** – Performs data self-loopback testing for wafer diagnostic testing. Refer to the *Broadcom 16 nm HBM PHY Specification* for details.

Approximate runtime: 172 µs

- **0x19 Chipping Test** Performs a base-die wafer chipping test. This is specific to Samsung devices.
- **0x1b AERR ILB Test** Performs AERR internal-loopback testing for wafer diagnostic testing. Refer to *Broadcom16 nm HBM PHY Specification* for details.
- **Ox1c AERR SLB Test** Performs AERR self-loopback testing for wafer diagnostic testing. Refer to *Broadcom 16 nm HBM PHY Specification* for details.
- **0x1d DERR ILB Test** Performs DERR internal-loopback testing for wafer diagnostic testing. Refer to *Broadcom 16 nm HBM PHY Specification* for details.
- **0x1e DERR SLB Test** Performs DERR self-loopback testing for wafer diagnostic testing. Refer to *Broadcom 16 nm HBM PHY Specification* for details.
- **0x1f Initialize NWL Memory Controllers** Initializes the NWL memory controllers using the STOP blocks. This CSR programming is based on the Highland test chip and is not programmable using the firmware. If an alternate configuration is required, programming outside of the firmware must be done. This operation uses an appropriate configuration for both DIV1 and DIV2 memory controllers. A PHY/HBM reset operation must be performed before initializing the memory controllers.
- **0x20 Run CTCs** Runs all CTC blocks in parallel to generate traffic to the HBM using the memory controllers. This operation assumes the system has already been reset and the memory controllers have been reset through either firmware or other means. The CTCs for each channel are started in continuous transaction mode generating PRBS data and performing error monitoring. Once all CTCs have been started, the CTCs are stopped after waiting for a delay determined by the hbm\_ctc\_run\_cycles parameter. If any CTCs detect an error, the operation fails. Errors for specific channels can be ignored by setting the hbm\_ctc\_channel\_ignore parameter.
- **0x21 Lane Verify** Checks for interposer lane errors. This operation is similar to the 0x0d Lane Repair operation. The only difference is that this operation will fail if any lane errors are detected, even if these are repairable. Note that lane verify ignores any hard lane repairs that may have been previously applied. No soft repairs will be made.

Lane errors are saved to the hbm\_spare registers access with interrupt 0x32. These are saved as follows:

hbm\_spare[0] – Total number of lanes with faults hbm\_spare[1-23] – Lane number with fault

Each lane number can be mapped to a signal name by referring to the JEDEC HBM Specification's EXTEST\_TX WDR definition. The lane repair values match this register definition.

- **0x22 Start All CTCs** Starts running all CTCs in continuous mode. This operation will start all CTCs on the Sbus ring running in a continuous mode with error checking enabled. CTC traffic will continue to run until operation 0x23 is called to stop the CTCs. By running this operation on each SBus ring, all CTC s on the chip can be run simultaneously. Since this does not stop the CTCs, traffic can be run for any length of time.
- **0x23 Stop All CTCs** Stops all CTCs and checks for errors. Used in conjunction with operation 0x22, this will stop all CTCs that were previously running. If any errors were detected during the CTC run, an error will be returned.
- **0x24 Load TMRS Code** Loads a single Samsung TMRS code. This operation will read a single TMRS code set in the APC SPARE registers and load it into the HBM.

SPARE3[31:16] – DIE/SAFETY SPARE3[15:0] – CATEGORY SPARE2[11:16] – SUBCATEGORY SPARE2[15:0] – NAME

Example: Program code CA04 (BDIE=0 SID0/SIDE1=1 SAFETY=1)

```
SPARE3 = (0b0111 << 16) || 0xa
SPARE2 = (0 << 16) || 0x4
```

The bypass WDR is set at the end of each TMRS instruction. This is less efficient than setting after all TMRS sequences are programmed but is easier for the user.

- **0x25 Release CTC Control** Releases control of the memory controller to the user interface. When running any CTC operations, the AXI port of the memory controller will be enabled and the STOP block will take over control of the APB interface. This operation releases control back to the user interfaces. This will apply to all CTC/STOP blocks on the Sbus chain.
- **0x26 CATTRIP Test** Checks HBM CATTRIP functionality. In order to verify CATTRIP operates properly, the CATTRIP MR7 bit is toggled to assert CATTRIP and ensure the PHY received the CATTRIP signal. This verifies that cattrip can toggle but does not check that CATTRIP will trip at high temperatures.

## 4 Recommended Reset and Initialization Procedure

The following procedure ensures the proper reset for the HBM and PHY at power-on. This procedure is fully documented in the *Broadcom 16 nm HBM PHY Specification*. The following outline includes firmware usage.

- 1. Power-on the chip and follow all reset recommendations, which includes the following:
  - De-assert SBus Reset
  - De-assert POWER\_UP\_DRV\_DISABLE\_L
  - Reset PLL and wait for lock
  - De-assert HBM\_POWER\_ON\_RESET\_L
- 2. Upload firmware.
- 3. Verify the SBus Master Spico firmware by reading the revision (interrupt 0x0) and build ID (0x1).
- 4. Program optional firmware parameters (interrupts 0x34 and 0x35). Recommended parameters to set include:
  - hbm t rdlat offset
  - hbm\_freq
  - hbm\_div\_mode hbm\_parity\_latency
- 5. Run the reset operation (interrupt 0x30, operation 0) to reset the PHY. Optionally the power-on flow (interrupt 0x30, operation 5) can be run instead to add basic PHY/HBM verification.
- 6. Wait for reset/power-on to complete (poll interrupt 0x32, result 0).
- 7. If errors are detected, read all error codes.
- 8. The PHY and HBM should now be ready for mission mode operation.

## 4.1 PHY Configuration and HBM Mode Registers

The HBM PHY contains an IEEE 1500 PHY\_CONFIG WDR for programming PHY configuration. This is documented in the *Broadcom 16 nm HBM PHY Specification*. Optimal default values for most of these configuration parameters have been determined based on silicon characterization. The optimal values have been preset in the firmware. During a reset operation, which is included in any operation that runs in test mode, the PHY\_CONFIG WDR is automatically programmed to ensure proper operation of the system. The PHY\_CONFIG can also be programmed at any time by

launching the Reset PHY Config firmware operation. Should the need arise to program alternate values, the PHY\_CONFIG default can be changed by setting the following firmware parameters:

hbm\_phy\_config0 hbm\_phy\_config1 hbm\_phy\_config2 hbm\_phy\_config3 hbm\_phy\_config4 hbm\_phy\_config5 hmb\_phy\_config6

Keep in mind that changing these parameters affects test mode operation as well as mission mode operation.

While most parameters default to the optimal values based on silicon characterization, the T\_RDLAT\_OFFSET and PARITY\_LATENCY parameters (one per DWORD) are commonly changed by the end user. To simplify setting these parameters in the PHY\_CONFIG, separate firmware parameters hbm\_t\_rdlat\_offset and hbm\_parity\_latency are used. The values programmed for these are merged with the hbm\_phy\_config\* parameters when the PHY\_CONFIG WDR is programmed.

## 4.2 HBM Mode Registers

When running any operations either in test mode or mission mode, the HBM mode registers must be programmed. The values required in each mode, however, are not the same. When firmware runs a test mode operation, an HBM/PHY reset is performed and mode registers are programmed using the IEEE 1500 interface with optimal values determined from silicon characterization for running test operations. These are preset in firmware using the following parameters:

hbm\_test\_mode\_register0 hbm\_test\_mode\_register1 hbm\_test\_mode\_register2 hbm\_test\_mode\_register3 hbm\_test\_mode\_register4 hbm\_test\_mode\_register5 hbm\_test\_mode\_register6 hbm\_test\_mode\_register7 hbm\_test\_mode\_register8

When exiting a test mode operation or when the Reset Mode Registers operation is launched, separate mode register values are programmed that are appropriate for mission model. These can be programmed by the end user to any desired value using the following parameters:

hbm\_mode\_register0 hbm\_mode\_register1 hbm\_mode\_register2 hbm\_mode\_register3 hbm\_mode\_register4 hbm\_mode\_register5 hbm\_mode\_register6 hbm\_mode\_register7 hbm\_mode\_register8

While the firmware writes the mode register values upon reset and returning to mission mode, the memory controller may perform its own mode register programming. This ensures that the HBM is programmed consistently with the memory controller expectations.

When modifying the parity latency value in the mode registers, the parity latency in the PHY\_CONFIG must also be programmed to match. To ensure consistency, the value of the hbm\_parity\_latency firmware parameter is used to

program both the mode register and PHY\_CONFIG parity latency bits automatically, overwriting the values in hbm\_mode\_register\* and hbm\_phy\_config\*.

#### 4.3 CKE

When the PHY enters test mode, it assumes control of all DFI inputs and signals interfacing with the HBM. Upon exiting test mode, control of the interfaces return to normal mission mode operation. This is significant for the CKE signal.

The PHY and firmware control CKE during test mode. When exiting, the CKE state might be different from the mission mode, causing a change to the HBM power-down state. To avoid unexpected power-down state changes, the value of CKE upon exiting test mode is programmable with the hbm\_cke\_exit\_state parameter. Setting this parameter to 1 ensures the CKE is high before exiting test mode. If the DFI CKE signal is also high, the CKE value does not change when transitioning from test mode to mission mode. Setting the hbm\_cke\_exit\_state parameter to 0 ensures the CKE is low before exiting test mode.

## 5 Direct Control Without Firmware

Performing operations through firmware simplifies access to the PHY and HBM features by providing an automated and consistent interface. All interactions with the HBM and PHY are performed through the SBus. With the correct sequence of commands, the firmware can be bypassed and the features controlled directly by core logic. There are two primary types of functions that firmware performs: reset and IEEE 1500 access. Their basic usage is described in the following section.

#### 5.1 HBM/PHY Reset

Before using the PHY and HBM, a reset must be performed. This reset includes the main HBM reset, the HBM 1500 reset, the PHY FIFO reset, and the PHY 1500 reset. The following SBus sequence is required to perform the full reset.

```
task phy hbm reset();
  sbus driver.write(`APC ADDR, `APC INIT COMPLETE, 32'h0);
  sbus driver.write(`APC ADDR, `APC BIST EN REG, 32'hff);
  #200ns
  // Assert the HBM WRSTN reset
  sbus driver.write(`APC ADDR, `SBUS RESET REG, 32'b0110101);
  #200ns
  // Assert the 1500 PHY WRSTN and the HBM RESET N
  sbus driver.write(`APC ADDR, `SBUS RESET REG, 32'b0010001);
  #200us // tINIT1
  // Deassert the HBM reset, but keep WRSTN PHY WRSTN HBM
  // and APC 1500 MACHINE RST L asserted
  sbus driver.write(`APC ADDR, `SBUS RESET REG, 32'b0010011);
  sbus driver.write(`APC ADDR, `SBUS RESET REG, 32'b0010010);
  sbus driver.write(`APC ADDR, `SBUS RESET REG, 32'b0010011);
  #500us // tINIT3
  // Uncomment these two lines to set CKE high
  //sbus driver.write(`APC ADDR, `SBUS RESET REG, 32'b1010011);
```

```
//sbus_driver.write(`APC_ADDR, `SBUS_RESET_REG, 32'b1111111);

// Use the following line to leave CKE low
sbus_driver.write(`APC_ADDR, `SBUS_RESET_REG, 32'b0111111);
#200ns // tINIT5

sbus_driver.write(`APC_ADDR, `APC_BIST_EN_REG, 32'h0);
sbus_driver.write(`APC_ADDR, `APC_INIT_COMPLETE, 32'hff);
endtask : phy hbm reset
```

For Verilog simulations, the tINIT parameters can be reduced to a smaller time as allowed by the HBM simulation model.

After performing HBM and PHY resets, the HBM mode registers and PHY configuration wrapper data registers must be programmed using the IEEE 1500 interface.

#### 5.2 IEEE 1500 Access

The HBM and PHY each contain an IEEE 1500 interface for programming configurations, reading status information, and controlling test features. The following example Verilog code shows one possible implementation for IEEE 1500 access. Included are example tasks to read the temperature and to set the mode registers.

```
// Select HBM / PHY device
`define HBM SEL 1
`define PHY SEL 0
// Control 1500 Operations
`define START WIR WRITE 4'b0001
`define START_WDR_WRITE 4'b0010
`define START WDR READ 4'b0100
`define SHIFT WRITE WDR 4'b1010
`define SHIFT READ WDR 4'b1100
`define STOP 1500
                       4'b0000
// Define HBM 1500 register names and lengths
`define HBM BYPASS
                                      8'h00
`define HBM BYPASS LENGTH
                                      1
`define HBM DEVICE ID
                                      8'h0e
`define HBM DEVICE ID LENGTH
                                      82
`define HBM TEMPERATURE
                                      8'h0f
`define HBM TEMPERATURE LENGTH
`define HBM MODE REG DUMP SET
                                      8'h10
`define HBM MODE REG DUMP SET LENGTH
                                      128
// Define PHY 1500 register names and lengths
`define PHY BYPASS
                                      8'h00
`define PHY BYPASS LENGTH
                                      1
                                      8'h11
`define PHY CONFIG
`define PHY CONFIG LENGTH
                                      184
// Global variable used to store the current instruction length
reg [8:0] current instr length;
//----
// Sets the current 1500 device, channel and instruction. The instruction
```

```
// length is passed in, but is not used in this task. Instead it is saved for
// later use on other tasks.
//----
task wir write channel;
 input bit device sel;
 input bit [3:0] channel;
 input bit [7:0] instruction;
 input bit [8:0] instr length;
 req
             error;
 // Save the instruction for later
 current instr length = instr length;
 sbus driver.write(`APC ADDR, `WIR REG, {19'b0, device sel, channel,
instruction });
 sbus driver.write(`APC ADDR, `CONTROL 1500, 'b0001);
 apc 1500 busy done handshake(error);
endtask
//----
// Write the 1500 regsiter data to the APC via sbus and then launches the 1500
// write operation. The wir write task must have been called prior to this to
// setup the WIR. By default the full instruction length is scanned.
// Alternatively, a length and the shift only bit can be set to perform
// multi-segment scans.
//----
task wdr write data(
 input bit [319:0] data,
 input bit [8:0] length=current instr length,
 input bit shift only=0
);
 req
            error;
 for (int wr bits = 0; wr bits < length; wr bits = wr bits+32)
 begin
   case (wr bits)
     0 : sbus driver.write(`APC ADDR, 8'd4, data[31:0]
     32 : sbus driver.write(`APC ADDR, 8'd5, data[63:32]
     64 : sbus driver.write(`APC ADDR, 8'd6, data[95:64]
                                                         );
     96 : sbus driver.write(`APC ADDR, 8'd7, data[127:96] );
     128 : sbus driver.write(`APC ADDR, 8'd8, data[159:128]);
     160 : sbus driver.write(`APC ADDR, 8'd9, data[191:160] );
     192 : sbus driver.write(`APC ADDR, 8'd10, data[223:192]);
     224 : sbus driver.write(`APC ADDR, 8'd11, data[255:224] );
     256 : sbus driver.write(`APC ADDR, 8'd12, data[287:256] );
     288 : sbus driver.write(`APC ADDR, 8'd13, data[319:288] );
   endcase
 end
 if (shift only == 1)
   sbus driver.write(`APC ADDR, `CONTROL 1500, {19'b0, length,
`SHIFT WRITE WDR});
 else
```

```
sbus driver.write(`APC ADDR, `CONTROL 1500, {19'b0, length,
`START WDR WRITE });
 apc 1500 busy done handshake(error);
endtask
//-----
// Performs a 1500 read operation. This reads the 1500 registers for all
// selected channel in parallel and stores the results in the APC. The
// wdr read sbus data must be used to fetch the data from the APC.
//-----
task wdr read(
 input bit [8:0] length=current instr length,
                  shift only=0
);
 reg error;
 sbus driver.write(`APC ADDR, `CONTROL 1500, `STOP 1500);
 if (shift only == 1)
   sbus driver.write(`APC ADDR, `CONTROL 1500, {19'b0, length,
`SHIFT READ WDR});
 else
   sbus driver.write(`APC ADDR, `CONTROL 1500, {19'b0, length,
`START WDR READ});
 apc 1500 busy done handshake (error);
endtask
//----
// Performs a 1500 read operation. This reads the 1500 registers for all
// selected channel in parallel and stores the results in the APC. The
// wdr read sbus data must be used to fetch the data from the APC.
//-----
task wdr read sbus data(
 input
         [3:0] channel,
 output
          [319:0] result,
 input bit [8:0] length=current instr length
);
 reg
      [32:0] data;
 reg
       [319:0] mask;
 sbus driver.write(`APC ADDR, `READ CHANNEL, channel);
 result = 0;
 for (int wr bits = 0; wr bits < length; wr bits = wr bits+32)
 begin
   case (wr bits)
        : sbus driver.read(`APC ADDR, 8'd20, data);
     32 : sbus driver.read(`APC ADDR, 8'd21, data);
     64 : sbus driver.read(`APC ADDR, 8'd22, data);
     96 : sbus driver.read(`APC ADDR, 8'd23, data);
```

```
128 : sbus driver.read(`APC ADDR, 8'd24, data);
     160 : sbus driver.read(`APC ADDR, 8'd25, data);
     192 : sbus driver.read(`APC ADDR, 8'd26, data);
     224 : sbus driver.read(`APC ADDR, 8'd27, data);
     256 : sbus driver.read(`APC ADDR, 8'd28, data);
     288 : sbus driver.read(`APC ADDR, 8'd29, data);
   endcase
   result = result | (data << wr bits);</pre>
 end
 // Mask out the unused bits since they could have garbage data in them
 mask = (1 << length) -1;
 result = result & mask;
endtask
//----
// After 1500 operations are launched, a handshake must be performed to ensure
// the commands are properly captured going from the sbus to the 1500 clock
//----
task apc 1500 busy done handshake;
 output error;
 reg step error;
 wait for 1500 done(1, step error);
 error = error | step error;
 sbus_driver.write(`APC_ADDR, `CONTROL_1500, `STOP_1500);
 wait for 1500 done(0, step error);
 error = error | step error;
endtask
//----
// Wait for an expected value on the 1500 DONE bit.
//-----
task wait for 1500 done;
 reg done;
 reg [31:0] data;
 integer timeout;
 error = 0;
 timeout = 50;
 done = expected ^ 1;
 while ((done != expected) && timeout > 0) begin
   sbus driver.read(`APC ADDR, `BUSY DONE 1500 REG, data);
   done = data[0];
   timeout = timeout - 1;
 end
 if (timeout == 0) begin
```

```
$display( "ERROR: %t Timeout while waiting for 1500 DONE.", $time);
   error = 1;
 end
endtask
//----
// Read the HBM temperature via the 1500 interface
//----
task read 1500 temperature;
 reg [320:0] data;
 reg [6:0]
          temp;
 reg [3:0] channel;
            valid;
 reg
 // Set the 1500 WIR to read the HBM temperature
 channel = 4'hf;
// Only read out valid temps
 valid = 1;
 while (valid == 1) begin
  wir write channel (
  `HBM SEL, channel,
  `HBM TEMPERATURE, `HBM TEMPERATURE LENGTH);
   wdr read();
   wdr read sbus data(channel, data);
   valid = data[7];
   temp = data[6:0];
 end
 $display( "INFO: %t HBM temperature: %0d", $time, temp);
endtask
//----
// Write the HBM Mode registers and reads the results back
//----
task write 1500 mode registers;
 reg [320:0] data;
 reg [3:0]
          channel;
 // Set the 1500 WIR to write the mode registers for all channels
 channel = 4'hf;
 wir write channel ( `HBM SEL, channel, `HBM MODE REG DUMP SET,
`HBM MODE REG DUMP SET LENGTH);
 // Perform a 1500 read.
 wdr read();
 // Write the mode registers
 data[7:0] = 8'h73;
 data[15:8] = 8'h10;
 data[23:16] = 8'h25;
 data[31:24] = 8'ha4;
 data[39:32] = 8'h03;
```

```
data[47:40] = 8'h00;
data[55:48] = 8'h00;
data[63:56] = 8'h00;
wdr write data(data);
// Read back the mode register values from just channel 0
channel = 0;
wdr read();
wdr read sbus data(channel, data);
$display( "INFO: %t Channel:0x%0d MRO:0x%0x", $time, channel, data[7:0]);
$display( "INFO: %t Channel:0x%0d MR1:0x%0x", $time, channel, data[15:8]);
$display( "INFO: %t Channel:0x%0d MR2:0x%0x", $time, channel, data[23:16]);
$display( "INFO: %t Channel:0x%0d MR3:0x%0x", $time, channel, data[31:24]);
$display( "INFO: %t Channel:0x%0d MR4:0x%0x", $time, channel, data[39:32]);
$display( "INFO: %t Channel:0x%0d MR5:0x%0x", $time, channel, data[47:40]);
$display( "INFO: %t Channel:0x%0d MR6:0x%0x", $time, channel, data[55:48]);
$display( "INFO: %t Channel:0x%0d MR7:0x%0x", $time, channel, data[63:56]);
```

endtask

## 5.3 IEEE 1500 TMRS

For Samsung HBM devices, internal device settings might need to be configured using Samsung's test mode registers (TMRS). These are used for debug and device tuning. TMRS settings can be programmed through the mission mode interface or through IEEE 1500 instructions. This section describes how to use the HBM PHY to program TMRS through the IEEE 1500 interface using Sbus commands. There is a firmware interrupt for programming TMRS values as well.

TMRS commands are provided by Samsung to end users. These commands are in the form of a 4-character code: <die><name><sub\_category><category>. Example codes are 'B023', 'C761'. These codes must be translated into TMRS\_GEN WDR instructions. Refer to Samsung documentation for a full description of the TMRS\_GEN WDR.

TMRS values must be programmed after any MRS programming and while the HBM is in a quiet state, or else the TMRS programming will be lost. After TMRS programming is complete, the WIR must be reset to the bypass instruction.

The following is a Verilog example task for executing TMRS commands using the HBM PHY's IEEE 1500 interface.

```
// Program the Samsung specific TMRS GEN 1500 WDR. The BYPASS WIR must be set
when
// TMRS programming is complete.
//
// Example usage:
    write tmrs(0, "C750");
//
    write_tmrs(0, "C397");
//
     write tmrs(0, "B012");
//
     wir write channel ( `HBM SEL, 0, `HBM BYPASS, `HBM BYPASS LENGTH);
// WDR definition
`define HBM TMRS
                         8 hb0
`define HBM TMRS LENGTH 37
// Safety bit (must be cleared after done programming TMRS)
reg tmrs safety = 0;
```

```
task write tmrs(
 input bit [3:0] channel,
  input string code
);
 begin
   string die;
   integer category;
   integer subcategory;
   integer name;
   reg [36:0] data;
    // Extract the code and convert to integer
                = code[0];
               = code[1] - 48;
    category
    subcategory = code[2] - 48;
   name
                 = code[3] - 48;
    // Initialize the data
   data = 0;
   // Set the die to receive the instruction
    if(die == "B") begin
     data[36:34] = 3'b100;
     channel = 0;
    end else if(die == "C") begin
      data[36:34] = 3'b011;
    end
    // Set the safety for the first instruction
    if(tmrs safety == 0) begin
     data[33] = 1;
     tmrs safety = 1;
    end else begin
     data[33] = 0;
    end
    // Set the category, subcategory and name
    data[32:22] = (1 << name);
    data[21:11] = (1 << subcategory);</pre>
    data[10:0] = (1 << category);</pre>
    $display("Setting die
                                 : %04b", data[36:33]);
                           : %010b", data[32:22]);
    $display("Setting name
    $display("Setting subcategory : %010b", data[21:11]);
    $display("Setting category : %010b", data[10:0]);
   wir write channel ( `HBM SEL, channel, `HBM TMRS, `HBM TMRS LENGTH);
   wdr write data(data);
  end
endtask
```

## **6** Recommended Verilog Test Protocol

To verify connectivity and functionality of the HBM interface, minimal pre-silicon Verilog verification by the customer should include the tests below. Most of these are simple tests that run quickly and can be verified at any design level.

| Test                                                      | Coverage                                          |
|-----------------------------------------------------------|---------------------------------------------------|
| 1.Upload firmware                                         | SBus connectivity and functionality               |
| 2.Query firmware build ID and revision                    | Spico operation                                   |
| 3.Perform an HBM/PHY firmware-based reset operation       | Firmware to HBM/PHY communication and 1500 writes |
| 4.Read HBM Device ID using firmware or direct 1500 access | 1500 reads                                        |
| 5.Run the connectivity test operation                     | Verifies CTC connectivity to each channel         |
| 6.Run the power-on flow operation                         | Verifies AC test operation                        |
| 7.Run basic CTC/STOP tests (not covered in this document) | CTC/STOP connectivity to memory controller        |
| 8.Perform mission mode functional simulations             | Memory controller, PHY, and HBM connectivity      |

## 7 Revision History

## 7.1 Version 0.10, April 19, 2018

- Updated Section 1, SBus Master Spico Firmware
- Updated Table 4, HBM Spico Parameters
- Updated Section 2.4, HBM Spico Parameters
- Updated Table 5, Possible Error Codes
- Updated Section 2.5, Error Codes
- Updated Table 7, Operations and Descriptions
- Updated Section 3, HBM Firmware Operations

#### 7.2 Version 0.9. December 1, 2017

- Updated Section 1, SBus Master Spico Firmware
- Updated Section 2.4, HBM Spico Parameters
- Updated Section 2.5, Error Codes
- Updated Section 2.6, Operation Codes
- Updated Section 3, HBM Firmware Operations
- Updated Section 4, Recommended Reset and Initialization Procedure
- Updated Section 5.2, IEEE 1500 Access

## 7.3 Version 0.8. August 1, 2017

- Updated 0x31 Launch operation on a single channel and Table 3, Result Types and Descriptions
- Added parameter offsets 0x3e to 0x48 to Section 2.4, HBM Spico Parameters, and Table 4, HBM Spico Parameters
- Updated parameter offset 0x20 description in Section 2.4, HBM Spico Parameters
- Updated the following parameter offset descriptions in Section 3, HBM Firmware Operations:
  - 0x08 Device ID Test
  - 0x0d Lane Repair
  - 0x10 Read Device Temperature
  - 0x13 Run Samsung MBIST
  - 0x14 Run SK hynix MBIST
  - 0x21 Lane Verify
  - 0x22 Start All CTCs
- Updated Section 4.1, PHY Configuration and HBM Mode Registers
- Updated Section 4.2, HBM Mode Registers
- Updated the code in Section 5.2, IEEE 1500 Access
- Rebranded Avago Technologies to Broadcom.

#### 7.4 Version 0.7, April 18, 2017

- Added new parameters, operations and error codes
- Updated descriptions for reset operation 0x0 to include programming of soft lane repairs.
- Removed operation 0x1a Load Samsung TMRS
- Corrected example code for programming TMRS values in Section 5.3

#### 7.5 Version 0.6, December 22, 2017

- Added new parameters
- Update hbm\_mode\_register parameter values
- Added new operations

#### 7.6 Version 0.5, November 9, 2016

- Added new parameters, operations, and error codes
- Added TMRS programming section to Section 3, HBM Firmware Operations
- Added new parameters, operations, and errors codes
- Updated PHY\_CONFIG, mode register, and CKE programming description
- Updated Section 4, Recommended Reset and Initialization Procedure

#### 7.7 Version 0.4, August 15, 2016

Added new parameters, operations, and error codes

## 7.8 Version 0.3, May 31, 2016

Corrected code for setting a read channel in wdr\_read\_sbus\_data Verilog task

## 7.9 Version 0.2, April 22, 2016

- Updated Channel Operation Codes in Table 6, Channel Operation Codes
- Added approximate run times for Lane Repair, AWORD ILB and DWORD ILB tests
- Renamed POWER\_ON\_RESET\_L to HBM\_POWER\_ON\_RESET\_L
- Updated phy\_hbm\_reset Verilog task with latest recommended reset sequence
- Correct instruction length in IEEE 1500 Verilog task examples

#### 7.10 Version 0.1, March 2016

Initial preliminary release.

