| RGPV (DIPLOMA WING) BHOPAL |      |                                                                                  | WING) BHOPAL                                                                                                                                                                                                                                                                                                     | OBE CURRICULUM FOR THE COURSE                                                                               |                        | FOR     | мат-З         | Sheet<br>No. 1/3 |  |
|----------------------------|------|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|------------------------|---------|---------------|------------------|--|
| Branch                     |      |                                                                                  | Com                                                                                                                                                                                                                                                                                                              | puter So                                                                                                    | cience and Engineering | Semeste | nester Third  |                  |  |
| Course                     | Code |                                                                                  | C04                                                                                                                                                                                                                                                                                                              | Course<br>Name                                                                                              | COMPUTER ARCHITECT     | URE     | E             |                  |  |
|                            |      |                                                                                  |                                                                                                                                                                                                                                                                                                                  |                                                                                                             |                        | Te      | ach Hrs       | Marks            |  |
| Course Outcome 1           |      | Interpret various type of micro-operations and instructions.                     |                                                                                                                                                                                                                                                                                                                  |                                                                                                             |                        | 30      | 38<br>(10+28) |                  |  |
| Learning Outcome 1         |      | Understand Register transfer language and micro-operations.                      |                                                                                                                                                                                                                                                                                                                  |                                                                                                             |                        | 10      | 14            |                  |  |
| Contents                   |      | <ul><li>Micro-o</li><li>Types o</li><li>Arithme</li><li>Logical implem</li></ul> | operation<br>of micro-<br>etical (Bin<br>l (AND, Caentation.                                                                                                                                                                                                                                                     | operations: hary Adder, Binary adder-subtractor, Binary Incrementor) OR, X-OR, Complement) and its Hardware |                        |         |               |                  |  |
| Learning Outcome 2         |      | Identifythe importance of various registers.                                     |                                                                                                                                                                                                                                                                                                                  |                                                                                                             |                        | 06      | 05<br>(PT)    |                  |  |
| Contents                   |      | ts                                                                               | <ul> <li>Computer registers: accumulator registers, data registers, address registers, program counter, stack pointer, Instruction register, memory data register, memory buffer register, input register, output register, temporary register.</li> <li>Common Bus System using different registers.</li> </ul> |                                                                                                             |                        | 2       |               |                  |  |
| Learning Outcome 3         |      | Explain Instruction cycle and types of instructions                              |                                                                                                                                                                                                                                                                                                                  |                                                                                                             |                        | 09      | 14            |                  |  |

| Contents             | <ul> <li>Instruction codes, Stored Program Organization, Timing and control (Hardwired control and micro programmed control), Basic computer Instruction format, Instruction cycle</li> <li>Types of instructions: memory- reference, register-reference and input-output registers, Instruction set completeness</li> </ul>                                           |    |               |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---------------|
| Learning Outcome 4   | Discuss Interrupt and its types.                                                                                                                                                                                                                                                                                                                                       | 05 | 05<br>(PT)    |
| Contents             | Input-Output and Interrupt: Input-Output Configuration, Input-Output Instructions, Program Interrupt, Interrupt cycle                                                                                                                                                                                                                                                  |    |               |
| Method of Assessment | Paper pen test                                                                                                                                                                                                                                                                                                                                                         |    |               |
| Course Outcome 2     | Outline data processing of computer system.                                                                                                                                                                                                                                                                                                                            | 18 | 20<br>(06+14) |
| Learning Outcome 1   | Express different CPU Organization and instruction formats.                                                                                                                                                                                                                                                                                                            | 06 | 06<br>(TW)    |
| Contents             | <ul> <li>CPU organization: General register organization, stack organization(reverse polish notation)</li> <li>Addressing modes: Implied mode, Immediate, register, register indirect, Auto increment or auto decrement Mode, direct, indirect, relative and indexed.</li> <li>Instruction format: Three address, two address, one address and Zero address</li> </ul> |    |               |
| Learning Outcome 2   | Explain Data transfer and manipulation.                                                                                                                                                                                                                                                                                                                                | 12 | 14            |
| Contents             | <ul> <li>Data transfer and manipulation:</li> <li>Data Transfer Instructions,</li> <li>Data Manipulation Instructions (Arithmetic Instructions, Logical and Bit Manipulation Instructions, Shift Instructions)</li> </ul>                                                                                                                                              |    |               |

|                      | <ul> <li>Program Control: Status Bit Conditions, Conditional Branch Instructions, Subroutine Call and Return, program interrupts</li> <li>Types of Interrupts (external Interrupts, internal interrupts and software interrupts)</li> <li>Reduced instruction set computers (RISC) and compare with Complex Instruction Set Computers (CISC).</li> </ul>                                                                                                                                                                                                                           |    |               |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---------------|
| Method of Assessment | Paper pen test                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |    |               |
| Course Outcome 3     | Classifydifferent methods of computer input output processing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |    | 18<br>(04+14) |
| Learning Outcome 1   | Explain I/O interface and mode of data transfer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 08 | 08            |
| Contents             | <ul> <li>Input-output interface: I/O bus and Interface Modules, I/O vs memory bus, Isolated vs memory mapped I/O, Example of I/O Interface</li> <li>Mode of Data transfer: Synchronous and Asynchronous, Asynchronous data transfer using Strobe Control and Handshaking, Source -initiated strobe for data transfer, Destination-initiated strobe for data transfer, Source- initiated transfer using handshaking, Destination- initiated transfer using handshaking</li> <li>Asynchronous serial transfer</li> <li>Mode of Data Transfer B/w computer and I/O devices</li> </ul> |    |               |
| Learning Outcome 2   | Relate various types of Priority Interrupt.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 06 | 06            |
| Contents             | <ul> <li>Priority Interrupt, Daisy-Chaining Priority, Parallel Priority Interrupt,<br/>Priority Encoder</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |    |               |
| Learning Outcome 3   | Draw DMA architecture.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 06 | 04<br>(TW)    |
| Contents             | DMA controller, DMA Transfer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |    |               |
| Method of Assessment | Paper pen test                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |    |               |

| Course Outcome 4     | Illustratevarious level of a memory hierarchy.                                                                                                                                                                                           |    | 24<br>(10+14) |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---------------|
| Learning Outcome 1   | Learning Outcome 1 Describe Memory Hierarchy and types of cache memory                                                                                                                                                                   |    | 14            |
| Contents             | <ul> <li>Main Memory: RAM and ROM chips, Memory Address map and memory Connection to CPU.</li> <li>Auxiliary memory: Magnetic disks and magnetic tapes</li> <li>Cache memory: Direct, Associative and Set Associative mapping</li> </ul> |    |               |
| Learning Outcome 2   | Discuss the importance of virtual memory management.                                                                                                                                                                                     | 08 | 10<br>(PT)    |
| Contents             | Virtual memory: Address Space and Memory space, Address mapping using pages, Memory management hardware                                                                                                                                  |    |               |
| Method of Assessment | Paper pen test                                                                                                                                                                                                                           |    |               |