

# 8-Mbit (512K x 16) MoBL® Static RAM

#### **Features**

■ Temperature ranges
□ Industrial: -40 °C to 85 °C

■ Very high speed: 55 ns

■ Wide voltage range: 2.20 V-3.60 V

■ Pin-compatible with CY62157CV25, CY62157CV30, and CY62157CV33

CY62157CV33

■ Ultra-low active power

□ Typical active current: 1.5 mA @ f = 1 MHz

 $\square$  Typical active current: 12 mA @ f = f<sub>max</sub>

■ Ultra-low standby power

■ Easy memory expansion with  $\overline{CE}_1$ ,  $CE_2$ , and  $\overline{OE}$  features

■ Automatic power-down when deselected

Complementary metal oxide semiconductor (CMOS) for optimum speed/power

Available in Pb-free and non Pb-free 48-ball fine ball grid array (FBGA), and Pb-free 44-pin thin small outline package (TSOPII) package

## **Functional Description**

The CY62157DV30 is a high-performance CMOS static RAM organized as 512K words by 16 bits. This device features advanced circuit design to provide ultra-low active current.

This is ideal for providing More Battery Life<sup>TM</sup> (MoBL<sup>®</sup>) in portable applications such as cellular telephones. The device also has an automatic power-down feature that significantly reduces power consumption. The <u>device</u> can also be put into stand<u>by mode when</u> deselected ( $\overline{CE_1}$  HIGH or  $\overline{CE_2}$  LOW or both BHE and BLE are HIGH). The input/output pins (I/O<sub>0</sub> through I/O<sub>15</sub>) are placed in a high-impedance state when: deselected ( $\overline{CE_1}$ HIGH or  $\overline{CE_2}$  LOW), outputs are disabled ( $\overline{OE}$  HIGH), both <u>Byte</u> High Enable and Byte Low Enable <u>are</u> disabled ( $\overline{BHE}$ , BLE <u>HIGH</u>), or during a write operation ( $\overline{CE_1}$  LOW,  $\overline{CE_2}$  HIGH and  $\overline{WE}$  LOW).

Writing to the device is accomplished by  $taking\ Chip\ Enables\ (\overline{CE}_1\ LOW\ and\ CE_2\ HIGH)$  and Write Enable (WE) input LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O0 through I/O7), is written into the location specified on the address pins (A0 through A18). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O8 through I/O15) is written into the location specified on the address pins (A0 through A18).

Reading from the device is accomplished by taking Chip Enables ( $\overline{\text{CE}}_1$  LOW and  $\overline{\text{CE}}_2$  HIGH) and Output Enable ( $\overline{\text{OE}}$ ) LOW while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins will appear on I/O $_0$  to I/O $_7$ . If Byte High Enable (BHE) is LOW, then data from memory will appear on I/O $_8$  to I/O $_15$ . See the truth table for a complete description of read and write modes.

For best practice recommendations, refer to the Cypress application note AN1064, SRAM System Guidelines.

### Logic Block Diagram



# CY62157DV30 MoBL®



## **Contents**

| Product Portfolio              | 3 |
|--------------------------------|---|
| Pin Configuration              |   |
| Maximum Ratings                |   |
| Operating Range                |   |
| Electrical Characteristics     |   |
| Capacitance                    |   |
| Thermal Resistance             |   |
| AC Test Loads and Waveforms    |   |
| Data Retention Characteristics |   |
| Data Retention Waveform        |   |
| Switching Waveforms            |   |
| Truth Table                    |   |

| Ordering Information                    | 11 |
|-----------------------------------------|----|
| Ordering Code Definition                | 11 |
| Package Diagram                         |    |
| Acronyms                                | 13 |
| Document Conventions                    | 13 |
| Units of Measure                        | 13 |
| Document History Page                   | 14 |
| Sales, Solutions, and Legal Information |    |
| Worldwide Sales and Design Support      |    |
| Products                                |    |
| PSoC Solutions                          | 15 |



## **Product Portfolio**

|  |               |            |                |                                                                  |     |                                 |                    |         | Power Dis                | ssipation | า                  |     |  |
|--|---------------|------------|----------------|------------------------------------------------------------------|-----|---------------------------------|--------------------|---------|--------------------------|-----------|--------------------|-----|--|
|  | Product       | Range      | V <sub>C</sub> | V <sub>CC</sub> Range (V) Speed Operating I <sub>CC</sub> , (mA) |     | V <sub>CC</sub> Range (V) Speed |                    | Standby | y I <sub>SB2</sub> ,     |           |                    |     |  |
|  | Troduct       | Range      |                |                                                                  |     | (ns)                            | f = 1MHz           |         | $f = 1MHz$ $f = f_{max}$ |           | nax                |     |  |
|  |               |            | Min            | Typ <sup>[1]</sup>                                               | Max |                                 | Typ <sup>[1]</sup> | Max     | Typ <sup>[1]</sup>       | Max       | Typ <sup>[1]</sup> | Max |  |
|  | CY62157DV30LL | Industrial | 2.2            | 3.0                                                              | 3.6 | 55, 70                          | 1.5                | 3       | 12                       | 15        | 2                  | 8   |  |

Pin Configuration<sup>[2, 3, 4]</sup> **48-Ball FBGA Pinout Top View** 



## 44-pin TSOP II Pinout **Top View**

| A <sub>4</sub> □   | O<br>1 | 44 🗆 A <sub>5</sub>               |
|--------------------|--------|-----------------------------------|
| A <sub>3</sub> □   | 2      | 43 □ A <sub>6</sub>               |
| A <sub>2</sub> □   | 3      | 42 A <sub>7</sub>                 |
| A <sub>1</sub> L   | 4      | 41 OE                             |
| A <sub>0</sub> □   | 5      | <sup>40</sup> ☐ BHE               |
| Œ□                 | 6      | 39 BLE                            |
| I/On □             | 7      | 38 🗆 I/O <sub>15</sub>            |
| I/O <sub>1</sub> □ | 8      | 37 🗆 I/O <sub>14</sub>            |
| I/O <sub>2</sub>   | 9      | <sup>36</sup> ☐ I/O <sub>13</sub> |
| I/O <sub>3</sub>   | 10     | 35 🛘 I/O <sub>12</sub>            |
| V <sub>CC</sub> □  | 11     | 34 🛮 V <sub>SS</sub>              |
| V <sub>SS</sub> [  | 12     | 33 □ V <sub>CC</sub>              |
| I/O <sub>4</sub> □ | 13     | 32 🔲 I/O <sub>11</sub>            |
| I/O <sub>5</sub>   | 14     | 31   I/O <sub>10</sub>            |
| I/O <sub>6</sub> □ | 15     | 30 I/O <sub>9</sub>               |
| I <u>/O</u> 7      | 16     | 29 🔲 I/O <sub>8</sub>             |
| WE                 | 17     | 28 🗆 A <sub>8</sub>               |
| A18                | 18     | 27 🛘 A <sub>9</sub>               |
| A <sub>17</sub>    | 19     | 26 🛮 A <sub>10</sub>              |
| A <sub>16</sub>    | 20     | 25 🛘 A <sub>11</sub>              |
| A <sub>15</sub>    | 21     | 24 A <sub>12</sub>                |
| A <sub>14</sub>    | 22     | <sup>23</sup> □ A <sub>13</sub>   |

- 1. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ.)</sub>, T<sub>A</sub> = 25 °C.
  2. NC pins are not internally connected on the die.
  3. DNU pins have to be left floating.
  4. The 44-TSOPII package device has only one chip enable pin (CE).



## **Maximum Ratings**

Exceeding the maximum ratings may impair the useful life of the device. These user guidelines are not tested.

Storage temperature ......-65 °C to + 150 °C Ambient temperature with power applied ...... -55 °C to + 125 °C Supply voltage to ground potential ...... -0.3 V to V<sub>CC(max)</sub> + 0.3 V DC input voltage  $^{[5,\;6]}$  ...... –0.3 V to V  $_{\text{CC(max)}}$  + 0.3 V

| Output current into outputs (LOW)                      | 20 mA   |
|--------------------------------------------------------|---------|
| Static discharge voltage(per MIL-STD-883, Method 3015) | >2001 V |
| Latch-up current                                       | >200 mA |

## **Operating Range**

| Device        | Range      | Ambient<br>Temperature<br>(T <sub>A</sub> ) | <b>V</b> <sub>CC</sub> <sup>[7]</sup> |
|---------------|------------|---------------------------------------------|---------------------------------------|
| CY62157DV30LL | Industrial | –40 °C to +85 °C                            | 2.20 V to<br>3.60 V                   |

## Electrical Characteristics Over the Operating Range

| D                | D i - 4i                                            | To ad O an didiana                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                        |    |            | -55                       |                | 1114 |
|------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|----|------------|---------------------------|----------------|------|
| Parameter        | Description                                         | Test Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                        |    | Min        | <b>Typ</b> <sup>[8]</sup> | Max            | Unit |
| V <sub>OH</sub>  | Output HIGH                                         | I <sub>OH</sub> = -0.1 mA                                                                                                                                                                                                                                                                                                                                                                                                                             | V <sub>CC</sub> = 2.20 V               |    | 2.0        | _                         | _              | V    |
|                  | voltage                                             | I <sub>OH</sub> = -1.0 mA                                                                                                                                                                                                                                                                                                                                                                                                                             | V <sub>CC</sub> = 2.70 V               |    | 2.4        | _                         | _              | V    |
| $V_{OL}$         | Output LOW                                          | I <sub>OL</sub> = 0.1 mA                                                                                                                                                                                                                                                                                                                                                                                                                              | V <sub>CC</sub> = 2.20 V               |    | ı          | _                         | 0.4            | V    |
|                  | voltage                                             | I <sub>OL</sub> = 2.1 mA                                                                                                                                                                                                                                                                                                                                                                                                                              | V <sub>CC</sub> = 2.70 V               |    | _          | _                         | 0.4            | V    |
| V <sub>IH</sub>  | Input HIGH                                          | V <sub>CC</sub> = 2.2 V to 2.7 V                                                                                                                                                                                                                                                                                                                                                                                                                      |                                        |    | 1.8        | _                         | $V_{CC} + 0.3$ | V    |
|                  | voltage                                             | V <sub>CC</sub> = 2.7 V to 3.6 V                                                                                                                                                                                                                                                                                                                                                                                                                      |                                        |    | 2.2        | -                         | $V_{CC} + 0.3$ | V    |
| $V_{IL}$         | Input LOW voltage                                   | V <sub>CC</sub> = 2.2 V to 2.7 V                                                                                                                                                                                                                                                                                                                                                                                                                      |                                        |    | -0.3       | _                         | 0.6            | V    |
|                  |                                                     | V <sub>CC</sub> = 2.7 V to 3.6 V                                                                                                                                                                                                                                                                                                                                                                                                                      |                                        |    | -0.3       | _                         | 0.8            | V    |
| I <sub>IX</sub>  | Input leakage current                               | $GND \leq V_{I} \leq V_{CC}$                                                                                                                                                                                                                                                                                                                                                                                                                          | Ind'I                                  |    | <b>–</b> 1 | -                         | +1             | μА   |
| I <sub>OZ</sub>  | Output leakage current                              | $GND \le V_O \le V_{CC}$ , Output disabled                                                                                                                                                                                                                                                                                                                                                                                                            | Ind'I                                  |    | <b>–</b> 1 | _                         | +1             | μА   |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating                           | $f = f_{MAX} = 1/t_{RC}$                                                                                                                                                                                                                                                                                                                                                                                                                              | $V_{CC} = V_{CCmax}$                   | LL | 1          | 12                        | 15             | mA   |
|                  | supply current                                      | f = 1 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                             | I <sub>OUT</sub> = 0 mA<br>CMOS levels | LL |            | 1.5                       | 3              | mA   |
| I <sub>SB1</sub> | Automatic<br>Power-down<br>current — CMOS<br>inputs | $\begin{array}{l} \overline{\text{CE}_1} \ge \text{V}_{\text{CC}} - 0.2 \text{ V or } \text{CE}_2 \le 0.2 \text{ V or} \\ (\text{BHE and BLE}) \ge \text{V}_{\text{CC}} - 0.2 \text{ V,} \\ \text{V}_{\text{IN}} \ge \text{V}_{\text{CC}} - 0.2 \text{ V,} \\ \text{V}_{\text{IN}} \le 0.2 \text{ V} \\ \text{f} = \text{f}_{\text{MAX}} (\text{Address and Data Only}), \\ \text{f} = 0 \text{ (OE, WE), V}_{\text{CC}} = 3.60 \text{V} \end{array}$ | Ind'I                                  | LL | -          | 2                         | 8              | μА   |
| I <sub>SB2</sub> | Automatic<br>Power-down<br>current -CMOS<br>inputs  | $\begin{array}{l} \overline{\text{CE}_1} \geq \text{V}_{\text{CC}} - 0.2 \text{ V or CE}_2 \leq 0.2 \text{ V,} \\ (\text{BHE and BLE}) \geq \text{V}_{\text{CC}} - 0.2 \text{ V,} \\ \text{V}_{\text{IN}} \geq \text{V}_{\text{CC}} - 0.2 \text{ V or V}_{\text{IN}} \leq 0.2 \text{ V,} \\ \text{f} = 0, \text{V}_{\text{CC}} = 3.60 \text{ V} \end{array}$                                                                                          | Ind'I                                  | LL | -          | 2                         | 8              | μА   |

## Capacitance

| Parameter <sup>[9, 10]</sup> | Description        | Test Conditions                    | Max | Unit |
|------------------------------|--------------------|------------------------------------|-----|------|
| C <sub>IN</sub>              | Input capacitance  | T <sub>A</sub> = 25 °C, f = 1 MHz, | 10  | pF   |
| C <sub>OUT</sub>             | Output capacitance | $V_{CC} = V_{CC(typ)}$             | 10  | pF   |

#### Notes

- 5. V<sub>IL(min.)</sub> = -2.0 V for pulse durations less than 20 ns.
   6. V<sub>IH(max)</sub> = V<sub>CC</sub>+0.75 V for pulse duration less than 20 ns.
   7. Full device AC operation assumes a 100 μs ramp time from 0 to V<sub>CC</sub>(min) and 200 μs wait time after V<sub>CC</sub> stabilization.
- 8. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at VCC = VCC(typ), TA = 25 °C
- Tested initially and after any design or process changes that may affect these parameters.
   The input capacitance on the CE<sub>2</sub> pin of the FBGA package and on the BHE pin of the 44TSOPII package is 15 pF.



### **Thermal Resistance**

| Parameter <sup>[11]</sup> | Description                              | Test Conditions                                                         | FBGA | TSOP II | Unit |
|---------------------------|------------------------------------------|-------------------------------------------------------------------------|------|---------|------|
| $\Theta_{JA}$             | Thermal resistance (Junction to ambient) | Still air, soldered on a 3 × 4.5 inch, four-layer printed circuit board | 39.3 | 35.62   | °C/W |
| Θ <sub>JC</sub>           | Thermal resistance (Junction to case)    |                                                                         | 9.69 | 9.13    | °C/W |

## **AC Test Loads and Waveforms**



| Parameters      | 2.50 V | 3.0 V | Unit |
|-----------------|--------|-------|------|
| R1              | 16667  | 1103  | Ω    |
| R2              | 15385  | 1554  | Ω    |
| R <sub>TH</sub> | 8000   | 645   | Ω    |
| V <sub>TH</sub> | 1.20   | 1.75  | V    |

## Data Retention Characteristics (Over the Operating Range)

| Parameter                        | Description                          | Conditions                                                                                                                                                                                                                                                                                                |       | Min | <b>Typ</b> <sup>[12]</sup> | Max | Unit |
|----------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|----------------------------|-----|------|
| $V_{DR}$                         | V <sub>CC</sub> for data retention   |                                                                                                                                                                                                                                                                                                           |       | 1.5 | _                          | -   | V    |
| I <sub>CCDR</sub>                | Data retention current               | $\begin{split} & \frac{V_{CC}}{CE_1} = 1.5 \text{ V} \\ & \overline{CE_1} \ge V_{CC} - 0.2 \text{ V or } CE_2 \le 0.2 \text{ V} \\ & \text{or } (\overline{BHE} \text{ and } \overline{BLE}) \ge V_{CC} - 0.2 \text{ V}, \\ & V_{IN} \ge V_{CC} - 0.2 \text{ V or } V_{IN} \le 0.2 \text{ V} \end{split}$ | Ind'l | I   | ı                          | 4   | μА   |
| t <sub>CDR</sub> <sup>[11]</sup> | Chip deselect to data retention time |                                                                                                                                                                                                                                                                                                           |       | 0   | _                          | -   | ns   |
| t <sub>R</sub> <sup>[13]</sup>   | Operation recovery time              |                                                                                                                                                                                                                                                                                                           |       | 55  | _                          | _   | ns   |

## Data Retention Waveform<sup>[14]</sup>



- 11. Tested initially and after any design or process changes that may affect these parameters
- 12. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at VCC = VCC(typ), TA = 25 °C
- 13. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min.)</sub> ≥ 100 µs or stable at V<sub>CC(min.)</sub> ≥ 100 µs.

  14. BHE BLE is the AND of both BHE and BLE. Chip can be deselected by either disabling the chip enable signals or by disabling both BHE and BLE.



## Switching Characteristics Over the Operating Range

| Parameter <sup>[15]</sup>   | Description                                                                | 55       | ns  | Unit |
|-----------------------------|----------------------------------------------------------------------------|----------|-----|------|
| Parameter                   | Description                                                                | Min      | Max | Unit |
| Read Cycle                  |                                                                            | •        | •   | •    |
| t <sub>RC</sub>             | Read cycle time                                                            | 55       | _   | ns   |
| t <sub>AA</sub>             | Address to data valid                                                      | -        | 55  | ns   |
| t <sub>OHA</sub>            | Data hold from address change                                              | 10       | -   | ns   |
| t <sub>ACE</sub>            | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to data valid                 | -        | 55  | ns   |
| t <sub>DOE</sub>            | OE LOW to data valid                                                       | -        | 25  | ns   |
| t <sub>LZOE</sub>           | OE LOW to LOW Z <sup>[16]</sup>                                            | 5        | -   | ns   |
| t <sub>HZOE</sub>           | OE HIGH to High Z <sup>[16, 17]</sup>                                      | -        | 20  | ns   |
| t <sub>LZCE</sub>           | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Low Z <sup>[16]</sup>      | 10       | -   | ns   |
| t <sub>HZCE</sub>           | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to High Z <sup>[16, 17]</sup> | _        | 20  | ns   |
| t <sub>PU</sub>             | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Power-up                   | 0        | -   | ns   |
| t <sub>PD</sub>             | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to Power-down                 | -        | 55  | ns   |
| t <sub>DBE</sub>            | BLE/BHE LOW to data valid                                                  | _        | 55  | ns   |
| t <sub>LZBE</sub>           | BLE/BHE LOW to Low Z <sup>[16]</sup>                                       | 10       | -   | ns   |
| t <sub>HZBE</sub>           | BLE/BHE HIGH to HIGH Z <sup>[16, 17]</sup>                                 | _        | 20  | ns   |
| Write Cycle <sup>[18]</sup> |                                                                            | <u>.</u> |     | •    |
| t <sub>WC</sub>             | Write cycle time                                                           | 55       | -   | ns   |
| t <sub>SCE</sub>            | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to write end                  | 40       | -   | ns   |
| t <sub>AW</sub>             | Address set-up to write end                                                | 40       | -   | ns   |
| t <sub>HA</sub>             | Address hold from write end                                                | 0        | -   | ns   |
| t <sub>SA</sub>             | Address set-up to write start                                              | 0        | -   | ns   |
| t <sub>PWE</sub>            | WE pulse width                                                             | 40       | -   | ns   |
| t <sub>BW</sub>             | BLE/BHE LOW to write end                                                   | 40       | _   | ns   |
| t <sub>SD</sub>             | Data set-up to write end                                                   | 25       | -   | ns   |
| t <sub>HD</sub>             | Data hold from write end                                                   | 0        | -   | ns   |
| t <sub>HZWE</sub>           | WE LOW to High-Z <sup>[16, 17]</sup>                                       | _        | 20  | ns   |
| t <sub>LZWE</sub>           | WE HIGH to Low-Z <sup>[16]</sup>                                           | 10       | _   | ns   |

<sup>15.</sup> Test conditions for all parameters other than tri-state parameters assume signal transition time of 3 ns or less, timing reference levels of V<sub>CC(typ)</sub>/2, input pulse levels of 0 to V<sub>CC(typ,)</sub>, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> as shown in the "AC Test Loads and Waveforms" section.

16. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZBE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZOE</sub>, that the second section is less than t<sub>LZOE</sub>, the second section is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZOE</sub>, that the second section is less than t<sub>LZOE</sub>, the second section is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZOE</sub> for any given departs.

<sup>17.</sup> t<sub>HZOE</sub>, t<sub>HZDE</sub>, t<sub>HZDE</sub>, and t<sub>HZWE</sub> transitions are measured when the outp<u>uts enter</u> a high-impedance state.

18. The internal Write time of the memory is defined by the overlap of WE, CE<sub>1</sub> = V<sub>IL</sub>, BHE and/or BLE = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input set-up and hold timing should be referenced to the edge of the signal that terminates the write.



## **Switching Waveforms**

Figure 1. Read Cycle 1 (Address Transition Controlled)[19, 20]



Figure 2. Read Cycle 2 (OE Controlled)[20, 21]



## Notes

<sup>19.</sup> The device is continuously selected.  $\overline{OE}$ ,  $\overline{CE}_1 = V_{|L}$ ,  $\overline{BHE}$  and/or  $\overline{BLE} = V_{|L}$ , and  $\overline{CE}_2 = V_{|H}$ . 20.  $\overline{WE}$  is HIGH for read cycle. 21. Address valid prior to or coincident with  $\overline{CE}_1$ ,  $\overline{BHE}$ ,  $\overline{BLE}$  transition LOW and  $\overline{CE}_2$  transition HIGH.



## Switching Waveforms (continued)

Figure 3. Write Cycle 1 (WE Controlled)[22, 23, 24]



#### Notes

- 22. The internal Write time of the memory is defined by the overlap of WE, CE<sub>1</sub> = VIL, BHE and/or BLE = VIL, and CE<sub>2</sub> = VIH. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input set-up and hold timing should be referenced to the edge of the signal that terminates the write
- 23. Data I/O is high-impedance if  $\overline{\text{OE}} = \text{V}_{\text{IH}}$ .

  24. If  $\overline{\text{CE}}_1$  goes HIGH and  $\text{CE}_2$  goes LOW simultaneously with  $\overline{\text{WE}} = \text{V}_{\text{IH}}$ , the output remains in a high-impedance state.

  25. During this period, the I/Os are in output state and input signals should not be applied.



## Switching Waveforms (continued)

Figure 5. Write Cycle 3 (WE Controlled, OE LOW)[26]



Figure 6. Write Cycle 4 (BHE/BLE Controlled, OE LOW)[26]



<sup>26.</sup> If  $\overline{\text{CE}}_1$  goes HIGH and  $\text{CE}_2$  goes LOW simultaneously with  $\overline{\text{WE}}$  =  $\text{V}_{\text{IH}}$ , the output remains in a high-impedance state 27. During this period, the I/Os are in output state and input signals should not be applied



## **Truth Table**

| CE <sub>1</sub> | CE <sub>2</sub> | WE | OE | BHE | BLE | Inputs/Outputs                                                                                   | Mode                              | Power                      |
|-----------------|-----------------|----|----|-----|-----|--------------------------------------------------------------------------------------------------|-----------------------------------|----------------------------|
| Н               | Х               | Х  | Х  | Х   | Х   | High Z                                                                                           | Deselect/Power-down               | Standby (I <sub>SB</sub> ) |
| Χ               | L               | Χ  | Х  | Х   | Х   | High Z                                                                                           | Deselect/Power-down               | Standby (I <sub>SB</sub> ) |
| Х               | Х               | Х  | Х  | Н   | Н   | High Z                                                                                           | Deselect/Power-down               | Standby (I <sub>SB</sub> ) |
| L               | Н               | Н  | L  | L   | L   | Data out (I/O <sub>0</sub> –I/O <sub>15</sub> )                                                  | Read (upper byte and Lower byte)  | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | L  | Н   | L   | Data out (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>High Z (I/O <sub>8</sub> –I/O <sub>15</sub> ) | Read (lower byte only)            | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | L  | L   | Н   | High Z (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>Data out (I/O <sub>8</sub> –I/O <sub>15</sub> ) | Read (upper byte only)            | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | Н  | L   | Н   | High Z                                                                                           | Output disabled                   | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | Н  | Н   | L   | High Z                                                                                           | Output disabled                   | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | Н  | L   | L   | High Z                                                                                           | Output disabled                   | Active (I <sub>CC</sub> )  |
| L               | Н               | L  | Х  | L   | L   | Data in (I/O <sub>0</sub> –I/O <sub>15</sub> )                                                   | Write (upper byte and Lower byte) | Active (I <sub>CC</sub> )  |
| L               | Н               | L  | Х  | Н   | L   | Data in (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>High Z (I/O <sub>8</sub> –I/O <sub>15</sub> )  | Write (lower byte only)           | Active (I <sub>CC</sub> )  |
| L               | Н               | L  | Х  | L   | Н   | High Z (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>Data in (I/O <sub>8</sub> –I/O <sub>15</sub> )  | Write (upper byte only)           | Active (I <sub>CC</sub> )  |



## **Ordering Information**

| Speed<br>(ns) | Ordering Code        | Package<br>Diagram | Package Type                          | Operating<br>Range |
|---------------|----------------------|--------------------|---------------------------------------|--------------------|
| 55            | CY62157DV30LL-55BVI  | 51-85150           | 48-ball (6 x 8 x 1 mm) FBGA           | Industrial         |
|               | CY62157DV30LL-55BVXI |                    | 48-ball (6 x 8 x 1 mm) FBGA (Pb-free) |                    |
|               | CY62157DV30LL-55ZSXI | 51-85087           | 44-pin TSOP II (Pb-free)              |                    |

## **Ordering Code Definition**





## **Package Diagram**

Figure 7. 48-Pin VFBGA (51-85150)



51-85150 \*F

Figure 8. 44-pin TSOP II (51-85087)



51-85087 \*C



## Acronyms

| Acronym | Description                             |
|---------|-----------------------------------------|
| CMOS    | complementary metal oxide semiconductor |
| I/O     | input/output                            |
| SRAM    | static random access memory             |
| VFBGA   | very fine ball grid array               |
| TSOP    | thin small outline package              |

## **Document Conventions**

## **Units of Measure**

| Symbol | Unit of Measure |  |
|--------|-----------------|--|
| °C     | degrees Celsius |  |
| μΑ     | microamperes    |  |
| mA     | milliampere     |  |
| MHz    | megahertz       |  |
| ns     | nanoseconds     |  |
| pF     | picofarads      |  |
| V      | volts           |  |
| Ω      | ohms            |  |
| W      | watts           |  |



## **Document History Page**

| Document Title: CY62157DV30 MoBL <sup>®</sup> 8-Mbit (512K x 16) MoBL <sup>®</sup> Static RAM<br>Document Number: 38-05392 |         |                     |                    |                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|----------------------------------------------------------------------------------------------------------------------------|---------|---------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| REV.                                                                                                                       | ECN NO. | Issue Date          | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                           |  |
| **                                                                                                                         | 126316  | 05/22/03            | HRT                | New Data Sheet                                                                                                                                                                                                                                                                                                                                                                                  |  |
| *A                                                                                                                         | 131013  | 11/19/03            | CBD/LDZ            | Change from Advance to Preliminary                                                                                                                                                                                                                                                                                                                                                              |  |
| *B                                                                                                                         | 133115  | 133115 01/24/04 CBD |                    | Minor Change: Change MPN and upload.                                                                                                                                                                                                                                                                                                                                                            |  |
| *C                                                                                                                         | 211601  | See ECN             | AJU                | Change from Preliminary to Final Changed Marketing part number from CY62157DV to CY62157DV30 in the title and in the Ordering Information table Added footnotes 4, 5 and 11 Modified footnote 8 to include ramp time and wait time Removed MAX value for VDR on Data Retention Characteristics table Changed ordering code for Pb-free parts Modified voltage limits in Maximum Ratings section |  |
| *D                                                                                                                         | 236628  | See ECN             | SYT/AJU            | Added 45-ns and 70-ns Speed Bins<br>Added Automotive product information                                                                                                                                                                                                                                                                                                                        |  |
| *E                                                                                                                         | 257349  | See ECN             | PCI                | Added test condition for 45 ns part (footnote #13 on page 4)                                                                                                                                                                                                                                                                                                                                    |  |
| *F                                                                                                                         | 372074  | See ECN             | SYT                | Added Pb-Free Automotive Part in the Ordering Information Removed 'Preliminary' tag from Automotive Information                                                                                                                                                                                                                                                                                 |  |
| *G                                                                                                                         | 433838  | See ECN             | ZSD                | Changed the address of Cypress Semiconductor Corporation on Page #1 from "3901 North First Street" to "198 Champion Court" Updated the thermal resistance table Updated the ordering information table and changed the package name column to package diagram                                                                                                                                   |  |
| *H                                                                                                                         | 488954  | See ECN             | VKN                | Added Automotive-A product Updated ordering Information table                                                                                                                                                                                                                                                                                                                                   |  |
| *                                                                                                                          | 2897932 | 03/23/2010          | VKN                | Removed 45ns speed bin Removed Auto-A/Auto-E information Removed 48-Pin TSOP I information Updated ordering Information table Updated package diagrams.                                                                                                                                                                                                                                         |  |
| *J                                                                                                                         | 3068300 | 10/25/2010          | RAME               | Removed CY62157DV30LL-70BVXI part related info Updated I <sub>SB1</sub> /I <sub>SB2</sub> /I <sub>CCDR</sub> test conditions to reflect byte power down feature Updated datasheet as per new template Added Acronyms and Units of Measure table Added Ordering Code Definition Updated Package Diagram to 51-85150 *F Converted all tablenotes into footnotes                                   |  |



## Sales, Solutions, and Legal Information

#### **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### **Products**

Automotive
Clocks & Buffers
Interface
Lighting & Power Control

Memory
Optical & Image Sensing

PSoC Touch Sensing cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc cypress.com/go/memory cypress.com/go/image cypress.com/go/psoc

cypress.com/go/touch

USB Controllers Wireless/RF cypress.com/go/USB cypress.com/go/wireless

#### **PSoC Solutions**

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5

© Cypress Semiconductor Corporation, 2010. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document #: 38-05392 Rev. \*J

Revised October 25, 2010

Page 15 of 15