# Jay D. Lamb Computer Engineer





#### **Montana State University**

BS Computer Engineering

**2005 – 2009** *Bozeman, MT* 

## **Experience / Projects**

#### Naval Undersea Warfare Center - Division Keyport

August 2016 – Present

Submarine Undersea Defensive Systems In-Service Engineering Agent

Keyport, WA

Countermeasure Set, Acoustic MK 2 Senior Engineer

- Senior engineer for submarine acoustic countermeasure system for active United States Navy defensive program currently installed on over 30 submarine platforms
- Responsible for lifecycle engineering support including technology refresh, new design, and supporting documentation (including hardware design description, software design description, etc...), in order to meet current and future fleet requirements
- Integral part of team comprised of logisticians, contract specialists, and fleet support personnel
- Ocordinated junior engineer support of countermeasure Launch Control Panel including design/drawing reviews and operational certification testing prior to delivery to the fleet
- Worked with internal teams to proactively combat system obsolescence issues via lifetime buys, reverse engineering, and redesign

#### Naval Undersea Warfare Center - Division Keyport

January 2012 – August 2016

Rapid Prototyping and Fabrication Design

Keyport, WA

Embedded Systems Engineer - Automated Tracking Analyzer Balancer System

- Tasked with reverse engineering custom vibration analysis embedded test equipment that corrects rotor balance and tracking on fixed-wing and rotary-wing aircraft
- Designed software functions for performing vibration analysis, rotor blade imbalance detection, and blade tip path track testing
- Wrote algorithms to produce adjustment recommendations based on inputs from external sensors (piezoelectric vibration sensor, optical tachometer, line-scan camera)
- Project deployed to a custom printed circuit board designed around an Atmel AVR 32-bit microcontroller

### **Naval Acquisition Intern Program**

July 2009 – January 2012

Systems Planning, Research, Development, and Engineering - Level 2

Keyport, WA

- Completed a Defense Acquisition University program focused on systems acquisition and engineering
- Assisted programs at all stages of the acquisition lifecycle on engineering assignments lasting three to six months
- ▶ PLACEHOLDER!!! CVTSC, C/321, SOF, Countermeasures, San Diego

## **Skills**

**Embedded Hardware** Analog and digital circuit design, schematic creation, PCB layout, device creation in EAGLE, test hardware design, interface design (I<sup>2</sup>C, SPI, RS-232, etc...)

**Programming Languages and Tools** C, C++, VHDL, CMake, 上下EX, Git, GCC, Vim, GMock, GTest, Google Protocol Buffers

Previously held a Top Secret clearance with access to Sensitive Compartmented Information based on an Office of Personnel Management Single Scope Background Investigation/Periodic Review completed on 05/24/2013.