## ECE 485 Project #2

## Jay Mundrawala

#### November 23, 2009

#### Abstract

This project describes the design and implementation of a multicycle MIPS datapath. Along with it are testbenches that issue the appropriate signals for a few signals.

## 1 Introduction

The goal of this project was to implement a MIPS datapath capable of executing a small set of instructions. For this project, we were to implement the following instructions:

- $\bullet$  LW
- SW
- ADD
- SUB
- AND
- OR
- SLT
- BEQ
- J
- BNE
- ADDI
- SLL
- LUI
- JAL

The source code for this datapath is available in the appendix and in a git repository on github. This is available at http://github.com/whois/ECE485\_P2.

## 2 Design

The design for a multicycle MIPS datapath is quite simple. It is shown in Figure 1. The data path has the following signals coming from the control unit, which describe how the datapath should operate: PCWrite, IorD, MemRead, MemWrite, IRWrite, RegDst, MemToReg, RegWrite, ALUSrcA, ALUSrcB, ALUOp, and PCSource. Tables 1 through 6 enumerate the possible values for these signals and Listings 19 contains their definitions.

| Signal name            | Effect when deasserted | Effect when asserted                   |
|------------------------|------------------------|----------------------------------------|
| PCWrite                | None                   | PC is written                          |
| PCWriteCondEq          | None                   | PC is written of zero is asserted      |
| ${\bf PCWriteCondNEq}$ | None                   | PC is written of zero is deasserted    |
| IorD                   | Instruction is Fetched | Data is fetched                        |
| MemRead                | None                   | Memory at given address is read        |
| MemWrite               | None                   | Data is written to given address       |
| IRWrite                | None                   | Instruction register is written        |
| RegWrite               | None                   | Data is written to register            |
| ALUSrcA                | Port A of ALU gets PC  | Port A of ALU gets register A's output |

Table 1: Actions of 1-bit control signals

| ALUSrcB      |                                                               |  |  |  |  |  |
|--------------|---------------------------------------------------------------|--|--|--|--|--|
| Signal value | Effect                                                        |  |  |  |  |  |
| ASB_REGB     | Port B of ALU gets register B's output                        |  |  |  |  |  |
| ASB_FOUR     | Port B of ALU gets 4                                          |  |  |  |  |  |
| $ASB\_SEXT$  | Port B of ALU gets instruction[15-0] sign extended to 32 bits |  |  |  |  |  |
| $ASB\_SEXTS$ | Same as previous except value is shifted left by 2            |  |  |  |  |  |

Table 2: Actions of ALUSrcB signal

| ALUOp        |                                                |  |  |  |  |  |
|--------------|------------------------------------------------|--|--|--|--|--|
| Signal value | Effect                                         |  |  |  |  |  |
| AOP_AND      | ALU will 'and' the two operands                |  |  |  |  |  |
| $AOP\_OR$    | ALU will 'or' the two operands                 |  |  |  |  |  |
| AOP_ADD      | ALU will add the two operands                  |  |  |  |  |  |
| AOP_SUB      | ALU will subtract A - B                        |  |  |  |  |  |
| AOP_SLT      | ALU will output '1' if $A < B$ , '0' otherwise |  |  |  |  |  |
| AOP_NOR      | ALU will NOR the two operands                  |  |  |  |  |  |
| AOP_SLL      | ALU will shift B left by instruction[10-6]     |  |  |  |  |  |

Table 3: Actions of ALUOp signal

With these signals defined, we can begin by defining each functional block in Figure 1. First, we have the PC. This is the program counter and stores the address of the next instruction to be executed. The memory block is our RAM. For this project, the test benches only output one value when the memory is read, and that is the instruction we are testing. This allows us to test the datapath without creating a memory module. Nothing is ever written to the memory; when testing LW we analyze the value on the

| PCSource     |                                                   |  |  |  |  |  |
|--------------|---------------------------------------------------|--|--|--|--|--|
| Signal value | Effect                                            |  |  |  |  |  |
| PS_PCINC     | Value to PC is $PC + 4$                           |  |  |  |  |  |
| PS_ALUOUT    | Value to PC is that of the register ALU OUT       |  |  |  |  |  |
| $PS_JMP$     | Value to PC is $PC[31 - 28] + Instr[25 - 0] << 2$ |  |  |  |  |  |

Table 4: Actions of PCSource signal

| $\operatorname{RegDst}$ |                                       |  |  |  |  |  |  |  |
|-------------------------|---------------------------------------|--|--|--|--|--|--|--|
| Signal value            | Effect                                |  |  |  |  |  |  |  |
| RD_RT                   | Write register is set to instr[25-21] |  |  |  |  |  |  |  |
| $RD_RD$                 | Write register is set to instr[20-16] |  |  |  |  |  |  |  |
| $RD_RA$                 | Write register is set to R31          |  |  |  |  |  |  |  |

Table 5: Actions of RegDst signal

write data line when it is time to write to the memory. The instruction register holds the values of the instruction being executed. The memory data register (MDR), stores the value read from memory. This will be written every clock cycle since the value only need be stored for one clock cycle. Thus, it does not need its own control signal and its enable can be attached to the clock. The register file, denoted by Registers in Figure 1, stores the 32 registers. Register A and B store the output of the register file for one clock cycle. The ALU does all the arithmetic computations. Its functionality is fully described by Table 3. The ALU OUT register holds the output of the ALU for one clock cycle. PCWrite Generate generates the enable signal to write to the PC. In the case of this design, it is described by the following equation: G = PCWrite + PCWriteCondEq \* zero + PCWriteCondNEq \* zero + PCWriteCondNE

# 2.1 Instruction Fetch, Instruction Decode, and Branch Target Computation

There are two steps that each instruction execution has in common. The first is the IF stage. Each instruction needs to be fetched from memory. To do this, we need to read the instruction from memory and store it into the instruction register. This is also the step where we must update the PC to PC + 4. So, with that in mind, we can define the signals needed to complete this step. First, IorD needs to be deasserted. This will select the PC as the address for memory. MemRead needs to be set, so that the instruction is fetched from memory. IRWrite needs to be asserted so that the instruction is stored after it is read. This is enough to actually fetch the instruction, but the PC still needs to be updated. Thus, we require ALUSrcA to be deasserted to select PC for port A of the ALU, and ALUSrcB to be set to ASB\_FOUR to select 4 for the second port(PC + 4). PCSource needs to be set to PS\_PCINC inidicating that PC + 4 should be written to the PC. Finally, PCWrite needs to be asserted so that the value is written to the PC. One thing that should be noted is that all writes happen only when the clock is high, except for the IRWrite. This is a bug, however it does not affect the system in any way.

The next step is the instruction decode stage. In this stage, we do two things. First, we read the registers from the register file. This is done automatically by the instruction register. Since the ALU is not being used in this stage, its a good time to calculate the

| MemToReg     |                                                             |  |  |  |  |  |  |
|--------------|-------------------------------------------------------------|--|--|--|--|--|--|
| Signal value | Effect                                                      |  |  |  |  |  |  |
| MTR_ALUOUT   | Register write data gets the output of the ALU OUT register |  |  |  |  |  |  |
| $MTR\_MDR$   | Register write data gets the output of the MDR register     |  |  |  |  |  |  |
| $MTR\_PC$    | Register write data gets the PC                             |  |  |  |  |  |  |

Table 6: Actions of MemToReg signal



Figure 1: MIPS multicycle datapath

branch target address, regardless of if the instruction is a branch or not. This way, the target is ready incase it is a branch instruction. To do this, ALUSrcA is deasserted, indicating port A of the ALU gets the value of the PC. ALUSrcB is set to indicate the sign extended and shifted value of instruction[15-0]. These two will be added and stored in ALU OUT.

Figure 2 shows these two steps. One thing to note is that the first clock cycle is just a reset; it assigns values to all the signals so they are known. Thus, for this figure, and all future figures, the cycle begins in the second clock cycle. The important thing to note in this figure is that the PC is being assigned PC+4 after executing the IF stage and IR has been assigned an instruction in that stage. In the next stage, register A and register B are assigned values that were read from the register file. The final clock cycle is bogus as the state machine was not updated.

## 2.2 LW/SW Instructions

LW and SW are the only two instructions allowed to access memory. They both have one step in common, and that is the memory address computation stage. In this step,



Figure 2: IF and ID stages. Both the first and last clock cycle have no meaning. The middle two are the one of interest.

ALUSrcA will be set to use register A. ALUSrcB will be set to use the bottom 16 bits of the instruction sign extended to 32 bits. These will be added by the ALU and used for the memory access.

Next is the memory access. The previously computed address is used here. Thus, in both the cases of LW and SW IorD is set to use the ALU OUT register. For LW, MemRead is asserted, and for SW, MemWrite is asserted.

At this point, SW is complete, but LW still has to write back. Thus, RegWrite is asserted, MemToReg is set to use the value stored in MDR, and RegDst is set to use RT.

Figure 3 shows the operation of LW. The first clock cycle is a reset. The second shows the IF stage. The third shows the ID stage. The fourth is where the memory address computation is occuring. Here, 0x00FF is being added to R0 as specified by the instruction. The ALU outputs FF as expected. Next, is the memory access...nothing happens here since the value of memory is kept constant for simplicity. Next, in the final clock cycle, the write back occurs, and R1 gets the value of the memory.



Figure 3: Shows the execution of a LW instruction

Similarly, Figure 4 shows the operation of SW. The first 4 cycles behave the same way. The final cycle is different in that it asserts a MemWrite signal and writes the data to memory.



Figure 4: Shows the execution of a SW instruction

## 2.3 R Type Instructions

This section shows the correct functionality of the R Type instructions. Only add and sll are described in detail. The waveforms for the remaining are at the end of the section.

No further description is needed as only changing the ALU operation for the R Type instructions is done.

In general, R Type instructions consist of first performing the ALU operation specified, and writing that value back to the registers. For example, Figure 5 shows the waveform for an add instruction. First there is the reset cycle, then IF, and ID. Next is the execution stage. Here, the ALU takes the values read from the register file and performs and add on them. And the end of this cycle, write\_data has the value of R0 + R1. In the next cycle, the write back cycle, R2 <= R0 + R1 as expected.

| Messages           |       |           |          |          |          |          |                |       |          |
|--------------------|-------|-----------|----------|----------|----------|----------|----------------|-------|----------|
| ◆ clk              | 0     |           |          |          |          |          |                |       |          |
| IR                 |       |           |          |          |          |          |                |       |          |
| ■ output           | 00011 | (00000000 | 00011020 |          |          |          |                |       |          |
| 🔷 en               | 0     |           |          |          |          |          |                |       |          |
| REG FILE           |       |           |          |          |          |          |                |       |          |
|                    | 00    | (00       |          |          |          |          |                |       |          |
| <b></b> ◆ read_r2  | 01    | (00       | 01       |          |          |          |                |       |          |
| write_en           | 0     |           |          |          |          |          |                |       |          |
| ■→ write_r         | 00001 | (00000    | 00001    |          |          |          |                | 00010 |          |
| ■→ write_data      | OFFFF | (00000000 |          | 00000004 |          | 00004084 | <u>OFFFFFF</u> |       |          |
|                    | 00000 | XXXXXXX   | 00000000 |          |          |          |                |       |          |
| <u>+</u> → data_r2 | OFFFF | XXXXXXX   | 00000000 |          | OFFFFFFF |          |                |       |          |
| → reg(0)           | 00000 | 00000000  |          |          |          |          |                |       |          |
|                    | OFFFF | OFFFFFFF  |          |          |          |          |                |       |          |
| <b>⊕</b> → reg(2)  | OFFFF | 00000000  |          |          |          |          |                |       | 0FFFFFFF |
| — ALU REG —        |       |           |          |          |          |          |                |       |          |
| ■→ output          | OFFFF | 00000000  |          | 00000004 |          | 00004084 | OFFFFFF        |       |          |
| 🔷 en               | 0     |           |          |          |          |          |                |       |          |

Figure 5: Shows the execution of a add instruction

The SLL is similar, except instead of adding 2 operands, it takes the B operand to the ALU and shifts it by an amount specified in the instruction. This is shown in Figure ??. The first clock cycle is the reset, followed by the IF, followed by ID, followed by the execution. In the execution, ALUSrcA is irrelevant. Operand B(R1) is '1', which will be left shifted by the amount of 2. Thus, the expected value is 4, and that is the value that is written back in the final clock cycle.

| Messages           |          | 1        |   |          |          |          |          |          |    |          |
|--------------------|----------|----------|---|----------|----------|----------|----------|----------|----|----------|
| → clk              | 1        |          |   |          |          |          |          |          |    |          |
| — ALU ———          |          |          |   |          |          |          |          |          |    |          |
| <b></b> → shamt    | 02       | .00      |   | 02       |          |          |          |          |    |          |
| REG FILE           |          |          |   |          |          |          |          |          |    |          |
| → read_r1          | 00       | .00      |   |          |          |          |          |          |    |          |
| → → read_r2        | 01       | .00      |   | 01       |          |          |          |          |    |          |
| ■ write_r  write_r | 02       | 00       |   | 01       |          |          |          |          | 02 |          |
| ■ → write_data     | 00000004 | 00000000 |   |          | 00000004 |          | 00004204 | 00000004 |    |          |
| ■ → data_r1        | 00000000 | XXXXXXX  | ( | 00000000 |          |          |          |          |    |          |
| ■ → data_r2        | 00000001 | XXXXXXX  | ( | 00000000 |          | 00000001 |          |          |    |          |
| write_en           | 1        |          |   |          |          |          |          |          |    |          |
| <b></b> → reg(1)   | 00000001 | 00000001 |   |          |          |          |          |          |    |          |
| ■ → reg(2)         | 00000004 | 00000000 |   |          |          |          |          |          |    | 00000004 |

Figure 6: Shows the execution of a SLL instruction

The following are the figures for SUB, AND, OR, and SLT. Whats important to look at in these instructions are the operands and the final write back values. With that, it can be seen that each functions correctly.



Figure 7: Shows the execution of a SUB instruction



Figure 8: Shows the execution of a AND instruction



Figure 9: Shows the execution of a OR instruction



Figure 10: Shows the execution of a SLT instruction

#### 2.4 Immediate Instruction

Only one immediate instruction required testing, and the was ADDI. Its very similar to ADD, except that ALUSrcB is set to use the sign extended lower 16 bits of the instruction. Its waveform is shown in Figure 11. The first cycle is reset, the second is instruction fetch, third is instruction decode, fourth is execution. The lower 16 bits of this instruction are 8, which is being added to R0. The final clock cycle shows that 8 is written back as expected.



Figure 11: Shows the execution of a ADDI instruction

### 2.5 Branch and Jump

This section shows the correct functionality of BNE and JAL. BEQ and JMP are shown at the end of this section for completeness, however they are not annotated as the instructions are very similar to BNE and JAL.

The correct functionality for BNE is shown in Figure 12. For branch instructions, the target address is available after the ID stage. Thus, as soon as the appropriate signals have progagated from the ALU, we can branch. For BNE, the control unit will set ALUSrcA to register A. ALUSrcB will be set to allow register B. These two will be compared in the ALU during the execution stage. Along with those signals, BNE needs to assert the PCWriteCondNEq signal to indicate a branch when not equal. The branch occurs in the execution stage, as that is when PC is written with its new value. In Figure 12, the lower 16 bits are 2. Sign extended and shifted left by two makes 8. Thus, PC + 4 + 8 = C, as the original PC started off at 0. This is the value that is written to the PC as can be seen.



Figure 12: Shows the execution of a BNE instruction

Jumping is similar to a branch, however it uses instruction [26-0] shifted left by 2 for the lower 28 bits. The higher bits are determined by PC[31-28]. JAL, shown in Figure 13, does more than just jump. It also writes the value of the PC to R31. The instruction if Figure 13 stores the value of PC as expected into R31 in the final clock cycle. The lower 26 bits of the instruction are 8, thus 0x20 is the expected jump value, the same value that PC gets in the final clock cycle.



Figure 13: Shows the execution of a JAL instruction

The following figures (13 and 15 show similar instructions J and BEQ.



Figure 14: Shows the execution of a J instruction



Figure 15: Shows the execution of a BEQ instruction

#### 2.6 LUI

Since the ALU already has the capability to do shift operations on ALU port B operands, nothing needs to be added to the datapath. This instruction can be executed by 3 instructions already described. The instructions needed are SLL, which is done by 16 bits. Next, we can use an AND the lower upper 16 bits of the register we want to LUI into with 1's. This clears out the top bits. This leaves one final OR with the result of SLL and the register we want to LUI into.

### 2.7 Exception Handling

Exception handling requires two additional registers and addition control signals. The registers needed are the cause register and the EPC. This datapath must allow for two different types of exceptions. First, the arithmetic overflow exception. This can only occur during the execution stage, and may not be caused by the control unit. The second is undefined instruction. Here, there are two possibilities. First, there can be an unknown opcode. Second, there can be an unknown function for an R-Type. The design here is to let the ALU assert arithmetic overflow exceptions, and the control unit will assert the unknown operation exception. When these are asserted, there will be a jump to some hard-wired memory address, in this case 0x4 for simplicity.

#### 3 Unfinished

- 1. ALU does not generate overflow
- 2. There is no testbench for exception handling

Other than that, and a bug with the IR that does not produce any bad results, everything works.

#### A Code

```
1
   -- Author(s)
                    : Jay Mundrawala <mundra@ir.iit.edu>
3
4
   -- File
                      : mips_lib.vhdl
   -- Creation Date : 06/11/2009
   -- Description:
7
8
9
10
   library IEEE;
   use IEEE.STD_LOGIC_1164.ALL;
11
12
   use IEEE.numeric_std.all;
13
14
   package mips_lib is
        constant DATA_WIDTH : integer
15
                                                      := 32:
16
        constant ADDR_WIDTH :
                               integer
                                                      := 32;
17
       constant rOpcode
                               bit_vector(5 \ downto \ 0) := "000000";
18
                                bit_vector(5 \ downto \ 0) := "000010"
19
        constant jOpcode
20
        constant jalOpcode
                             : bit_vector (5 \text{ downto } 0) := 000011";
21
        constant addiOpcode :
                                bit_vector (5 downto 0)
                                                        := "001000":
22
        constant andiOpcode :
                                bit_vector(5 downto 0)
                                                        := "001100":
                                bit_vector(5 \ downto \ 0) := "000100"
23
       constant beqOpcode
24
                                bit_vector(5 downto 0)
                                                        :="000101"
        constant bneOpcode
25
        constant lwOpcode
                                bit_vector(5 downto 0)
                                                        :="100011"
                             : bit_vector(5 downto 0) := "101011";
26
        constant swOpcode
27
28
                             : bit_vector(5 downto 0) :="100000";
        constant addFunc
29
        constant subFunc
                             : bit_vector(5 downto 0) :="100010";
30
        constant andFunc
                             : bit_vector(5 \ downto \ 0) := "100100";
```

```
31
       constant orFunc
                            : bit_vector(5 downto 0) :="100101";
32
       constant sltFunc
                            : bit_vector(5 downto 0) :="101010";
33
       constant sllFunc
                            : bit_vector(5 \ downto \ 0) := "000000";
34
                             : std_logic_vector(31 downto 0) := x"00000003";
35
       constant UDEXP
36
       constant OVFEXP
                             : std_logic_vector(31 downto 0) := x"00000001";
37
38
39
                           is (ASA_PC, ASA_REG_A);
40
       type t_aluSrcA
                           is (ASB_REGB, ASB_FOUR, ASB_SEXT, ASB_SEXTS);
41
       type t_aluSrcB
       type t_aluOp
                           is (AOP.AND, AOP.OR, AOP.ADD, AOP.SUB, AOP.SLT,
42
           AOP_NOR, AOP_SLL);
43
       type t_pcSrc
                          is (PS_PCINC, PS_ALUOUT, PS_JMP, PS_FOUR);
                          is (RD_RT, RD_RD, RD_RA);
44
       type t_regDst
       type t_iord
                          is (IOD_PC, IOD_ALUOUT);
45
       type t_memToReg
46
                          is (MTR_ALUOUT, MTR_MDR, MTR_PC);
47
       type t_comp
                          is (eq, ne, gt, lt, lte, gte);
       type t_microinstr is (
48
                     --- Instruction Fetch
49
             s_if,
50
             s_id
                      --Instruction Decode
51
       );
52
53
   end package;
54
                                Listing 1: mips_lib.vhdl
1
   -- Author(s) : Jay Mundrawala < mundra@ir.iit.edu>
3
4
  -- File
                     : reg.vhdl
  -- Creation Date : 06/11/2009
  -- Description:
7
8
9
10
   library IEEE;
11
   use IEEE.STD_LOGIC_1164.ALL;
12
   use IEEE.numeric_std.all;
13
14
15 Entity reg is
16
   generic
17
18
   (
19
       SIZE : natural := 32;
20
       DELAY : time := 0 ns
21
   );
22
23
24
   port
25
   (
26
              : in std_logic;
27
              : in std_logic_vector((SIZE-1) downto 0);
28
       output : out std_logic_vector((SIZE-1) downto 0)
29
   );
30
   end entity;
31
```

```
32
33
34
   Architecture reg_1 of reg is
35
        signal tmp : std_logic_vector((SIZE-1) downto 0) := (others => '0');
36
37
   begin
        process (en)
38
39
        begin
40
            if(en='1') then
41
                tmp \ll data;
42
            end if;
43
        end process;
44
        output <= tmp;
   end architecture reg_1;
45
                                    Listing 2: Register
1
2 -- Author(s) : Jay Mundrawala <mundra@ir.iit.edu>
3
  -- File
                      : reg_-file.vhdl
4
   -- Creation Date : 06/11/2009
5
6
   -- Description:
7
8
9
10
   library IEEE;
   use IEEE.STD_LOGIC_1164.ALL;
11
12
   use IEEE.numeric_std.all;
   use ieee.std_logic_arith.all;
13
   use ieee.std_logic_unsigned.all;
14
15
   Entity reg_file is
16
17
18
   generic
19
        SIZE : natural := 32;
20
       DELAY : time := 0 ns
21
22
   );
23
   port
24
   (
25
        clk
                    : in std_logic;
                    : in std_logic;
26
        write_en
27
        read_r1
                    : in std_logic_vector(4 downto 0);
28
        read_r2
                    : in std_logic_vector(4 downto 0);
29
                    : in std_logic_vector(4 downto 0);
30
        write_data : in std_logic_vector((SIZE-1) downto 0);
31
                   : out std_logic_vector((SIZE-1) downto 0);
        data_r1
32
        data_r2
                    : out std_logic_vector((SIZE-1) downto 0)
33
   );
34
   end entity;
35
36
37
38
   Architecture reg_file_1 of reg_file is
39
        type t_reg is array (0 to 31) of std_logic_vector(31 downto 0);
40
41
        signal reg : t_reg := ((others \Rightarrow (others \Rightarrow '0')));
42
```

```
43
   begin
        process (clk)
44
45
        begin
            if (clk 'event and clk = '0') then
46
                data_r1 <= reg(CONV_INTEGER(read_r1)) after DELAY/2;
47
                data_r2 <= reg(CONV_INTEGER(read_r2)) after DELAY/2;
48
49
            elsif(clk'event and clk='1') then
                if(write_en = '1') then
50
                     reg(CONVINTEGER(write_r)) <= write_data after DELAY;</pre>
51
52
                end if;
            end if;
53
            reg(0) <= (others => '0');
54
55
       end process;
   end architecture reg_file_1;
                                 Listing 3: Register File
1
2 -- Author(s) : Jay Mundrawala <mundra@ir.iit.edu>
3 ---
4 -- File
                      : alu.vhdl
  -- Creation Date : 21/11/2009
5
6
   -- Description:
7
8
9
10
   library IEEE;
11
   use work.mips_lib.all;
12
   use IEEE.STD_LOGIC_1164.ALL;
   use IEEE.numeric_std.all;
13
14
15
   Entity alu is
16
17
   port
18
   (
                 : in std_logic_vector(31 downto 0);
19
       op_A
                 : in std_logic_vector(31 downto 0);
20
       op_B
21
                 : in std_logic_vector(4 downto 0);
22
        alu_ctrl : in t_aluOp;
23
                : out std_logic_vector(31 downto 0);
                : out std_logic;
24
        zero
25
        overflow: out std_logic
   );
27
   end entity;
28
29
30
31
   Architecture alu_1 of alu is
32
33
34
   -- from \ http://www.csee.umbc.edu/~squire/download/bshift.vhdl
     function to_integer(sig : std_logic_vector) return integer is
35
        variable num: integer := 0; -- descending sig as integer
36
37
        for i in sig 'range loop
38
          if sig(i) = '1' then
39
            num := num*2+1;
40
41
42
            num := num * 2;
```

```
43
          end if;
        end loop;
44
45
        return num;
46
      end function to_integer;
47
        CONSTANT DELAY: time := 0 \text{ ns};
        signal value : std_logic_vector(31 downto 0);
48
49
   begin
50
        process(alu_ctrl, op_A, op_B)
51
        begin
            case alu_ctrl is
52
53
                 when AOP\_AND \Rightarrow
                      value <= op_A and op_B after DELAY;
54
55
                 when AOP\_OR \Rightarrow
56
                      value <= op_A or op_B after DELAY;
                 when AOP\_ADD \Rightarrow
57
                      value <= std_logic_vector(signed(op_A) + signed(op_B))
58
                          after DELAY;
                 when AOP\_SUB \Rightarrow
59
60
                      value <= std_logic_vector(signed(op_A) - signed(op_B))
                          after DELAY;
61
                 when AOP\_SLT \Rightarrow
62
                      if(signed(op_A) < signed(op_B)) then
63
                          value <= (others => '0');
64
                          value(0) <= '1';
65
                      else
66
                          value \ll (others \implies '0');
                     end if;
67
                 when AOP.NOR \Rightarrow
68
69
                      value <= NOT (op_A or op_B) after DELAY;</pre>
70
                 when AOP\_SLL \Rightarrow
                      value <= to_stdlogicvector(to_bitvector(op_B) sll
71
                          to_integer(shamt));
72
                 when others =>
73
                      value <= (others => '1');
74
            end case;
75
           end process;
            f <= value;
76
77
           zero \ll '1' when value = x"00000000" else
                     ,0 ;;
78
   end architecture alu_1;
                                       Listing 4: ALU
1
                     : Jay Mundrawala <mundra@ir.iit.edu>
2 -- Author(s)
3 ---
4 -- File
                       : datapath.vhdl
  -- Creation Date : 06/11/2009
6
   -- Description:
7
8
9
   library IEEE;
10
   use IEEE.STD_LOGIC_1164.ALL;
12 use IEEE.numeric_std.all;
  use work.mips_lib.all;
13
14
15
16 Entity datapath is
```

```
17
18
       port (
19
                clk
                                : in std_logic;
20
        -- Control Unit
21
                PCWriteCondEq : in std_logic;
22
                PCWriteCondNEq : in std_logic;
23
                PCWrite
                               : in std_logic;
24
                IorD
                                : in t_iord;
25
                MemRead
                               : in std_logic;
26
                                : in std_logic;
                MemWrite
27
                                : in t_memToReg;
                MemToReg
28
                IRWrite
                                : in std_logic;
29
                RegWrite
                                : in std_logic;
30
                RegDst
                                : in t_regDst;
31
                ALUSrcA
                               : in t_aluSrcA;
                ALUSrcB
                               : in t_aluSrcB;
32
                PCSource
33
                                : in t_pcSrc;
                                : in t_aluOp;
34
                ALUOD
35
                UndefInstrEx
                               : in std_logic;
                OverflowEx
                                : out std_logic;
36
37
                Exception
                                :in std_logic;
38
       ---Memory
39
40
                mem_data_out
                                : in
                                      std_logic_vector((DATA_WIDTH-1) downto 0);
41
                mem\_read
                                 : out std_logic;
                                 : out std_logic_vector((DATA_WIDTH-1) downto 0);
42
                addr_bus
                mem_write_data : out std_logic_vector((DATA_WIDTH-1) downto 0)
43
44
            );
45
46
   end entity;
47
48
49
50
51
   Architecture datapath_1 of datapath is
52
53
       component reg
54
            generic (
55
                         SIZE : natural := 32;
56
                         DELAY : time := 0 ns
57
                     );
58
            port (
59
                             : in std_logic;
60
                              : in std_logic_vector((SIZE-1) downto 0);
                      output : out std_logic_vector((SIZE-1) downto 0)
61
62
                 );
       end component reg;
63
64
       component reg_file
65
66
            generic (
                         SIZE : natural := 32;
67
                         DELAY : time := 0 ns
68
69
                     );
70
            port (
                                  : in std_logic;
71
                      clk
72
                      write_en
                                  : in std_logic;
73
                      read_r1
                                 : in std_logic_vector(4 downto 0);
74
                                  : in std_logic_vector(4 downto 0);
                      read_r2
```

```
75
                                   : in std_logic_vector(4 downto 0);
76
                       write_data : in std_logic_vector((SIZE-1) downto 0);
                                  : out std_logic_vector((SIZE-1) downto 0);
77
78
                                   : out std_logic_vector((SIZE-1) downto 0)
                       data_r2
79
80
        end component reg_file;
81
82
        component alu
83
             port (
                                : in std_logic_vector(31 downto 0);
84
                      op_A
                                : in std_logic_vector(31 downto 0);
85
                      op_B
                                : in std_logic_vector(4 downto 0);
86
                      shamt
87
                      alu_ctrl : in t_aluOp;
88
                               : out std_logic_vector(31 downto 0);
89
                               : out std_logic;
90
                      overflow : out std_logic
91
                 );
92
        end component alu;
93
94
         signal PCDATA_int
                                 : std_logic_vector((DATA_WIDTH - 1) downto 0);
95
         signal PCOUT_int
                                 : std_logic_vector((DATA_WIDTH - 1) downto 0);
96
         signal instruction
                                 : std_logic_vector((DATA_WIDTH - 1) downto 0);
97
         signal mdreg
                                   std_logic_vector((DATA_WIDTH - 1) downto 0);
98
         signal rf_write_data
                                 : std_logic_vector((DATA_WIDTH - 1) downto 0);
99
         signal rf_write_reg
                                 : std_logic_vector(4 downto 0);
                                  std_logic_vector((DATA_WIDTH - 1) downto 0);
100
         signal alu_a
         signal alu_b
                                   std_logic_vector((DATA_WIDTH - 1) downto 0);
101
                                   std_logic_vector((DATA_WIDTH - 1) downto 0);
         signal alu_reg_in
102
103
         signal alu_reg_out
                                 : std_logic_vector((DATA_WIDTH - 1) downto 0);
104
         signal rega_in
                                 : std_logic_vector((DATA_WIDTH - 1) downto 0);
         signal regb_in
                                 : std_logic_vector((DATA_WIDTH - 1) downto 0);
105
106
         signal rega_out
                                 : std_logic_vector((DATA_WIDTH - 1) downto 0);
107
         signal regb_out
                                 : std_logic_vector((DATA_WIDTH - 1) downto 0);
108
         signal epc_out
                                 : std_logic_vector((DATA_WIDTH - 1) downto 0);
         signal cause_out
                                 : std\_logic\_vector((DATA\_WIDTH - 1) downto 0);
109
         signal cause_data
                                 : \ std\_logic\_vector\left(\left(DATA\_WIDTH-1\right) \ \textbf{downto} \ 0\right);
110
111
         signal instr_sext
                                 : std_logic_vector((DATA_WIDTH - 1) downto 0);
112
         signal instr_sexts
                                 : std_logic_vector((DATA_WIDTH - 1) downto 0);
113
         signal zero
                                 : std_logic;
114
         signal overflow
                                : std_logic;
                                : std_logic;
115
         signal do_cause
                                : std_logic;
         signal PCWrite_int
116
117
    begin
118
         OverflowEx <= overflow;
119
        RF: reg_file
120
         port map(
121
                      clk \implies clk,
122
                      write_en => RegWrite,
                      read_r1 \Rightarrow instruction(25 \ downto \ 21),
123
                      read_r2 => instruction(20 downto 16),
124
                      write_r => rf_write_reg,
125
126
                      write_data => rf_write_data,
127
                      data_r1 \implies rega_in,
128
                      data_r2 \implies regb_{in}
129
                 );
130
131
        PC: reg
132
        port map(
```

```
133
                           en
                                    => PCWRITE_int,
134
                           data
                                    \Rightarrow PCDATA_int,
                           output => PCOUT_int
135
136
                     );
137
138
           IR: reg
           port map(
139
                                   => IRWrite,
140
                          _{\mathrm{en}}
141
                                   => mem_data_out,
142
                          output => instruction
143
                    );
           AOR: reg
144
145
           port map(
146
                           en \implies clk,
147
                           data => alu_reg_in,
                           output => alu_reg_out
148
149
                     );
150
151
          MDR: reg
152
           port map(
153
                                   \Rightarrow clk,
                          _{\mathrm{en}}
154
                                   => mem_data_out,
                          data
155
                          output \implies mdreg
156
                    );
157
           RRA: reg
158
           port map(
159
160
                                    \Rightarrow clk,
161
                           data
                                    \Rightarrow rega_in,
162
                           output => rega_out
163
                      );
164
165
           RRB: reg
166
           port map(
167
                                    \Rightarrow clk,
                           _{\mathrm{en}}
                                    \Rightarrow \operatorname{regb}_{in},
168
                           data
169
                           output => regb_out
170
                     );
171
172
           ALUU: alu
173
           port map(
174
                                       \Rightarrow alu_a,
                           op_A
175
                           op_B
                                       \Rightarrow alu<sub>-</sub>b,
176
                           alu_ctrl \Rightarrow ALUOp,
177
                                       \Rightarrow alu_reg_in,
178
                           zero
                                       => zero,
                                       => instruction (10 downto 6),
179
                           shamt
180
                           overflow => overflow
181
                      );
182
           EPC: reg
183
184
           port map(
                                    => Exception,
185
                           en
                                    \Rightarrow PCOUT_int,
186
                           data
187
                           output => epc_out
188
                      );
189
190
           do_cause <= UndefInstrEx or overflow;</pre>
```

```
191
        CAUSE: reg
192
         port map(
193
                             => do_cause,
                      en
194
                           => cause_data,
                      data
195
                      output => cause_out
196
                 );
197
198
         mem_write_data <= regb_out;
199
200
        CAUSEPROC: process (do_cause)
201
         begin
202
             if(do_cause = '1') then
                 if(UndefInstrEx = '1') then
203
204
                      cause_data <= UDEXP:
205
                      cause_data <= OVFEXP;</pre>
206
207
                 end if:
             end if:
208
209
         end process;
210
            - PC Write/Branch MUX----
         PCFinal: process(PCWriteCondEq, PCWriteCondNEq, PCWrite)
211
212
         begin
213
             if((PCWriteCondEq='1' and zero='1') or (PCWriteCondNEq='1' and zero
                 = '0') or PCWrite = '1') then
214
                 PCWRITE_int <= '1':
215
             else
216
                 PCWRITE_{int} \le '0':
217
             end if:
218
         end process;
219
220
         --- PCSource Mux ---
        PCSMux: process(PCSource, alu_reg_out, alu_reg_in)
221
222
         begin
223
             if(PCSource = PS_PCINC) then
                 PCDATA_int <= alu_reg_in;
224
225
             elsif(PCSource = PS_ALUOUT) then
226
                 PCDATA_int <= alu_reg_out;
227
             elsif(PCSource = PS_JMP) then
                 PCDATA_int <= PCOUT_int(31 downto 28) & instruction(25 downto
228
                     0) & "00";
229
             elsif(PCSource = PSFOUR) then
230
                 PCDATA_{int} \le x"00000004";
231
             end if;
232
         end process;
233
234
         -- IorD Mux
         IorDMux : process (PCOUT_int, alu_reg_out, IorD)
235
236
             if(IorD = IOD\_PC) then
237
                 addr_bus <= PCOUT_int;
238
239
             else
240
                 addr_bus <= alu_reg_out;
241
             end if;
242
         end process;
243
244
         -- MemToReq Mux --
245
        MTRMux: process (MemToReg, mdreg, alu_reg_out)
246
         begin
```

```
247
             if(MemToReg = MTR\_ALUOUT) then
248
                 rf_write_data <= alu_reg_out;
             elsif (MemToReg = MTRMDR) then
249
250
                 rf_write_data <= mdreg;
251
             else
252
                 rf_write_data <= PCOUT_int:
253
             end if:
        end process;
254
255
256
        -- RegDst Mux --
257
        RDMux: process (instruction, RegDst)
258
        begin
             if(RegDst = RD\_RT) then
259
                 rf_write_reg <= instruction(20 downto 16);
260
             elsif(RegDst = RDRD) then
261
262
                 rf_write_reg <= instruction(15 downto 11);
263
                 rf_write_reg <= "11111";
264
265
             end if;
266
        end process;
267
        -- ALUSrcA Mux --
268
269
        ALUSA: process (ALUSrcA, PCOUT_int, rega_out)
270
271
             if(ALUSrcA = ASA_PC) then
                 alu_a <= PCOUT_int:
272
273
             else
274
                 alu_a <= rega_out;
275
            end if:
276
        end process;
277
278
        -- ALUSrcB Mux --
279
        ALUSB: process (ALUSrcB, regb_out, instr_sext, instr_sexts)
280
        begin
             if(ALUSrcB = ASB\_REGB) then
281
282
                 alu_b <= regb_out;
283
             elsif(ALUSrcB = ASB_FOUR) then
                 284
285
             elsif(ALUSrcB = ASB\_SEXT) then
286
                 alu_b <= instr_sext;
287
             else
288
                 alu_b <= instr_sexts;
289
             end if;
290
        end process;
291
292
        -- Sign Extend and Shift --
293
        SEXTS: process(instruction)
294
        begin
             instr\_sext \ll (31 \text{ downto } 16 \implies instruction (15)) \& instruction (15)
295
                downto 0);
296
             instr_sexts <= (31 downto 18 => instruction(15)) & instruction(15
                downto 0) & "00";
297
        end process;
298
    end architecture datapath_1;
299
```

1 \_\_\_\_\_

Listing 5: Datapath

```
2 -- Author(s) : Jay Mundrawala <mundra@ir.iit.edu>
3 ---
4 — File
                     : ADDI\_Testbench.vhdl
5 — Creation Date : 21/11/2009
   -- Description:
7
8
9
10
   library IEEE;
   use IEEE.STD_LOGIC_1164.ALL;
11
   use IEEE.numeric_std.all;
12
   use work.mips_lib.all;
13
14
15
   Entity ADDI_Testbench is
16
17
   end entity;
18
19
20
21
22
   Architecture ADDI_Testbench_1 of ADDI_Testbench is
23
24
       constant T: time := 100 ns;
25
       signal Clk : std_logic := '0';
26
       component datapath
               port (
27
28
                clk
                              : in std_logic;
29
       -- Control Unit
30
               PCWriteCondEq : in std_logic;
31
               PCWriteCondNEq : in std_logic;
               PCWrite
                              : in std_logic;
32
               IorD
33
                              : in t_iord;
34
               MemRead
                              : in std_logic;
35
               MemWrite
                             : in std_logic;
36
               MemToReg
                              : in t_memToReg;
                              : in std_logic;
37
               IRWrite
               RegWrite
                              : in std_logic;
38
39
               RegDst
                              : in t_regDst;
               ALUSrcA
                             : in t_aluSrcA;
40
41
               ALUSrcB
                              : in t_aluSrcB;
               PCSource
                              : in t_pcSrc;
42
                              : in t_aluOp;
               ALUOp
43
44
45
                UndefInstrEx : in std_logic;
                OverflowEx : out std_logic;
46
47
                Exception
                             : in std_logic;
48
49
       --Memory
50
                mem_data_out
                             : in std_logic_vector((DATA_WIDTH-1) downto 0);
51
                mem_read
                               : out std_logic;
                addr_bus
                               : out std_logic_vector((DATA_WIDTH-1) downto 0);
52
                mem_write_data : out std_logic_vector((DATA_WIDTH-1) downto 0)
53
54
            );
       end component datapath;
55
56
57
       signal PCWriteCondEq : std_logic;
58
       signal PCWriteCondNEq : std_logic;
                       : std_logic;
       signal PCWrite
59
```

```
60
         signal IorD
                                : t_iord;
61
         signal MemRead
                                : std_logic;
         signal MemWrite
                                : std_logic;
62
63
         signal MemToReg
                                : t_memToReg;
         signal IRWrite
                                : std_logic;
64
         signal RegWrite
65
                                : std_logic;
         signal RegDst
66
                                : t_regDst;
         signal ALUSrcA
                                : t_aluSrcA;
67
         signal ALUSrcB
                                : t_aluSrcB;
68
69
         signal PCSource
                                : t_pcSrc;
70
         signal ALUOp
                                : t_aluOp;
71
         signal UndefInstrEx : std_logic;
72
         signal OverflowEx
73
                                : std_logic;
74
         signal Exception
                                : std_logic;
75
76
     --Memory
77
         signal mem_data_out
                                 : std_logic_vector((DATA_WIDTH-1) downto 0);
78
         signal mem_read
                                 : std_logic;
79
         signal addr_bus
                                 : std_logic_vector((DATA_WIDTH-1) downto 0);
         signal mem_write_data : std_logic_vector((DATA_WIDTH-1) downto 0);
80
81
82
    begin
       --Create \ a \ clock.
83
84
        PROCESS
        BEGIN
85
             Clk \ll 0;
86
             WAIT FOR T/2;
87
88
             Clk <= '1';
89
             WAIT FOR T/2;
90
        END PROCESS;
91
92
        DUT: entity work.datapath
93
         port map(
94
                      clk
                                     => clk,
                      PCWriteCondEq => PCWriteCondEq,
95
96
                      PCWriteCondNEq => PCWriteCondNEq,
97
                      PCWrite
                                     => PCWrite,
                      IorD
                                     \Rightarrow IorD,
98
99
                      MemRead
                                     => MemRead,
                                     => MemWrite.
100
                      MemWrite
                                     => MemToReg,
101
                      MemToReg
                                     => IRWrite,
102
                      IRWrite
103
                      RegWrite
                                     => RegWrite,
                                     \Rightarrow \text{RegDst},
104
                      RegDst
105
                      \operatorname{ALUSrcA}
                                     => ALUSrcA,
                                     => ALUSrcB,
                      ALUSrcB
106
107
                      PCSource
                                     => PCSource.
                                     => ALUOp.
108
                      ALUOp
                                     => UndefInstrEx,
109
                      UndefInstrEx
                                     => OverflowEx,
110
                      OverflowEx
                      Exception
                                     => Exception,
111
112
113
                      mem_data_out
                                       => mem_data_out,
                      mem_{-}read
                                       \Rightarrow mem_read,
114
115
                      addr_bus
                                       => addr_bus,
116
                      mem_write_data => mem_write_data
117
                  );
```

```
118
119
        PROCESS
        BEGIN
120
121
            PCWriteCondEq <= '0';
            PCWrite <= '0';
122
            IorD \le IOD_PC:
123
            MemRead \le '0';
124
            MemWrite \ll '0';
125
            MemToReg <= MTR_ALUOUT;
126
            IRWrite <= '0';
127
            RegWrite <= '0';
128
129
            RegDst \le RDRT;
            ALUSrcA <= ASA_PC;
130
131
            ALUSrcB <= ASB_REGB;
132
            PCSource <= PS_PCINC;
            ALUOp <= AOP\_AND;
133
134
            -- R/1/ <= R/0/ + 8
135
            136
            wait for T;
137
138
            -- IF
139
140
            MemRead \le '1';
141
            ALUSrcA \le ASA\_PC;
142
            IorD \le IOD_PC;
            IRWrite <= '1';
143
            ALUSrcB <= ASB_FOUR;
144
            ALUOp <= AOP\_ADD;
145
            PCWrite <= '0';
146
147
            PCSource <= PS_PCINC;
            wait for T/2;
148
            PCWrite <= '1';
149
150
            wait for T/2;
151
            -- ID/Bra Calc
152
            PCWrite <= '0';
153
            MemRead <= '0';
154
            IRWrite <= '0';
155
            ALUSrcA \le ASA_PC;
156
157
            ALUSrcB \le ASB\_SEXTS;
            PCSource <= PS_PCINC;
158
            ALUOp \le AOP\_ADD;
159
            wait for T;
160
161
            -- Execute
162
163
            ALUSrcA \le ASA\_REG\_A;
            ALUSrcB \le ASB\_SEXT;
164
            ALUOp <= AOP\_ADD;
165
            wait for T;
166
167
168
            --- Write Back
169
            MemToReg \le MTRALUOUT;
170
            RegDst \le RDRT;
171
172
            wait for T/2;
173
            RegWrite <= '1';
174
            wait for T/2;
```

175

```
176
177
        END PROCESS:
178
179 end architecture ADDI_Testbench_1;
                               Listing 6: ADDI_Testbench
 1
 2
   -- Author(s) : Jay Mundrawala <mundra@ir.iit.edu>
 3 ---
 4 — File
                      : ADD\_Testbench.vhdl
 5 — Creation Date : 21/11/2009
 6 - Description:
 7
 8
 9
10
   library IEEE;
    use IEEE.STD_LOGIC_1164.ALL;
11
12
    use IEEE.numeric_std.all;
   use work.mips_lib.all;
13
14
15
16
    Entity ADD_Testbench is
17
   end entity;
18
19
20
21
22
    Architecture ADD_Testbench_1 of ADD_Testbench is
23
        constant T: time := 100 ns;
24
        signal Clk : std_logic := '0';
25
        component datapath
26
27
                 port (
28
                 clk
                               : in std_logic;
29
        - Control Unit
                 PCWriteCondEq : in std_logic;
30
                 PCWriteCondNEq : in std_logic;
31
32
                 PCWrite
                               : in std_logic;
33
                 IorD
                               : in t_iord;
                 MemRead
                               : in std_logic;
34
                               : in std_logic;
35
                 MemWrite
                 MemToReg
                               : in t_memToReg;
36
37
                 IRWrite
                               : in std_logic;
                               : in std_logic;
38
                 RegWrite
                 RegDst
39
                               : in t_regDst;
40
                 ALUSrcA
                               : in t_aluSrcA;
                 ALUSrcB
                               : in t_aluSrcB;
41
42
                 PCSource
                               : in t_pcSrc;
43
                 ALUOp
                               : in t_aluOp;
44
                 UndefInstrEx : in std_logic;
45
                 OverflowEx
                               : out std_logic;
46
47
                 Exception
                               : in std_logic;
48
49
        --Memory
                                       std_logic_vector((DATA_WIDTH-1) downto 0);
50
                 mem_data_out
                               : in
51
                 mem\_read
                                 : out std_logic;
                                 : out std_logic_vector((DATA_WIDTH-1) downto 0);
52
                 addr_bus
```

```
53
                 mem_write_data : out std_logic_vector((DATA_WIDTH-1) downto 0)
54
             );
55
        end component datapath;
56
        signal PCWriteCondEq : std_logic;
57
58
        signal PCWriteCondNEq : std_logic;
                           : std_logic;
59
        signal PCWrite
60
        signal IorD
                               : t_iord;
        signal MemRead
61
                              : std_logic;
62
        signal MemWrite
                              : std_logic;
63
        signal MemToReg
                              : t_memToReg;
        signal IRWrite
64
                               : std_logic;
        signal RegWrite
65
                               : std_logic;
66
        signal RegDst
                               : t_regDst;
67
        signal ALUSrcA
                               : t_aluSrcA;
68
        signal ALUSrcB
                               : t_aluSrcB;
        signal PCSource
69
                               : t_pcSrc;
70
        signal ALUOp
                               : t_aluOp;
71
72
        signal UndefInstrEx : std_logic;
        signal OverflowEx
73
                               : std_logic;
        signal Exception
74
                               : std_logic;
75
76
     --Memory
77
        signal mem_data_out
                                : std_logic_vector((DATA_WIDTH-1) downto 0);
        signal mem_read
                                : std_logic;
78
        signal addr_bus
                                : std_logic_vector((DATA_WIDTH-1) downto 0);
79
        signal mem_write_data : std_logic_vector((DATA_WIDTH-1) downto 0);
80
81
82
    begin
83
        -Create\ a\ clock .
        PROCESS
84
85
        BEGIN
86
             Clk \ll 0;
87
            WAIT FOR T/2;
             Clk <= '1';
88
89
            WAIT FOR T/2:
90
        END PROCESS;
91
92
        DUT: entity work.datapath
93
        port map(
                                    => clk,
94
                      clk
                     PCWriteCondEq => PCWriteCondEq,
95
                     PCWriteCondNEq => PCWriteCondNEq,
96
                     PCWrite
                                    => PCWrite,
97
98
                     IorD
                                    \Rightarrow IorD,
                     MemRead
                                    => MemRead,
99
100
                     MemWrite
                                    => MemWrite,
101
                     MemToReg
                                    => MemToReg.
102
                     IRWrite
                                    => IRWrite,
                                    => RegWrite,
103
                     RegWrite
                     RegDst
                                    \Rightarrow RegDst.
104
                     ALUSrcA
                                    => ALUSrcA,
105
                                    => ALUSrcB,
106
                     ALUSrcB
                     PCSource
                                    => PCSource,
107
108
                     ALUOp
                                    \Rightarrow ALUOp,
109
                     UndefInstrEx => UndefInstrEx,
                     OverflowEx
                                    => OverflowEx,
110
```

```
111
                      Exception
                                      => Exception,
112
113
                      mem_data_out
                                       => mem_data_out,
114
                      mem_{-}read
                                       \Rightarrow mem_read,
                      addr_bus
                                       \Rightarrow addr_bus,
115
116
                       mem_write_data => mem_write_data
117
                  );
118
        PROCESS
119
120
        BEGIN
121
             PCWriteCondEq <= '0';
             PCWrite <= '0';
122
             IorD <= IOD_PC;
123
124
             MemRead \le '0';
125
             MemWrite \le '0';
             MemToReg <= MTR_ALUOUT;
126
             IRWrite <= '0';
127
             RegWrite \ll '0';
128
129
             RegDst \le RDRT;
             ALUSrcA \le ASA.PC;
130
             ALUSrcB <= ASB_REGB;
131
             PCSource <= PS_PCINC;
132
133
             ALUOp <= AOP\_AND;
134
135
             --R/2/ <= R/0/ + R/1/
             mem_data_out <= "000000" & "00000" & "00001" & "00010" & "00000" &
136
                 "100000";
137
             wait for T;
138
139
             -- IF
             MemRead \le '1';
140
             ALUSrcA \le ASA_PC;
141
142
             IorD \le IOD_PC;
143
             IRWrite <= '1';
             ALUSrcB <= ASB_FOUR;
144
             ALUOp \le AOP\_ADD;
145
146
             PCWrite <= '0';
             PCSource <= PS_PCINC;
147
             wait for T/2;
148
149
             PCWrite <= '1';
             wait for T/2;
150
151
152
             -- ID/Bra Calc
153
             PCWrite <= '0';
             MemRead \le '0';
154
155
             IRWrite <= '0';
             ALUSrcA \le ASA_PC;
156
157
             ALUSrcB <= ASB_SEXTS:
             PCSource <= PS_PCINC;
158
             ALUOp <= AOP\_ADD;
159
             wait for T;
160
161
             -- Execute
162
             ALUSrcA \le ASA\_REG\_A;
163
             ALUSrcB \le ASB\_REGB;
164
165
             ALUOp <= AOP\_ADD;
166
             wait for T;
```

167

```
168
169
             --- Write Back
             MemToReg \le MTRALUOUT;
170
171
             RegDst \le RD RD;
             wait for T/2;
172
             RegWrite <= '1';
173
             wait for T/2;
174
175
176
177
        END PROCESS;
178
179
    end architecture ADD_Testbench_1;
                                Listing 7: ADD_Testbench
 2 --- Author(s) : Jay Mundrawala < mundra@ir.iit.edu>
 3 ---
 4 — File
                      : AND\_Testbench.vhdl
 5 — Creation Date : 21/11/2009
 6 - Description:
 7
 8
 9
 10
    library IEEE;
    use IEEE.STD_LOGIC_1164.ALL;
 11
    use IEEE.numeric_std.all;
    use work.mips_lib.all;
 13
 14
 15
    Entity AND_Testbench is
 16
17
18
    end entity;
19
20
 21
 22
    Architecture AND_Testbench_1 of AND_Testbench is
 23
 24
        constant T: time := 100 ns;
 25
        signal Clk : std_logic := '0';
 26
        component datapath
 27
                 port (
 28
                 clk
                                : in std_logic;
        -- Control Unit
 29
 30
                 PCWriteCondEq : in std_logic;
 31
                 PCWriteCondNEq : in std_logic;
 32
                 PCWrite
                                : in std_logic;
 33
                 IorD
                                : in t_iord;
                 MemRead
                               : in std_logic;
 34
 35
                 MemWrite
                               : in std_logic;
 36
                 MemToReg
                               : in t_memToReg;
 37
                 IRWrite
                                : in std_logic;
                                : in std_logic;
 38
                 RegWrite
                                : in t_regDst;
 39
                 RegDst
 40
                 ALUSrcA
                               : in t_aluSrcA;
 41
                 ALUSrcB
                               : in t_aluSrcB;
 42
                 PCSource
                               : in t_pcSrc;
 43
                 ALUOp
                                : in t_aluOp;
 44
```

```
45
                 UndefInstrEx : in std_logic;
46
                 OverflowEx
                               : out std_logic;
47
                 Exception
                               : in std_logic;
48
49
        --Memory
50
                 mem_data_out
                                 : in
                                        std_logic_vector((DATA_WIDTH-1) downto 0);
51
                 mem_read
                                 : out std_logic;
52
                 addr_bus
                                 : out std_logic_vector((DATA_WIDTH-1) downto 0);
                 mem_write_data : out std_logic_vector((DATA_WIDTH-1) downto 0)
53
54
             );
        end component datapath;
55
56
        signal PCWriteCondEq : std_logic;
57
58
        signal PCWriteCondNEq : std_logic;
59
        signal PCWrite
                               : std_logic;
        signal IorD
60
                               : t_iord;
        signal MemRead
61
                               : std_logic;
        signal MemWrite
                              : std_logic;
62
63
        signal MemToReg
                               : t_memToReg;
        signal IRWrite
                               : std_logic;
64
        signal RegWrite
65
                               : std_logic;
        signal RegDst
66
                               : t_regDst;
                              : t_aluSrcA;
67
        signal ALUSrcA
        signal ALUSrcB
68
                              : t_aluSrcB;
69
        signal PCSource
                              : t_pcSrc:
        signal ALUOp
70
                               : t_aluOp;
71
72
        signal UndefInstrEx : std_logic;
        {\bf signal\ \ OverflowEx} \qquad : \ {\tt std\_logic} \ ;
73
74
        signal Exception
                               : std_logic;
75
76
     --Memory
77
        signal mem_data_out
                                : std_logic_vector((DATA_WIDTH-1) downto 0);
78
        signal mem_read
                                : std_logic;
        signal addr_bus
                                : std_logic_vector((DATA_WIDTH-1) downto 0);
79
        signal mem_write_data : std_logic_vector((DATA_WIDTH-1) downto 0);
80
81
82
    begin
       --Create \ a \ clock.
83
84
        PROCESS
        BEGIN
85
             Clk \ll '0';
86
             WAIT FOR T/2;
87
88
             Clk <= '1';
             WAIT FOR T/2;
89
90
        END PROCESS;
91
92
        DUT: entity work.datapath
93
        port map(
94
                                    \Rightarrow clk,
                     PCWriteCondEq => PCWriteCondEq,
95
                     PCWriteCondNEq => PCWriteCondNEq,
96
97
                     PCWrite
                                    => PCWrite,
98
                     IorD
                                    \Rightarrow IorD,
                                    => MemRead,
99
                     MemRead
100
                     MemWrite
                                    => MemWrite,
101
                     MemToReg
                                    => MemToReg,
                                    => IRWrite,
102
                     IRWrite
```

```
103
                       RegWrite
                                       => RegWrite,
104
                       RegDst
                                       \Rightarrow \text{RegDst},
                       ALUSrcA
                                       => ALUSrcA,
105
106
                       ALUSrcB
                                       => ALUSrcB,
                       PCSource
                                       => PCSource,
107
108
                       ALUOp
                                       => ALUOp,
                       UndefInstrEx => UndefInstrEx,
109
                                       => OverflowEx,
110
                       OverflowEx
                       Exception
                                       => Exception,
111
112
                       mem_data_out
                                        => mem_data_out,
113
                       mem\_read
                                        \Rightarrow mem_read,
114
115
                       addr_bus
                                        \Rightarrow addr<sub>-</sub>bus,
116
                       mem_write_data => mem_write_data
117
                  );
118
         PROCESS
119
         BEGIN
120
121
              PCWriteCondEq <= '0';
              PCWrite <= '0';
122
              IorD <= IOD_PC;
123
              MemRead <= '0';
124
125
              MemWrite \ll '0';
              MemToReg <= MTRALUOUT;
126
127
              IRWrite <= '0';
              RegWrite \ll '0';
128
              RegDst \le RDRT;
129
              ALUSrcA <= ASA_PC;
130
131
              ALUSrcB \le ASB\_REGB;
132
              PCSource <= PS_PCINC;
              ALUOp <= AOP\_AND;
133
134
135
136
              --R/2/ <= R/2/ \mathcal{E} R[1]
137
              mem_data_out <= "000000" & "00010" & "00001" & "00010" & "00000" &
138
                 "100100";
              wait for T;
139
140
141
              -- IF
              MemRead \le '1';
142
              ALUSrcA \le ASA\_PC;
143
              IorD <= IOD_PC;
144
145
              IRWrite <= '1';
              ALUSrcB <= ASB_FOUR;
146
147
              ALUOp <= AOP\_ADD;
              PCWrite <= '0';
148
149
              PCSource <= PS_PCINC:
              wait for T/2;
150
              PCWrite <= '1';
151
              wait for T/2;
152
153
              -- ID/Bra Calc
154
              PCWrite <= '0';
155
              MemRead \le '0';
156
157
              IRWrite <= '0';
158
              ALUSrcA \le ASA_PC;
              ALUSrcB <= ASB_SEXTS;
159
```

```
160
             PCSource <= PS_PCINC;
161
             ALUOp <= AOP\_ADD;
             wait for T;
162
163
             -- Execute
164
165
             ALUSrcA \le ASA\_REG\_A;
166
             ALUSrcB \le ASB\_REGB;
167
             ALUOp \le AOP\_AND;
             wait for T;
168
169
170
             -- Write Back
171
172
             MemToReg <= MTRALUOUT;
173
             RegDst \le RDRD;
             wait for T/2;
174
             RegWrite <= '1';
175
             wait for T/2;
176
177
178
179
        END PROCESS;
180
181
   end architecture AND_Testbench_1;
                                 Listing 8: AND_Testbench
 1
 2 - Author(s)
                    : Jay \ Mundrawala < mundra@ir.iit.edu>
 3 ---
 4 — File
                       : BEQ\_Testbench.vhdl
 5 — Creation Date : 21/11/2009
   -- Description:
 7
 8
 9
 10 library IEEE;
    use IEEE.STD_LOGIC_1164.ALL;
 11
    use IEEE.numeric_std.all;
 12
    use work.mips_lib.all;
 13
 14
 15
    Entity BEQ_Testbench is
16
 17
    end entity;
 18
19
 20
 21
 22
    Architecture BEQ_Testbench_1 of BEQ_Testbench is
 23
         constant T: time := 100 ns;
 24
 25
         signal Clk: std_logic := '0';
 26
        component datapath
 27
                 port (
 28
                                : in std_logic;
                 clk
        -- Control Unit
 29
                 PCWriteCondEq : in std_logic;
 30
 31
                 PCWriteCondNEq : in std_logic;
 32
                 PCWrite
                           : in std_logic;
 33
                 IorD
                                : in t_iord;
                 MemRead
 34
                                : in std_logic;
```

```
35
                MemWrite
                               : in std_logic;
36
                MemToReg
                               : in t_memToReg;
37
                IRWrite
                               : in std_logic;
                RegWrite
                               : in std_logic;
38
                RegDst
                               : in t_regDst;
39
40
                ALUSrcA
                               : in t_aluSrcA;
41
                ALUSrcB
                               : in t_aluSrcB;
                               : in t_pcSrc;
42
                PCSource
43
                ALUOp
                               : in t_aluOp;
                UndefInstrEx : in std_logic;
44
                OverflowEx
                               : out std_logic;
45
                Exception
                               : in std_logic;
46
47
48
       --Memory
49
                mem_data_out
                                      std_logic_vector((DATA_WIDTH-1) downto 0);
                                : in
50
                                : out std_logic;
                mem\_read
                                : out std_logic_vector((DATA_WIDTH-1) downto 0);
51
                addr_bus
                mem_write_data : out std_logic_vector((DATA_WIDTH-1) downto 0)
52
53
54
       end component datapath;
55
56
       signal PCWriteCondEq : std_logic;
57
       signal PCWriteCondNEq : std_logic;
58
       signal PCWrite
                             : std_logic;
59
       signal IorD
                              : t_iord:
       signal MemRead
60
                             : std_logic;
       signal MemWrite
61
                              : std_logic;
       signal MemToReg
                              : t_memToReg;
62
       signal IRWrite
63
                              : std_logic;
64
       signal RegWrite
                              : std_logic;
65
       signal RegDst
                              : t_regDst;
       signal ALUSrcA
                              : t_aluSrcA;
66
67
       signal ALUSrcB
                              : t_aluSrcB;
68
       signal PCSource
                              : t_pcSrc;
       signal ALUOp
69
                              : t_aluOp;
       signal UndefInstrEx : std_logic;
70
71
       signal OverflowEx
                              : std_logic;
72
       signal Exception
                              : std_logic;
73
74
    --Memory
       signal mem_data_out
                               : std_logic_vector((DATA_WIDTH-1) downto 0);
75
76
       signal mem_read
                               : std_logic;
                               : std_logic_vector((DATA_WIDTH-1) downto 0);
77
       signal addr_bus
78
       signal mem_write_data : std_logic_vector((DATA_WIDTH-1) downto 0);
79
80
   begin
       -Create \ a \ clock.
81
82
       PROCESS
       BEGIN
83
84
            Clk <= '0';
85
            WAIT FOR T/2;
            Clk <= '1';
86
87
           WAIT FOR T/2;
88
       END PROCESS;
89
90
       DUT: entity work.datapath
91
       port map(
92
                     clk
                                   \Rightarrow clk,
```

```
93
                     PCWriteCondEq => PCWriteCondEq,
94
                     PCWriteCondNEq => PCWriteCondNEq,
                     PCWrite
                                    => PCWrite,
95
                                     \Rightarrow IorD,
96
                     IorD
                                     => MemRead.
97
                     MemRead
98
                     MemWrite
                                     => MemWrite,
99
                     MemToReg
                                     => MemToReg,
100
                      IRWrite
                                     => IRWrite,
                                     => RegWrite,
101
                      RegWrite
                      RegDst
                                     \Rightarrow \text{RegDst},
102
103
                     ALUSrcA
                                     \Rightarrow ALUSrcA,
                      ALUSrcB
                                     \Rightarrow ALUSrcB,
104
                                     => PCSource,
105
                      PCSource
106
                     ALUOp
                                     => ALUOp.
107
                      UndefInstrEx => UndefInstrEx,
                                     => OverflowEx,
                      OverflowEx
108
                                     => Exception,
109
                      Exception
110
111
                      mem_data_out
                                      => mem_data_out,
112
                     mem_read
                                      \Rightarrow mem_read,
113
                      addr_bus
                                      \Rightarrow addr_bus,
114
                      mem_write_data => mem_write_data
115
                 );
116
117
        PROCESS
        BEGIN
118
             PCWriteCondEq <= '0';
119
             PCWrite <= '0';
120
             IorD <= IOD_PC:
121
             MemRead <= '0';
122
             MemWrite \ll '0';
123
             MemToReg <= MTR_ALUOUT;
124
125
             IRWrite \ll '0';
126
             RegWrite <= '0';
             RegDst <= RD_RT;
127
             ALUSrcA <= ASA_PC;
128
129
             ALUSrcB <= ASB_REGB;
130
             PCSource <= PS_PCINC;
             ALUOp \le AOPAND;
131
132
133
             -- BEQ R1, R0, 8
             134
             wait for T;
135
136
             -- IF
137
138
             MemRead \le '1';
             ALUSrcA \le ASA_PC;
139
140
             IorD \le IOD_PC;
             IRWrite <= '1';
141
             ALUSrcB <= ASB_FOUR;
142
             ALUOp \le AOP\_ADD;
143
144
             PCWrite <= '0';
             PCSource <= PS_PCINC;
145
             wait for T/2;
146
             PCWrite <= '1';
147
148
             wait for T/2;
149
             -- ID/Bra Calc
150
```

```
151
             PCWrite \le '0';
152
             MemRead \le '0';
             IRWrite <= '0';
153
             ALUSrcA \le ASA_PC;
154
155
             ALUSrcB \le ASB\_SEXTS;
156
             PCSource <= PS_PCINC;
157
             ALUOp \le AOP\_ADD;
158
             wait for T;
159
             -- Branch Completion
160
             ALUSrcA \le ASA\_REG\_A;
161
             ALUSrcB \le ASB\_REGB;
162
163
             ALUOp \le AOP\_SUB;
164
             PCWriteCondEq <= '0';
             PCSource <= PS_ALUOUT;
165
             wait for T/2;
166
167
             PCWriteCondEq <= '1';
             wait for T/2;
168
169
170
        END PROCESS;
171
172 end architecture BEQ_Testbench_1;
                                  Listing 9: BEQ_Testbench
 1
                    : Jay \ Mundrawala < mundra@ir.iit.edu>
 2
   -- Author(s)
 3 ---
 4 — File
                       : BNEQ\_Testbench.vhdl
 5 — Creation Date : 21/11/2009
    -- Description:
 7
 8
 9
10
   library IEEE;
    use IEEE.STD_LOGIC_1164.ALL;
11
    use IEEE.numeric_std.all;
12
13
    use work.mips_lib.all;
14
15
    Entity BNEQ_Testbench is
16
17
18
    end entity;
19
20
21
22
    Architecture BNEQ_Testbench_1 of BNEQ_Testbench is
23
24
         constant T: time := 100 \text{ ns};
25
         signal Clk: std_logic := '0';
26
         {\bf component} \ {\tt datapath}
27
                 port (
28
                                 : in std_logic;
                  clk
         -- Control Unit
29
                 PCWriteCondEq : in std_logic;
30
31
                 PCWrite
                                 : in std_logic;
32
                 IorD
                                 : in t_iord;
33
                 MemRead
                                 : in std_logic;
34
                 MemWrite
                                : in std_logic;
```

```
35
                MemToReg
                              : in t_memToReg;
36
                IRWrite
                              : in std_logic;
37
                RegWrite
                              : in std_logic;
                RegDst
                              : in t_regDst;
38
                ALUSrcA
                              : in t_aluSrcA;
39
40
                ALUSrcB
                              : in t_aluSrcB;
41
                PCSource
                              : in t_pcSrc;
42
                ALUOp
                              : in t_aluOp;
                UndefInstrEx : in std_logic;
43
                OverflowEx
                              : out std_logic;
44
                              : in std_logic;
45
                Exception
46
47
       --Memory
48
                mem_data_out
                              : in std_logic_vector((DATA_WIDTH-1) downto 0);
49
                mem\_read
                               : out std_logic;
                addr_bus
                               : out std_logic_vector((DATA_WIDTH-1) downto 0);
50
                mem_write_data : out std_logic_vector((DATA_WIDTH-1) downto 0)
51
52
53
       end component datapath;
54
55
       signal PCWriteCondEq : std_logic;
56
       signal PCWriteCondNEq : std_logic;
57
       signal PCWrite
                         : std_logic;
58
       signal IorD
                             : t_iord;
59
       signal MemRead
                             : std_logic;
       signal MemWrite
60
                             : std_logic;
       signal MemToReg
61
                             : t_memToReg;
       signal IRWrite
                             : std_logic;
62
       signal RegWrite
63
                             : std_logic;
64
       signal RegDst
                             : t_regDst;
       signal ALUSrcA
                             : t_aluSrcA;
65
       signal ALUSrcB
66
                             : t_aluSrcB;
                             : t_pcSrc;
67
       signal PCSource
68
       signal ALUOp
                             : t_aluOp;
       signal UndefInstrEx : std_logic;
69
70
       signal OverflowEx
                             : std_logic;
71
       signal Exception
                             : std_logic;
72
    --Memory
73
       signal mem_data_out
                              : std_logic_vector((DATA_WIDTH-1) downto 0);
74
       signal mem_read
                              : std_logic;
                              : std_logic_vector((DATA_WIDTH-1) downto 0);
75
       signal addr_bus
76
       signal mem_write_data : std_logic_vector((DATA_WIDTH-1) downto 0);
77
78
   begin
79
      --Create \ a \ clock.
80
       PROCESS
       BEGIN
81
82
            Clk <= '0';
83
           WAIT FOR T/2;
84
           Clk <= '1';
           WAIT FOR T/2;
85
       END PROCESS;
86
87
88
       DUT: entity work.datapath
89
       port map(
90
                                   \Rightarrow clk,
91
                    PCWriteCondEq => PCWriteCondEq,
                    PCWriteCondNEq => PCWriteCondNEq,
92
```

```
93
                      PCWrite
                                     => PCWrite,
94
                      IorD
                                     \Rightarrow IorD,
                                     => MemRead,
95
                      MemRead
                                     => MemWrite,
                      MemWrite
96
                                     => MemToReg,
97
                      MemToReg
98
                      IRWrite
                                     => IRWrite.
99
                      RegWrite
                                     => RegWrite,
                                     \Rightarrow \text{RegDst},
100
                      RegDst
                                     \Rightarrow ALUSrcA,
101
                      ALUSrcA
                      ALUSrcB
                                     \Rightarrow ALUSrcB,
102
                      PCSource
                                     => PCSource,
103
                      ALUOp
                                     \Rightarrow ALUOp,
104
105
106
                      UndefInstrEx => UndefInstrEx.
107
                      OverflowEx
                                     => OverflowEx,
                      Exception
                                     => Exception,
108
109
110
                      mem_data_out
                                      => mem_data_out,
111
                      mem\_read
                                      \Rightarrow mem_read,
112
                      addr_bus
                                      \Rightarrow addr_bus,
113
                      mem_write_data => mem_write_data
114
                 );
115
116
        PROCESS
117
        BEGIN
             PCWriteCondEq <= '0';
118
             PCWriteCondNEq <= '0';
119
             PCWrite <= '0';
120
             IorD \le IOD\_PC;
121
             MemRead <= '0';
122
             MemWrite \ll '0';
123
             MemToReg <= MTR_ALUOUT;
124
125
             IRWrite \ll '0';
             RegWrite <= '0';
126
             RegDst <= RD_RT;
127
             ALUSrcA <= ASA_PC;
128
129
             ALUSrcB <= ASB_REGB;
130
             PCSource <= PS_PCINC;
131
             ALUOp \le AOP\_AND;
132
133
             -- BEQ R1, R0, 8
             134
135
             wait for T;
136
             -- IF
137
138
             MemRead \le '1';
             ALUSrcA \le ASA_PC;
139
             IorD \le IOD_PC;
140
             IRWrite <= '1';
141
             ALUSrcB <= ASB_FOUR;
142
             ALUOp \le AOP\_ADD;
143
144
             PCWrite <= '0';
             PCSource <= PS_PCINC;
145
             wait for T/2;
146
             PCWrite <= '1';
147
148
             wait for T/2;
149
             -- ID/Bra Calc
150
```

```
151
             PCWrite \le '0';
152
             MemRead \le '0';
             IRWrite <= '0';
153
             ALUSrcA <= ASA_PC;
154
155
             ALUSrcB \le ASB\_SEXTS;
156
             PCSource <= PS_PCINC;
157
             ALUOp \le AOP\_ADD;
158
             wait for T;
159
             -- Branch Completion
160
             ALUSrcA \le ASA\_REG\_A;
161
             ALUSrcB \le ASB\_REGB;
162
163
             ALUOp \le AOP\_SUB;
164
             PCWriteCondNEq <= '0';
             PCSource <= PS_ALUOUT;
165
             wait for T/2;
166
167
             PCWriteCondNEq <= '1';
168
             wait for T/2;
169
170
        END PROCESS;
171
172 end architecture BNEQ_Testbench_1;
                                Listing 10: BNEQ_Testbench
 1
 2
                    : Jay Mundrawala <mundra@ir.iit.edu>
   -- Author(s)
 3 ---
 4 - File
                       : IF_-Testbench.vhdl
 5 — Creation Date : 21/11/2009
   -- Description:
 7
 8
 9
10
   library IEEE;
    use IEEE.STD_LOGIC_1164.ALL;
11
    use IEEE.numeric_std.all;
12
13
    use work.mips_lib.all;
14
15
    Entity IF_Testbench is
16
17
18
    end entity;
19
20
21
22
    Architecture IF_Testbench_1 of IF_Testbench is
23
         constant T: time := 100 ns;
24
25
         signal Clk: std_logic := '0';
26
        {\bf component} \ {\tt datapath}
27
                 port (
28
                                 : in std_logic;
                 clk
        - Control Unit
29
                 PCWriteCondEq : in std_logic;
30
31
                 PCWriteCondNEq : in std_logic;
32
                 PCWrite
                            : in std_logic;
33
                 IorD
                                : in t_iord;
34
                 MemRead
                                : in std_logic;
```

```
35
                MemWrite
                              : in std_logic;
36
                MemToReg
                               : in t_memToReg;
37
                IRWrite
                              : in std_logic;
                RegWrite
                              : in std_logic;
38
                RegDst
                               : in t_regDst;
39
40
                ALUSrcA
                               : in t_aluSrcA;
41
                ALUSrcB
                              : in t_aluSrcB;
                              : in t_pcSrc;
42
                PCSource
43
                ALUOp
                               : in t_aluOp;
                UndefInstrEx : in std_logic;
44
                OverflowEx
                               : out std_logic;
45
                Exception
                               : in std_logic;
46
47
48
       --Memory
49
                mem_data_out
                                      std_logic_vector((DATA_WIDTH-1) downto 0);
                               : in
50
                                : out std_logic;
                mem\_read
                                : out std_logic_vector((DATA_WIDTH-1) downto 0);
51
                addr_bus
                mem_write_data : out std_logic_vector((DATA_WIDTH-1) downto 0)
52
53
54
       end component datapath;
55
56
       signal PCWriteCondEq : std_logic;
57
       signal PCWriteCondNEq : std_logic;
58
       signal PCWrite
                             : std_logic;
59
       signal IorD
                              : t_iord:
       signal MemRead
60
                             : std_logic;
       signal MemWrite
61
                             : std_logic;
       signal MemToReg
                              : t_memToReg;
62
       signal IRWrite
63
                              : std_logic;
64
       signal RegWrite
                             : std_logic;
       signal RegDst
65
                             : t_regDst;
       signal ALUSrcA
                              : t_aluSrcA;
66
67
       signal ALUSrcB
                              : t_aluSrcB;
68
       signal PCSource
                             : t_pcSrc;
69
       signal ALUOp
                              : t_aluOp;
70
71
       signal UndefInstrEx : std_logic;
72
       signal OverflowEx
                              : std_logic;
73
       signal Exception
                              : std_logic;
74
75
76
    --Memory
       signal mem_data_out
77
                               : std_logic_vector((DATA_WIDTH-1) downto 0);
78
       signal mem_read
                               : std_logic;
       signal addr_bus
                               : std_logic_vector((DATA_WIDTH-1) downto 0);
79
80
       signal mem_write_data : std_logic_vector((DATA_WIDTH-1) downto 0);
81
82
   begin
83
       -Create \ a \ clock.
       PROCESS
84
       BEGIN
85
            Clk <= '0';
86
87
           WAIT FOR T/2;
88
            Clk \ll '1';
           WAIT FOR T/2;
89
90
       END PROCESS;
91
       DUT: entity work.datapath
92
```

```
93
         port map(
94
                                      => clk,
                      PCWriteCondEq => PCWriteCondEq,
95
96
                      PCWriteCondNEq => PCWriteCondNEq,
                                      => PCWrite,
                      PCWrite
97
98
                      IorD
                                      \Rightarrow IorD,
                                      => MemRead,
99
                      MemRead
                                      => MemWrite,
100
                      MemWrite
                                      \Rightarrow MemToReg,
101
                      MemToReg
102
                                      => IRWrite,
                      IRWrite
103
                      RegWrite
                                      => RegWrite,
                      RegDst
                                      \Rightarrow \text{RegDst},
104
                                      => ALUSrcA,
105
                      ALUSrcA
106
                      ALUSrcB
                                      => ALUSrcB.
                                      => PCSource,
107
                      PCSource
                      ALUOp
                                      => ALUOp,
108
                      UndefInstrEx => UndefInstrEx,
109
                      OverflowEx
                                      => OverflowEx,
110
111
                      Exception
                                      => Exception,
112
113
                      mem_data_out
                                       => mem_data_out,
114
                      mem_read
                                       \Rightarrow mem_read,
                                       \Rightarrow addr_bus,
115
                      addr_bus
116
                      mem_write_data \implies mem_write_data
117
                  );
118
        PROCESS
119
        BEGIN
120
121
             PCWriteCondEq <= '0';
122
             PCWrite <= '0';
             IorD <= IOD_PC;
123
             MemRead \le '0';
124
125
             MemWrite \le '0':
126
             MemToReg <= MTR_ALUOUT;
             IRWrite <= '0';
RegWrite <= '0';
127
128
129
             RegDst \le RDRT;
             ALUSrcA \le ASA_PC;
130
             ALUSrcB <= ASB_REGB;
131
132
             PCSource <= PS_PCINC;
             ALUOp \le AOP\_AND;
133
134
             --mem_{-}data_{-}out <= x"000000F0";
135
             136
             wait for T;
137
138
             MemRead \le '1';
139
             ALUSrcA \le ASA_PC;
140
             IorD <= IOD_PC:
141
             IRWrite <= '1';
142
             ALUSrcB <= ASB_FOUR;
143
144
             ALUOp \le AOP\_ADD;
             PCWrite <= '0';
145
             PCSource <= PS_PCINC;
146
             wait for T/2;
147
148
             PCWrite <= '1';
149
             wait for T/2;
             PCWrite <= '0';
150
```

```
151
             MemRead \le '0';
152
             IRWrite <= '0';
             ALUSrcA \le ASAPC;
153
             ALUSrcB <= ASB_SEXTS;
154
             PCSource <= PS_PCINC;
155
156
             ALUOp \le AOP\_ADD;
             wait for T;
157
158
        END PROCESS;
159
160
    end architecture IF_Testbench_1;
161
                                  Listing 11: IF_Testbench
 1
                     : Jay Mundrawala <mundra@ir.iit.edu>
 2
    -- Author(s)
 3
 4 \ -\!\!\!-\!\!\!\!\!- File
                       : JAL\_Testbench.vhdl
   -- Creation Date : 21/11/2009
   -- Description:
 7
 8
 9
10
    library IEEE;
    use IEEE.STD_LOGIC_1164.ALL;
11
    use IEEE.numeric_std.all;
12
13
    use work.mips_lib.all;
14
15
    Entity JAL_Testbench is
16
17
    end entity;
18
19
20
21
22
    Architecture JAL_Testbench_1 of JAL_Testbench is
23
24
         constant T: time := 100 ns;
25
         signal Clk: std_logic := '0';
26
        component datapath
                 port (
27
28
                 clk
                                 : in std_logic;
29
        -- Control Unit
30
                 PCWriteCondEq : in std_logic;
                 PCWriteCondNEq : in std_logic;
31
                 PCWrite
                                 : in std_logic;
32
33
                 IorD
                                 : in t_iord;
34
                 MemRead
                                : in std_logic;
35
                 MemWrite
                                : in std_logic;
36
                 MemToReg
                                : in t_memToReg;
37
                 IRWrite
                                : in std_logic;
                 RegWrite
38
                                 : in std_logic;
                 RegDst
                                 : in t_regDst;
39
                 ALUSrcA
                                 : in t_aluSrcA;
40
                 ALUSrcB
                                : in t_aluSrcB;
41
42
                 PCSource
                                : in t_pcSrc;
43
                 ALUOp
                                : in t_aluOp;
44
                 UndefInstrEx : in std_logic;
                 \\Overflow Ex
45
                                : out std_logic;
```

```
Exception
46
                            : in std_logic;
47
48
        --Memory
49
                                        std_logic_vector((DATA_WIDTH-1) downto 0);
                 mem_data_out
                                  : in
                                  : out std_logic;
50
                 mem_read
                                  : out std_logic_vector((DATA_WIDTH-1) downto 0);
51
                 addr_bus
                 mem_write_data : out std_logic_vector((DATA_WIDTH-1) downto 0)
52
53
             );
        end component datapath;
54
55
56
        signal PCWriteCondEq : std_logic;
57
        signal PCWriteCondNEq : std_logic;
        signal PCWrite
                               : std_logic;
58
59
        signal IorD
                               : t_iord;
60
        signal MemRead
                               : std_logic;
        signal MemWrite
61
                              : std_logic;
62
        signal MemToReg
                               : t_memToReg;
        signal IRWrite
63
                               : std_logic;
64
        signal RegWrite
                               : std_logic;
        signal RegDst
                               : t_regDst;
65
66
        signal ALUSrcA
                               : t_aluSrcA;
67
        signal ALUSrcB
                               : t_aluSrcB;
68
        signal PCSource
                               : t_pcSrc;
69
        signal ALUOp
                               : t_aluOp;
70
        signal UndefInstrEx : std_logic;
71
        signal OverflowEx
                               : std_logic;
        signal Exception
72
                               : std_logic;
73
     --Memory
74
        signal mem_data_out
                                : std_logic_vector((DATA_WIDTH-1) downto 0);
75
        signal mem_read
                                : std_logic;
76
        signal addr_bus
                                : std_logic_vector((DATA_WIDTH-1) downto 0);
        signal mem_write_data : std_logic_vector((DATA_WIDTH-1) downto 0);
77
78
79
    begin
80
       --Create \ a \ clock.
        PROCESS
81
82
        BEGIN
83
             Clk \ll 0;
84
            WAIT FOR T/2;
85
             Clk <= '1';
            WAIT FOR T/2;
86
        END PROCESS;
87
88
89
        DUT: entity work.datapath
90
        port map(
91
                                     => clk,
                      clk
                     PCWriteCondEq => PCWriteCondEq,
92
93
                     PCWriteCondNEq => PCWriteCondNEq.
                     PCWrite
                                    => PCWrite,
94
                                     \Rightarrow IorD.
95
                     IorD
                                     => MemRead.
96
                     MemRead
97
                     MemWrite
                                    => MemWrite.
98
                     MemToReg
                                    \Rightarrow MemToReg,
99
                     IRWrite
                                    => IRWrite,
                                    => RegWrite,
100
                     RegWrite
101
                     RegDst
                                    \Rightarrow \text{RegDst},
102
                     ALUSrcA
                                    => ALUSrcA,
                     ALUSrcB
                                     => ALUSrcB,
103
```

```
PCSource
104
                                      => PCSource,
105
                      ALUOp
                                      => ALUOp,
                      UndefInstrEx => UndefInstrEx,
106
107
                      OverflowEx
                                      => OverflowEx,
                                      => Exception,
108
                      Exception
109
110
                      mem_data_out
                                       => mem_data_out,
111
                      mem\_read
                                       \Rightarrow mem_read,
                      addr\_bus
                                       => addr_bus,
112
                      mem_write_data => mem_write_data
113
                  );
114
115
        PROCESS
116
117
        BEGIN
             PCWriteCondEq <= '0';
118
             PCWriteCondNEq <= '0';
119
             PCWrite \le '0';
120
             IorD \le IOD\_PC;
121
122
             MemRead \le '0';
             MemWrite \le '0';
123
124
             MemToReg <= MTR_ALUOUT;
             IRWrite <= \ '0';
125
126
             RegWrite <= '0';
127
             RegDst \le RDRT;
128
             ALUSrcA <= ASA_PC:
             ALUSrcB <= ASB_REGB:
129
             PCSource <= PS_PCINC;
130
             ALUOp \le AOP\_AND;
131
132
133
             -- BEQ R1, R0, 8
             134
             wait for T;
135
136
137
             -- IF
             MemRead \le '1';
138
             ALUSrcA \le ASA_PC;
139
140
             IorD \le IOD_PC;
             IRWrite <= '1';
141
             ALUSrcB <= ASB_FOUR;
142
143
             ALUOp \le AOP\_ADD;
             PCWrite \le '0';
144
             PCSource <= PS_PCINC;
145
             wait for T/2;
146
147
             PCWrite <= '1';
             wait for T/2;
148
149
             -- ID/Bra Calc
150
             PCWrite \le '0':
151
             MemRead \le '0':
152
             IRWrite <= '0';
153
             ALUSrcA <= ASA_PC;
154
             ALUSrcB \le ASB\_SEXTS;
155
             \label{eq:pcsource} \begin{split} & \text{PCSource} \, <= \, \text{PS\_PCINC} \,; \end{split}
156
             ALUOp <= AOP\_ADD;
157
             wait for T;
158
159
160
             - Branch Completion
             MemToReg \le MTRPC;
161
```

```
162
             RegDst \le RDRA;
163
             RegWrite <= '0';
             PCWrite <= '0';
164
             PCSource <= PS_JMP;
165
             wait for T/2;
166
             PCWrite <= ',1';
167
             RegWrite <= '1';
168
             wait for T/2;
169
170
171
        END PROCESS;
172
    end architecture JAL_Testbench_1;
173
                                Listing 12: JAL_Testbench
 2 -- Author(s) : Jay Mundrawala < mundra@ir.iit.edu>
 3 ---
 4 — File
                      : J_Testbench.vhdl
   -- Creation Date : 21/11/2009
   -- Description:
 6
 7
 8
 9
10
    library IEEE;
    use IEEE.STD_LOGIC_1164.ALL;
11
    use IEEE.numeric_std.all;
    use work.mips_lib.all;
13
14
15
16
    Entity J_Testbench is
17
    end entity;
18
19
20
21
22
    Architecture J_Testbench_1 of J_Testbench is
23
24
        constant T: time := 100 ns;
25
        signal Clk : std_logic := '0';
26
        component datapath
27
                 port (
28
                 clk
                                : in std_logic;
29
        -- Control Unit
                 PCWriteCondEq : in std_logic;
30
                 PCWriteCondNEq : in std_logic;
31
32
                 PCWrite
                                : in std_logic;
33
                 IorD
                                : in t_iord;
                               : in std_logic;
                 MemRead
34
35
                 MemWrite
                               : in std_logic;
36
                 MemToReg
                                : in t_memToReg;
                                : in std_logic;
37
                 IRWrite
                 RegWrite
                                : in std_logic;
38
                                : in t_regDst;
39
                 RegDst
40
                 ALUSrcA
                                : in t_aluSrcA;
41
                 ALUSrcB
                               : in t_aluSrcB;
42
                 PCSource
                                : in t_pcSrc;
43
                 ALUOp
                                : in t_aluOp;
                 UndefInstrEx : in std_logic;
44
```

```
45
                 OverflowEx
                                : out std_logic;
46
                 Exception
                                 : in std_logic;
47
        --Memory
                                        std_logic_vector((DATA_WIDTH-1) downto 0);
48
                 mem_data_out
                                 : in
                                  : out std_logic;
49
                 mem_read
                                  : out std_logic_vector((DATA_WIDTH-1) downto 0);
50
                 addr_bus
                 mem_write_data : out std_logic_vector((DATA_WIDTH-1) downto 0)
51
52
             );
        end component datapath;
53
54
55
        signal PCWriteCondEq : std_logic;
56
        signal PCWriteCondNEq : std_logic;
        signal PCWrite
                               : std_logic;
57
58
        signal IorD
                               : t_iord;
59
        signal MemRead
                               : std_logic;
60
        signal MemWrite
                               : std_logic;
61
        signal MemToReg
                               : t_memToReg;
62
        signal IRWrite
                               : std_logic;
63
        signal RegWrite
                               : std_logic;
        signal RegDst
64
                               : t_regDst;
65
        signal ALUSrcA
                               : t_aluSrcA;
        signal ALUSrcB
66
                               : t_aluSrcB;
67
        signal PCSource
                               : t_pcSrc;
68
        signal ALUOp
                               : t_aluOp;
69
        signal UndefInstrEx : std_logic;
        signal OverflowEx
70
                               : std_logic;
        signal Exception
71
                               : std_logic;
72
     --Memory
73
        signal mem_data_out
                                : std_logic_vector((DATA_WIDTH-1) downto 0);
74
        signal mem_read
                                : std_logic;
        signal addr_bus
                                : std_logic_vector((DATA_WIDTH-1) downto 0);
75
        signal mem_write_data : std_logic_vector((DATA_WIDTH-1) downto 0);
76
77
78
    begin
       --Create \ a \ clock.
79
        PROCESS
80
        BEGIN
81
82
             Clk \ll 0;
83
            WAIT FOR T/2;
84
             Clk <= '1';
            WAIT FOR T/2;
85
86
        END PROCESS;
87
88
        DUT: entity work.datapath
89
        port map(
90
                                     => clk,
                      clk
                     PCWriteCondEq => PCWriteCondEq,
91
92
                     PCWriteCondNEq => PCWriteCondNEq.
                     PCWrite
                                    => PCWrite,
93
                                     \Rightarrow IorD,
94
                      IorD
                                     => MemRead.
95
                     MemRead
                     MemWrite
                                     => MemWrite,
96
97
                     MemToReg
                                     \Rightarrow MemToReg,
                     IRWrite
98
                                     => IRWrite,
                                     => RegWrite,
99
                      RegWrite
100
                      RegDst
                                     \Rightarrow \text{RegDst},
101
                     ALUSrcA
                                     \Rightarrow ALUSrcA,
                                     => ALUSrcB,
                     ALUSrcB
102
```

```
PCSource
103
                                    => PCSource,
104
                     ALUOp
                                    => ALUOp,
                     UndefInstrEx => UndefInstrEx,
105
106
                     OverflowEx
                                    => OverflowEx,
                                    => Exception,
107
                     Exception
108
109
                     mem_data_out
                                     => mem_data_out,
110
                     mem\_read
                                     \Rightarrow mem_read,
                     addr_bus
                                     => addr_bus,
111
                     mem_write_data => mem_write_data
112
                 );
113
114
        PROCESS
115
116
        BEGIN
117
             PCWriteCondEq <= '0';
             PCWriteCondNEq <= '0';
118
             PCWrite \le '0';
119
             IorD \le IOD\_PC;
120
121
             MemRead \le '0';
             MemWrite \le '0';
122
123
             MemToReg <= MTR_ALUOUT;
             IRWrite <= \ '0';
124
125
             RegWrite <= '0';
126
             RegDst \le RDRT;
127
             ALUSrcA <= ASA_PC:
             ALUSrcB <= ASB_REGB:
128
             PCSource <= PS_PCINC;
129
130
             ALUOp \le AOP\_AND;
131
132
             -- BEQ R1, R0, 8
             133
             wait for T;
134
135
136
             -- IF
            MemRead \le '1';
137
             ALUSrcA \le ASA_PC;
138
139
             IorD \le IOD_PC;
             IRWrite <= '1';
140
             ALUSrcB <= ASB_FOUR;
141
142
             ALUOp \le AOP\_ADD;
             PCWrite \le '0';
143
             PCSource <= PS_PCINC;
144
             wait for T/2;
145
             PCWrite <= '1';
146
             wait for T/2;
147
148
             -- ID/Bra Calc
149
             PCWrite \le '0':
150
             MemRead \le '0':
151
             IRWrite <= '0';
152
             ALUSrcA <= ASA_PC;
153
154
             ALUSrcB \le ASB\_SEXTS;
             PCSource <= PS_PCINC;
155
             ALUOp <= AOP\_ADD;
156
             wait for T;
157
158
159
             - Branch Completion
             PCWrite <= '0';
160
```

```
161
             PCSource <= PS_JMP;
162
             wait for T/2;
163
             PCWrite <= '1';
             wait for T/2;
164
165
166
        END PROCESS:
167
168
    end architecture J_Testbench_1;
                                  Listing 13: J_Testbench
                    : Jay Mundrawala <mundra@ir.iit.edu>
 2
   -- Author(s)
 3 ---
    -- File
                       : LW_{-}Testbench.vhdl
 4
    -- Creation Date : 21/11/2009
    -- Description:
 6
 7
 8
 9
    library IEEE;
10
    use IEEE.STD_LOGIC_1164.ALL;
11
    use IEEE.numeric_std.all;
12
13
    use work.mips_lib.all;
14
15
    Entity LW_Testbench is
16
17
18
    end entity;
19
20
21
    Architecture LW_Testbench_1 of LW_Testbench is
22
23
24
        constant T: time := 100 ns;
        signal Clk: std_logic := '0';
25
26
        component datapath
27
                 port (
28
                 clk
                                : in std_logic;
        -- Control Unit
29
                 PCWriteCondEq : in std_logic;
30
                 PCWriteCondNEq : in std_logic;
31
                 PCWrite
                                : in std_logic;
32
33
                 IorD
                                : in t_iord;
                 MemRead
34
                                : in std_logic;
                                : in std_logic;
35
                 MemWrite
36
                 MemToReg
                                : in t_memToReg;
37
                 IRWrite
                                : in std_logic;
                                : in std_logic;
38
                 RegWrite
39
                 RegDst
                                : in t_regDst;
40
                 ALUSrcA
                                : in t_aluSrcA;
                 {\rm ALUSrcB}
                                : in t_aluSrcB;
41
                 PCSource
                                : in t_pcSrc;
42
43
                 ALUOp
                                : in t_aluOp;
                 UndefInstrEx : in std_logic;
44
45
                 OverflowEx
                              : out std_logic;
46
                 Exception
                                : in std_logic;
47
        --Memory
                               : in std_logic_vector((DATA_WIDTH-1) downto 0);
48
                 mem_data_out
```

```
49
                 mem\_read
                                 : out std_logic;
50
                                 : out std_logic_vector((DATA_WIDTH-1) downto 0);
                 mem_write_data : out std_logic_vector((DATA_WIDTH-1) downto 0)
51
52
        end component datapath;
53
54
55
        signal PCWriteCondEq : std_logic;
        signal PCWriteCondNEq : std_logic;
56
        signal PCWrite
57
                              : std_logic;
        signal IorD
58
                               : t_iord:
59
        signal MemRead
                              : std_logic;
        signal MemWrite
60
                               : std_logic;
        signal MemToReg
61
                               : t_memToReg;
62
        signal IRWrite
                               : std_logic;
63
        signal RegWrite
                               : std_logic;
64
        signal RegDst
                               : t_regDst;
65
        signal ALUSrcA
                               : t_aluSrcA;
        signal ALUSrcB
                               : t_aluSrcB;
66
67
        signal PCSource
                               : t_pcSrc;
        signal ALUOp
                               : t_aluOp;
68
        signal UndefInstrEx : std_logic;
69
        signal OverflowEx
70
                            : std_logic;
71
        signal Exception
                               : std_logic;
72
     --Memory
73
        signal mem_data_out
                                : std_logic_vector((DATA_WIDTH-1) downto 0);
74
        signal mem_read
                                : std_logic;
        signal addr_bus
                                : std_logic_vector((DATA_WIDTH-1) downto 0);
75
        signal mem_write_data : std_logic_vector((DATA_WIDTH-1) downto 0);
76
77
78
    begin
79
        -Create a clock.
        PROCESS
80
81
        BEGIN
82
             Clk \ll 0;
83
            WAIT FOR T/2;
             Clk <= '1';
84
85
            WAIT FOR T/2:
86
        END PROCESS;
87
88
        DUT: entity work.datapath
89
        port map(
90
                      clk
                                    \Rightarrow clk,
                     PCWriteCondEq => PCWriteCondEq,
91
92
                     PCWriteCondNEq => PCWriteCondNEq,
                     PCWrite
                                    => PCWrite,
93
                                    \Rightarrow IorD,
94
                     IorD
                     MemRead
                                    => MemRead.
95
96
                     MemWrite
                                    => MemWrite,
97
                     MemToReg
                                    => MemToReg.
98
                     IRWrite
                                    => IRWrite,
                                    => RegWrite,
99
                     RegWrite
100
                     RegDst
                                    \Rightarrow RegDst.
                                    => ALUSrcA,
101
                     ALUSrcA
                                    => ALUSrcB,
102
                     ALUSrcB
                     PCSource
                                    => PCSource,
103
104
                     ALUOp
                                    => ALUOp,
105
                     UndefInstrEx => UndefInstrEx,
                     OverflowEx
                                    => OverflowEx,
106
```

```
107
                       Exception
                                      => Exception,
108
109
                       mem_data_out
                                        => mem_data_out,
                       mem_{-}read
110
                                        \Rightarrow mem_read,
                       addr_bus
111
                                        \Rightarrow addr<sub>-</sub>bus,
112
                       mem_write_data => mem_write_data
113
                  );
114
        PROCESS
115
         BEGIN
116
              PCWriteCondEq <= '0';
117
              PCWriteCondNEq <= '0';
118
              PCWrite <= '0';
119
120
              IorD \le IOD\_PC:
121
              MemRead \le '0';
122
              MemWrite \ll '0';
              MemToReg <= MTR_ALUOUT;
123
              IRWrite <= '0';
124
125
              RegWrite <= '0';
              RegDst \le RDRT;
126
              ALUSrcA \le ASA_PC;
127
              ALUSrcB <= ASB_REGB;
128
129
              PCSource <= PS_PCINC;
130
              ALUOp <= AOP\_AND;
131
132
              -- R[1] <= R0 + 4
              mem_data_out <= "100011" & "00000" & "00001" & x"00FF";
133
              wait for T;
134
135
              -- IF
136
137
              MemRead \le '1';
              ALUSrcA \le ASA_PC;
138
139
              IorD \le IOD_PC;
140
              IRWrite <= '1';
              ALUSrcB <= ASB_FOUR;
141
              ALUOp \le AOP\_ADD;
142
143
              PCWrite <= '0';
144
              PCSource <= PS_PCINC;
              wait for T/2;
145
146
              PCWrite <= '1';
              wait for T/2;
147
              -- ID/Bra Calc
148
              PCWrite <= '0';
149
             MemRead <= 0, 0, \vdots
150
              IRWrite <= '0';
151
152
              ALUSrcA \le ASA_PC;
              ALUSrcB \le ASB\_SEXTS;
153
              PCSource <= PS_PCINC;
154
              ALUOp <= AOP\_ADD;
155
              wait for T;
156
157
              -- Memory Address Comp
158
              ALUSrcA \le ASA\_REG\_A;
159
              ALUSrcB \le ASB\_SEXT;
160
              ALUOp <= AOP\_ADD;
161
162
              wait for T;
163
164
             -- Memory Access
```

```
165
             IorD <= IOD_ALUOUT;
166
             MemRead \le '1';
             wait for T/2;
167
             MemRead \ll '0';
168
             wait for T/2;
169
170
             -- Write Back
171
172
             MemToReg \le MTRMDR;
             RegDst \le RDRT;
173
             wait for T/2;
174
             RegWrite <= '1';
175
             wait for T/2;
176
177
178
179
        END PROCESS:
180
   end architecture LW_Testbench_1;
                                 Listing 14: LW_Testbench
 1
                  : Jay \ Mundrawala < mundra@ir.iit.edu>
 2 -- Author(s)
 3 ---
 4 --- File
                      : OR_{-}Testbench.vhdl
   -- Creation Date : 21/11/2009
 5
   -- Description:
 7
 8
 9
10
    library IEEE;
    use IEEE.STD_LOGIC_1164.ALL;
11
    use IEEE.numeric_std.all;
12
    use work.mips_lib.all;
13
14
15
   Entity OR_Testbench is
16
17
18
    end entity;
19
20
21
    Architecture OR_Testbench_1 of OR_Testbench is
22
23
        constant T: time := 100 \text{ ns};
24
         signal Clk : std_logic := '0';
25
26
        component datapath
                 port (
27
28
                 clk
                                : in std_logic;
29
        -- Control Unit
30
                 PCWriteCondEq : in std_logic;
31
                 PCWriteCondNEq : in std_logic;
                               : in std_logic;
32
                 PCWrite  
                 IorD
                                : in t_iord;
33
                 MemRead
                                : in std_logic;
34
35
                 MemWrite
                                : in std_logic;
36
                 MemToReg
                               : in t_memToReg;
37
                 IRWrite
                               : in std_logic;
38
                 RegWrite
                               : in std_logic;
                 RegDst
                                : in t_regDst;
39
```

```
40
                ALUSrcA
                               : in t_aluSrcA;
41
                ALUSrcB
                               : in t_aluSrcB;
42
                PCSource
                               : in t_pcSrc;
                ALUOp
                               : in t_aluOp;
43
                UndefInstrEx
                              : in std_logic;
44
45
                OverflowEx
                               : out std_logic;
46
                Exception
                               : in std_logic;
47
       --Memory
                                : in std_logic_vector((DATA_WIDTH-1) downto 0);
48
                mem_data_out
                                : out std_logic;
49
                mem_read
                addr_bus
                                : out std_logic_vector((DATA_WIDTH-1) downto 0);
50
                mem_write_data : out std_logic_vector((DATA_WIDTH-1) downto 0)
51
52
53
       end component datapath;
54
       signal PCWriteCondEq : std_logic;
55
       signal PCWriteCondNEq : std_logic;
56
       signal PCWrite
57
                              : std_logic;
58
       signal IorD
                              : t_iord;
       signal MemRead
                              : std_logic;
59
       signal MemWrite
60
                              : std_logic;
       signal MemToReg
61
                              : t_memToReg;
62
       signal IRWrite
                              : std_logic;
       signal RegWrite
63
                             : std_logic;
64
       signal RegDst
                              : t_regDst;
       signal ALUSrcA
                              : t_aluSrcA;
65
       signal ALUSrcB
                              : t_aluSrcB;
66
       signal PCSource
                              : t_pcSrc;
67
68
       signal ALUOp
                              : t_aluOp;
69
70
       signal UndefInstrEx : std_logic;
71
       signal OverflowEx
                              : std_logic;
72
       signal Exception
                              : std_logic;
73
    --Memory
       signal mem_data_out
                               : std_logic_vector((DATA_WIDTH-1) downto 0);
74
       signal mem_read
                               : std_logic;
75
                               : std_logic_vector((DATA_WIDTH-1) downto 0);
76
       signal addr_bus
       signal mem_write_data : std_logic_vector((DATA_WIDTH-1) downto 0);
77
78
79
   begin
        -Create \ a \ clock.
80
       PROCESS
81
82
       BEGIN
83
            Clk \ll 0;
            WAIT FOR T/2;
84
85
            Clk <= '1';
           WAIT FOR T/2;
86
87
       END PROCESS:
88
       DUT: entity work.datapath
89
90
       port map(
                                   => clk,
91
                    PCWriteCondEq \Rightarrow PCWriteCondEq,
92
                    PCWriteCondNEq => PCWriteCondNEq,
93
                    PCWrite
                                   => PCWrite,
94
95
                    IorD
                                   \Rightarrow IorD,
96
                    MemRead
                                   => MemRead,
                    MemWrite
                                   => MemWrite,
97
```

```
98
                       MemToReg
                                       \Rightarrow MemToReg,
99
                       IRWrite
                                       => IRWrite,
                                       => RegWrite,
100
                       RegWrite
                       RegDst
                                       \Rightarrow \text{RegDst},
101
                                       => ALUSrcA,
                       ALUSrcA
102
103
                       ALUSrcB
                                       => ALUSrcB.
                                       => PCSource,
104
                       PCSource
105
                       ALUOp
                                       => ALUOp,
                       UndefInstrEx => UndefInstrEx,
106
107
                       OverflowEx
                                       => OverflowEx,
108
                       Exception
                                       => Exception,
109
110
                       mem_data_out
                                        => mem_data_out,
111
                       mem\_read
                                        \Rightarrow mem_read.
112
                       addr_bus
                                        \Rightarrow addr_bus,
                       mem_write_data => mem_write_data
113
114
                  );
115
116
         PROCESS
         BEGIN
117
              PCWriteCondEq <= '0';
118
              PCWrite <= '0';
119
120
              IorD <= IOD_PC;
121
              MemRead \le '0';
122
              MemWrite \le '0':
              MemToReg <= MTR_ALUOUT;
123
              IRWrite <= '0';
RegWrite <= '0';
124
125
126
              RegDst \le RDRT;
127
              ALUSrcA <= ASA_PC;
              ALUSrcB \le ASB\_REGB;
128
              PCSource <= PS_PCINC;
129
130
              ALUOp \le AOP\_AND;
131
              --R/2/ <= R/2/ |R/1/
132
              mem_data_out <= "000000" & "00010" & "00001" & "00010" & "00000" &
133
                 "100101";
134
              wait for T;
135
136
              -- IF
              MemRead \le '1';
137
              ALUSrcA \le ASA_PC;
138
              IorD <= IOD_PC;</pre>
139
140
              IRWrite <= '1';
              ALUSrcB <= ASB_FOUR;
141
142
              ALUOp <= AOP\_ADD;
              PCWrite <= '0';
143
              PCSource <= PS_PCINC:
144
              wait for T/2;
145
              PCWrite <= '1';
146
              wait for T/2;
147
148
              -- ID/Bra Calc
149
              PCWrite <= '0';
150
              MemRead \le '0';
151
152
              IRWrite <= '0';
153
              ALUSrcA \le ASA_PC;
              ALUSrcB \le ASB\_SEXTS;
154
```

```
155
             PCSource <= PS_PCINC;
156
             ALUOp <= AOP\_ADD;
             wait for T;
157
158
             -- Execute
159
160
             ALUSrcA \le ASA\_REG\_A;
161
             ALUSrcB \le ASB\_REGB;
162
             ALUOp \le AOP\_OR;
             wait for T;
163
164
165
             -- Write Back
166
167
             MemToReg <= MTRALUOUT;
168
             RegDst \le RDRD;
             wait for T/2;
169
             RegWrite <= '1';
170
             wait for T/2;
171
172
173
174
        END PROCESS;
175
176 end architecture OR_Testbench_1;
                                 Listing 15: OR_Testbench
 1
 2 - Author(s)
                    : Jay Mundrawala < mundra@ir.iit.edu>
 3 ---
 4 -- File
                       : \ SLL\_Testbench.\ vhdl
 5 — Creation Date : 21/11/2009
   -- Description:
 7
 8
 9
10
   library IEEE;
    use IEEE.STD_LOGIC_1164.ALL;
11
    use IEEE.numeric_std.all;
12
    use work.mips_lib.all;
13
14
15
    Entity SLL_Testbench is
16
17
    end entity;
18
19
20
21
22
    Architecture SLL_Testbench_1 of SLL_Testbench is
23
         constant T: time := 100 ns;
24
25
         signal Clk: std_logic := '0';
26
        component datapath
27
                 port (
28
                 clk
                                : in std_logic;
        -- Control Unit
29
                 PCWriteCondEq : in std_logic;
30
31
                 PCWriteCondNEq : in std_logic;
32
                 PCWrite
                              : in std_logic;
33
                 IorD
                                : in t_iord;
                 MemRead
34
                                : in std_logic;
```

```
35
                MemWrite
                              : in std_logic;
36
                MemToReg
                              : in t_memToReg;
37
                IRWrite
                              : in std_logic;
                RegWrite
                              : in std_logic;
38
                RegDst
                               : in t_regDst;
39
40
                ALUSrcA
                               : in t_aluSrcA;
41
                ALUSrcB
                              : in t_aluSrcB;
42
                PCSource
                              : in t_pcSrc;
43
                ALUOp
                               : in t_aluOp;
                UndefInstrEx : in std_logic;
44
                OverflowEx
                              : out std_logic;
45
                Exception
                              : in std_logic;
46
47
       --Memory
48
                mem_data_out
                              : in std_logic_vector((DATA_WIDTH-1) downto 0);
49
                mem\_read
                               : out std_logic;
                addr_bus
                               : out std_logic_vector((DATA_WIDTH-1) downto 0);
50
                mem_write_data : out std_logic_vector((DATA_WIDTH-1) downto 0)
51
52
53
       end component datapath;
54
55
       signal PCWriteCondEq : std_logic;
       signal PCWriteCondNEq : std_logic;
56
57
       signal PCWrite
                          : std_logic;
58
       signal IorD
                             : t_iord;
59
       signal MemRead
                             : std_logic;
       signal MemWrite
60
                             : std_logic;
       signal MemToReg
61
                             : t_memToReg;
       signal IRWrite
                             : std_logic;
62
       signal RegWrite
63
                             : std_logic;
64
       signal RegDst
                             : t_regDst;
       signal ALUSrcA
                             : t_aluSrcA;
65
       signal ALUSrcB
66
                              : t_aluSrcB;
                             : t_pcSrc;
67
       signal PCSource
68
       signal ALUOp
                             : t_aluOp;
       signal UndefInstrEx
69
                            : std_logic;
70
       signal OverflowEx
                             : std_logic;
71
       signal Exception
                              : std_logic;
72
    --Memory
73
       signal mem_data_out
                              : std_logic_vector((DATA_WIDTH-1) downto 0);
74
       signal mem_read
                               : std_logic;
                              : std_logic_vector((DATA_WIDTH-1) downto 0);
75
       signal addr_bus
76
       signal mem_write_data : std_logic_vector((DATA_WIDTH-1) downto 0);
77
78
   begin
79
      --Create \ a \ clock.
80
       PROCESS
       BEGIN
81
82
            Clk <= '0';
83
           WAIT FOR T/2;
84
            Clk <= '1';
           WAIT FOR T/2;
85
       END PROCESS;
86
87
88
       DUT: entity work.datapath
89
       port map(
90
                                   \Rightarrow clk,
91
                    PCWriteCondEq => PCWriteCondEq,
                    PCWriteCondNEq => PCWriteCondNEq,
92
```

```
PCWrite
 93
                                       => PCWrite,
 94
                       IorD
                                       \Rightarrow IorD,
                       MemRead
                                       => MemRead,
 95
                                       => MemWrite,
 96
                       MemWrite
97
                                       \Rightarrow MemToReg,
                       MemToReg
 98
                       IRWrite
                                       => IRWrite.
                                      => RegWrite,
99
                       RegWrite
                                       \Rightarrow \text{RegDst},
100
                       RegDst
                                       \Rightarrow ALUSrcA,
101
                       ALUSrcA
102
                       ALUSrcB
                                       => ALUSrcB.
103
                       PCSource
                                       => PCSource,
                       ALUOp
                                       => ALUOp,
104
                       UndefInstrEx => UndefInstrEx,
105
106
                       OverflowEx
                                      => OverflowEx,
107
                       Exception
                                       => Exception,
108
109
                       mem_data_out
                                        => mem_data_out,
                       mem\_read
                                        \Rightarrow mem_read,
110
111
                       addr_bus
                                        => addr_bus,
                       mem_write_data => mem_write_data
112
113
                  );
114
115
        PROCESS
116
        BEGIN
117
             PCWriteCondEq <= '0';
             PCWriteCondNEq <= '0';
118
             PCWrite <= '0';
119
             IorD <= IOD_PC:
120
             MemRead <= '0';
121
122
             MemWrite \le '0';
             MemToReg <= MTRALUOUT;
123
             IRWrite <= '0';
124
125
             RegWrite \ll '0';
126
             RegDst \le RDRT;
             ALUSrcA <= ASA_PC;
127
             ALUSrcB <= ASB_REGB;
128
129
             PCSource <= PS_PCINC;
130
             ALUOp \le AOP\_AND;
131
132
             --R[2] <= R[1] << 2
             mem_data_out <= "000000" & "00000" & "00001" & "00010" & "00010" &
133
                 "000000";
134
             wait for T;
135
             -- IF
136
137
             MemRead \le '1';
             ALUSrcA \le ASA_PC;
138
139
             IorD \le IOD_PC;
             IRWrite <= '1';
140
             ALUSrcB <= ASB_FOUR;
141
             ALUOp \le AOP\_ADD;
142
143
             PCWrite <= \ '0';
             PCSource <= PS_PCINC;
144
             wait for T/2;
145
             PCWrite <= '1';
146
147
             wait for T/2;
148
             -- ID/Bra Calc
149
```

```
150
             PCWrite \le '0';
151
             MemRead \le '0';
             IRWrite <= '0';
152
             ALUSrcA <= ASA_PC;
153
             ALUSrcB \le ASB\_SEXTS;
154
155
             PCSource <= PS_PCINC;
156
             ALUOp \le AOP\_ADD;
             wait for T;
157
158
             -- Execute
159
             ALUSrcA \le ASA\_REG\_A;
160
             ALUSrcB \le ASB\_REGB;
161
             ALUOp <= AOP\_SLL;
162
163
             wait for T;
164
165
             --- Write Back
166
             MemToReg <= MTR_ALUOUT;
167
             RegDst \le RDRD;
168
             wait for T/2;
169
170
             RegWrite <= '1';
171
             wait for T/2;
172
173
174
        END PROCESS:
175
    end architecture SLL_Testbench_1;
176
                                 Listing 16: SLL_Testbench
 2 -- Author(s) : Jay Mundrawala < mundra@ir.iit.edu>
 3 ---
 4 -- File
                       : SLT_{-}Testbench.vhdl
   -- Creation Date : 21/11/2009
 6 - Description:
 7
 8
 9
10
    library IEEE;
    use IEEE.STD_LOGIC_1164.ALL;
11
12 use IEEE.numeric_std.all;
13 use work.mips_lib.all;
14
15
    Entity SLT_Testbench is
16
17
    end entity;
18
19
20
21
22
    Architecture SLT_Testbench_1 of SLT_Testbench is
23
         constant T: time := 100 ns;
24
25
        signal Clk: std_logic := '0';
26
        component datapath
27
                 port (
28
                 clk
                                 : in std_logic;
        - Control Unit
29
```

```
30
                PCWriteCondEq : in std_logic;
31
                PCWriteCondNEq : in std_logic;
32
                PCWrite
                              : in std_logic;
33
                IorD
                               : in t_iord;
                MemRead
                               : in std_logic;
34
                              : in std_logic;
35
                MemWrite
36
                MemToReg
                              : in t_memToReg;
                              : in std_logic;
37
                IRWrite
                              : in std_logic;
38
                RegWrite
39
                RegDst
                              : in t_regDst;
                ALUSrcA
                              : in t_aluSrcA;
40
                ALUSrcB
                              : in t_aluSrcB;
41
42
                PCSource
                              : in t_pcSrc;
43
                ALUOp
                              : in t_aluOp;
44
                UndefInstrEx : in std_logic;
45
46
                OverflowEx : out std_logic;
                              : in std_logic;
47
                Exception
48
       --Memory
                                      std_logic_vector((DATA_WIDTH-1) downto 0);
                mem_data_out
                              : in
49
50
                mem\_read
                                : out std_logic;
                               : out std_logic_vector((DATA_WIDTH-1) downto 0);
51
                addr_bus
52
                mem_write_data : out std_logic_vector((DATA_WIDTH-1) downto 0)
53
54
       end component datapath;
55
       signal PCWriteCondEq : std_logic;
56
       signal PCWriteCondNEq : std_logic;
57
       signal PCWrite
58
                             : std_logic;
59
       signal IorD
                             : t_iord;
       signal MemRead
                             : std_logic;
60
       signal MemWrite
61
                             : std_logic;
       signal MemToReg
62
                             : t_memToReg;
63
       signal IRWrite
                             : std_logic;
       signal RegWrite
64
                             : std_logic;
       signal RegDst
                             : t_regDst;
65
66
       signal ALUSrcA
                             : t_aluSrcA:
67
       signal ALUSrcB
                             : t_aluSrcB;
       signal PCSource
68
                             : t_pcSrc;
69
       signal ALUOp
                              : t_aluOp;
70
71
       signal UndefInstrEx : std_logic;
       signal OverflowEx
72
                             : std_logic;
73
       signal Exception
                             : std_logic;
74
    --Memory
75
       signal mem_data_out
                              : std_logic_vector((DATA_WIDTH-1) downto 0);
       signal mem_read
                              : std_logic;
76
                               : std_logic_vector((DATA_WIDTH-1) downto 0);
77
       signal addr_bus
       signal mem_write_data : std_logic_vector((DATA_WIDTH-1) downto 0);
78
79
80
   begin
      --Create \ a \ clock.
81
       PROCESS
82
83
       BEGIN
84
           Clk \ll '0';
85
           WAIT FOR T/2;
86
           Clk <= '1';
           WAIT FOR T/2;
87
```

```
88
                       END PROCESS;
  89
  90
                       DUT: entity work.datapath
  91
                        port map(
                                                                                                      => clk,
  92
                                                             clk
                                                             PCWriteCondEq => PCWriteCondEq,
  93
                                                            PCWriteCondNEq => PCWriteCondNEq,
  94
                                                            PCWrite
                                                                                                      => PCWrite,
  95
                                                             IorD
                                                                                                      \Rightarrow IorD,
  96
  97
                                                            MemRead
                                                                                                      => MemRead.
  98
                                                            MemWrite
                                                                                                      => MemWrite,
  99
                                                            MemToReg
                                                                                                      => MemToReg,
                                                                                                      => IRWrite,
100
                                                             IRWrite
101
                                                             RegWrite
                                                                                                      => RegWrite.
102
                                                            RegDst
                                                                                                      \Rightarrow \text{RegDst},
                                                                                                      => ALUSrcA,
                                                            ALUSrcA
103
                                                                                                      => ALUSrcB,
104
                                                            ALUSrcB
                                                             PCSource
                                                                                                      => PCSource,
105
106
                                                            ALUOp
                                                                                                      => ALUOp,
                                                                                                     => UndefInstrEx,
                                                             UndefInstrEx
107
108
                                                             OverflowEx
                                                                                                      => OverflowEx,
109
                                                             Exception
                                                                                                      => Exception,
110
111
                                                             mem\_data\_out
                                                                                                         => mem_data_out,
112
                                                             mem_read
                                                                                                         \Rightarrow mem_read.
                                                                                                         => addr bus.
113
                                                             addr bus
                                                             mem_write_data => mem_write_data
114
                                                );
115
116
                       PROCESS
117
                       BEGIN
118
                                    PCWriteCondEq <= '0';
119
120
                                    PCWrite \le '0';
121
                                    IorD \le IOD_PC;
                                    MemRead <= '0';
MemWrite <= '0';
122
123
124
                                    MemToReg <= MTR_ALUOUT;
                                    IRWrite <= '0';
125
                                    RegWrite \ll '0';
126
127
                                    RegDst \le RDRT;
                                    ALUSrcA \le ASA_PC;
128
129
                                    ALUSrcB <= ASB_REGB;
                                    PCSource <= PS_PCINC;
130
131
                                    ALUOp \le AOP\_AND;
132
133
                                    -- R/2/ <= R/2/ \& R/1/
                                     \mbox{mem\_data\_out} <= "000000" \ \& "00010" \ \& "00001" \ \& "00010" \ \& "00000" \ \& "00000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "0000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "0000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "0000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "00000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "0000000" \ \& "00
134
                                              "101010";
                                    wait for T;
135
136
                                    -- IF
137
                                    MemRead \le '1';
138
                                    ALUSrcA \le ASA_PC;
139
                                    IorD <= IOD_PC;</pre>
140
                                    IRWrite <= '1';
141
142
                                    ALUSrcB <= ASB_FOUR;
143
                                    ALUOp \le AOP\_ADD;
                                    PCWrite <= '0';
144
```

```
145
             PCSource <= PS_PCINC;
146
             wait for T/2;
             PCWrite <= '1';
147
             wait for T/2;
148
149
             -- ID/Bra Calc
150
             PCWrite <= '0';
151
             MemRead \le '0';
152
             IRWrite <= '0';
153
             ALUSrcA \le ASA_PC;
154
             ALUSrcB \le ASB\_SEXTS;
155
             PCSource <= PS_PCINC;
156
157
             ALUOp \le AOP\_ADD;
158
             wait for T;
159
             -- Execute
160
161
             ALUSrcA \le ASA\_REG\_A;
             ALUSrcB <= ASB_REGB;
162
163
             ALUOp <= AOP\_SLT;
             wait for T;
164
165
166
             --- Write Back
167
168
             MemToReg \le MTRALUOUT;
169
             RegDst \le RD_RD;
             wait for T/2;
170
             RegWrite <= '1';
171
             wait for T/2;
172
173
174
        END PROCESS;
175
176
177 end architecture SLT_Testbench_1;
                                 Listing 17: SLT_Testbench
 1
 2 -- Author(s) : Jay Mundrawala < mundra@ir.iit.edu>
 3 ---
 4 — File
                      : SUB\_Testbench.vhdl
   -- Creation Date : 21/11/2009
 5
   -- Description:
 7
 8
 9
    library IEEE;
10
    use IEEE.STD_LOGIC_1164.ALL;
11
12
    use IEEE.numeric_std.all;
13
    use work.mips_lib.all;
14
15
    Entity SUB_Testbench is
16
17
18
    end entity;
19
20
21
    Architecture SUB_Testbench_1 of SUB_Testbench is
22
23
```

```
24
       constant T: time := 100 ns;
25
       signal Clk: std_logic := '0';
       component datapath
26
27
                port (
28
                clk
                               : in std_logic;
       -- Control Unit
29
30
                PCWriteCondEq : in std_logic;
                PCWriteCondNEq : in std_logic;
31
32
                PCWrite
                              : in std_logic;
33
                IorD
                              : in t_iord;
34
                MemRead
                              : in std_logic;
35
                MemWrite
                              : in std_logic;
36
                MemToReg
                               : in t_memToReg;
37
                IRWrite
                              : in std_logic;
38
                RegWrite
                              : in std_logic;
39
                RegDst
                              : in t_regDst;
                ALUSrcA
                              : in t_aluSrcA;
40
                ALUSrcB
                              : in t_aluSrcB:
41
42
                PCSource
                              : in t_pcSrc;
                               : in t_aluOp;
                ALUOp
43
44
                UndefInstrEx
                              : in std_logic;
                              : out std_logic;
45
                OverflowEx
46
                Exception
                              : in std_logic;
47
       --Memory
48
                mem_data_out
                               : in std_logic_vector((DATA_WIDTH-1) downto 0);
49
                mem read
                                : out std_logic;
                                : out std_logic_vector((DATA_WIDTH-1) downto 0);
50
                addr bus
                mem_write_data : out std_logic_vector((DATA_WIDTH-1) downto 0)
51
52
            );
53
       end component datapath;
54
       signal PCWriteCondEq : std_logic;
55
56
       signal PCWriteCondNEq : std_logic;
57
       signal PCWrite
                             : std_logic;
       signal IorD
58
                              : t_iord;
       signal MemRead
                              : std_logic;
59
60
       signal MemWrite
                              : std_logic;
61
       signal MemToReg
                             : t_memToReg;
62
       signal IRWrite
                             : std_logic;
63
       signal RegWrite
                             : std_logic;
       signal RegDst
64
                             : t_regDst;
       signal ALUSrcA
                             : t_aluSrcA;
65
       signal ALUSrcB
66
                              : t_aluSrcB;
       signal PCSource
67
                              : t_pcSrc;
       signal ALUOp
                              : t_aluOp;
68
69
       signal UndefInstrEx : std_logic;
70
       signal OverflowEx
                           : std_logic;
71
       signal Exception
                              : std_logic;
72
    --Memory
       signal mem_data_out
                              : std_logic_vector((DATA_WIDTH-1) downto 0);
73
       signal mem_read
                               : std_logic;
74
                              : std_logic_vector((DATA_WIDTH-1) downto 0);
75
       signal addr_bus
       signal mem_write_data : std_logic_vector((DATA_WIDTH-1) downto 0);
76
77
78
   begin
79
       -Create \ a \ clock.
80
       PROCESS
       BEGIN
81
```

```
82
              Clk \ll '0';
 83
             WAIT FOR T/2;
 84
              Clk <= '1';
             WAIT FOR T/2;
 85
         END PROCESS;
 86
 87
         DUT: entity work.datapath
 88
 89
         port map(
 90
                       clk
                                       \Rightarrow clk,
 91
                       PCWriteCondEq => PCWriteCondEq,
 92
                       PCWriteCondNEq => PCWriteCondNEq,
                                       => PCWrite,
 93
                       PCWrite  
                                       \Rightarrow IorD,
 94
                       IorD
 95
                       MemRead
                                       => MemRead,
 96
                       MemWrite
                                       => MemWrite,
 97
                       MemToReg
                                       => MemToReg,
                                       => IRWrite,
 98
                       IRWrite
                       RegWrite
                                       => RegWrite,
99
100
                       RegDst
                                       \Rightarrow \text{RegDst},
                                       => ALUSrcA,
                       ALUSrcA
101
102
                       ALUSrcB
                                       => ALUSrcB,
                                       => PCSource,
103
                       PCSource
104
                       ALUOp
                                       \Rightarrow ALUOp,
105
                       UndefInstrEx => UndefInstrEx,
106
                       OverflowEx
                                       => OverflowEx,
                       Exception
107
                                       => Exception,
108
                       mem_data_out
                                        => mem_data_out,
109
110
                       mem\_read
                                        \Rightarrow mem_read,
                       addr_bus
                                        => addr_bus,
111
                       mem_write_data => mem_write_data
112
113
                  );
114
115
         PROCESS
         BEGIN
116
              PCWriteCondEq <= '0';
117
118
              PCWrite <= '0';
              IorD <= IOD_PC;
119
              MemRead \le '0';
120
121
              MemWrite \ll '0';
              MemToReg <= MTRALUOUT;
122
              IRWrite <= '0';
RegWrite <= '0';
123
124
125
              RegDst <= RD_RT;
              ALUSrcA <= ASA_PC;
126
127
              ALUSrcB <= ASB_REGB;
              PCSource <= PS_PCINC;
128
129
              ALUOp \le AOP\_AND;
130
              --R[2] <= R[0] - R[1]
131
              mem_data_out <= "000000" & "00000" & "00001" & "00010" & "00000" &
132
                 "100010";
              wait for T;
133
134
              -- IF
135
136
              MemRead \le '1';
137
              ALUSrcA \le ASA_PC;
              IorD <= IOD_PC;
138
```

```
139
             IRWrite \ll '1';
140
             ALUSrcB <= ASB_FOUR;
141
             ALUOp \le AOP\_ADD;
             PCWrite <= '0';
142
             PCSource <= PS_PCINC;
143
             wait for T/2;
144
             PCWrite <= '1';
145
             wait for T/2;
146
147
             -- ID/Bra Calc
148
             PCWrite \le '0';
149
             MemRead <= '0';
150
             IRWrite <= '0';
151
152
             ALUSrcA \le ASA.PC;
             ALUSrcB \le ASB\_SEXTS;
153
154
             PCSource <= PS_PCINC;
155
             ALUOp \le AOP\_ADD;
             wait for T;
156
157
             -- Execute
158
159
             ALUSrcA \le ASA\_REG\_A;
160
             ALUSrcB \le ASB\_REGB;
             ALUOp \le AOP\_SUB;
161
162
             wait for T;
163
164
             --- Write Back
165
             MemToReg <= MTR_ALUOUT;
166
167
             RegDst \le RD RD;
             wait for T/2;
168
169
             RegWrite \ll '1';
             wait for T/2;
170
171
172
173
        END PROCESS;
174
175 end architecture SUB_Testbench_1;
                                 Listing 18: SUB_Testbench
 1 -
 2 -- Author(s)
                     : Jay Mundrawala <mundra@ir.iit.edu>
 3 ---
 4 --- File
                       : SW_{-}Testbench.vhdl
 5 — Creation Date : 21/11/2009
   -- Description:
 7
 8
 9
10
    library IEEE;
    use IEEE.STD_LOGIC_1164.ALL;
11
    use IEEE.numeric_std.all;
12
    use work.mips_lib.all;
13
14
15
16
    Entity SW_Testbench is
17
18
   end entity;
19
```

```
21
22
   Architecture SW_Testbench_1 of SW_Testbench is
23
        constant T: time := 100 ns;
24
25
        signal Clk : std_logic := '0';
26
       component datapath
27
                port (
28
                clk
                               : in std_logic;
29
       -- Control Unit
                PCWriteCondEq : {\bf in} \ std\_logic;
30
                PCWriteCondNEq : in std_logic;
31
32
                PCWrite  
                               : in std_logic;
33
                IorD
                               : in t_iord;
                MemRead
                               : in std_logic;
34
                MemWrite
                               : in std_logic;
35
36
                MemToReg
                               : in t_memToReg;
37
                IRWrite
                               : in std_logic;
38
                RegWrite
                               : in std_logic;
                RegDst
                               : in t_regDst;
39
40
                ALUSrcA
                               : in t_aluSrcA;
41
                ALUSrcB
                               : in t_aluSrcB;
42
                PCSource
                               : in t_pcSrc;
43
                ALUOp
                               : in t_aluOp;
                UndefInstrEx : in std_logic;
44
45
                OverflowEx
                               : out std_logic;
                Exception
                               : in std_logic;
46
47
48
        --Memory
49
                                       std_logic_vector((DATA_WIDTH-1) downto 0);
                mem_data_out
                                : in
50
                mem_read
                                : out std_logic;
                                : out std_logic_vector((DATA_WIDTH-1) downto 0);
51
                addr_bus
52
                mem_write_data : out std_logic_vector((DATA_WIDTH-1) downto 0)
53
            );
54
       end component datapath;
55
56
        signal PCWriteCondEq : std_logic;
57
        signal PCWriteCondNEq : std_logic;
58
        signal PCWrite
                              : std_logic;
59
        signal IorD
                              : t_iord;
60
        signal MemRead
                              : std_logic;
        signal MemWrite
                              : std_logic;
61
        signal MemToReg
62
                              : t_memToReg;
        signal IRWrite
63
                              : std_logic;
        signal RegWrite
64
                              : std_logic;
65
       signal RegDst
                              : t_regDst;
        signal ALUSrcA
                              : t_aluSrcA;
66
67
        signal ALUSrcB
                              : t_aluSrcB;
68
        signal PCSource
                              : t_pcSrc;
69
        signal ALUOp
                              : t_aluOp;
70
        signal UndefInstrEx
                              : std_logic;
71
72
        signal OverflowEx
                              : std_logic;
73
        signal Exception
                              : std_logic;
74
    --Memory
75
        signal mem_data_out
                               : std_logic_vector((DATA_WIDTH-1) downto 0);
76
        signal mem_read
                               : std_logic;
        signal addr_bus
                               : std_logic_vector((DATA_WIDTH-1) downto 0);
77
```

20

```
78
          signal mem_write_data : std_logic_vector((DATA_WIDTH-1) downto 0);
 79
 80
    begin
        --Create \ a \ clock.
 81
         PROCESS
 82
 83
         BEGIN
 84
              Clk <= '0';
 85
              WAIT FOR T/2;
 86
              Clk \ll '1';
              WAIT FOR T/2;
 87
         END PROCESS;
 88
 89
 90
         DUT: entity work.datapath
 91
         port map(
 92
                        clk
                                         => clk.
                        PCWriteCondEq => PCWriteCondEq,
 93
                        PCWriteCondNEq => PCWriteCondNEq,
 94
                                         => PCWrite,
 95
                        PCWrite
 96
                        IorD
                                         \Rightarrow IorD,
                                         => MemRead,
 97
                        MemRead
 98
                        MemWrite
                                         => MemWrite,
99
                        MemToReg
                                         \Rightarrow MemToReg,
100
                        IRWrite
                                         => IRWrite,
                                         => RegWrite,
101
                        RegWrite
102
                        RegDst
                                         \Rightarrow \text{RegDst}.
                                         => ALUSrcA,
103
                        ALUSrcA
                                         \Rightarrow ALUSrcB,
                        ALUSrcB
104
                                         => PCSource,
                        PCSource
105
106
                        ALUOp
                                         => ALUOp,
107
                        UndefInstrEx => UndefInstrEx,
                        OverflowEx
                                         => OverflowEx,
108
109
                        Exception
                                         => Exception,
110
111
                        mem_data_out
                                          \Rightarrow mem_data_out,
112
                        mem\_read
                                          \Rightarrow mem_read,
                        addr_bus
                                          \Rightarrow addr_bus,
113
114
                        mem_write_data => mem_write_data
115
                   );
116
         PROCESS
117
         BEGIN
118
              PCWriteCondEq <= '0';
119
              PCWrite <= '0';
120
121
              IorD \le IOD_PC;
              MemRead \le '0';
122
123
              MemWrite \ll '0';
              MemToReg <= MTRALUOUT;
124
              IRWrite <= '0';
125
              RegWrite <= '0';
126
              RegDst <= RD_RT;
127
              ALUSrcA <= ASA_PC;
128
129
              ALUSrcB \le ASB\_REGB;
              \label{eq:pcsource} \begin{split} & \text{PCSource} \, <= \, \text{PS\_PCINC} \,; \end{split}
130
131
              ALUOp \le AOP\_AND;
132
133
              -- R[1] <= R0 + 4
134
              mem_data_out <= "101011" & "00000" & "00001" & x"00FF";
              wait for T;
135
```

```
136
             -- IF
137
             MemRead \le '1';
138
139
             ALUSrcA \le ASA.PC;
             IorD <= IOD_PC;
140
141
             IRWrite <= '1';
             ALUSrcB <= ASB_FOUR;
142
             ALUOp <= AOP\_ADD;
143
             PCWrite \le '0';
144
             PCSource <= PS_PCINC;
145
             wait for T/2;
146
             PCWrite <= '1';
147
             wait for T/2;
148
149
             -- ID/Bra Calc
             PCWrite <= '0';
150
             MemRead \le '0';
151
             IRWrite <= '0';
152
             ALUSrcA \le ASA_PC;
153
154
             ALUSrcB \le ASB\_SEXTS;
             PCSource <= PS_PCINC;
155
             ALUOp <= AOP\_ADD;
156
             wait for T;
157
158
159
             -- Memory Address Comp
160
             ALUSrcA \le ASA\_REG\_A;
             ALUSrcB \le ASB\_SEXT;
161
             ALUOp <= AOP\_ADD;
162
             wait for T;
163
164
165
             -- Memory Access
             IorD <= IOD_ALUOUT;</pre>
166
             wait for T/2;
167
168
             MemWrite \ll '1';
169
             wait for T/2;
170
171
172
        END PROCESS:
173
174 end architecture SW_Testbench_1;
```

Listing 19: SW\_Testbench