# Superscalar Architecture

Tomasulo Algorithm and Memory Data Flow

Computer System Architecture
IIT Tirupati
7<sup>th</sup> April, 2020
jtt@iittp.ac.in

#### Register Data Flow

#### Goal:

To ensure dynamic execution while dealing effectively with the dependencies:

RAW: True

WAW: Output

WAR: Anti

## Register Renaming

How this can done in hardware?

### Register Renaming



ARF – Architectural Register File

RRF – Renamed Register File

### Register Renaming

Updating the value in RRF and ARF at finish and complete

$$R5 \leftarrow R5 + R6$$
  
 $R6 \leftarrow R4 + R7$ 



#### True Data Dependency

Read after Write (RAW): one of the challenge for parallel execution

```
i1: f2 \leftarrow load, 4(r2)
i2: f0 \leftarrow load, 4(r5)
i3: f0 \leftarrow fadd, f2, f0
i4: 4(r6) \leftarrow store, f0
i5: f14 \leftarrow laod, 8(r7)
i6: f6 \leftarrow load, 0(r2)
i7: f5 \leftarrow load, 0(r3)
i8: f5 \leftarrow fsub, f6, f5
i9: f4 \leftarrow fmul, f14, f5
i10: f15 \leftarrow load, 12(r7)
i11: f7 \leftarrow load, 4(r2)
i12: f8 \leftarrow load, 4(r3)
i13: f8 \leftarrow fsub, f7, f8
i14: f8 \leftarrow fmul, f15, f8
i15: f8 \leftarrow fsub, f4, f8
i16: 0(r8) \leftarrow store, f8
```

Analyse latency and data flow limit

Let ADD, SUB, LOAD takes 2 cycles MUL and DIV takes 4 cycles



Data flow graph

### True Data Dependency

Read after Write (RAW): one of the challenge for parallel execution

```
i1: f2 \leftarrow load, 4(r2)
i2: f0 \leftarrow load, 4(r5)
i3: f0 \leftarrow fadd, f2, f0
i4: 4(r6) \leftarrow store, f0
i5: f14 \leftarrow laod, 8(r7)
i6: f6 \leftarrow load, 0(r2)
i7: f5 \leftarrow load, 0 (r3)
i8: f5 \leftarrow fsub, f6, f5
i9: f4 \leftarrow fmul, f14, f5
i10: f15 \leftarrow load, 12(r7)
ill: f7 \leftarrow load, 4(r2)
i12: f8 \leftarrow load, 4(r3)
i13: f8 \leftarrow fsub, f7, f8
i14: f8 \leftarrow fmul, f15, f8
i15: f8 \leftarrow fsub, f4, f8
i16: 0(r8) \leftarrow store, f8
```

Data Flow Graph (DFG)



### True Data Dependency

Read after Write (RAW): one of the challenge for parallel execution

```
i1: f2 \leftarrow load, 4(r2)
i2: f0 \leftarrow load, 4(r5)
i3: f0 \leftarrow fadd, f2, f0
i4: 4(r6) \leftarrow store, f0
i5: f14 \leftarrow laod, 8(r7)
i6: f6 \leftarrow load, 0(r2)
i7: f5 \leftarrow load, 0 (r3)
i8: f5 \leftarrow fsub, f6, f5
i9: f4 \leftarrow fmul, f14, f5
i10: f15 \leftarrow load, 12(r7)
ill: f7 \leftarrow load, 4(r2)
i12: f8 \leftarrow load, 4(r3)
i13: f8 \leftarrow fsub, f7, f8
i14: f8 \leftarrow fmul, f15, f8
i15: f8 \leftarrow fsub, f4, f8
i16: 0(r8) \leftarrow store, f8
```

Data Flow Graph (DFG)



#### How to Ensure Data Flow

Hardware implementation for data-flow techniques:



IBM FP unit processor

(without tomasulo)

#### How to Ensure Data Flow

Hardware implementation for data-flow techniques:

With Tomasulo Algorithm

(IBM machine),

Almost all the cpu uses this



Working of Tomasulo's Algorithm:



#### Working of Tomasulo's Algorithm:

Cycle 1: Dispatched instructions: w, x (in order)

w:  $R4 \leftarrow R0 + R8$ 

x: R2 ← R0 \* R4

**y**: R4 ← R4 + R8

z: R8 ← R4 \* R2

| RS      |     | Tag      | Sink      | Tag   | Source     |
|---------|-----|----------|-----------|-------|------------|
| W       | 1   | 0        | 6.0       | 0     | 7.8        |
|         | 2   |          |           |       |            |
|         | 3   |          |           |       |            |
|         |     |          | W Adder   |       |            |
|         |     |          | · / tauci |       |            |
| RS      |     | Tag      | Sink      | Tag   | Source     |
| RS<br>x | 4   | Tag<br>O |           | Tag 1 | Source<br> |
|         | 4 5 |          | Sink      |       | Source<br> |

|   | Busy | Tag | Data |
|---|------|-----|------|
| 0 |      |     | 6.0  |
| 2 | yes  | 4   | 3.5  |
| 4 | yes  | 1   | 10.0 |
| 8 |      |     | 7.8  |

Cycle 2: Dispatched instructions: y, z (in order)

w:  $R4 \leftarrow R0 + R8$ 

 $x: R2 \leftarrow R0 * R4$ 

**y**: R4 ← R4 + R8

z: R8 ← R4 \* R2

| RS     |        | Tag | Sink    | Tag | Source |
|--------|--------|-----|---------|-----|--------|
| W      | 1      | 0   | 6.0     | 0   | 7.8    |
| у      | 2      | 1   |         | 0   | 7.8    |
|        | 3      |     |         |     |        |
|        | -      |     | W Adder |     |        |
| RS     |        | Tag | Sink    | Tag | Source |
|        |        | 3.3 |         |     |        |
| X      | 4      | 0   | 6.0     | 1   |        |
| x<br>z | 4<br>5 |     |         |     |        |

|   | Busy | Tag | Data |
|---|------|-----|------|
| ) |      |     | 6.0  |
| 2 | yes  | 4   | 3.5  |
| 1 | yes  | 2   | 10.0 |
| 8 | yes  | 5   | 7.8  |

Cycle 3: Dispatched instructions:

w:  $R4 \leftarrow R0 + R8$ 

 $x: R2 \leftarrow R0 * R4$ 

**y**: R4 ← R4 + R8

z: R8 ← R4 \* R2

| RS      | _   | Tag      | Sink           | Tag      | Source      |
|---------|-----|----------|----------------|----------|-------------|
|         | 1   |          |                |          |             |
| y       | 2   | 0        | 13.8           | 0        | 7.8         |
|         | 3   |          |                |          |             |
|         | •   |          | <b>y</b> Adder |          |             |
|         |     |          | ,              |          |             |
| RS      | _   | Tag      | Sink           | Tag      | Source      |
| RS<br>x | 4   | Tag<br>O |                | Tag<br>O | Source 13.8 |
|         | 4 5 | _        | Sink           |          | <u> </u>    |

|   | Busy | Tag | Data |
|---|------|-----|------|
| 0 |      |     | 6.0  |
| 2 | yes  | 4   | 3.5  |
| 4 | yes  | 2   | 10.0 |
| 8 | yes  | 5   | 7.8  |

Cycle 4: Dispatched instructions:\_\_\_\_\_

w: R4  $\leftarrow$  R0 + R8

x: R2 ← R0 \* R4

 $y: R4 \leftarrow R4 + R8$ 

**z**: R8 ← R4 \* R2



Source

Cycle 5: Dispatched instructions:\_\_\_\_\_

Tag

w:  $R4 \leftarrow R0 + R8$ 

 $x: R2 \leftarrow R0 * R4$ 

**y**: R4 ← R4 + R8

**z**: R8 ← R4 \* R2

| 110     |     | rag      | OIIIK       | rag      | Oddrec      |
|---------|-----|----------|-------------|----------|-------------|
|         | 1   |          |             |          |             |
|         | 2   |          |             |          |             |
|         | 3   |          |             |          |             |
|         |     |          | Adder       |          |             |
|         |     |          |             |          |             |
| RS      |     | Tag      | Sink        | Tag      | Source      |
| RS<br>x | 4   | Tag<br>O | Sink<br>6.0 | Tag<br>O | Source 13.8 |
|         | 4 5 |          |             |          | i           |

Sink

RS

Tag

|   | Busy | Tag | Data |
|---|------|-----|------|
| 0 |      |     | 6.0  |
| 2 | yes  | 4   | 3.5  |
| 4 |      |     | 21.6 |
| 8 | yes  | 5   | 7.8  |

Cycle 6: Dispatched instructions:\_\_\_\_\_

w:  $R4 \leftarrow R0 + R8$ 

 $x: R2 \leftarrow R0 * R4$ 

y: R4 ← R4 + R8

**z**: R8 ← R4 \* R2



|   | Busy | Tag | Data |
|---|------|-----|------|
| 0 |      |     | 6.0  |
| 2 |      |     | 82.8 |
| 4 |      |     | 21.6 |
| 8 | yes  | 5   | 7.8  |

Cycle 7: Dispatched instructions:\_\_\_\_\_

w:  $R4 \leftarrow R0 + R8$ 

 $x: R2 \leftarrow R0 * R4$ 

**y**: R4 ← R4 + R8

z: R8 ← R4 \* R2

| RS  |        | Tag | Sink  | Tag | Source         |
|-----|--------|-----|-------|-----|----------------|
|     | 1      |     |       |     |                |
|     | 2      |     |       |     |                |
|     | 3      |     |       |     |                |
|     |        |     | Adder |     |                |
| RS  |        |     |       |     |                |
| 110 |        | Tag | Sink  | Tag | Source         |
| 110 | 4      | Tag | Sink  | Tag | Source         |
| Z   | 4<br>5 | Tag | 21.6  | Tag | Source<br>82.8 |

|   | Busy | Tag | Data |
|---|------|-----|------|
| 0 |      |     | 6.0  |
| 2 |      |     | 82.8 |
| 4 |      |     | 21.6 |
| 8 | yes  | 5   | 7.8  |

Cycle 8: Dispatched instructions:\_\_\_\_\_

w:  $R4 \leftarrow R0 + R8$ 

 $x: R2 \leftarrow R0 * R4$ 

y: R4 ← R4 + R8

**z**: R8 ← R4 \* R2



|   | Busy | Tag      | Data |
|---|------|----------|------|
| 0 |      |          | 6.0  |
| 2 |      |          | 82.8 |
| 4 |      |          | 21.6 |
| 8 | yes  | <b>5</b> | 7.8  |

Cycle 9: Dispatched instructions:\_\_\_\_\_

w:  $R4 \leftarrow R0 + R8$ 

 $x: R2 \leftarrow R0 * R4$ 

y: R4 ← R4 + R8

z: R8 ← R4 \* R2



#### FLR

|   | Busy | Tag | Data  |
|---|------|-----|-------|
| 0 |      |     | 6.0   |
| 2 |      |     | 82.8  |
| 4 |      |     | 21.6  |
| 8 |      |     | 1788. |
|   |      |     | 48    |

After retirement of w, x, y, z

#### **Dynamic Execution Core**

Incorporating the Tomasulo's Algorithm in modern out-of-order core.



#### Reservation Station and ROB

#### **Function** of

**Reservation Station:** 

- Dispatching

- Waiting

- Issuing

**Busy:** The entry is allocated

Ready: RS got all the source opnd

Valid: 0 for TAG in Operand

1 or actual value in Operand





#### **ROB**

Functionality: to ensure the in-order completion of instructions

**Entry updated:** when the instructions are issued.



#### Dynamic Instruction Scheduler

**WHICH** instruction to be issued **WHEN** to Execution unit and **HOW**?

Read RF first and Schedule (Data capture)



Schedule first using TAG And then read RF (Without Data Capture)



#### Memory Data Flow

- Limited number of registers!
- Memory is required to stored vector data structure (array, list, etc.)
- Two functions: Write (Store) and Read (Load)
  - Three steps:

Address generation Address translation Memory Access

How to deal with the depedencies among LOADs and STOREs?

### **Memory Data Flow**

Where is the Load/Store in Execution Core?



#### **Memory Access Ordering**

The main problem is LOAD instruction!

Dependency analysis using Dependency graph

```
Y(i) = A * X(i) + Y(i)
    F0 ← LD, a
    R4 ← ADDI,Rx,#512 ;last address
Loop:
    F2 \leftarrow LD, O(Rx) ; load X(i)
    F2 ← MULTD, F0, F2
                         ; A*X(i)
    F4 ← LD, 0 (Ry)
                         ;load Y(i)
    F4 ← ADDD, F2, F4
                         ; A*X(i) + Y(i)
    0 (Ry) ← SD, F4
                         ;store into Y(i)
    Rx ← ADDI, Rx, #8
                         ;inc. index to X
    Ry ← ADDI, Ry, #8
                          ;inc. index to Y
    R20 ← SUB, R4, Rx
                         ;compute bound
    BNZ,R20,Loop
                         ;check if done
```



#### **Memory Access Ordering**

How to get the destination value of LOAD in smarter way?

Situation 1

ST R3, PC(index)

ST R4, DIRECT

LD base(index) R1

Situation 2

ST R3, base(index)

LD base(index) R1

## **Load Bypassing**

Execute the LOAD a bit early!



#### **Load Forwarding**

Let the dependence value be directly forwarded to destination of LOAD!



#### References

References to Dyamic super-scalar architecture

- 1) Chapter 4 and 5, Modern Super-scalar Processor Design, Shen and Lipasti
- 2) Chapter 3, Computer Architecture: Quantitative Approach
- 3) TAGGED Branch predictor paper

#### **Exercises:**

Exercise 4 and 5 of Shen and Lipasti Examples from Chapter 3 of Quantitative Approach

#### **Next Lecture**

Multi-threading Multi-core