

# VT82C598MVP

# **Apollo MVP3**

66 / 75 / 83 / 100 MHz
Single-Chip Socket-7 / Super-7 North Bridge
for Desktop and Mobile PC Systems
with AGP and PCI
plus Advanced ECC Memory Controller
supporting SDRAM, EDO, and FPG

Preliminary Revision 1.0 July 23, 1998

VIA TECHNOLOGIES, INC.

### **Copyright Notice:**

Copyright © 1997, 1998 VIA Technologies Incorporated. Printed in the United States. ALL RIGHTS RESERVED.

No part of this document may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any language, in any form or by any means, electronic, mechanical, magnetic, optical, chemical, manual or otherwise without the prior written permission of VIA Technologies Incorporated.

VT82C586B, VT82C596, VT82C597, VT82V597AT, VT82C598MVP, Mobile South, Apollo VP3, and Apollo MVP3 may only be used to identify products of VIA Technologies.

PS/2™ is a registered trademark of International Business Machines Corp.

Pentium™, P54C™, P55C™, and MMX™ are registered trademarks of Intel Corp.

Cyrix6<sub>x</sub>86<sup>™</sup> is a registered trademark of Cyrix Corp.

AMD5<sub>K</sub>86<sup>™</sup>, AMD6<sub>K</sub>86<sup>™</sup>, AMD-K5<sup>™</sup>, and AMD-K6<sup>™</sup> are registered trademarks of Advanced Micro Devices Corp.

Windows 95<sup>™</sup> and Plug and Play<sup>™</sup> are registered trademarks of Microsoft Corp.

PCI™ is a registered trademark of the PCI Special Interest Group.

VESA™ is a trademark of the Video Electronics Standards Association.

All trademarks are the properties of their respective owners.

### **Disclaimer Notice:**

No license is granted, implied or otherwise, under any patent or patent rights of VIA Technologies. VIA Technologies makes no warranties, implied or otherwise, in regard to this document and to the products described in this document. The information provided by this document is believed to be accurate and reliable to the publication date of this document. However, VIA Technologies assumes no responsibility for any errors in this document. Furthermore, VIA Technologies assumes no responsibility for the use or misuse of the information in this document and for any patent infringements that may arise from the use of this document. The information and product specifications within this document are subject to change at any time, without notice and without obligation to notify any person of such change.

### Offices:

USA Office:

1045 Mission Court Fremont, CA 94539

USA

Tel: (510) 683-3300 Fax: (510) 683-3301 Taipei Office:

8<sup>th</sup> Floor No 533

Chung-Cheng Road, Hsin-Tien

Taipei, Taiwan ROC Tel: (886-2) 218-5452 Fax: (886-2) 218-5453

### **Online Services:**

Home Page: http://www.via.com.tw (Taiwan) -or- http://www.viatech.com (USA)

FTP Server: <a href="ftp.via.com.tw">ftp.via.com.tw</a> (Taiwan)

BBS: 886-2-2185208



## **REVISION HISTORY**

| Document Release | Date     | Revision                                                                                                                                            | Initials |
|------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| 0.1              | 9/22/97  | Initial release                                                                                                                                     | DH       |
| 0.2              | 10/3/97  | Updated pinouts & fixed pin definitions: DRAM, Power Management, Power                                                                              | DH       |
|                  |          | Cleaned up AC Timing figures & fixed miscellaneous signal name typos                                                                                |          |
|                  |          | Renamed ADS[1:0]# as GDS[1:0]# to reduce confusion with ADS#                                                                                        |          |
|                  | 10/0/0=  | Renamed DCLKI / DCLKO as MCLKI / MCLKO                                                                                                              |          |
| 0.3              | 10/9/97  | Changed pinouts to be pin compatible with VT82C597 Apollo VP3 with the                                                                              | DH       |
|                  |          | following differences: TA8 is changed to REQ4#, TA9 is changed to GNT4#,                                                                            |          |
|                  |          | reserved pin is SUSCLK, reserved pin is SUSST#, GPAR is GPAR/CKRUN#. New CKE0-3# functions are shared on RAS4#, RAS5#, MAB0, and MAB1.              |          |
| 0.4              | 10/10/97 | Updated pinout definitions (rev 0.3 pin change was incomplete)                                                                                      | DH       |
| 0.5              | 11/7/98  | Updated feature bullets and overview; added mobile system block diagram                                                                             | DH       |
| 0.5              | 11///90  | Added references and connection information for VT82C596 Mobile South                                                                               | рп       |
|                  |          | Fixed typographical errors (0.35 micron technology not 0.5)                                                                                         |          |
|                  |          | Clarified power pin functions & fixed power plane naming                                                                                            |          |
|                  |          | Removed VTT function from VT82C598 (VT82C598AT feature only)                                                                                        |          |
|                  |          | Added HA25-27 strapping options and 2.5x and 3x clock mode descriptions                                                                             |          |
|                  |          | Fixed typo in timing figure "2bank PBSRAM Read 3111-2111" NA# signal                                                                                |          |
|                  |          | Updated register definitions to reflect internal MVP3 register document rev 0.7                                                                     |          |
|                  |          | Added I/O Port 22                                                                                                                                   |          |
|                  |          | • - Rx04[9] changed to RO                                                                                                                           |          |
|                  |          | - Rx50[4-3] 9 and 10-bit tag removed                                                                                                                |          |
|                  |          | - COAST module detection table removed                                                                                                              |          |
|                  |          | - Rx53[1-0] new bits added                                                                                                                          |          |
|                  |          | - Rx58[0, 4, 12] virtual channel support bits added<br>- Rx63[1-0] "10", Rx68[4] changed to reserved                                                |          |
|                  |          | - Rx68[1-0] changed to dipswitch read of system CPU bus frequency                                                                                   |          |
|                  |          | - Rx69 added (DRAM Clock Select)                                                                                                                    |          |
|                  |          | - Rx6C[5] added (MD-to-HD Pop) for 100MHz timing improvement                                                                                        |          |
|                  |          | - Rx6C[6] added (DRAM Start Cycle control)                                                                                                          |          |
|                  |          | - Rx70[5-4, 2-1] bits changed/added, bit-0 changed to reserved                                                                                      |          |
|                  |          | - Rx71[5] added (CPU-to-IDE Posting), bit-5 changed to reserved                                                                                     |          |
|                  |          | - Rx72[7] changed wording to clarify function, bit-0 changed to reserved                                                                            |          |
|                  |          | - Rx73[7], Rx78 (PMU Control), Rx88[2] added                                                                                                        |          |
|                  |          | - Rx80[6-4] changed reserved bits to "always program to 0"                                                                                          |          |
|                  |          | - RxAC[3] added to allow RW of RxA4[1]                                                                                                              |          |
|                  |          | <ul> <li>RxAC[1] added (AGP Arbitration Parking), bit-0 changed</li> <li>RxFC and RxFE added (Back Door Control and Back Door Device ID)</li> </ul> |          |
|                  |          | - Device 1 - Added Rx40[4-3, 1-0], Rx41[6, 1], Rx42[4]                                                                                              |          |
| 0.6              | 12/5/97  | Updated AC Electrical Specifications                                                                                                                | DH       |
|                  |          | Fixed typos and clarified wording in pin descriptions: TA0-7, GCLK                                                                                  |          |
|                  |          | Removed incorrect note at start of "Device 0 Config Regs – Host Bridge"                                                                             |          |
|                  |          | Removed incorrect notes at end of registers 68 and 6B (device 0)                                                                                    |          |
| 1.0              | 7/26/98  | Removed 598 pinouts and renamed 598AT as 598MVP                                                                                                     | DH       |
|                  |          | Removed DDR SDRAM-II, ESDRAM, & Virtual Chan from feature bullets                                                                                   |          |
|                  |          | Updated feature bullets and pin descriptions to correspond to production parts                                                                      |          |
|                  |          | Updated AGP spec support from 1.0 to 2.0 (1x and 2x transfer modes)                                                                                 |          |
|                  |          | Fixed register definition errors: Device 0 Rx70[4], Rx73[0,4,7]                                                                                     |          |
|                  |          | Updated AC Elec Specs - HA & TA setup times for 100MHz CPU interface                                                                                |          |
|                  |          | Removed DDR SDRAM timing Moved functional timing diagrams to separate document                                                                      |          |
|                  |          | Fixed other miscellaneous typographical and formatting errors                                                                                       |          |
|                  | l        | 1 inca onici miscenaneous typograpineai ana formatting errors                                                                                       | l        |



### TABLE OF CONTENTS

| REVISION HISTORY                                     |     |
|------------------------------------------------------|-----|
| TABLE OF CONTENTS                                    | 11  |
| LIST OF FIGURES                                      | III |
| LIST OF TABLES                                       | IV  |
| APOLLO MVP3                                          | 1   |
| OVERVIEW                                             | 4   |
| PINOUTS – VT82C598MVP                                | 6   |
| PIN DESCRIPTIONS                                     | 9   |
| REGISTERS                                            | 17  |
| REGISTER OVERVIEW                                    | 17  |
| MISCELLANEOUS I/O                                    | 18  |
| CONFIGURATION SPACE I/O                              | 18  |
| REGISTER DESCRIPTIONS                                |     |
| Device 0 Header Registers - Host Bridge              |     |
| Device 0 Configuration Registers - Host Bridge       |     |
| Cache Control                                        |     |
| DRAM Control                                         |     |
| PCI Bus #1 Control                                   | 29  |
| GART / Graphics Aperture Control                     |     |
| AGP Control                                          |     |
| Device 1 Header Registers - PCI-to-PCI Bridge        | 36  |
| Device 1 Configuration Registers - PCI-to-PCI Bridge |     |
| PCI Bus #2 Control                                   |     |
| ELECTRICAL SPECIFICATIONS                            | 40  |
| ABSOLUTE MAXIMUM RATINGS                             | 40  |
| DC CHARACTERISTICS                                   | 40  |
| AC TIMING SPECIFICATIONS                             | 40  |
| MECHANICAL SPECIFICATIONS                            | 46  |



## **LIST OF FIGURES**

| FIGURE 1. APOLLO MVP3 SYSTEM BLOCK DIAGRAM USING THE VT82C586B SOUTH BRIDGE   | 4  |
|-------------------------------------------------------------------------------|----|
| FIGURE 2. APOLLO MVP3 SYSTEM BLOCK DIAGRAM USING THE VT82C596 MOBILE SOUTH BR |    |
| FIGURE 3. VT82C598MVP BALL DIAGRAM (TOP VIEW)                                 | 6  |
| FIGURE 4. VT82C598MVP PIN LIST (NUMERICAL ORDER)                              |    |
| FIGURE 5. VT82C598MVP PIN LIST (ALPHABETICAL ORDER)                           | 8  |
| FIGURE 6. GRAPHICS APERTURE ADDRESS TRANSLATION                               | 32 |
| FIGURE 9. MECHANICAL SPECIFICATIONS - 476-PIN BALL GRID ARRAY PACKAGE         | 46 |



## LIST OF TABLES

| TABLE 1. VT82C598MVP PIN DESCRIPTIONS                                | 9          |
|----------------------------------------------------------------------|------------|
| TABLE 2. VT82C598MVP REGISTERS                                       |            |
| TABLE 3. SYSTEM MEMORY MAP                                           | 23         |
| TABLE 4. MEMORY ADDRESS MAPPING TABLE                                | 23         |
| TABLE 5. VGA/MDA MEMORY/IO REDIRECTION                               | 39         |
| TABLE 6. AC TIMING MIN / MAX CONDITIONS                              | 40         |
| TABLE 7. AC CHARACTERISTICS - 66/75/83/100 MHZ CPU CYCLE TIMING      | 41         |
| TABLE 8. AC CHARACTERISTICS - 66/75/83/100 MHZ L2 CACHE TIMING       | 41         |
| TABLE 9. AC CHARACTERISTICS - 66/75/83/100 MHZ DRAM INTERFACE TIMING | 42         |
| TABLE 10. AC CHARACTERISTICS - PCI BUS CYCLE TIMING                  | 43         |
| TABLE 11. AC CHARACTERISTICS - AGP BUS PCI SLAVE CYCLE TIMING        | <b>4</b> 4 |
| TABLE 12. AC CHARACTERISTICS - AGP BUS 1X MODE (PCI-66) CYCLE TIMING | 45         |
| TABLE 13. AC CHARACTERISTICS – AGP BUS 2X MODE CYCLE TIMING          |            |



### VIA VT82C598MVP APOLLO MVP3

66 / 75 / 83 / 100 MHz

Single-Chip Socket-7 / Super-7 North Bridge for Desktop and Mobile PC Systems with AGP and PCI plus Advanced ECC Memory Controller supporting SDRAM, EDO, and FPG

#### AGP / PCI / ISA Mobile and Deep Green PC Ready

- Supports 3.3V and sub-3.3V interface to CPU
- Supports separately powered 3.3V (5V tolerant) interface to system memory, AGP, and PCI bus
- PC-97 compatible using VIA VT82C586B (208-pin PQFP) south bridge chip with ACPI Power Management for cost-efficient desktop applications
- Modular power management and clock control for mobile system applications
- Combine with VIA VT82C596 (Intel PIIX4 pin compatible 324-pin BGA) "Mobile South" south bridge chip for state-of-the-art mobile applications

#### • High Integration

- Single chip implementation for 64-bit Socket-7-CPU, 64-bit system memory, 32-bit PCI and 32-bit AGP interfaces
- Apollo MVP3 Chipset: VT82C598MVP system controller and VT82C586B PCI to ISA bridge
- Chipset includes UltraDMA-33 EIDE, USB, and Keyboard / PS2-Mouse Interfaces plus RTC / CMOS on chip

#### • High Performance CPU Interface

- Supports all Socket-7 processors including 64-bit Intel Pentium<sup>TM</sup> / Pentium<sup>TM</sup> with MMX<sup>TM</sup>, AMD 6<sub>K</sub>86<sup>TM</sup> (K6<sup>TM</sup>),
   Cyrix/IBM 6<sub>X</sub>86<sup>TM</sup> / 6<sub>X</sub>86MX<sup>TM</sup>, and IDT/Centaur C6 CPUs
- 66 / 75 / 83 / 100 MHz CPU external bus speed (internal 300MHz and above)
- Built-in deskew DLL (Delay Lock Loop) circuitry for optimal skew control within and between clocking regions
- Cyrix/IBM 6<sub>x</sub>86 linear burst support
- AMD 6<sub>K</sub>86<sup>TM</sup> write allocation support
- System management interrupt, memory remap and STPCLK mechanism

#### • Advanced Cache Controller

- Direct map write back or write through secondary cache
- Pipelined burst synchronous SRAM (PBSRAM) cache support
- Flexible cache size: 0K / 256K / 512K / 1M / 2MB
- 32 byte line size to match the primary cache
- Integrated 8-bit tag comparator
- 3-1-1-1-1-1 back to back read timing for PBSRAM access up to 100 MHz
- Tag timing optimized (less than 4ns setup time) to allow external tag SRAM implementation for most flexible cache organization
- Sustained 3 cycle write access for PBSRAM access or CPU to DRAM & PCI bus post write buffers up to 100 MHz
- Supports CPU single read cycle L2 allocation
- System and video BIOS cacheable and write-protect
- Programmable cacheable region



#### Full Featured Accelerated Graphics Port (AGP) Controller

Synchronous and pseudo-synchronous with the host CPU bus with optimal skew control

| <u>PCI</u> | <u>AGP</u> | <u>CPU</u> | <u>DRAM</u> | <u>Mode</u>             |                       |
|------------|------------|------------|-------------|-------------------------|-----------------------|
| 33 MHz     | 66 MHz     | 100 MHz    | 100 MHz     | 3x synchronous          | (DRAM uses CPU clock) |
| 33 MHz     | 66 MHz     | 83 MHz     | 83 MHz      | 2.5x pseudo-synchronous | (DRAM uses CPU clock) |
| 30 MHz     | 60 MHz     | 75 MHz     | 75 MHz      | 2.5x pseudo-synchronous | (DRAM uses CPU clock) |
| 33 MHz     | 66 MHz     | 66 MHz     | 66 MHz      | 2x synchronous          | (DRAM uses CPU clock) |
| 33 MHz     | 66 MHz     | 100 MHz    | 66 MHz      | 3x synchronous          | (DRAM uses AGP clock) |
| 33 MHz     | 66 MHz     | 83 MHz     | 66 MHz      | 2.5x pseudo-synchronous | (DRAM uses AGP clock) |
| 30 MHz     | 60 MHz     | 75 MHz     | 66 MHz      | 2.5x pseudo-synchronous | (DRAM uses AGP clock) |
| 33 MHz     | 66 MHz     | 66 MHz     | 66 MHz      | 2x synchronous          | (DRAM uses AGP clock) |

- AGP v2.0 compliant (1x and 2x transfer modes)
- Supports SideBand Addressing (SBA) mode (non-multiplexed address / data)
- Supports 133MHz 2X mode for AD and SBA signalling
- Pipelined split-transaction long-burst transfers up to 533 MB/sec
- Eight level read request queue
- Four level posted-write request queue
- Thirty-two level (quadwords) read data FIFO (128 bytes)
- Sixteen level (quadwords) write data FIFO (64 bytes)
- Intelligent request reordering for maximum AGP bus utilization
- Supports Flush/Fence commands
- Graphics Address Relocation Table (GART)
  - One level TLB structure
  - Sixteen entry fully associative page table
  - LRU replacement scheme
  - Independent GART lookup control for host / AGP / PCI master accesses
- Windows 95 OSR-2 VXD and integrated Windows 98 / NT5 miniport driver support

#### • Concurrent PCI Bus Controller

- PCI buses are synchronous / pseudo-synchronous to host CPU bus
- 33 MHz operation on the primary PCI bus
- 66 MHz PCI operation on the AGP bus
- PCI-to-PCI bridge configuration on the 66MHz PCI bus
- Supports up to five PCI masters
- Peer concurrency
- Concurrent multiple PCI master transactions; i.e., allow PCI masters from both PCI buses active at the same time
- Zero wait state PCI master and slave burst transfer rate
- PCI to system memory data streaming up to 132Mbyte/sec
- PCI master snoop ahead and snoop filtering
- Six levels (double-words) of CPU to PCI posted write buffers
- Byte merging in the write buffers to reduce the number of PCI cycles and to create further PCI bursting possibilities
- Enhanced PCI command optimization (MRL, MRM, MWI, etc.)
- Forty-eight levels (double-words) of post write buffers from PCI masters to DRAM
- Sixteen levels (double-words) of prefetch buffers from DRAM for access by PCI masters
- Supports L1/L2 write-back forward to PCI master read to minimize PCI read latency
- Supports L1/L2 write-back merged with PCI master post-write to minimize DRAM utilization
- Delay transaction from PCI master reading DRAM
- Read caching for PCI master reading DRAM
- Transaction timer for fair arbitration between PCI masters (granularity of two PCI clocks)
- Symmetric arbitration between Host/PCI bus for optimized system performance
- Complete steerable PCI interrupts
- PCI-2.1 compliant, 32 bit 3.3V PCI interface with 5V tolerant inputs



#### • Advanced High-Performance DRAM Controller

- DRAM interface synchronous with host CPU (66/75/83/100 MHz) or AGP (66MHz) for most flexible configuration
- Concurrent CPU and AGP access
- FP, EDO, and SDRAM
- 66MHz and 100MHz (PC100) SDRAM support
- Different DRAM types may be used in mixed combinations
- Different DRAM timing for each bank
- Dynamic Clock Enable (CKE) control for SDRAM power reduction in mobile and desktop systems
- Mixed 1M / 2M / 4M / 8M / 16MxN DRAMs
- 6 banks up to 768MB DRAMs
- Flexible row and column addresses
- 64-bit data width only
- 3.3V DRAM interface with 5V-tolerant inputs
- Programmable I/O drive capability for MA, command, and MD signals
- Optional bank-by-bank ECC (single-bit error correction and multi-bit error detection)
   or EC (error checking only) for DRAM integrity
- Two-bank interleaving for 16Mbit SDRAM support
- Two-bank and four bank interleaving for 64Mbit SDRAM support
- Supports maximum 8-bank interleave (i.e., 8 pages open simultaneously); banks are allocated based on LRU
- Seamless DRAM command scheduling for maximum DRAM bus utilization
  - (e.g., precharge other banks while accessing the current bank)
- Four cache lines (16 quadwords) of CPU/cache to DRAM write buffers
- Four quadwords of CPU/cache to DRAM read prefetch buffers
- Concurrent DRAM writeback
- Read around write capability for non-stalled CPU read
- Burst read and write operation
- 5-2-2-2-2-2 back-to-back accesses for EDO DRAM
- 6-1-1-1-2-1-1-1 back-to-back accesses for SDRAM
- BIOS shadow at 16KB increment
- Decoupled and burst DRAM refresh with staggered RAS timing
- Programmable refresh rate and refresh on populated banks only
- CAS before RAS or self refresh

#### • Mobile System Support

- Independent clock stop controls for CPU / SDRAM, AGP, and PCI bus
- PCI and AGP bus clock run and clock generator control
- VTT suspend power plane preserves memory data
- Suspend-to-DRAM and Self-Refresh operation
- New VIA BGA VT82C596 "Mobile South" south bridge chip available soon for support of new mobile features
- Dynamic clock gating for internal functional blocks for power reduction during normal operation
- Low-leakage I/O pads
- Built-in NAND-tree pin scan test capability
- 3.3V, 0.35um, high speed / low power CMOS process
- 35 x 35 mm, 476 pin BGA Package



#### **OVERVIEW**

The *Apollo MVP3* is a high performance, cost-effective and energy efficient chip set for the implementation of AGP / PCI / ISA desktop and notebook personal computer systems from 66 MHz to 100 MHz based on 64-bit Socket-7 (Intel Pentium and Pentium MMX; AMD K6; Cyrix / IBM 6<sub>x</sub>86 / 6<sub>x</sub>86MX, and IDT / Centaur C6/WinChip) super-scalar processors.



Figure 1. Apollo MVP3 System Block Diagram Using the VT82C586B South Bridge

The Apollo-MVP3 chip set consists of the VT82C598MVP system controller (476 pin BGA) and the VT82C586B PCI to ISA bridge (208 pin PQFP). The system controller provides superior performance between the CPU, optional synchronous cache, DRAM, AGP bus, and PCI bus with pipelined, burst, and concurrent operation. For pipelined burst synchronous SRAMs, 3-1-1-1-1-1 timing can be achieved for both read and write transactions at 100 MHz. Tag timing is specially optimized internally (less than 4 nsec setup time) to allow implementation of L2 cache using an external tag for the most flexible cache organization (0K / 256K / 512K / 1M / 2M). Four cache lines (16 quadwords) of CPU/cache to DRAM write buffers with concurrent write-back capability are included on chip to speed up cache read and write miss cycles.

The VT82C598MVP supports six banks of DRAMs up to 768MB. The DRAM controller supports standard Fast Page Mode (FPM) DRAM, EDO-DRAM, and Synchronous DRAM (SDRAM) in a flexible mix / match manner. The Synchronous DRAM interface allows zero wait state bursting between the DRAM and the data buffers at 100 MHz. The six banks of DRAM can be composed of an arbitrary mixture of 1M / 2M / 4M / 8M / 16MxN DRAMs. The DRAM controller also supports optional ECC (single-bit error correction and multi-bit detection) or EC (error checking) capability separately selectable on a bank-by-bank basis. The DRAM Controller can run at either the host CPU bus frequency (66 / 75 / 83 / 100 MHz) or at the AGP bus frequency (66 MHz) with built-in deskew DLL timing control. The VT82C598MVP allows implementation of the most flexible, reliable, and high-performance DRAM interface.

The VT82C598MVP also supports AGP v2.0 compatibility for maximum bus utilization including 2x mode transfers, SBA (SideBand Addressing), Flush/Fence commands, and pipelined grants. An eight level request queue plus a four level post-write request queue with thirty-two and sixteen quadwords of read and write data FIFO's respectively are included for deep pipelined and split AGP transactions. A single-level GART TLB with 16 full associative entries and flexible CPU/AGP/PCI remapping control is also provided for operation under protected mode operating environments. Both Windows-95 VXD and Windows-98 / NT5 miniport drivers are supported for interoperability with major AGP-based 3D and DVD-capable multimedia accelerators.

The VT82C598MVP supports two 32-bit 3.3 / 5V system buses (one AGP and one PCI) that are synchronous / pseudo-synchronous to the CPU bus. The chip also contains a built-in bus-to-bus bridge to allow simultaneous concurrent operations on each bus. Five levels (doublewords) of post write buffers are included to allow for concurrent CPU and PCI operation. For PCI master operation, forty-eight levels (doublewords) of post write buffers and sixteen levels (doublewords) of prefetch buffers are included for concurrent PCI bus and DRAM/cache accesses. The chip also supports enhanced PCI bus commands such as Memory-Read-Line, Memory-Read-Multiple and Memory-Write-Invalid commands to minimize snoop overhead. In addition, advanced features are supported such as snoop ahead, snoop filtering, L1 write-back forward to PCI master, and L1 write-back merged with PCI post write buffers to minimize PCI master read latency and DRAM utilization. Delay transaction and read caching mechanisms are also implemented for further improvement of overall system performance.



The VT82C586B PCI to ISA bridge supports four levels (doublewords) of line buffers, type F DMA transfers and delay transaction to allow efficient PCI bus utilization and (PCI-2.1 compliant). The VT82C586B also includes an integrated keyboard controller with PS2 mouse support, integrated DS12885 style real time clock with extended 256 byte CMOS RAM, integrated master mode enhanced IDE controller with full scatter and gather capability and extension to UltraDMA-33 / ATA-33 for 33MB/sec transfer rate, integrated USB interface with root hub and two function ports with built-in physical layer transceivers, Distributed DMA support, and OnNow / ACPI compliant advanced configuration and power management interface. Using the low-cost 208-pin PQFP-packaged VT82C586B south bridge chip, a complete main board can be implemented with only four TTLs.

For sophisticated notebook implementations, the VT82C598MVP provides independent clock stop control for the CPU / SDRAM, PCI, and AGP buses and Dynamic CKE control for powering down of the SDRAM. A separate suspend-well plane is implemented for the SDRAM control signals for Suspend-to-DRAM operation. Coupled with the 324-pin Ball Grid Array VT82C596 "Mobile South" chip, a complete notebook PC main board can be implemented with no external TTLs.



Figure 2. Apollo MVP3 System Block Diagram Using the VT82C596 Mobile South Bridge

The Apollo MVP3 chipset is ideal for high performance, high quality, high energy efficient and high integration desktop and notebook AGP / PCI / ISA computer systems.



## PINOUTS - VT82C598MVP

Figure 3. <u>VT82C598MVP</u> Ball Diagram (Top View)

| Key | 1      | 2      | 3      | 4      | 5      | 6      | 7           | 8       | 9       | 10           | 11           | 12        | 13          | 14         | 15          | 16      | 17      | 18     | 19      | 20          | 21    | 22    | 23    | 24    | 25    | 26    |
|-----|--------|--------|--------|--------|--------|--------|-------------|---------|---------|--------------|--------------|-----------|-------------|------------|-------------|---------|---------|--------|---------|-------------|-------|-------|-------|-------|-------|-------|
| A   | SBA5   | SBA3   | GPIPE# | GREQ#  | PCRUN# | SBA0   | MD0         | MD33    | MD35    | MD37         | MD39         | MD41      | MD12        | MD46       | MECC4       | SCASC#  | CAS0#   | SRASC# | MAB1    | MA5         | MA9   | MA13  | RAS4# | RAS1# | CAS2# | CAS3# |
| В   | SBA6   | SBS#   | GRBF#  | ST1    | GGNT#  | GCRUN# | MD32        | MD2     | MD4     | MD6          | MD8          | MD10      | MD44        | MD15       | MECC1       | SCASB#  | CAS4#   | SRASB# | MA2     | MA6         | MA10  | MAA0  | RAS3# | RAS0# | CAS6# | CAS7# |
| C   | GD31   | SBA7   | SBA1   | ST0    | SBA2   | SUST#  | MD1         | MD34    | MD36    | MD38         | MD40         | MD42      | MD13        | MD47       | MECC5       | SCASA#  | CAS5#   | SRASA# | MA3     | MA7         | MA11  | MAA1  | RAS2# | SWEC# | SWEB# | SWEA# |
| D   | GD28   | GD30   | GD29   | GCLK   | SBA4   | SUCLK  | MD3         | GND     | MD5     | MD7          | MD9          | MD11      | MD45        | MECC0      | DS0#        | DS2#    | CAS1#   | MAB0   | MA4     | MA8         | MA12  | RAS5# | MECC7 | MECC3 | MECC6 | MECC2 |
| E   | GD24   | GD26   | GDS1#  | GD27   | VCCI   | GND    | GND         | ST2     | VCC     | VCC          | VCC          | MD43      | MD14        | GND        | GND         | GND     | VCC     | VCC    | VCC     | MVREF       | 5VREF | GND   | MD49  | MD17  | MD48  | MD16  |
| F   | GBE3#  | GD25   | GD21   | GD23   | GVREF  | VCCI   | GND         | VTT     | 9       | 10           | 11           | 12        | 13          | 14         | 15          | 16      | 17      | 18     | VTT     | GND         | GND   | VCCI  | MD51  | MD19  | MD50  | MD18  |
| G   | GD20   | GD22   | GBE2#  | GD17   | VCC    | GND    | G7          | 8       |         | <b>Total</b> | <u>= 476</u> | Pins Pins | <u>Data</u> |            |             | Control |         | -      | Address | Control     | GND   | DS1#  | MD53  | MD21  | MD52  | MD20  |
| H   | GD16   | GD18   | GD19   | GDSEL# | vcc    | VCC    | Н           |         | 9       | 10           | 11           | 12        | 13          | 14         | 15          | 16      | 17      | 18     |         | <u>Data</u> | VTT   | DS3#  | MD55  | MD23  | MD54  | MD22  |
| J   | GTRDY# | GIRDY# | GFRM#  | GBE1#  | VCC    | J      |             | J       |         |              |              |           |             |            |             |         |         |        | J       |             | J     | VCC   | MD57  | MD25  | MD56  | MD24  |
| K   | GD13   | GD15   | GSTOP# | GD14   | AVCC   | K      | <u>AGP</u>  | K       |         | K10          | 11           | 12        | 13          | 14         | 15          | 16      | K17     |        | K       | Mem         | K     | VCC   | MD59  | MD27  | MD58  | MD26  |
| L   | GD9    | GD12   | GD11   | GD10   | GND    | L      | <u>Pins</u> | L       |         | L            | GND          | GND       | GND         | GND        | GND         | GND     | L       |        | L       | <u>Pins</u> | L     | VCC   | MD61  | MD29  | MD60  | MD28  |
| M   | GD6    | GD8    | GBE0#  | GDS0#  | GND    | M      |             | M       |         | M            | GND          | GND       | GND         | GND        | GND         | GND     | M       |        | M       |             | M     | TA2   | MD63  | MD31  | MD62  | MD30  |
| N   | GD2    | GD4    | GD7    | GD5    | AGND   | N      |             | N       |         | N            | GND          | GND       | GND         | GND        | GND         | GND     | N       |        | N       |             | N     | TA5   | TA4   | TA3   | TA0   | TA1   |
| P   | GD3    | GD1    | GD0    | GNT3#  | HCLK   | P      |             | P       |         | P            | GND          | GND       | GND         | GND        | GND         | GND     | P       |        | P       | Cache       | P     | GND   | REQ4# | TWE#  | TA6   | TA7   |
| R   | GNT1#  | REQ2#  | GNT2#  | REQ3#  | VCC    | R      | 1           | R       |         | R            | GND          | GND       | GND         | GND        | GND         | GND     | R       |        | R       |             | R     | GND   | BWE#  | CCS1# | COE1# | GNT4# |
| T   | LOCK#  | REQ0#  | GNT0#  | REQ1#  | VCC    | T      | <u>PCI</u>  | T       |         | T            | GND          | GND       | GND         | GND        | GND         | GND     | T       |        | T       |             | T     | HD1   | HD0   | CADV# | CADS# | GWE#  |
| U   | AD28   | AD29   | AD30   | AD31   | VCC    | U      | <u>Pins</u> | U       |         | U10          | 11           | 12        | 13          | 14         | 15          | 16      | U17     |        | U       | Data        | U     | HVCC  | HD5   | HD4   | HD3   | HD2   |
| V   | AD24   | AD25   | AD26   | AD27   | VCC    | V      |             | V       |         |              |              |           |             |            |             |         |         |        | V       |             | V     | HVCC  | HD9   | HD8   | HD7   | HD6   |
| W   | AD21   | AD22   | AD23   | CBE3#  | PCLK   | GND    | W           |         | 9       | 10           | 11           | 12        | 13          | 14         | 15          | 16<br>ī | 17      | 18     |         | W           | GND   | HD14  | HD13  | HD12  | HD11  | HD10  |
| Y   | AD17   | AD18   | AD19   | AD20   | GND    | GND    | Y7          | 8       | Control |              |              | Address   |             | <u>CPU</u> | <u>Pins</u> | Byte    | Enables |        | 19      | Y20         | GND   | HD19  | HD18  | HD17  | HD16  | HD15  |
| AA  | IRDY#  | FRM#   | CBE2#  | AD16   | GND    | VCCI   | vcc         | VCC     | 9       | 10           | 11           | 12        | 13          | 14         | 15          | 16      | 17      | 18     | GND     | GND         | GND   | GND   | HD23  | HD22  | HD21  | HD20  |
| AB  | STOP#  | DSEL#  | TRDY#  | SERR#  | VCCI   | vcc    | VCC         | 5VREF   | HVCC    | HVCC         | HA25         | HA30      | GND         | GND        | HA8         | BE5#    | HVCC    | HVCC   | HVCC    | HD52        | VCCI  | GND   | HD27  | HD26  | HD25  | HD24  |
| AC  | CBE1#  | PAR    | AD15   | AD14   | AD2    | PREQ#  | RESET#      | BRDY#   | M/IO#   | HA27         | HA28         | HA17      | HA14        | HA3        | HA7         | BE6#    | BE1#    | HD61   | HD57    | HD53        | HD48  | HD44  | HD31  | HD30  | HD29  | HD28  |
| AD  | AD13   | AD12   | AD11   | AD5    | AD1    | PGNT#  | ADS#        | NA#     | CACHE#  | HA26         | HA29         | HA18      | HA15        | HA11       | HA6         | BE7#    | BE2#    | HD62   | HD58    | HD54        | HD49  | HD45  | HD41  | HD38  | HD33  | HD32  |
| AE  | AD10   | AD9    | AD7    | AD4    | AD0    | EADS#  | D/C#        | BOFF#   | AHOLD   | HA24         | HA31         | HA19      | HA16        | HA12       | HA5         | HA10    | BE3#    | HD63   | HD59    | HD55        | HD50  | HD46  | HD42  | HD39  | HD36  | HD34  |
| AF  | AD8    | CBE0#  | AD6    | AD3    | HLOCK# | W/R#   | HITM#       | SMIACT# | KEN#    | HA23         | HA21         | HA22      | HA20        | HA13       | HA4         | HA9     | BE4#    | BE0#   | HD60    | HD56        | HD51  | HD47  | HD43  | HD40  | HD37  | HD35  |



Figure 4. <u>VT82C598MVP</u> Pin List (<u>Numerical</u> Order)

| Pin#       |    | Pin Name                       | Pin#       |         | Pin Name        | Pin#       |                | Pin Name         | Pin#       |         | Pin Name       | Pin#         |          | Pin Names       | Pin#         |          | Pin Name      |
|------------|----|--------------------------------|------------|---------|-----------------|------------|----------------|------------------|------------|---------|----------------|--------------|----------|-----------------|--------------|----------|---------------|
| A01        | I  | SBA5                           | D03        | Ю       | GD29            |            | Ю              | GD19             | P03        | Ю       | GD00           | Y03          | Ю        | AD19            | AD03         | IO       | AD11          |
| A02        | I  | SBA3                           | D04        | I       | GCLK            |            |                | GDSEL#           | P04        | 0       | GNT3#          | Y04          | Ю        | AD20            |              | Ю        | AD05          |
| A03        |    | GPIPE#                         | D05        | I       | SBA4            | H05        | P              | VCC              | P05        | I       | HCLK           | Y05          | P        | GND             |              | IO       | AD01          |
| A04        |    | GREO#<br>PCKRUN#               | D06<br>D07 | I       | SUCLK<br>MD03   | H06<br>H21 | P<br>P         | VCC<br>VTT       | P11        | P<br>P  | GND<br>GND     | Y06          | P<br>P   | GND             | AD06<br>AD07 | O<br>IO  | PGNT#<br>ADS# |
| A05<br>A06 |    | SBA0                           | D07        |         | GND             | H22        |                | DS3#(Reserved)   | P12<br>P13 | P       | GND            | Y21<br>Y22   | IO       | HD19            | AD07         | 0        | NA#           |
|            | _  | MD00                           | D09        |         | MD05            | H23        |                | MD55             | P14        | P       | GND            | Y23          | Ю        | HD18            | AD09         | I        | CACHE#        |
|            |    | MD33                           | D10        |         | MD07            | H24        | Ю              | MD23             | P15        | P       | GND            | Y24          | Ю        | HD17            | AD10         | Ю        | HA26          |
|            |    | MD35                           | D11        |         | MD09            |            |                | MD54             | P16        | P       | GND            | Y25          | Ю        | HD16            |              |          | HA29          |
|            |    | MD37                           | D12        |         | MD11            |            |                | MD22             | P22        | P       | GND            | Y26          | IO       | HD15            |              |          | HA18          |
|            |    | MD39<br>MD41                   | D13<br>D14 |         | MD45<br>MECC0   |            |                | GTRDY#<br>GIRDY# | P23<br>P24 | O       | REQ4#<br>TWE#  | AA01<br>AA02 | IO       | IRDY#<br>FRAME# | AD13<br>AD14 |          | HA11          |
|            |    | MD12                           | D14        | 0       | DS0# (Reserved) |            |                | GFRM#            | P25        |         | TA6            | AA03         | IO       | CBE2#           |              | IO       | HA06          |
|            |    | MD46                           | D16        |         | DS2# (Reserved) | J04        |                | GBE1#            | P26        |         | TA7            | AA04         | Ю        |                 |              |          | BE7#          |
|            |    | MECC4                          | D17        | 0       | CAS1# / DQM1#   | J05        | P              | VCC              | R01        | 0       | GNT1#          | AA05         | P        | GND             | AD17         | IO       | BE2#          |
|            |    | SCASC#                         | D18        |         | MAB0            | J22        | P              | VCC              | R02        | I       | REO2#          | AA06         | P        | VCCI            |              |          | HD62          |
| A17        |    | CAS0# / DOM0#<br>SRASC#        | D19<br>D20 |         | MA04<br>MA08    | J23<br>J24 | IO<br>IO       | MD57<br>MD25     | R03<br>R04 | O       | GNT2#<br>REQ3# | AA07<br>AA08 | P<br>P   | VCC<br>VCC      |              |          | HD58<br>HD54  |
| A18<br>A19 |    | MAB1                           | D20        |         | MA12            |            |                | MD25<br>MD56     | R05        | P       | VCC            | AA19         | P        | GND             |              |          | HD34<br>HD49  |
| A20        |    | MA05                           | D22        |         | RAS5# / CS5#    |            |                | MD24             | R11        | P       | GND            | AA20         |          | GND             |              | IO       | HD45          |
| A21        |    | MA09                           | D23        | Ю       | MECC7           |            |                | GD13             | R12        | P       |                | AA21         | P        | GND             |              |          | HD41          |
| A22        |    | MA13                           | D24        |         | MECC3           |            |                | GD15             | R13        | P       | GND            | AA22         | P        | GND             |              | Ю        | HD38          |
| A23        |    | RAS4# / CS4#                   | D25        |         | MECC6           |            |                | GSTOP#           | R14        | P       | GND            |              | IO       | HD23            |              |          | HD33          |
| A24<br>A25 |    | RAS1# / CS1#<br>CAS2# / DQM2#  | D26<br>E01 |         | MECC2<br>GD24   | K04<br>K05 | 10<br><b>P</b> | GD14<br>AVCC     | R15<br>R16 | P<br>P  | GND<br>GND     | AA24<br>AA25 | IO       | HD22<br>HD21    |              | IO<br>IO | HD32<br>AD10  |
| A25<br>A26 |    | CAS3# / DQM2#<br>CAS3# / DQM3# | E01        |         | GD24<br>GD26    | K05        |                | VCC              | R22        | P       |                |              | IO       |                 |              | IO       | AD10<br>AD09  |
| B01        |    | SBA6                           | E03        |         | GDS1#           | K23        |                | MD59             | R23        | 0       | BWE#           | AB01         | Ю        | STOP#           |              | IO       | AD07          |
| B02        | Ι  | SBS#                           | E04        | Ю       | GD27            |            | Ю              | MD27             | R24        |         | CCS1#          | AB02         | Ю        | DEVSEL#         | AE04         | Ю        | AD04          |
| B03        |    | GRBF#                          | E05        | P       | VCCI            |            |                | MD58             | R25        |         |                | AB03         |          | TRDY#           |              | IO       | AD00          |
| B04<br>B05 |    | ST1<br>GGNT#                   | E06<br>E07 |         | GND<br>GND      |            |                | MD26<br>GD09     | R26<br>T01 | 0       | GNT4#<br>LOCK# | AB04<br>AB05 | IO<br>P  | SERR#<br>VCCI   | AE06<br>AE07 | 0        | EADS#<br>D/C# |
|            |    | GCKRUN#                        | E07<br>E08 | 0       | ST2             |            |                | GD09<br>GD12     | T02        |         |                | AB05<br>AB06 | P        | VCC             | AE07<br>AE08 |          | BOFF#         |
|            |    | MD32                           | E09        | P       | VCC             |            |                | GD12<br>GD11     | T03        | 0       |                | AB07         | P        | VCC             | AE09         | 0        | AHOLD         |
|            |    | MD02                           | E10        | P       | VCC             | L04        |                | GD10             | T04        | I       | REQ1#          | AB08         | P        | 5VREF           |              |          | HA24          |
|            |    | MD04                           | E11        |         | VCC             | L05        |                | GND              | T05        | P       | VCC            | <b>AB09</b>  | P        | HVCC            |              |          | HA31          |
|            |    | MD06                           | E12        |         | MD43            | L11        |                | GND              | T11        | P       | GND            | AB10         |          | HVCC            |              |          | HA19          |
|            |    | MD08<br>MD10                   | E13<br>E14 | IO<br>P | MD14<br>GND     | L12<br>L13 |                | GND<br>GND       | T12<br>T13 | P<br>P  | GND<br>GND     | AB11<br>AB12 | IO<br>IO | HA25<br>HA30    |              |          | HA16<br>HA12  |
|            |    | MD44                           | E15        | P       | GND             | L13        | P              | GND              | T14        | P       | GND            | AB12         | P        | GND             |              |          | HA05          |
|            |    | MD15                           | E16        |         | GND             | L15        |                | GND              | T15        | P       | GND            | AB14         | P        | GND             |              |          | HA10          |
| B15        |    | MECC1                          | E17        |         | VCC             | L16        | P              | GND              | T16        |         | GND            | AB15         | Ю        | HA08            | AE17         | IO       | BE3#          |
|            |    | SCASB#                         | E18        | P       | VCC             | L22        | P              | VCC              | T22        | Ю       | HD01           | AB16         | Ю        | BE5#            |              |          | HD63          |
| B17        |    | CAS4# / DOM4#                  | E19        |         | VCC             |            |                | MD61             | T23        | IO      |                | AB17         | P        | HVCC            |              | IO       | HD59          |
| B18<br>B19 |    | SRASB#<br>MA02                 | E20<br>E21 | P<br>P  | MVREF<br>5VREF  | L24<br>L25 |                | MD29<br>MD60     | T24<br>T25 |         | CADV#<br>CADS# | AB18<br>AB19 | P<br>P   | HVCC<br>HVCC    |              | IO<br>IO | HD55<br>HD50  |
|            |    | MA06                           | E22        |         | GND             |            |                | MD28             | T26        |         | GWE#           |              |          | HD52            |              |          | HD46          |
| B21        |    | MA10                           | E23        |         | MD49            |            |                | GD06             | U01        | Ю       |                | AB21         | P        | VCCI            |              |          | HD42          |
| B22        |    | MAA0                           | E24        |         | MD17            |            |                | GD08             | U02        | Ю       |                | AB22         | P        | GND             |              | Ю        | HD39          |
| B23        |    | RAS3# / CS3#                   | E25<br>E26 |         | MD48            |            |                | GBE0#            | U03<br>U04 | IO      |                | AB23         | IO       | HD27            |              | IO       | HD36          |
| B24<br>B25 |    | RAS0# / CS0#<br>CAS6# / DQM6#  | F01        |         | MD16<br>GBE3#   | M04<br>M05 |                | GDS0#<br>GND     | U05        | IO<br>P |                | AB24<br>AB25 | IO       | HD26<br>HD25    |              | IO<br>IO | HD34<br>AD08  |
| B26        |    | CAS7# / DOM7#                  | F02        |         | GD25            | M11        | P              | GND              | U22        | P       | HVCC           | AB26         | IO       | HD24            |              | IO       | CBE0#         |
|            |    | GD31                           | F03        | Ю       | GD21            | M12        | P              | GND              | U23        | Ю       | HD05           | AC01         | Ю        | CBE1#           |              | Ю        | AD06          |
| C02        | I  | SBA7                           | F04        |         | GD23            | M13        |                | GND              | U24        |         | HD04           | AC02         | IO       | PAR             | AF04         | IO       | AD03          |
| C03        |    | SBA1                           | F05        |         | GVREF           | M14<br>M15 | P              | GND              | U25        |         | HD03           | AC03         |          | AD15            | AF05         | I        | HLOCK#        |
| C04<br>C05 | Ţ  | SBA2                           | F06<br>F07 |         | VCCI<br>GND     | M15<br>M16 |                |                  |            |         | HD02<br>AD24   | AC05         |          | AD14<br>AD02    | AF06<br>AF07 |          | W/R#<br>HITM# |
|            |    | SUST#                          | F08        |         |                 | M22        |                |                  |            |         | AD25           |              |          | PREO#           |              |          | SMIACT#       |
| C07        | Ю  | MD01                           | F19        | P       | VTT             | M23        | Ю              | MD63             | V03        | Ю       | AD26           | AC07         | I        | RESET#          | AF09         | 0        | KEN#          |
|            |    | MD34                           | F20        | P       | GND             |            |                | MD31             |            |         | AD27           |              |          | BRDY#           | AF10         |          |               |
|            |    | MD36                           |            |         | GND             |            |                | MD62             |            |         | VCC            |              |          | M/IO#           | AF11         |          |               |
|            |    | MD38<br>MD40                   |            |         | VCCI<br>MD51    | M26<br>N01 |                | MD30<br>GD02     |            |         | HVCC<br>HD09   | AC10<br>AC11 |          | HA27<br>HA28    | AF12<br>AF13 |          |               |
| C12        |    |                                |            |         | MD19            |            |                | GD02<br>GD04     |            |         | HD09           |              |          | HA17            | AF13<br>AF14 |          |               |
|            |    | MD13                           |            |         | MD50            |            |                | GD04<br>GD07     |            |         | HD07           | AC13         |          |                 | AF15         |          |               |
| C14        | IO | MD47                           | F26        | Ю       | MD18            | N04        | Ю              | GD05             |            |         | HD06           | AC14         | Ю        | HA03            | AF16         | IO       | HA09          |
|            |    | MECC5                          |            |         | GD20            |            |                | AGND             |            |         | AD21           | AC15         |          |                 | AF17         |          |               |
|            |    | SCASA#                         |            |         | GD22            | N11        |                |                  |            |         | AD22<br>AD23   | AC16         |          |                 | AF18<br>AF19 |          |               |
|            |    | CAS5# / DOM5#<br>SRASA#        |            |         | GBE2#<br>GD17   | N12<br>N13 |                |                  |            |         | CBE3#          | AC17<br>AC18 |          |                 | AF19<br>AF20 |          |               |
|            |    | MA03                           | G05        | _       | VCC             | N13        |                |                  |            | _       | PCLK           | AC19         |          |                 | AF21         |          |               |
|            |    | MA07                           | G06        |         |                 | N15        | P              | GND              | W06        | P       | GND            | AC20         | Ю        | HD53            | AF22         | Ю        | HD47          |
| C21        | 0  | MA11                           | G21        | P       | GND             | N16        | P              | GND              | W21        | P       | GND            | AC21         | Ю        | HD48            | AF23         |          |               |
|            |    | MAA1                           | G22        |         | DS1# (Reserved) |            |                | TA5              |            |         | HD14           |              |          | HD44            | AF24         |          |               |
|            |    | RAS2# / CS2#<br>SWEC# / MWEC#  |            |         | MD53            | N23<br>N24 |                |                  |            |         | HD13           | AC24         |          |                 | AF25         |          |               |
|            |    | SWEC# / MWEC#<br>SWEB# / MWEB# |            |         | MD21<br>MD52    | N24<br>N25 |                |                  |            |         | HD12<br>HD11   | AC25         |          | HD30<br>HD29    | AF26         | Ю        | נכעום         |
|            |    | SWEA# / MWEA#                  |            |         | MD20            | N26        |                |                  |            |         | HD10           |              |          | HD28            |              |          |               |
| D01        | IO | GD28                           | H01        | Ю       | GD16            | P01        | Ю              | GD03             | Y01        | Ю       | AD17           | AD01         | Ю        | AD13            |              |          |               |
| D02        | IO | GD30                           | H02        | IO      | GD18            | P02        | Ю              | GD01             | Y02        | Ю       | AD18           | AD02         | Ю        | AD12            |              |          |               |



Figure 5. <u>VT82C598MVP</u> Pin List (<u>Alphabetical</u> Order)

| ADD   10   ADS#   HOL   10   GOSEL#   T26   0   GWE#   AD21   10   HDA9   CO9   10   MD36   C24   0   SWEC#/MW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Pin# |   | Pin Name      | Pin# |   | Pin Name | Pin# |    | Pin Name | Pin# |    | Pin Name | Pin# |   | Pin Names    | Pin#        |          | Pin Name      |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---|---------------|------|---|----------|------|----|----------|------|----|----------|------|---|--------------|-------------|----------|---------------|
| ADDIT   ADDI |      |   |               |      | - |          | R14  | P  |          |      |    |          |      |   |              |             | О        |               |
| ADDS 10 ADDS 10 C GDS 1 R2 P GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |   |               | 1    | ı |          |      |    |          |      |    |          |      |   |              |             |          |               |
| ACCS   0 ADDG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 11   |   |               |      |   |          |      |    |          |      |    |          |      |   |              |             |          |               |
| Arrel 10 AD01                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |   |               |      |   |          |      |    |          |      |    |          |      |   |              |             | _        |               |
| Appal   O   ADD5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |   |               |      |   |          |      |    |          |      |    |          |      | Ю | MD07         |             |          | REQ2#         |
| ARDS   10   ADOS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |   |               |      |   |          |      |    |          |      |    |          |      |   |              |             |          |               |
| ABBB 10 ABO9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |      |   |               |      | ı |          | ll . |    |          |      |    |          |      |   |              |             | I        | `             |
| APRIL   10   ADOR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |   |               |      |   |          |      |    |          |      |    |          |      |   |              |             | Ţ        |               |
| ABED   10   AD09                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |   |               |      |   |          |      |    |          |      |    |          |      |   |              |             |          |               |
| ADOIS   10   ADOIS   10   ADOIS   10   ADOIS   10   COUNTY   ADOIS   10   COUNTY   ADOIS   10   ADOIS   ADOIS   10   ADOIS   ADOIS   10   ADOIS   ADOIS   10   ADOIS   |      |   |               |      |   |          |      |    |          |      |    |          |      |   |              |             | I        |               |
| ADDU 10 AD13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 11   |   |               |      |   |          |      |    |          |      |    |          |      |   |              | 11          | _        |               |
| ADDI   10   ADDI   MOT   BOT   BOT   SAME   F (SND   AC24   10   HD50   E24   10   MD17   BOT   SBA7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 11   |   |               |      |   |          |      |    |          |      |    |          |      |   |              | 11          |          |               |
| ACOS   10   AD14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |   |               |      |   |          |      |    |          |      |    |          |      |   |              |             |          |               |
| AAQUA   O AD16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      |   |               |      |   |          |      |    |          |      |    |          |      |   |              |             |          |               |
| YOU   10   AD17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | AC03 | Ю | AD15          |      | Ю |          |      | P  |          | AD26 | Ю  |          |      | Ю |              | B02         | I        |               |
| YOS   10   AD18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |      |   |               |      |   |          |      |    |          |      |    |          |      |   |              |             |          |               |
| 100   AD   AD   AD   AD   AD   AD   AD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |      |   |               |      |   |          |      |    |          |      |    |          |      |   |              |             |          |               |
| You   10   AD20   GOZ   10   GOZ   2   AB22   P   GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |   |               |      | ı |          | ll . |    |          |      |    |          |      |   |              |             |          |               |
| WOI   10   AD21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 11   |   |               |      | _ |          |      |    |          |      |    |          |      |   |              |             |          |               |
| NOS   10   AD23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | W01  | Ю | AD21          | F04  | Ю | GD23     | T03  |    | GNT0#    | AD24 | Ю  | HD38     | J24  | Ю | MD25         | C18         |          | SRASA#        |
| NOI   10   AD24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |      |   |               |      |   |          |      |    |          |      |    |          |      |   |              |             |          |               |
| NO2   IO   AD26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |      |   |               |      | ı |          | ll . |    |          |      |    |          |      |   |              |             | _        |               |
| NO   AD   DO   AD   DO   DO   GD   S   AG   1 GP PE   AP   AP   AP   DO   ID   ID   AD   AB   ID   STOP#   AP   AP   ID   ID   ID   AD   ID   AD   AP   ID   ID   AD   ID   I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |      |   |               |      | - |          |      |    |          |      | -  |          |      |   |              |             |          |               |
| DOI   10   AD27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |      |   |               |      |   |          |      | _  |          |      |    |          |      |   |              |             |          |               |
| 100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100   100  | V04  | Ю | AD27          | D03  | Ю | GD29     | B03  |    | GRBF#    | AC22 | Ю  | HD44     | M24  | Ю | MD31         | AB01        | Ю        |               |
| 100   AD3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 11   |   |               |      |   |          |      |    |          |      |    |          |      |   |              |             | Ĭ        |               |
| DADS    | 11   |   |               |      | _ |          |      |    |          |      |    |          |      |   |              |             | 1        |               |
| NOS. P   AGND   10  ADS#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 11   |   |               |      |   |          |      |    |          |      |    |          |      |   |              |             |          | SWEB# / MWEB# |
| AFID   D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      |   |               |      |   |          |      |    |          |      |    |          |      |   |              |             |          | SWEC# / MWEC# |
| ROS   P AVCC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |      |   |               |      |   |          |      |    |          |      |    |          |      |   |              | 11          |          |               |
| AC17   IO   BE#   E06   P   GND   AC15   IO   IA06   AC20   IO   ID54   AC17   IO   BE#   E06   P   GND   AC15   IO   IA06   AC20   IO   ID54   AC16   IO   ID54   AC17   IO   BE#   E06   P   GND   AC15   IO   IA08   AC20   IO   ID55   C12   IO   ID14   N22   IO   TA5   AC17   IO   BE#   E14   P   GND   AC16   IO   IA08   AC20   IO   ID55   C12   IO   ID14   N22   IO   TA5   AC17   IO   BE#   E15   P   GND   AC16   IO   IA09   AC20   IO   ID55   E12   IO   ID14   N22   IO   TA5   AC17   IO   BE#   E16   P   GND   AC16   IO   IA10   AC19   IO   ID56   E12   IO   ID14   P25   IO   TA6   AC16   IO   BE#   E16   P   GND   AC16   IO   IA11   AC19   IO   ID55   B13   IO   ID14   P25   IO   TA7   AC16   IO   BE#   E22   P   GND   AC14   IO   IA11   AC19   IO   ID57   AC16   IO   ID14   AC16   IO   ID15   ID15   IO   ID15   IO   ID15   I |      |   |               |      | _ |          | 11   |    |          |      |    |          |      |   |              |             |          |               |
| AC17   IO   BE1#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |   |               |      |   |          | 11   |    |          |      |    |          |      |   |              |             |          |               |
| ADI7   IO   BE#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |      |   |               |      |   |          |      |    |          |      |    |          |      |   |              |             |          |               |
| AB16   IO   BE4#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |   |               | E07  | P |          |      |    | HA08     |      | Ю  | HD55     | C12  | Ю | MD42         | N22         | Ю        |               |
| AB16   IO   BE5#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 11   |   |               |      |   |          |      |    |          |      |    |          |      |   |              |             |          |               |
| ACIG   IO   BE6#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |   |               |      |   |          | ll . |    |          |      |    |          |      |   |              |             |          |               |
| ADIG   IO   BE7#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |   |               |      | _ |          |      |    |          |      |    |          |      |   |              |             |          |               |
| ACOR   IO   BRDY#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |   |               |      |   |          |      |    |          |      |    |          |      |   |              |             |          |               |
| R23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |      |   |               |      | P |          |      |    |          |      |    |          |      |   |              |             | P        |               |
| ADD9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      |   |               |      | ı |          |      |    |          |      |    |          |      |   |              |             |          |               |
| T25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |      |   |               |      | ı |          |      |    |          |      |    |          |      |   |              | 11          |          |               |
| T24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |      |   |               |      | ı |          |      |    |          |      | 1  |          |      |   |              | 11          |          |               |
| D17   O   CAS1# / DQM1#   L13   P   GND   AF11   IO   HA21   AB09   P   HVCC   J25   IO   MD55   J05   P   VCC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | T24  | _ |               |      |   |          | AE12 |    |          |      |    |          |      |   |              |             |          |               |
| A25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |      |   |               |      | _ |          |      |    |          |      |    |          |      |   |              |             |          |               |
| A26   O   CAS3# / DQM3#   L15   P   GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |      |   |               |      | ı |          |      |    |          |      |    |          |      |   |              |             |          |               |
| B17   O   CAS4#   DQM4#   C16   P   GND   AB10   IO   HA24   AB18   P   HVCC   K23   IO   MD58   K22   P   VCC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      | ŏ |               |      | P |          |      |    |          |      |    |          |      |   |              |             | -        |               |
| B25   O   CAS6# / DQM6#   B26   O   CAS7# / DQM7#   M12   P   GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | B17  |   | CAS4# / DQM4# | L16  |   | GND      | AE10 | Ю  | HA24     | AB18 | P  | HVCC     | K25  | Ю | MD58         | K22         | P        | VCC           |
| R26   O   CAS7# / DQM7#   M12   P   GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 11   |   |               |      |   |          |      |    |          |      |    |          |      |   |              | 11          |          |               |
| AF02   IO   CBE0#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |   |               |      |   |          |      |    |          |      |    |          |      |   |              |             |          |               |
| AC01   IO   CBE1#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |   |               |      |   |          |      |    |          |      |    |          |      |   |              |             |          |               |
| AA03   IO   CBE2#   M16   P   GND   AB12   IO   HA30   C19   O   MA02   C19   O   MA03   B15   IO   MECC0   AA08   P   VCC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | AC01 | Ю | CBE1#         |      |   |          |      |    |          |      |    |          |      |   |              |             |          |               |
| R24   O   CCS   #                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | AA03 | Ю | CBE2#         | M15  | P | GND      |      | Ю  | HA30     | B19  | О  | MA02     | D14  | Ю | MECC0        | <b>AA07</b> | P        | VCC           |
| R25   O   COE1#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |      |   |               |      |   |          |      |    |          |      |    |          |      |   |              | 11          |          |               |
| AE07   IO   D/C#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |   |               |      |   |          |      |    |          |      |    |          |      |   |              |             |          |               |
| AB02   IO   DEVSEL#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |      |   |               |      |   |          |      |    |          |      |    |          |      |   |              |             |          |               |
| G22   O   DS1# (Reserved)   D16   P   GND   U24   IO   HD04   A21   O   MA09   D23   IO   MECC7   AA06   P   VCCI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | AB02 | Ю | DEVSEL#       | N14  | P | GND      | U26  | Ю  | HD02     | C20  | О  | MA07     | C15  | Ю | MECC5        | F06         | P        | VCCI          |
| D16   O   DS2# (Reserved)   P11   P   GND   U23   IO   HD05   B21   O   MA10   E20   P   MVREF   AB05   P   VCCI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |   |               |      |   |          |      |    |          |      |    |          |      |   |              |             |          |               |
| H22   O   DS3# (Reserved)   P12   P   GND   V26   IO   HD06   C21   O   MA11   AD08   O   NA#   AB21   P   VCCI     AE06   O   EADS#   P13   P   GND   V25   IO   HD07   D21   O   MA12   AC02   IO   PAR   F08   P   VTT     AA02   IO   FRAME#   P14   P   GND   V24   IO   HD08   A22   O   MA13   A05   IO   PCKRUN#   F19   P   VTT     M03   IO   GBE0#   P15   P   GND   V23   IO   HD09   B22   O   MAA0   W05   I   PCLK   H21   P   VTT     AD08   O   NA#   AB21   P   VCCI     AB20   O   NA#   AB21   P   VCTI     AB20   O   NA#  |      |   |               |      |   |          |      |    |          |      |    |          |      |   |              |             |          |               |
| AE06   O   EADS#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |   |               |      | ı |          |      |    |          |      |    |          |      |   |              |             |          |               |
| AAO2   IO   FRAME#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |   |               |      |   |          |      |    |          |      |    |          |      |   |              |             | _        |               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |      |   |               |      |   |          |      |    |          |      |    |          |      |   |              |             |          |               |
| II IOA LIO ICDET# II DIA I DI ICND II WAS LIO LUDIO II CON LO LIMAAAA II II ADOSLO DONTHI II AFOS LIO LUDIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      |   |               |      |   |          |      |    |          |      |    |          |      |   |              |             |          |               |
| J04   IO   GBE1#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |   |               |      |   |          |      |    |          |      |    |          |      |   |              | AFU6        | 10       | W/K#          |
| OO3   IO   GBE2#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |   |               |      |   |          |      |    |          |      |    |          |      |   |              | 1           |          |               |
| B06   IO   GCKRUN#   R12   P   GND   W23   IO   HD13   A07   IO   MD00   A24   O   RAS1# / CS1#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | B06  | Ю | GCKRUN#       | R12  | P | GND      | W23  | Ю  | HD13     | A07  | Ю  | MD00     | A24  | О | RAS1# / CS1# |             |          |               |
| D04   I   GCLK   R13   P   GND   W22   IO   HD14   C07   IO   MD01   C23   O   RAS2# / CS2#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | D04  | I | GCLK          | R13  | P | GND      | W22  | IO | HD14     | C07  | IO | MD01     | C23  | О | RAS2# / CS2# | <u> </u>    | <u> </u> |               |



### **PIN DESCRIPTIONS**

Table 1. VT82C598MVP Pin Descriptions

|             |                                                                     |            | CPU Interface                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------|---------------------------------------------------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal Name | <u>Pin #</u>                                                        | <u>I/O</u> | Signal Description                                                                                                                                                                                                                                                                                                                                                                                 |
| ADS#        | AD7                                                                 | В          | <b>Address Strobe.</b> The CPU asserts ADS# in T1 of the CPU bus cycle to initiate a command                                                                                                                                                                                                                                                                                                       |
| M/IO#       | AC9                                                                 | В          | Memory / IO Command Indicator                                                                                                                                                                                                                                                                                                                                                                      |
| W/R#        | AF6                                                                 | В          | Write / Read Command Indicator                                                                                                                                                                                                                                                                                                                                                                     |
| D/C#        | AE7                                                                 | В          | Data / Control Command Indicator                                                                                                                                                                                                                                                                                                                                                                   |
| BRDY#       | AC8                                                                 | В          | <b>Bus Ready.</b> The VT82C598MVP asserts BRDY# to indicate to the CPU that data is available on reads or has been received on writes.                                                                                                                                                                                                                                                             |
| EADS#       | AE6                                                                 | О          | <b>External Address Strobe.</b> Asserted by the VT82C598MVP to inquire the L1 cache when serving PCI master accesses to main memory.                                                                                                                                                                                                                                                               |
| KEN# / INV  | AF9                                                                 | О          | Cache Enable / Invalidate. KEN# / INV functions as both the KEN# signal during CPU read cycles and the INV signal during L1 cache snoop cycles.                                                                                                                                                                                                                                                    |
| HITM#       | AF7                                                                 | I          | <b>Hit Modified.</b> Asserted by the CPU to indicate that the address presented with the last assertion of EADS# is modified in the L1 cache and needs to be written back.                                                                                                                                                                                                                         |
| HLOCK#      | AF5                                                                 | I          | <b>Host Lock.</b> All CPU cycles sampled with the assertion of HLOCK# and ADS# until the negation of HLOCK# must be atomic.                                                                                                                                                                                                                                                                        |
| CACHE#      | AD9                                                                 | I          | <b>Cacheable Indicator.</b> Asserted by the CPU during a read cycle to indicate the CPU can perform a burst line fill. Asserted by the CPU during a write cycle to indicate that the CPU will perform a burst write-back cycle.                                                                                                                                                                    |
| AHOLD       | AE9                                                                 | О          | <b>Address Hold.</b> The VT82C598MVP asserts AHOLD when a PCI master is accessing main memory. AHOLD is held for the duration of the PCI burst transfer.                                                                                                                                                                                                                                           |
| NA#         | AD8                                                                 | О          | Next Address Indicator.                                                                                                                                                                                                                                                                                                                                                                            |
| BOFF#       | AE8                                                                 | 0          | <b>Back Off.</b> Asserted by the VT82C598MVP when required to terminate a CPU cycle that was in progress.                                                                                                                                                                                                                                                                                          |
| SMIACT#     | AF8                                                                 | I          | <b>System Management Interrupt Active.</b> This is asserted by the CPU when it is in system management mode as a result of SMI.                                                                                                                                                                                                                                                                    |
| BE[7:0]#    | AD16,<br>AC16,<br>AB16,<br>AF17,<br>AE17,<br>AD17,<br>AC17,<br>AF18 | В          | Byte Enables. The CPU byte enables indicate which byte lane the current CPU cycle is accessing.                                                                                                                                                                                                                                                                                                    |
| HA[31:3]    | (see<br>pinout<br>tables)                                           | В          | Host Address Bus. HA[31:3] connect to the address bus of the host CPU. During CPU cycles HA[31:3] are inputs. These signals are driven by the VT82C598MVP during cache snooping operations. HA25-27 are also used for power-up strapping options (sampled on the RESET# rising edge):  HA27-26 Rx68[1-0] System Frequency (00,10=2x, 01=3x, 11=2.5x)  HA25 Rx69[7] Memory Frequency (0=CPU, 1=AGP) |
| HD[63:0]    | (see<br>pinout<br>tables)                                           | В          | Host CPU Data. These signals are connected to the CPU data bus.                                                                                                                                                                                                                                                                                                                                    |

Note: Clocking of the CPU and cache interfaces is performed with HCLK; see the clock pin group at the end of the pin descriptions section for descriptions of the clock input pins.



|             | Cache Control                                   |            |                                                                                                                                                |  |  |  |  |  |  |  |  |  |
|-------------|-------------------------------------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| Signal Name | <u>Pin #</u>                                    | <u>I/O</u> | Signal Description                                                                                                                             |  |  |  |  |  |  |  |  |  |
| CADS#       | T25                                             | О          | <b>Cache Address Strobe.</b> Assertion causes the burst SRAM to load the address register from address pins. Connected to all cache SRAMs.     |  |  |  |  |  |  |  |  |  |
| CADV#       | T24                                             | О          | <b>Cache Advance.</b> Assertion causes the burst SRAM to advance to the next Quadword in the cache line. Connected to all cache SRAMs.         |  |  |  |  |  |  |  |  |  |
| COE1#       | R25                                             | 0          | Cache Output Enable. Typically connected to all cache SRAMs.                                                                                   |  |  |  |  |  |  |  |  |  |
| CCS1#       | R24                                             | 0          | Cache Chip Select. Typically connected to all cache SRAMs.                                                                                     |  |  |  |  |  |  |  |  |  |
| TA[7:0]     | P26, P25, N22,<br>N23, N24,<br>M26, N26,<br>N25 | В          | <b>Tag Address.</b> TA0-7 are inputs during CPU accesses and outputs during L2 cache line fills and L2 line invalidates during inquire cycles. |  |  |  |  |  |  |  |  |  |
| TWE#        | P24                                             | О          | <b>Tag Write Enable.</b> When asserted, new state and tag addresses are written into the external tag. Connected to all cache SRAMs.           |  |  |  |  |  |  |  |  |  |
| GWE#        | T26                                             | О          | Global Write Enable. Connected to all cache SRAMs.                                                                                             |  |  |  |  |  |  |  |  |  |
| BWE#        | R23                                             | О          | Byte Write Enable. Connected to all cache SRAMs.                                                                                               |  |  |  |  |  |  |  |  |  |

Note: The VT82C598MVP pinouts were defined assuming the Baby AT PCB layout model shown below (and general pin layout shown) as a guide for PCB component placement. Other PCB layouts (ATX, LPX, and NLX) were also considered and can typically follow the same general component placement.





|                                 |                                  |            | DRAM Interface                                                                                                                        |
|---------------------------------|----------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------|
| Signal Name                     | <u>Pin #</u>                     | <u>I/O</u> | Signal Description                                                                                                                    |
| MD[63:0]                        | (see                             | В          | Memory Data. These signals are connected to the DRAM data bus.                                                                        |
|                                 | pinout                           |            |                                                                                                                                       |
|                                 | tables)                          |            | Note: MD0 is internally pulled up for use in EDO memory type detection.                                                               |
|                                 |                                  |            |                                                                                                                                       |
| MECC[7:0]                       | D23, D25, C15,                   | В          | DRAM ECC or EC Data                                                                                                                   |
|                                 | A15, D24, D26,                   |            |                                                                                                                                       |
|                                 | B15, D14                         |            |                                                                                                                                       |
| MA[13:2],                       | A22, D21, C21,                   | O          | Memory Address. DRAM address lines.                                                                                                   |
|                                 | B21, A21, D20,                   |            | MAGA A BARANA A BARANA A MAROAN                                                                                                       |
|                                 | C20, B20, A20,                   |            | MA0-1 are duplicated for better drive. The second copy (MAB0-1) can                                                                   |
|                                 | D19, C19, B19, C22, B22, A19,    |            | optionally be configured for use as clock enables 2-3 for notebook configurations to power down the SDRAMs (see Rx78[0]).             |
|                                 | D18                              |            | configurations to power down the SDKAIVIS (see Kx/8[0]).                                                                              |
| MAA[1:0],                       | <b>D</b> 10                      |            |                                                                                                                                       |
| MAB[1:0] / CKE[3:2]#            |                                  |            |                                                                                                                                       |
| RAS5# / CS5# / CKE1#,           | D22,                             | О          | Multifunction Pins                                                                                                                    |
| RAS4# / CS4# / CKE0#,           | A23,                             |            | 1. FPG/EDO DRAM: Row Address Strobe of each bank.                                                                                     |
| RAS3# / CS3#,                   | B23,                             |            | 2. Synchronous DRAM: Chip select of each bank.                                                                                        |
| RAS2# / CS2#,                   | C23,                             |            | 3. Alternate function: RAS[5-4]# may be used as clock enables 1-0 for                                                                 |
| RAS1# / CS1#,                   | A24,                             |            | powering down the SDRAMs in notebook applications.                                                                                    |
| RAS0# / CS0#                    | B24                              | 0          | Marketon de la Dina                                                                                                                   |
| CAS#[7:0] / DQM#[7:0]           | B26, B25, C17,<br>B17, A26, A25, | О          | Multifunction Pins 1. FPG/EDO DRAM: Column Address Strobe of each byte lane.                                                          |
|                                 | D17, A20, A23,                   |            | 2. Synchronous DRAM: Data mask of each byte lane.                                                                                     |
| SRASA#,                         | C18,                             | О          | Row Address Command Indicator. For support of up to three                                                                             |
| SRASB#,                         | B18,                             |            | Synchronous DRAM DIMM slots (these are not copies as each DIMM slot                                                                   |
| SRASC#                          | A18                              |            | may have separate timing). "A" controls banks 0-1 (module 0), "B"                                                                     |
|                                 |                                  |            | controls banks 2-3 (module 1), and "C" controls banks 4-5 (module 2).                                                                 |
| SCASA#,                         | C16,                             | О          | Column Address Command Indicator. For support of up to three                                                                          |
| SCASB#,                         | B16,                             |            | Synchronous DRAM DIMM slots (these are not copies as each DIMM slot                                                                   |
| SCASC#                          | A16                              |            | may have separate timing). "A" controls banks 0-1 (module 0), "B"                                                                     |
| CANTE A H / NANTE A H           | C26                              |            | controls banks 2-3 (module 1), and "C" controls banks 4-5 (module 2).                                                                 |
| SWEA# / MWEA#,                  | C26,<br>C25,                     | О          | <b>Write Enable Command Indicator.</b> For support of up to three Synchronous DRAM DIMM slots (these are not copies as each DIMM slot |
| SWEB# / MWEB#,<br>SWEC# / MWEC# | C23,<br>C24                      |            | may have separate timing). Multifunction pins, used as MWE# pins for                                                                  |
| S. T. ECII / INTITECII          | 224                              |            | FPG/EDO memory. "A" controls banks 0-1 (module 0), "B" controls banks                                                                 |
|                                 |                                  |            | 2-3 (module 1), and "C" controls banks 4-5 (module 2).                                                                                |
| DS[3:0]#                        | H22, D16, G22,                   | О          | <b>Data Strobes.</b> (Reserved for future use)                                                                                        |
| _                               | D15                              |            | ·                                                                                                                                     |

Note: Clocking of the memory subsystem is synchronous with the CPU clock (HCLK); see the clock pin group at the end of the pin descriptions section for descriptions of the clock input pins.



|             |                           |            | PCI Bus Interface                                                                                                                                                                          |
|-------------|---------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal Name | <u>Pin #</u>              | <u>I/O</u> | Signal Description                                                                                                                                                                         |
| FRAME#      | AA2                       | В          | <b>Frame.</b> Assertion indicates the address phase of a PCI transfer. Negation indicates that one more data transfer is desired by the cycle initiator.                                   |
| AD[31:0]    | (see pinout tables)       | В          | <b>Address/Data Bus.</b> The standard PCI address and data lines. The address is driven with FRAME# assertion and data is driven or received in following cycles.                          |
| CBE[3:0]#   | W4, AA3,<br>AC1, AF2      | В          | <b>Command/Byte Enable.</b> Commands are driven with FRAME# assertion. Byte enables corresponding to supplied or requested data are driven on following clocks.                            |
| IRDY#       | AA1                       | В          | <b>Initiator Ready.</b> Asserted when the initiator is ready for data transfer.                                                                                                            |
| TRDY#       | AB3                       | В          | <b>Target Ready.</b> Asserted when the target is ready for data transfer.                                                                                                                  |
| STOP#       | AB1                       | В          | <b>Stop.</b> Asserted by the target to request the master to stop the current transaction.                                                                                                 |
| DEVSEL#     | AB2                       | В          | <b>Device Select.</b> This signal is driven by the VT82C598MVP when a PCI initiator is attempting to access main memory. It is an input when the VT82C598MVP is acting as a PCI initiator. |
| PAR         | AC2                       | В          | <b>Parity.</b> A single parity bit is provided over AD[31:0] and C/BE[3:0].                                                                                                                |
| SERR#       | AB4                       | В          | <b>System Error.</b> VT82C598MVP will pulse this signal when it detects a system error condition.                                                                                          |
| LOCK#       | T1                        | В          | <b>Lock.</b> Used to establish, maintain, and release resource lock.                                                                                                                       |
| PREQ#       | AC6                       | I          | <b>South Bridge Request.</b> This signal comes from the South Bridge. PREQ# is the South Bridge request for the PCI bus.                                                                   |
| PGNT#       | AD6                       | О          | <b>South Bridge Grant.</b> This signal driven by the VT82C598MVP to grant PCI access to the South Bridge.                                                                                  |
| REQ[4:0]#   | P23, R4,<br>R2, T4,<br>T2 | I          | PCI Master Request. PCI master requests for PCI.                                                                                                                                           |
| GNT[4:0]#   | R26, P4,<br>R3, R1,<br>T3 | О          | PCI Master Grant. Permission is given to the master to use PCI.                                                                                                                            |

Note: Clocking of the PCI interface is performed with PCLK; see the clock pin group at the end of the pin descriptions section for descriptions of the clock input pins.



| AGP Bus Interface |                           |            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|-------------------|---------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Signal Name       | <u>Pin #</u>              | <u>I/O</u> | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| GFRM#             | Ј3                        | В          | <b>Frame (PCI transactions only).</b> Assertion indicates the address phase of a PCI transfer. Negation indicates that one more data transfer is desired by the cycle initiator.                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| GDS0#             | M4                        | В          | <b>Bus Strobe 0 (AGP transactions only).</b> Provides timing for 2x data transfer mode on AD[15:0]. The agent that is providing the data drives this signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| GDS1#             | E3                        | В          | <b>Bus Strobe 1 (AGP transactions only).</b> Provides timing for 2x data transfer mode on AD[31:16]. The agent that is providing the data drives this signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| GD[31:0]          | (see<br>pinout<br>tables) | В          | <b>Address/Data Bus.</b> The standard AGP/PCI address and data lines. The address is driven with GDS0# and GDS1# assertion for AGP transfers and is driven with GFRM# assertion for PCI transfers.                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| GBE[3:0]#         | F1, G3,<br>J4, M3         | В          | Command/Byte Enable.  AGP: These pins provide command information (different commands than for PCI) driven by the master (graphics controller) when requests are being enqueued using PIPE#. These pins provide valid byte information during AGP write transactions and are driven by the master. The target (this chip) drives these lines to "0000" during the return of AGP read data, but the state of these pins is ignored by the AGP master.  PCI: Commands are driven with GFRM# assertion. Byte enables corresponding to supplied or requested data are driven on following clocks.                           |  |
| GIRDY#            | J2                        | В          | Initiator Ready AGP: For write operations, the assertion of this pin indicates that the master is ready to provide <i>all</i> write data for the current transaction. Once this pin is asserted, the master is not allowed to insert wait states. For read operations, the assertion of this pin indicates that the master is ready to transfer a subsequent block of read data. The master is <i>never</i> allowed to insert a wait state during the initial block of a read transaction. However, it may insert wait states after each block transfers.  PCI: Asserted when the initiator is ready for data transfer. |  |
| GTRDY#            | J1                        | В          | Target Ready: AGP: Indicates that the target is ready to provide read data for the entire transaction (when the transaction can complete within four clocks) or is ready to transfer a (initial or subsequent) block of data when the transfer requires more than four clocks to complete. The target is allowed to insert wait states after each block transfers on both read and write transactions.  PCI: Asserted when the target is ready for data transfer.                                                                                                                                                       |  |
| GSTOP#            | К3                        | В          | <b>Stop (PCI transactions only).</b> Asserted by the target to request the master to stop the current transaction.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| GDSEL#            | H4                        | В          | <b>Device Select (PCI transactions only).</b> This signal is driven by the VT82C598MVP when a PCI initiator is attempting to access main memory. It is an input when the VT82C598MVP is acting as PCI initiator. Not used for AGP cycles.                                                                                                                                                                                                                                                                                                                                                                               |  |

Note: Clocking of the AGP interface is performed with GCLK; see the clock pin group for descriptions of the clock input pins.

Note: PCB Layout Guidelines (reference from AGP specification)

- 1. Total motherboard trace length 10" max, trace impedance = 65 ohms  $\pm$  15 ohms, minimize signal crosstalk
- 2. Trace lengths within groups matched to within 2 inches or better

Groups are:

- a. GDS0#, GD15-0, GBE1-0#
- b. GDS1#, GD31-16, GBE3-2#
- c. SBS#, SBA7-0
- 3. Ground isolation should be provided around GDS0# and GDS1# to prevent crosstalk with GD[31:0]. Ideally ground traces should be provided adjacent to GDSn# on the same signal layer, but at a minimum wider spaces should be provided on either side (e.g., 16 mil spaces on either side of GDSn# if GDSn# signal traces are 8 mil).



| AGP Bus Interface (continued) |                                   |            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|-------------------------------|-----------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Signal Name                   | <u> Pin #</u>                     | <u>I/O</u> | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| GPIPE#                        | A3                                | I          | <b>Pipelined Request.</b> Asserted by the master (graphics controller) to indicate that a full-width request is to be enqueued by the target VT82C598MVP. The master enqueues one request each rising edge of GCLK while PIPE# is asserted. When PIPE# is deasserted no new requests are enqueued across the AD bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| GRBF#                         | В3                                | Ι          | <b>Read Buffer Full.</b> Indicates if the master (graphics controller) is ready to accept previously requested low priority read data. When RBF# is asserted, the VT82C598MVP will not return low priority read data to the master.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| SBA[7:0]                      | C2, B1, A1, D5,<br>A2, C5, C3, A6 | Ι          | <b>SideBand Address.</b> Provides an additional bus to pass address and command information from the master (graphics controller) to the target (the VT82C598MVP). These pins are ignored until enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| SBS#                          | B2                                | I          | <b>Sideband Strobe.</b> Provides timing for SBA[7:0] (driven by the master)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| ST[2:0]                       | E8, B4, C4                        | 0          | <ul> <li>Status (AGP only). Provides information from the arbiter to a master to indicate what it may do. Only valid while GGNT# is asserted.</li> <li>000 Indicates that previously requested low priority read or flush data is being returned to the master (graphics controller).</li> <li>001 Indicates that previously requested high priority read data is being returned to the master.</li> <li>010 Indicates that the master is to provide low priority write data for a previously enqueued write command.</li> <li>011 Indicates that the master is to provide high priority write data for a previously enqueued write command.</li> <li>100 Reserved. (arbiter must not issue, may be defined in the future).</li> <li>101 Reserved. (arbiter must not issue, may be defined in the future).</li> <li>110 Reserved. (arbiter must not issue, may be defined in the future).</li> <li>111 Indicates that the master (graphics controller) has been given permission to start a bus transaction. The master may enqueue AGP requests by asserting PIPE# or start a PCI transaction by asserting GFRM#. ST[2:0] are always outputs from the VT82C598MVP and inputs to the master.</li> </ul> |  |
| GREQ#                         | A4                                | I          | <b>Request.</b> Master request for AGP.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| GGNT#                         | B5                                | O          | <b>Grant.</b> Permission is given to the master to use AGP.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| GPAR /<br>GCKRUN#             | В6                                | IO<br>O    | Rx78[1]=0: <b>AGP Parity.</b> A single parity bit is provided over GD[31:0] and GBE[3:0]. Rx78[1]=1: <b>AGP Clock Run.</b> Used to stop the AGP bus clock to reduce bus power usage.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| GSERR# /<br>PCKRUN#           | A5                                | IO<br>O    | Rx78[1]=0: <b>AGP System Error.</b> The VT82C598MVP will pulse this signal when it detects a system error condition. Rx78[1]=1: <b>PCI Clock Run</b> . Used to stop the PCI bus clock to reduce bus power usage.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |

Note: For PCI operation on the AGP bus, the following pins are not required:

- PERR# (parity and error reporting not required on transient data devices such as graphics controllers)
- LOCK# (no lock requirement on AGP)
- IDSEL (internally connected to AD16 on AGP-compliant masters)

Note: Separate system interrupts are not provided for AGP. The AGP connector provides interrupts via PCI bus INTA-B#.

Note: The AGP bus supports only one master directly (REQ[3:0]# and GNT[3:0]# are not provided). External logic is required to implement additional master capability. Note that the arbitration mechanism on the AGP bus is different from the PCI bus.

Note: A separate reset is not required for the AGP bus (RESET# resets both PCI and AGP buses)

Note: Two mechanisms are provided by the AGP bus to enqueue master requests: PIPE# (to send addresses multiplexed on the AD lines) and the SBA port (to send addresses unmultiplexed). AGP masters implement one or the other or select one at initialization time (they are not allowed to change during runtime). Therefore only one of the two will be used and the signals associated with the other will not be used. Therefore the 598MVP has an internal pullup on RBF# to maintain it in the de-asserted state in case it is not implemented on the master device.



|                     | Clock / Reset Control |            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|---------------------|-----------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Signal Name         | <u>Pin #</u>          | <u>I/O</u> | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| HCLK                | P5                    | I          | <b>Host Clock.</b> This pin receives the host CPU clock. This clock is used by all logic in the host CPU domain. The memory interface logic will also use this clock if selected (memory system timing can alternately be selected to use the AGP bus clock).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| GCLK                | D4                    | I          | <b>AGP Clock.</b> This pin receives the AGP bus clock. This clock is used by all logic in the AGP clock domain. The AGP clock must be synchronous / pseudo-synchronous to the host CPU clock (selectable as shown in the table below). The CPU clock needs to lead the AGP clock by $0.2 \pm 0.5$ nsec.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| PCLK                | W5                    | I          | PCI Clock. This pin receives a buffered host clock divided-by-2, 2.5, or 3 See strapping options on HA27-25 (strapping options can be read back in configuration registers 68 and 69). This clock is used by all of the VT82C598MVP logic that is in the PCI clock domain. This clock input must be 33 MHz maximum to comply with PCI specification requirements and must be synchronous / pseudo-synchronous with the host CPU clock, HCLK, with an HCLK:PCLK frequency ratio of 2:1, 2.5:1, or 3:1 as shown in the table below. The PCI clock needs to be controlled to within 1.5 ± 0.5 nsec relative to the host CPU clock (CPU leads).  Typical Clock Frequency Combinations (DRAM synchronous to CPU)  HA[27-25] Mode Host Clock DRAM Clock AGP Clock PCI Clock 100 2x 66 MHz 60 MHz 60 MHz 30 MHz 110 2.5x 75 MHz 75 MHz 60 MHz 33 MHz 110 2.5x 83 MHz 83 MHz 66 MHz 33 MHz  110 3x 100 MHz 100 MHz 66 MHz 33 MHz  Typical Clock Frequency Combinations (DRAM synchronous to AGP)  HA[27-25] Mode Host Clock DRAM Clock AGP Clock PCI Clock 101 2x 60 MHz 60 MHz 30 MHz 102 Clock Frequency Combinations (DRAM synchronous to AGP)  HA[27-25] Mode Host Clock DRAM Clock AGP Clock PCI Clock 101 2x 66 MHz 60 MHz 60 MHz 30 MHz 101 2x 66 MHz 66 MHz 33 MHz 111 2.5x 75 MHz 60 MHz 60 MHz 30 MHz 111 2.5x 75 MHz 60 MHz 60 MHz 30 MHz 111 2.5x 83 MHz 66 MHz 66 MHz 33 MHz |  |  |
| RESET#              | AC7                   | I          | <b>Reset.</b> When asserted, this signal resets the VT82C598MVP and sets all register bits to the default value. This signal also connects to the PCI bus, to the AGP bus, and (through an inverter) to the ISA bus (if implemented). The rising edge of this signal is used to sample all power-up strap options (see HA25-27).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| SUSCLK              | D6                    | I          | <b>Suspend Clock.</b> For implementation of the Suspend-to-DRAM feature. Ground this pin to disable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| SUSTAT#             | C6                    | I          | <b>Suspend Status.</b> For implementation of the Suspend-to-DRAM feature. Connect to an external pullup to disable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| GCKRUN#<br>/ GPAR   | В6                    | O<br>IO    | AGP Clock Run (Rx78[1]=1). For implementation of AGP bus clock control for very low-power AGP bus operation. Refer to the AGP Specification for additional information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| PCKRUN#<br>/ GSERR# | A5                    | O<br>IO    | <b>PCI Clock Run</b> (Rx78[1]=1). For implementation of PCI bus clock control for very low-power PCI bus operation. Refer to the PCI Mobile Design Guidelines document for additional information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |



|             | Power and Ground                                                                                                                                                                                                          |            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Signal Name | Pin#                                                                                                                                                                                                                      | <u>I/O</u> | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| VTT         | F8, F19, H21                                                                                                                                                                                                              | P          | Suspend Power (3.3V ±5%). Power for SWEA-C#, RAS[5-0]#, CAS[7-0]#, SUSTAT#, SUSCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| VCCI        | E5, F6, F22,<br>AA6, AB5,<br>AB21                                                                                                                                                                                         | P          | <b>Power</b> for <b>Internal Logic</b> (3.3V ±5%).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| HVCC        | U22, V22,<br>AB9-10,<br>AB17-19                                                                                                                                                                                           | P          | <b>Power</b> for <b>CPU Interface</b> (2.5V to 3.3V ±5%).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| VCC         | E9-11,<br>E17-19,<br>G5, H5-6,<br>J5, J22, K22,<br>L22, R5, T5,<br>U5, V5, AA7-<br>8, AB6-7                                                                                                                               | P          | Power for Memory, PCI, and AGP Interfaces (3.3V ±5%).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| AVCC        | K5                                                                                                                                                                                                                        | P          | <b>Analog Power</b> (3.3V ±5%). For internal clock logic.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| AGND        | N5                                                                                                                                                                                                                        | P          | Analog Ground. For internal clock logic. Connect to main ground plane.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| GND         | D8,<br>E6-E7,<br>E14-E16, E22,<br>F7, F20-21,<br>G6, G21,<br>L5, L11-L16,<br>M5,<br>M11-M16,<br>N11-N16, P11-<br>P16, P22,<br>R11-R16, R22,<br>T11-T16,<br>W6, W21,<br>Y5-6, Y21,<br>AA5,<br>AA19-22,<br>AB13-14,<br>AB22 | P          | Ground  GYANG (GYANGOV) Market and Language International Control of the Control |  |
| 5VREF       | E21, AB8                                                                                                                                                                                                                  | P          | <b>5V Reference</b> (5V ±5%). Used to provide 5V input tolerance.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| GVREF       | F5                                                                                                                                                                                                                        | P          | <b>AGP Voltage Reference.</b> 0.39 GVCC to 0.41 GVCC. Typical value is 1.32V (0.40 times 3.3V). This can be provided with a resistive divider on GVCC using 270 ohm and 180 ohm (2%) resistors.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| MVREF       | E20                                                                                                                                                                                                                       | P          | <b>DRAM Voltage Reference.</b> 1.5V for SDRAM, 1.0V for DDR SDRAM (±5%)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |



### **REGISTERS**

#### **Register Overview**

The following tables summarize the configuration and I/O registers of the VT82C598MVP. These tables also document the power-on default value ("Default") and access type ("Acc") for each register. Access type definitions used are RW (Read/Write), RO (Read/Only), "—" for reserved / used (essentially the same as RO), and RWC (or just WC) (Read / Write 1's to Clear individual bits). Registers indicated as RW may have some read/only bits that always read back a fixed value (usually 0 if unused); registers designated as RWC or WC may have some read-only or read write bits (see individual register descriptions following these tables for details). All offset and default values are shown in hexadecimal unless otherwise indicated.

Table 2. VT82C598MVP Registers

#### **I/O Ports**

| Port # | I/O Port                  | Default   | Acc |
|--------|---------------------------|-----------|-----|
| 22     | PCI / AGP Arbiter Disable | 00        | RW  |
| CFB-8  | Configuration Address     | 0000 0000 | RW  |
| CFF-C  | Configuration Data        | 0000 0000 | RW  |

#### **Device 0 Registers - Host Bridge**

#### **Header Registers**

| Offset | Configuration Space Header           | Default   | Acc           |
|--------|--------------------------------------|-----------|---------------|
| 1-0    | Vendor ID                            | 1106      | RO            |
| 3-2    | Device ID                            | 0598      | RO            |
| 5-4    | Command                              | 0006      | $\mathbf{RW}$ |
| 7-6    | Status                               | 0290      | WC            |
| 8      | Revision ID                          | nn        | RO            |
| 9      | Program Interface                    | 00        | RO            |
| A      | Sub Class Code                       | 00        | RO            |
| В      | Base Class Code                      | 06        | RO            |
| C      | -reserved- (cache line size)         | 00        | _             |
| D      | Latency Timer                        | 00        | $\mathbf{RW}$ |
| Е      | Header Type                          | 00        | RO            |
| F      | Built In Self Test (BIST)            | 00        | RO            |
| 13-10  | Graphics Aperture Base               | 8000 0008 | RW            |
| 14-27  | -reserved- (base address registers)  | 00        | _             |
| 28-2F  | -reserved- (unassigned)              | 00        | _             |
| 33-30  | -reserved- (expan ROM base addr)     | 00        | _             |
| 37-34  | Capability Pointer                   | 0000 00A0 | RO            |
| 34-3B  | -reserved- (unassigned)              | 00        |               |
| 3C-3D  | -reserved- (interrupt line & pin)    | 00        |               |
| 3E-3F  | -reserved- (min gnt and max latency) | 00        | _             |

#### **Device-Specific Registers**

| Offset | Cache Control              | Default | Acc |
|--------|----------------------------|---------|-----|
| 50     | Cache Control 1            | 00      | RW  |
| 51     | Cache Control 2            | 00      | RW  |
| 52     | Non-Cacheable Control      | 00      | RW  |
| 53     | System Performance Control | 00      | RW  |
| 55-54  | Non-Cacheable Region #1    | 0000    | RW  |
| 57-56  | Non-Cacheable Region #2    | 0000    | RW  |
|        |                            |         |     |

| Offset         DRAM Control         Default           59-58         MA Map Type         0000           5A-5F         DRAM Row Ending Address:         01           5A         Bank 0 Ending (HA[29:22])         01           5B         Bank 1 Ending (HA[29:22])         01           5C         Bank 2 Ending (HA[29:22])         01           5D         Bank 3 Ending (HA[29:22])         01           5E         Bank 4 Ending (HA[29:22])         01           5F         Bank 5 Ending (HA[29:22])         01           60         DRAM Type         00           61         ROM Shadow Control C0000-CFFFF         00           62         ROM Shadow Control D0000-DFFFF         00           63         ROM Shadow Control E0000-FFFFF         00           64         DRAM Timing for Banks 0,1         EC           65         DRAM Timing for Banks 4,5         EC           67         -reserved- (unassigned)         00           68         DRAM Clock Select         00           6A         DRAM Refresh Counter         00 | RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|
| 5A-5F         DRAM Row Ending Address:           5A         Bank 0 Ending (HA[29:22])         01           5B         Bank 1 Ending (HA[29:22])         01           5C         Bank 2 Ending (HA[29:22])         01           5D         Bank 3 Ending (HA[29:22])         01           5E         Bank 4 Ending (HA[29:22])         01           5F         Bank 5 Ending (HA[29:22])         01           60         DRAM Type         00           61         ROM Shadow Control C0000-CFFFF         00           62         ROM Shadow Control D0000-DFFFF         00           63         ROM Shadow Control E0000-FFFFF         00           64         DRAM Timing for Banks 0.1         EC           65         DRAM Timing for Banks 2.3         EC           66         DRAM Timing for Banks 4.5         EC           67         -reserved- (unassigned)         00           68         DRAM Control         00           69         DRAM Clock Select         00           6A         DRAM Refresh Counter         00            | RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW             |
| 5A         Bank 0 Ending (HA[29:22])         01           5B         Bank 1 Ending (HA[29:22])         01           5C         Bank 2 Ending (HA[29:22])         01           5D         Bank 3 Ending (HA[29:22])         01           5E         Bank 4 Ending (HA[29:22])         01           5F         Bank 5 Ending (HA[29:22])         01           60         DRAM Type         00           61         ROM Shadow Control C0000-CFFFF         00           62         ROM Shadow Control D0000-DFFFF         00           63         ROM Shadow Control E0000-FFFFF         00           64         DRAM Timing for Banks 0,1         EC           65         DRAM Timing for Banks 4,5         EC           67         -reserved- (unassigned)         00           68         DRAM Control         00           69         DRAM Clock Select         00           6A         DRAM Refresh Counter         00                                                                                                                       | RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW             |
| 5B         Bank 1 Ending (HA[29:22])         01           5C         Bank 2 Ending (HA[29:22])         01           5D         Bank 3 Ending (HA[29:22])         01           5E         Bank 4 Ending (HA[29:22])         01           5F         Bank 5 Ending (HA[29:22])         01           60         DRAM Type         00           61         ROM Shadow Control C0000-CFFFF         00           62         ROM Shadow Control D0000-DFFFF         00           63         ROM Shadow Control E0000-FFFFF         00           64         DRAM Timing for Banks 0,1         EC           65         DRAM Timing for Banks 2,3         EC           66         DRAM Timing for Banks 4,5         EC           67         -reserved- (unassigned)         00           68         DRAM Control         00           69         DRAM Clock Select         00           6A         DRAM Refresh Counter         00                                                                                                                       | RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW             |
| 5C         Bank 2 Ending (HA[29:22])         01           5D         Bank 3 Ending (HA[29:22])         01           5E         Bank 4 Ending (HA[29:22])         01           5F         Bank 5 Ending (HA[29:22])         01           60         DRAM Type         00           61         ROM Shadow Control C0000-CFFFF         00           62         ROM Shadow Control D0000-DFFFF         00           63         ROM Shadow Control E0000-FFFFF         00           64         DRAM Timing for Banks 0,1         EC           65         DRAM Timing for Banks 2,3         EC           66         DRAM Timing for Banks 4,5         EC           67         -reserved- (unassigned)         00           68         DRAM Control         00           69         DRAM Clock Select         00           6A         DRAM Refresh Counter         00                                                                                                                                                                                 | RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW                   |
| 5D         Bank 3 Ending (HA[29:22])         01           5E         Bank 4 Ending (HA[29:22])         01           5F         Bank 5 Ending (HA[29:22])         01           60         DRAM Type         00           61         ROM Shadow Control C0000-CFFFF         00           62         ROM Shadow Control D0000-DFFFF         00           63         ROM Shadow Control E0000-FFFFF         00           64         DRAM Timing for Banks 0.1         EC           65         DRAM Timing for Banks 2.3         EC           66         DRAM Timing for Banks 4,5         EC           67         -reserved- (unassigned)         00           68         DRAM Control         00           69         DRAM Clock Select         00           6A         DRAM Refresh Counter         00                                                                                                                                                                                                                                           | RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW                         |
| 5E         Bank 4 Ending (HA[29:22])         01           5F         Bank 5 Ending (HA[29:22])         01           60         DRAM Type         00           61         ROM Shadow Control C0000-CFFFF         00           62         ROM Shadow Control D0000-DFFFF         00           63         ROM Shadow Control E0000-FFFFF         00           64         DRAM Timing for Banks 0.1         EC           65         DRAM Timing for Banks 2.3         EC           66         DRAM Timing for Banks 4,5         EC           67         -reserved- (unassigned)         00           68         DRAM Control         00           69         DRAM Clock Select         00           6A         DRAM Refresh Counter         00                                                                                                                                                                                                                                                                                                     | RW<br>RW<br>RW<br>RW<br>RW<br>RW<br>RW                               |
| 5F         Bank 5 Ending (HA[29:22])         01           60         DRAM Type         00           61         ROM Shadow Control C0000-CFFFF         00           62         ROM Shadow Control D0000-DFFFF         00           63         ROM Shadow Control E0000-FFFFF         00           64         DRAM Timing for Banks 0,1         EC           65         DRAM Timing for Banks 2,3         EC           66         DRAM Timing for Banks 4,5         EC           67         -reserved- (unassigned)         00           68         DRAM Control         00           69         DRAM Clock Select         00           6A         DRAM Refresh Counter         00                                                                                                                                                                                                                                                                                                                                                               | RW<br>RW<br>RW<br>RW<br>RW<br>RW                                     |
| 60         DRAM Type         00           61         ROM Shadow Control C0000-CFFFF         00           62         ROM Shadow Control D0000-DFFFF         00           63         ROM Shadow Control E0000-FFFFF         00           64         DRAM Timing for Banks 0,1         EC           65         DRAM Timing for Banks 2,3         EC           66         DRAM Timing for Banks 4,5         EC           67         -reserved- (unassigned)         00           68         DRAM Control         00           69         DRAM Clock Select         00           6A         DRAM Refresh Counter         00                                                                                                                                                                                                                                                                                                                                                                                                                         | RW<br>RW<br>RW<br>RW<br>RW<br>RW                                     |
| 61         ROM Shadow Control C0000-CFFFF         00           62         ROM Shadow Control D0000-DFFFF         00           63         ROM Shadow Control E0000-FFFFF         00           64         DRAM Timing for Banks 0,1         EC           65         DRAM Timing for Banks 2,3         EC           66         DRAM Timing for Banks 4,5         EC           67         -reserved- (unassigned)         00           68         DRAM Control         00           69         DRAM Clock Select         00           6A         DRAM Refresh Counter         00                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | RW<br>RW<br>RW<br>RW<br>RW                                           |
| 62         ROM Shadow Control D0000-DFFFF         00           63         ROM Shadow Control E0000-FFFFF         00           64         DRAM Timing for Banks 0,1         EC           65         DRAM Timing for Banks 2,3         EC           66         DRAM Timing for Banks 4,5         EC           67         -reserved- (unassigned)         00           68         DRAM Control         00           69         DRAM Clock Select         00           6A         DRAM Refresh Counter         00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | RW<br>RW<br>RW<br>RW                                                 |
| 63         ROM Shadow Control E0000-FFFFF         00           64         DRAM Timing for Banks 0,1         EC           65         DRAM Timing for Banks 2,3         EC           66         DRAM Timing for Banks 4,5         EC           67         -reserved- (unassigned)         00           68         DRAM Control         00           69         DRAM Clock Select         00           6A         DRAM Refresh Counter         00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | RW<br>RW<br>RW                                                       |
| 64         DRAM Timing for Banks 0,1         EC           65         DRAM Timing for Banks 2,3         EC           66         DRAM Timing for Banks 4,5         EC           67         -reserved- (unassigned)         00           68         DRAM Control         00           69         DRAM Clock Select         00           6A         DRAM Refresh Counter         00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | RW<br>RW<br>RW                                                       |
| 65         DRAM Timing for Banks 2.3         EC           66         DRAM Timing for Banks 4,5         EC           67         -reserved- (unassigned)         00           68         DRAM Control         00           69         DRAM Clock Select         00           6A         DRAM Refresh Counter         00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | RW<br>RW                                                             |
| 66         DRAM Timing for Banks 4,5         EC           67         -reserved- (unassigned)         00           68         DRAM Control         00           69         DRAM Clock Select         00           6A         DRAM Refresh Counter         00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | RW                                                                   |
| 67         -reserved- (unassigned)         00           68         DRAM Control         00           69         DRAM Clock Select         00           6A         DRAM Refresh Counter         00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                      |
| 68         DRAM Control         00           69         DRAM Clock Select         00           6A         DRAM Refresh Counter         00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | RW                                                                   |
| 68         DRAM Control         00           69         DRAM Clock Select         00           6A         DRAM Refresh Counter         00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                      |
| 6A DRAM Refresh Counter 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | RW                                                                   |
| 6A DRAM Refresh Counter 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | RW                                                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | RW                                                                   |
| 6B DRAM Arbitration Control 01                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | RW                                                                   |
| 6C SDRAM Control 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | RW                                                                   |
| 6D DRAM Control Drive Strength 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | RW                                                                   |
| 6E ECC Control 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | RW                                                                   |
| 6F ECC Status 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | RO                                                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1 1                                                                  |
| Offset PCI Bus Control Default                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Acc                                                                  |
| 70 PCI Buffer Control 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | RW                                                                   |
| 71 CPU to PCI Flow Control 1 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | RW                                                                   |
| 72 CPU to PCI Flow Control 2 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | RW                                                                   |
| 73 PCI Master Control 1 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | RW                                                                   |
| 74 PCI Master Control 2 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | RW                                                                   |
| 75 PCI Arbitration 1 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | RW                                                                   |
| 76 PCI Arbitration 2 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | RW                                                                   |
| 77 Chip Test (do not program) 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | RW                                                                   |
| 78 PMU Control 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | RW                                                                   |
| 79-7D -reserved- 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | _                                                                    |
| 7E-7F DLL Test Mode (do not program) 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | RW                                                                   |
| 80-FF  -reserved-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | _                                                                    |
| Offset   GART/TLB Control   Default                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Acc                                                                  |
| 83-80 GART/TLB Control 0000 0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                      |
| 84 Graphics Aperture Size 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | RW                                                                   |
| 85-87 -reserved- (unassigned) 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                      |
| 8B-88 Gr. Aperture Translation Table Base 0000 0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | RW                                                                   |
| 8C-8F -reserved- (unassigned) 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                      |
| Offset AGP Control Default                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Acc                                                                  |
| A0 AGP ID 02                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | RO                                                                   |
| A1 AGP Next Item Pointer 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | RO                                                                   |
| A2 AGP Specification Revision 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | RO                                                                   |
| A3 -reserved- (unassigned) 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                      |
| A7-A4 AGP Status 0700 0203                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                      |
| AB-A8 AGP Command 0000 0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | RW                                                                   |
| AC AGP Control 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | RW                                                                   |
| AD-AF -reserved- (unassigned) 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                      |

Offset Miscellaneous Control

B0-FB | -reserved- (unassigned)

FD-FF Reserved (do not program)

**Default** 

00

0000 0000

Acc



#### Device 1 - PCI-to-PCI Bridge

#### **Header Registers**

| Offset | Configuration Space Header           | <u>Default</u> | Acc |
|--------|--------------------------------------|----------------|-----|
| 1-0    | Vendor ID                            | 1106           | RO  |
| 3-2    | Device ID                            | 8598           | RO  |
| 5-4    | Command                              | 0007           | RW  |
| 7-6    | Status                               | 0220           | WC  |
| 8      | Revision ID                          | nn             | RO  |
| 9      | Program Interface                    | 00             | RO  |
| Α      | Sub Class Code                       | 04             | RO  |
| В      | Base Class Code                      | 06             | RO  |
| C      | -reserved- (cache line size)         | 00             | _   |
| D      | Latency Timer                        | 00             | RW  |
| Е      | Header Type                          | 01             | RO  |
| F      | Built In Self Test (BIST)            | 00             | RO  |
| 10-17  | -reserved- (base address registers)  | 00             | _   |
| 18     | Primary Bus Number                   | 00             | RW  |
| 19     | Secondary Bus Number                 | 00             | RW  |
| 1A     | Subordinate Bus Number               | 00             | RW  |
| 1B     | -reserved- (secondary latency timer) | 00             | _   |
| 1C     | I/O Base                             | F0             | RW  |
| 1D     | I/O Limit                            | 00             | RW  |
| 1F-1E  | Secondary Status                     | 0000           | RO  |
| 21-20  | Memory Base                          | FFF0           | RW  |
| 23-22  | Memory Limit (Inclusive)             | 0000           | RW  |
| 25-24  | Prefetchable Memory Base             | FFF0           | RW  |
| 27-26  | Prefetchable Memory Limit            | 0000           | RW  |
| 28-3D  | -reserved- (unassigned)              | 00             | _   |
| 3F-3E  | PCI-to-PCI Bridge Control            | 00             | RW  |

#### **Device-Specific Registers**

| <b>Offset</b> | PCI Bus #2 Control        | <u>Default</u> | Acc |
|---------------|---------------------------|----------------|-----|
| 40            | CPU-to-PCI Flow Control 1 | 00             | RW  |
| 41            | CPU-to-PCI Flow Control 2 | 00             | RW  |
| 42            | PCI Master Control        | 00             | RW  |
| 43-4F         | -reserved- (unassigned)   | 00             | _   |

#### Miscellaneous I/O

One I/O port is defined in the VT82C598MVP: Port 22.

| Port 22 | 2 – PCI Arbiter DisableRW                       |
|---------|-------------------------------------------------|
| 7-2     | <b>Reserved</b> always reads 0                  |
| 1       | PCI #2 (AGP) Arbiter Disable                    |
|         | 0 Respond to GREQ# signaldefault                |
|         | 1 Do not respond to GREQ# signal                |
| 0       | PCI #1 Arbiter Disable                          |
|         | 0 Respond to all REQ# signals default           |
|         | 1 Do not respond to any REQ# signals, including |
|         | PREQ#                                           |

This port can be enabled for read/write access by setting bit-7 of Device 0 Configuration Register 78.

#### **Configuration Space I/O**

All registers in the VT82C598MVP (listed above) are addressed via the following configuration mechanism:

#### Mechanism #1

These ports respond only to double-word accesses. Byte or word accesses will be passed on unchanged.

| Port CI | FB-CF8 - Configuration AddressRW                |
|---------|-------------------------------------------------|
| 31      | Configuration Space Enable                      |
|         | 0 Disableddefault                               |
|         | 1 Convert configuration data port writes to     |
|         | configuration cycles on the PCI bus             |
| 30-24   | <b>Reserved</b> always reads 0                  |
| 23-16   | PCI Bus Number                                  |
|         | Used to choose a specific PCI bus in the system |
| 15-11   | Device Number                                   |
|         | Used to choose a specific device in the system  |
|         | (devices 0 and 1 are defined)                   |
| 10-8    | Function Number                                 |
|         | TT 1 . 1                                        |

Used to choose a specific function if the selected device supports multiple functions (only function 0 is defined).

#### Register Number (also called the "Offset") Used to select a specific DWORD in the configuration space

.....always reads 0 1-0 Fixed

#### Port CFF-CFC - Configuration Data.....RW

Refer to PCI Bus Specification Version 2.1 for further details on operation of the above configuration registers.



#### **Register Descriptions**

#### Device 0 Header Registers - Host Bridge

All registers are located in PCI configuration space. They should be programmed using PCI configuration mechanism 1 through CF8 / CFC with bus number, function number, and <u>device number</u> equal to <u>zero</u>.

| Device ( | ) Offset        | 1-0 - Vendor IDRO                                   |
|----------|-----------------|-----------------------------------------------------|
| 15-0     | ID Cod          | le (reads 1106h to identify VIA Technologies)       |
| Device ( |                 | 3-2 - Device IDRO                                   |
| 15-0     | ID Cod          | le (0598h to identify the VT82C598MVP)              |
| Device ( | Offset          | 5-4 - CommandRW                                     |
| 15-10    | Reserv          | J                                                   |
| 9        | Fast Ba         | ack-to-Back Cycle EnableRO                          |
|          | 0 I             | Fast back-to-back transactions only allowed to      |
|          |                 | he same agentdefault                                |
|          | 1 I             | Fast back-to-back transactions allowed to           |
|          | (               | different agents                                    |
| 8        | SERR#           | # EnableRO                                          |
|          | 0 5             | SERR# driver disableddefault                        |
|          | 1 5             | SERR# driver enabled                                |
|          | (SERR           | # is used to report parity errors if bit-6 is set). |
| 7        | Addres          | ss / Data SteppingRO                                |
|          | 0 1             | Device never does steppingdefault                   |
|          | 1 I             | Device always does stepping                         |
| 6        | <b>Parity</b>   | Error ResponseRW                                    |
|          | 0 1             | gnore parity errors & continuedefault               |
|          | 1 7             | Γake normal action on detected parity errors        |
| 5        |                 | Palette SnoopRO                                     |
|          | 0 7             | Γreat palette accesses normallydefault              |
|          | 1 I             | Don't respond to palette accesses on PCI bus        |
| 4        |                 | ry Write and Invalidate CommandRO                   |
|          | $0  \mathbf{I}$ | Bus masters must use Mem Writedefault               |
|          | 1 I             | Bus masters may generate Mem Write & Inval          |
| 3        |                 | Cycle MonitoringRO                                  |
|          | 0 I             | Does not monitor special cyclesdefault              |
|          | 1 I             | Monitors special cycles                             |
| 2        | Bus Ma          | asterRO                                             |
|          | 0 1             | Never behaves as a bus master                       |
|          | 1 (             | Can behave as a bus masterdefault                   |
| 1        | Memor           | ry SpaceRO                                          |
|          | 0 I             | Does not respond to memory space                    |
|          | 1 I             | Responds to memory spacedefault                     |
| 0        | I/O Spa         | aceRO                                               |
|          | 0 1             | Does not respond to I/O spacedefault                |
|          |                 | Responds to I/O space                               |
|          |                 | <del>-</del>                                        |

| <b>Device</b> | Offset 7-6 - Status 1                              | RWC         |
|---------------|----------------------------------------------------|-------------|
| 15            | <b>Detected Parity Error</b>                       |             |
|               | 0 No parity error detected de                      | efault      |
|               | 1 Error detected in either address or data p       |             |
|               | This bit is set even if error response is dis      |             |
|               | (command register bit-6)write one to               | clear       |
| 14            | Signaled System Error (SERR# Asserted)             |             |
|               | always re                                          | ads 0       |
| 13            | Signaled Master Abort                              | 0 1         |
|               | 0 No abort receivedde                              |             |
|               | 1 Transaction aborted by the master                |             |
| 10            | write one to                                       | ciear       |
| 12            | Received Target Abort  0 No abort receivedde       | ofoult      |
|               | 1 Transaction aborted by the target                |             |
|               | write 1 to                                         |             |
| 11            | Signaled Target Abortalways re                     |             |
|               | 0 Target Abort never signaled                      | uus o       |
| 10-9          | DEVSEL# Timing                                     |             |
| 20 /          | 00 Fast                                            |             |
|               | 01 Mediumalways rea                                | ds 01       |
|               | 10 Slow                                            |             |
|               | 11 Reserved                                        |             |
| 8             | <b>Data Parity Error Detected</b>                  |             |
|               | 0 No data parity error detected de                 | efault      |
|               | 1 Error detected in data phase. Set only if        | error       |
|               | response enabled via command bit-6 = 1             |             |
|               | VT82C598MVP was initiator of the open              |             |
|               | in which the error occurredwrite one to            |             |
| 7             | Fast Back-to-Back Capable always re                |             |
| 6             | Reservedalways re                                  |             |
| 5             | 66MHz Capablealways re                             |             |
| 4             | Supports New Capability listalways re              |             |
| 3-0           | <b>Reserved</b> always re                          | ads 0       |
| Device        | Offset 8 - Revision ID                             | RO          |
| 7-0           | VT82C598MVP Chip Revision Code                     | WILO        |
|               |                                                    |             |
| <b>Device</b> | Offset 9 - Programming Interface                   | <u> RO</u>  |
| 7-0           | Interface Identifieralways rea                     | ds 00       |
| Dorrigo       | Offset A. Sub Class Code                           | DΩ          |
|               | Offset A - Sub Class Code                          |             |
| 7-0           | <b>Sub Class Code</b> reads 00 to indicate Host B  | ridge       |
| Device (      | Offset B - Base Class Code                         | RO          |
| 7-0           | Base Class Code reads 06 to indicate Bridge D      |             |
|               |                                                    |             |
|               | Offset D - Latency Timer                           | <u>. RW</u> |
| Specifie      | s the latency timer value in PCI bus clocks.       |             |
| 7-3           | Guaranteed Time Slice for CPUdefa                  | ult=0       |
| 2-0           | Reserved (fixed granularity of 8 clks) always r    | ead 0       |
|               | Bits 2-1 are writeable but read 0 for PCI specific |             |
|               | compatibility. The programmed value may be         | read        |
|               | back in Offset 75 bits 5-4 (PCI Arbitration 1).    |             |



#### **Device 0 Host Bridge Header Registers (continued)**

| <b>Device 0 Offset E - Header TypeRO 7-0 Header Type Code</b> reads 00: single function |          |        |          |          |          |       |       |       |                    |
|-----------------------------------------------------------------------------------------|----------|--------|----------|----------|----------|-------|-------|-------|--------------------|
| 7-0                                                                                     | неа      | aer    | 1 yp     | e Co     | ae       | ••••• | rea   | as u  | o: single function |
| Device (                                                                                | Off      | set I  | 7 - B    | uilt ]   | In Se    | elf T | est ( | BIST  | T)RO               |
| 7                                                                                       | BIS      | T Su   | рро      | rted     | 1        | reads | s 0:  | no su | apported functions |
| 6-0                                                                                     | Rese     | erve   | d        |          |          |       |       |       | always reads 0     |
|                                                                                         |          |        |          |          |          |       |       |       |                    |
| Device (                                                                                | ) Off    | set 1  | 3-10     | ) - G    | raph     | ics A | Aper  | ture  | BaseRW             |
|                                                                                         |          |        |          |          |          |       | _     |       | ess Bits def=0     |
|                                                                                         |          |        | _        |          |          |       |       |       | ess Bits def=0     |
|                                                                                         |          |        |          |          |          |       |       |       | red to 0 if the    |
|                                                                                         |          |        |          |          |          |       |       |       | Size register bit  |
|                                                                                         |          |        |          | fset 8   |          |       | 1     |       | S                  |
|                                                                                         | 27       | 26     | 25       | 24       | 23       | 22    | 21    | 20    | (This Register)    |
|                                                                                         | <u>7</u> | 6      | <u>5</u> | <u>4</u> | <u>3</u> | 2     | 1     | 0     | (Gr Aper Size)     |
|                                                                                         | RW       | RW     | RW       | RW       | RW       | RW    | RW    | RW    | 1M                 |
|                                                                                         | RW       | RW     | RW       | RW       | RW       | RW    | RW    | 0     | 2M                 |
|                                                                                         | RW       | RW     | RW       | RW       | RW       | RW    | 0     | 0     | 4M                 |
|                                                                                         | RW       | RW     | RW       | RW       | RW       | 0     | 0     | 0     | 8M                 |
|                                                                                         | RW       | RW     | RW       | RW       | 0        | 0     | 0     | 0     | 16M                |
|                                                                                         | RW       | RW     | RW       | 0        | 0        | 0     | 0     | 0     | 32M                |
|                                                                                         | RW       | RW     | 0        | 0        | 0        | 0     | 0     | 0     | 64M                |
|                                                                                         | RW       | 0      | 0        | 0        | 0        | 0     | 0     | 0     | 128M               |
|                                                                                         | 0        | 0      | 0        | 0        | 0        | 0     | 0     | 0     | 256M               |
| 19-0                                                                                    | Rese     | erve   | d        |          |          |       |       | al    | lways reads 00008  |
| Note:                                                                                   | The      | loca   | ation    | s in     | the      | addı  | ess   | rang  | e defined by this  |
|                                                                                         | regis    | ster a | are p    | refet    | chab     | le.   |       |       |                    |
|                                                                                         |          |        |          |          |          |       |       |       |                    |

#### Device 0 Offset 37-34 - Capability Pointer.....RO

Contains an offset from the start of configuration space.

31-0 AGP Capability List Pointer.....always reads A0h



### <u>Device 0 Configuration Registers - Host Bridge</u>

### **Cache Control**

| Device | 0 Offset 50 - Cache Control 1RW                       |
|--------|-------------------------------------------------------|
| 7-6    | Cache Enable / Initialize                             |
|        | 00 Cache disabledefault                               |
|        | 01 Cache Initialize - always does L2 fill             |
|        | 10 Cache enable (normal operation)                    |
|        | 11 Reserved (do not use)                              |
| 5      | Linear Burst                                          |
|        | 0 Disabledefault                                      |
|        | 1 Enable                                              |
| 4-3    | Tag Configuration                                     |
|        | 00 8+0 - 8 Tag bits, no alt (dirty) bitdefault        |
|        | 01 7+1 - 7 Tag bits + alternate (dirty) bit           |
|        | 1x Reserved                                           |
| 2-0    | Reservedalways read 0                                 |
| Davies | 0 Offcot 51 Cooks Control 2 DW                        |
|        | 0 Offset 51 - Cache Control 2RW                       |
| 7-6    |                                                       |
| 5      | Backoff CPU                                           |
|        | Set to one to backoff CPU when non-streaming          |
|        | access to fill L2 cache. Used when register 52h bit-2 |
|        | is set for "L2 fill when CACHE# is inactive". This    |
|        | bit should normally be set to 0 for best performance, |
|        | but performance differences are typically not         |
|        | significantly noticeable at the system level.         |
|        | 0 Defer ready return until L2 is filleddefault        |
|        | 1 Backoff CPU until L2 is filled                      |
| 4      | Reserved always reads 0                               |
| 3      | <b>SRAM Banks</b> (default set from inverse of HA29)  |
|        | 0 1 Bank                                              |
| _      | 1 2 Banks                                             |
| 2      | Reserved always reads 0                               |
| 1-0    | Cache Size (bit-0 default set from inverse of HA31)   |
|        | 00 256K                                               |
|        | 01 512K                                               |
|        | 10 1M                                                 |
|        | 11 2M                                                 |

| <u>Device</u> | 0 Offs          | et 52 - Non-Cacheable ControlRW                    |
|---------------|-----------------|----------------------------------------------------|
| 7             | C000            | <b>0-C7FFF Cacheable &amp; Write-Protect</b> def=0 |
| 6             | $\mathbf{D000}$ | <b>0-DFFFF Cacheable &amp; Write-Protect</b> def=0 |
| 5             | E000            | <b>0-EFFFF Cacheable &amp; Write-Protect</b> def=0 |
| 4             | F000            | <b>0-FFFFF Cacheable &amp; Write-Protect</b> def=0 |
| 3             | Rese            | rvedalways reads 0                                 |
| 2             | L2 F            | ill on Single Read                                 |
|               | 0               | Normal L2 cache filldefault                        |
|               | 1               | Force the requested data to be filled into the     |
|               |                 | L2 cache (provided that L2 cache is enabled),      |
|               |                 | even if the CPU does a read cycle with             |
|               |                 | CACHE# de-asserted. Setting this bit               |
|               |                 | significantly improves performance.                |
| 1             | Rese            | rvedalways reads 0                                 |
| 0             | L2 W            | /rite Thru/Write-Back                              |
|               | 0               | Write-Backdefault                                  |
|               | 1               | Write-Thru                                         |
| Davidaa       | 0 Offa          | ot 52 System Doufermones Control DW                |
|               |                 | et 53 - System Performance Control RW              |
| 7             |                 | Around Write                                       |
|               | 0               | Disable default                                    |
|               | 1               | Enable                                             |
| 6             |                 | e Read Pipeline Cycle                              |
|               | 0               | Disable default                                    |
| _             | 1               | —                                                  |
| 5             |                 | e Write Pipeline Cycle                             |
|               | 0               | Disable default                                    |
|               | 1               |                                                    |
| 4             |                 | M Read Pipeline Cycle                              |
|               | 0               | 2 1540 10                                          |
| 2.6           | 1               | Enable                                             |
| 3-0           | Rese            | rvedalways reads 0                                 |
|               |                 |                                                    |



| <b>Device</b> | 0 Offset 55-54 - Non-Cacheable Region #1RW | Device ( | Offset 57-56 - Non-Cachea                                                       | ble Region #2 RW  |
|---------------|--------------------------------------------|----------|---------------------------------------------------------------------------------|-------------------|
| 15-3          | <b>Base Address</b> - A<28:16>             | 15-3     | <b>Base Address MSBs</b> - A<28 As noted below, the base ad of the region size. |                   |
| 2-0           | Range (Region Size)                        | 2-0      | Range (Region Size)                                                             |                   |
|               | 000 Disabledefault                         |          | 000 Disable                                                                     | default           |
|               | 001 64K                                    |          | 001 64K                                                                         |                   |
|               | 010 128K (Base Address A16 must be 0)      |          | 010 128K (Base Address A                                                        | A16 must be 0)    |
|               | 011 256K (Base Address A16-17 must be 0)   |          | 011 256K (Base Address A                                                        | A16-17 must be 0) |
|               | 100 512K (Base Address A16-18 must be 0)   |          | 100 512K (Base Address A                                                        | A16-18 must be 0) |
|               | 101 1M (Base Address A16-19 must be 0)     |          | 101 1M (Base Address A1                                                         | 6-19 must be 0)   |
|               | 110 2M (Base Address A16-20 must be 0)     |          | 110 2M (Base Address A1                                                         | 6-20 must be 0)   |
|               | 111 4M (Base Address A16-21 must be 0)     |          | 111 4M (Base Address A1                                                         | 6-21 must be 0)   |



#### **DRAM Control**

These registers are normally set at system initialization time and not accessed after that during normal system operation. Some of these registers, however, may need to be programmed using specific sequences during power-up initialization to properly detect the type and size of installed memory (refer to the VIA Technologies 82C598MVP BIOS porting guide for details).

#### Table 3. System Memory Map

| Space Start                                | <u>Size</u> | Address Range     | <b>Comment</b>  |  |  |
|--------------------------------------------|-------------|-------------------|-----------------|--|--|
| DOS 0                                      | 640K        | 00000000-0009FFFF | Cacheable       |  |  |
| VGA 640K                                   | 128K        | 000A0000-000BFFFF | Used for SMM    |  |  |
| BIOS 768K                                  | 16K         | 000C0000-000C3FFF | Shadow Ctrl 1   |  |  |
| BIOS 784K                                  | 16K         | 000C4000-000C7FFF | Shadow Ctrl 1   |  |  |
| BIOS 800K                                  | 16K         | 000C8000-000CBFFF | Shadow Ctrl 1   |  |  |
| BIOS 816K                                  | 16K         | 000CC000-000CFFFF | Shadow Ctrl 1   |  |  |
| BIOS 832K                                  | 16K         | 000D0000-000D3FFF | Shadow Ctrl 2   |  |  |
| BIOS 848K                                  | 16K         | 000D4000-000D7FFF | Shadow Ctrl 2   |  |  |
| BIOS 864K                                  | 16K         | 000D8000-000DBFFF | Shadow Ctrl 2   |  |  |
| BIOS 880K                                  | 16K         | 000DC000-000DFFFF | Shadow Ctrl 2   |  |  |
| BIOS 896K                                  | 64K         | 000E0000-000EFFFF | Shadow Ctrl 3   |  |  |
| BIOS 960K                                  | 64K         | 000F0000-000FFFFF | Shadow Ctrl 3   |  |  |
| Sys 1MB                                    |             | 00100000-DRAM Top | Can have hole   |  |  |
| Bus D Top                                  |             | DRAM Top-FFFEFFF  |                 |  |  |
| Init 4G-64k                                | 64K         | FFFEFFFF-FFFFFFFF | 000 Fxxxx alias |  |  |
| Device 0 Offset 59-58 - DRAM MA Map TypeRW |             |                   |                 |  |  |

#### 15-13 Bank 5/4 MA Map Type (EDO/FPG)

| 000 | 8-bit Column Address |  |
|-----|----------------------|--|

| 001 9-1 | nit ('o | lumn / | Address |
|---------|---------|--------|---------|

| 010 10-bit Column Address | default |
|---------------------------|---------|
|---------------------------|---------|

011 11-bit Column Address

100 12-bit Column Address (64Mb)

101 Reserved

11x Reserved

#### Bank 5/4 MA Map Type (SDRAM)

100 64Mbit SDRAM (x4, x8, x16, 4-bank x32)

101 Reserved

11x Reserved

#### Bank 5/4 Virtual Channel Enable...... default=0

11-8 Reserved ..... always reads 0

Bank 1/0 MA Map Type (see above)

Bank 1/0 Virtual Channel Enable...... default=0

3-1 Bank 3/2 MA Map Type (see above)

Bank 3/2 Virtual Channel Enable...... default=0

#### Device 0 Offset 5A-5F - DRAM Row Ending Address:

All of the registers in this group default to 01h:

| Offset 5A - Bank 0 Ending (HA[30:23])RW                     |
|-------------------------------------------------------------|
| Offset 5B - Bank 1 Ending (HA[30:23])RW                     |
| Offset 5C - Bank 2 Ending (HA[30:23])RW                     |
| Offset 5D – Bank 3 Ending (HA[30:23])RW                     |
| Offset 5E – Bank 4 Ending (HA[30:23])RW                     |
| Offset 5F – Bank 5 Ending (HA[30:23])RW                     |
| Note :BIOS is required to fill the ending address registers |

for all banks even if no memory is populated. The endings have to be in incremental order.

| Device | 0 Offset 60 – DRAM TypeRW                 |
|--------|-------------------------------------------|
| 7-6    | Reservedalways reads 0                    |
| 5-4    | DRAM Type for Bank 5/4                    |
|        | 00 Fast Page Mode DRAM (FPG) default      |
|        | 01 EDO DRAM (EDO)                         |
|        | 10 SDRAM Double Data Rate (DDR SDRAM-II)  |
|        | 11 SDRAM Single Data Rate (SDR SDRAM)     |
| 3-2    | <b>DRAM Type for Bank 3/2</b> default=FPG |
| 1-0    | <b>DRAM Type for Bank 1/0</b> default=FPG |

**Table 4. Memory Address Mapping Table** 

#### **EDO/FP DRAM**

|   | MA:        | <u>13</u> | <u>12</u> | 11 | 10 | 9  | 8  | 7  | 6  | <u>5</u> | 4  | 3  | 2  | 1  | 0  |          |
|---|------------|-----------|-----------|----|----|----|----|----|----|----------|----|----|----|----|----|----------|
|   | 8-bit Col  |           | 23        | 22 | 21 | 11 | 20 | 19 | 18 | 17       | 16 | 15 | 14 | 13 | 12 | Row Bits |
|   | (000)      |           |           |    |    |    |    | 10 | 9  | 8        | 7  | 6  | 5  | 4  | 3  | Col Bits |
|   | 9-bit Col  |           | <u>24</u> | 23 | 22 | 21 | 20 | 19 | 18 | 17       | 16 | 15 | 14 | 13 | 12 | Row Bits |
|   | (001)      |           |           |    |    |    | 11 | 10 | 9  | 8        | 7  | 6  | 5  | 4  | 3  | Col Bits |
|   | 10-bit Col |           | <u>25</u> | 24 | 23 | 21 | 20 | 19 | 18 | 17       | 16 | 15 | 14 | 13 | 12 | Row Bits |
|   | (010)      |           |           |    |    | 22 | 11 | 10 | 9  | 8        | 7  | 6  | 5  | 4  | 3  | Col Bits |
| Г | 11-bit Col |           | 26        | 25 | 23 | 21 | 20 | 19 | 18 | 17       | 16 | 15 | 14 | 13 | 12 | Row Bits |
|   | (011)      |           |           |    | 24 | 22 | 11 | 10 | 9  | 8        | 7  | 6  | 5  | 4  | 3  | Col Bits |
| Г | 12-bit Col |           | 27        | 25 | 23 | 21 | 20 | 19 | 18 | 17       | 16 | 15 | 14 | 13 | 12 | Row Bits |
|   | (100)      |           |           | 26 | 24 | 22 | 11 | 10 | 9  | 8        | 7  | 6  | 5  | 4  | 3  | Col Bits |

#### **SDRAM**

| MA:          | <u>13</u> | <u>12</u> | 11 | <u>10</u> | 9  | 8  | 7  | <u>6</u> | <u>5</u> | 4  | 3  | 2  | 1  | 0  |            |
|--------------|-----------|-----------|----|-----------|----|----|----|----------|----------|----|----|----|----|----|------------|
| 16Mb (0xx)   |           |           | 11 | 22        | 21 | 20 | 19 | 18       | 17       | 16 | 15 | 14 | 13 | 12 | Row Bits   |
|              |           |           | 11 | PC        | 24 | 23 | 10 | 9        | 8        | 7  | 6  | 5  | 4  | 3  | Col Bits   |
| 64Mb (100)   | 24        | 13        | 12 | 22        | 21 | 20 | 19 | 18       | 17       | 16 | 15 | 14 | 11 | 23 | x4: 10 col |
| 2/4 bank     | 24        | 13        | 12 | PC        | 26 | 25 | 10 | 9        | 8        | 7  | 6  | 5  | 4  | 3  | x8: 9 col  |
| x4, x8, x16; |           |           |    |           |    |    |    |          |          |    |    |    |    |    | x16: 8 col |
| 4-bank x32   |           |           |    |           |    |    |    |          |          |    |    |    |    |    | x32: 8 col |

"PC" = "Precharge Control" (refer to SDRAM specifications)

16Mb 11x10, 11x9, and 11x8 configurations supported

64Mb x4: 12x10 4bank, 13x10 2bank

x8: 12x9 4bank, 13x9 2bank

13x8 2bank x16: 12x8 4bank,

x32: 11x8 4bank



| <b>Device</b>     | 0 Offs                                                               | et 61 - Shadow RAM Control 1RW                                                                                                                                                                                                                                                                                                    |
|-------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6               | CC00                                                                 | 00h-CFFFFh                                                                                                                                                                                                                                                                                                                        |
|                   | 00                                                                   | Read/write disabledefault                                                                                                                                                                                                                                                                                                         |
|                   | 01                                                                   | Write enable                                                                                                                                                                                                                                                                                                                      |
|                   | 10                                                                   | Read enable                                                                                                                                                                                                                                                                                                                       |
|                   | 11                                                                   | Read/write enable                                                                                                                                                                                                                                                                                                                 |
| 5-4               | C800                                                                 | 0h-CBFFFh                                                                                                                                                                                                                                                                                                                         |
|                   | 00                                                                   | Read/write disabledefault                                                                                                                                                                                                                                                                                                         |
|                   | 01                                                                   | Write enable                                                                                                                                                                                                                                                                                                                      |
|                   | 10                                                                   | Read enable                                                                                                                                                                                                                                                                                                                       |
|                   | 11                                                                   | Read/write enable                                                                                                                                                                                                                                                                                                                 |
| 3-2               |                                                                      | 0h-C7FFFh                                                                                                                                                                                                                                                                                                                         |
|                   | 00                                                                   | Read/write disabledefault                                                                                                                                                                                                                                                                                                         |
|                   | 01                                                                   | Write enable                                                                                                                                                                                                                                                                                                                      |
|                   | 10                                                                   | Read enable                                                                                                                                                                                                                                                                                                                       |
|                   | 11                                                                   | Read/write enable                                                                                                                                                                                                                                                                                                                 |
| 1-0               |                                                                      | 0h-C3FFFh                                                                                                                                                                                                                                                                                                                         |
|                   |                                                                      | Read/write disabledefault                                                                                                                                                                                                                                                                                                         |
|                   | 01                                                                   | Write enable                                                                                                                                                                                                                                                                                                                      |
|                   | 10                                                                   | Read enable                                                                                                                                                                                                                                                                                                                       |
|                   | 11                                                                   | Read/write enable                                                                                                                                                                                                                                                                                                                 |
|                   |                                                                      |                                                                                                                                                                                                                                                                                                                                   |
| <b>Device</b>     | 0 Offs                                                               | et 62 - Shadow RAM Control 2RW                                                                                                                                                                                                                                                                                                    |
| <b>Device</b> 7-6 | DC00                                                                 | 00h-DFFFFh                                                                                                                                                                                                                                                                                                                        |
|                   | DC00                                                                 | <u>.                                      </u>                                                                                                                                                                                                                                                                                    |
|                   | DC00                                                                 | 00h-DFFFFh                                                                                                                                                                                                                                                                                                                        |
|                   | <b>DC0</b> 0                                                         | Oth-DFFFFh  Read/write disabledefault  Write enable  Read enable                                                                                                                                                                                                                                                                  |
| 7-6               | 00<br>01<br>10<br>11                                                 | Oth-DFFFFh  Read/write disable                                                                                                                                                                                                                                                                                                    |
|                   | 00<br>01<br>10<br>11<br><b>D800</b>                                  | Oth-DFFFFh  Read/write disable                                                                                                                                                                                                                                                                                                    |
| 7-6               | 00<br>01<br>10<br>11<br><b>D800</b>                                  | Oth-DFFFFh  Read/write disable                                                                                                                                                                                                                                                                                                    |
| 7-6               | 00<br>01<br>10<br>11<br><b>D800</b><br>00                            | Oth-DFFFFh Read/write disable default Write enable Read enable Read/write enable Oth-DBFFFh Read/write disable default Write enable                                                                                                                                                                                               |
| 7-6               | 00<br>01<br>10<br>11<br><b>D800</b><br>00<br>01<br>10                | Oth-DFFFFh Read/write disable                                                                                                                                                                                                                                                                                                     |
| 7-6<br>5-4        | DC00<br>00<br>01<br>10<br>11<br><b>D800</b><br>00<br>01<br>10        | Oth-DFFFFh Read/write disable                                                                                                                                                                                                                                                                                                     |
| 7-6               | DC00<br>00<br>01<br>10<br>11<br>D800<br>00<br>01<br>10<br>11<br>D400 | Oth-DFFFFh Read/write disable                                                                                                                                                                                                                                                                                                     |
| 7-6<br>5-4        | DC00<br>00<br>01<br>10<br>11<br>D800<br>00<br>01<br>10<br>11<br>D400 | Oth-DFFFh Read/write disable                                                                                                                                                                                                                                                                                                      |
| 7-6<br>5-4        | <b>DC00</b> 00 01 10 11 <b>D800</b> 00 01 10 11 <b>D400</b> 00 01    | Oth-DFFFh Read/write disable default Write enable Read enable Read/write enable Oth-DBFFFh Read/write disable default Write enable Read enable Read enable Read/write enable Oth-DFFFh Read/write disable default Write enable Write enable Oth-D7FFFh Read/write disable default Write enable                                    |
| 7-6<br>5-4        | DC00 00 01 10 11 D800 00 01 10 11 D400 00 01 11 D10                  | Oth-DFFFFh Read/write disable default Write enable Read enable Read/write enable Oth-DBFFFh Read/write disable default Write enable Read enable Read enable Read/write enable Oth-D7FFFh Read/write disable default Write enable Read/write disable default Write enable Read/write disable default Read/write enable Read enable |
| 7-6<br>5-4<br>3-2 | DC00 00 01 10 11 D800 01 10 11 D400 01 11 D400 01 110 11             | Oth-DFFFh Read/write disable                                                                                                                                                                                                                                                                                                      |
| 7-6<br>5-4        | DC00 00 01 10 11 D800 00 01 10 11 D400 01 10 11 D0000                | Oth-DFFFh Read/write disable                                                                                                                                                                                                                                                                                                      |
| 7-6<br>5-4<br>3-2 | DC00 00 01 10 11 D800 01 10 11 D400 01 11 D0000 00                   | Oth-DFFFh Read/write disable                                                                                                                                                                                                                                                                                                      |
| 7-6<br>5-4<br>3-2 | DC00 00 01 10 11 D800 00 01 10 11 D400 01 10 11 D0000 00 01          | Oth-DFFFh Read/write disable                                                                                                                                                                                                                                                                                                      |
| 7-6<br>5-4<br>3-2 | DC00 00 01 10 11 D800 01 10 11 D400 01 11 D0000 00                   | Oth-DFFFh Read/write disable                                                                                                                                                                                                                                                                                                      |

| Device | 0 Offs        | et 63 - Shadow RAM Control 3RW            |  |  |  |  |  |
|--------|---------------|-------------------------------------------|--|--|--|--|--|
| 7-6    | E0000h-EFFFFh |                                           |  |  |  |  |  |
|        | 00            | Read/write disabledefault                 |  |  |  |  |  |
|        | 01            | Write enable                              |  |  |  |  |  |
|        | 10            | Read enable                               |  |  |  |  |  |
|        | 11            | Read/write enable                         |  |  |  |  |  |
| 5-4    | F000          | 0h-FFFFFh                                 |  |  |  |  |  |
|        | 00            | Read/write disabledefault                 |  |  |  |  |  |
|        | 01            | Write enable                              |  |  |  |  |  |
|        | 10            | Read enable                               |  |  |  |  |  |
|        | 11            | Read/write enable                         |  |  |  |  |  |
| 3-2    | Mem           | ory Hole                                  |  |  |  |  |  |
|        | 00            | Nonedefault                               |  |  |  |  |  |
|        | 01            | 512K-640K                                 |  |  |  |  |  |
|        | 10            | 15M-16M (1M)                              |  |  |  |  |  |
|        | 11            | 14M-16M (2M)                              |  |  |  |  |  |
| 1-0    | SMI           | Mapping Control                           |  |  |  |  |  |
|        | 00            | Disable SMI Address Redirection default   |  |  |  |  |  |
|        | 01            | Allow access to DRAM Axxxx-Bxxxx for both |  |  |  |  |  |
|        |               | normal and SMI cycles                     |  |  |  |  |  |
|        | 10            | Reserved                                  |  |  |  |  |  |
|        | 11            | Allow SMI Axxxx-Bxxxx DRAM access         |  |  |  |  |  |

Note: The A0000-BFFFF address range is reserved for use by VGA controllers for system access to the VGA frame buffer. Since frame buffer accesses are normally directed to the system VGA controller (with its separate memory subsystem), system DRAM locations in the A0000-BFFFF range would normally be unused. Setting the above bits appropriately allows this block of system memory to be used by directing Axxxx-Bxxxx accesses to corresponding memory addresses in system DRAM instead of directing those accesses to the PCI bus for VGA frame buffer access.



Device 0 Offset 64 - DRAM Timing for Banks 0,1 ......RW

Device 0 Offset 65 - DRAM Timing for Banks 2,3 ......RW

Device 0 Offset 66 - DRAM Timing for Banks 4,5 .....RW

| FPG/1 | EDO Settings     | s for Registers 64-66                   |
|-------|------------------|-----------------------------------------|
| 7     | RAS Prech        | arge Time                               |
|       | 0 3T             |                                         |
|       | 1 4T             | default                                 |
| 6     | <b>RAS Pulse</b> | Width                                   |
|       | 0 4T             |                                         |
|       | 1 5T             | default                                 |
| 5-4   | CAS Read         | Pulse Width                             |
|       | 00 1T            |                                         |
|       | 01 2T            |                                         |
|       | 10 3T            | default                                 |
|       | 11 4T            |                                         |
|       | Note: EDC        | ) will not automatically reduce the CAS |
|       | pulse width      | . For EDO type DRAMs, use 00 if CAS     |
|       | width $= 1$ is   | to be used.                             |
| 3     | CAS Write        | Pulse Width                             |
|       | 0 1T             |                                         |
|       | 1 2T             | default                                 |
| 2     | MA-to-CAS        | S Delay                                 |
|       | 0 1T             |                                         |
|       | 1 2T             | default                                 |
| 1     | RAS to MA        | Delay                                   |
|       | 0 1T             | default                                 |
|       | 1 2T             |                                         |
| 0     | Reserved         | always reads 0                          |
|       |                  |                                         |

| SDRA | M Settings for Registers 64-66              |
|------|---------------------------------------------|
| 7    | Precharge Command to Active Command Period  |
|      | 0  TRP = 2T                                 |
|      | 1 $T_{RP} = 3T$ default                     |
| 6    | Active Command to Precharge Command Period  |
|      | 0  Tras = 5T                                |
|      | 1 Tras = $6T$ default                       |
| 5-4  | CAS Latency                                 |
|      | SDRAM SDRAM-II                              |
|      | 00 	 1T 	 n/a                               |
|      | 01 2T n/a                                   |
|      | 10 3T 2T, 2.5Tdefault                       |
|      | 11 n/a 3T                                   |
| 3    | DDR Write Enable (SDRAM-II Only)            |
|      | 0 Disable                                   |
|      | 1 Enabledefault                             |
| 2    | <b>ACTIVE Command to CMD Command Period</b> |
|      | 0 2T                                        |
|      | 1 3Tdefault                                 |
| 1-0  | Bank Interleave                             |
|      | 00 No Interleavedefault                     |
|      | 01 2-way                                    |
|      | 10 4-way                                    |
|      | 11 Reserved                                 |
|      |                                             |



| <b>Device</b> | 0 Offset 68 - DRAM ControlRW                                                                                                                                                                                                                                        | Device 0 Offset 6A - Refresh CounterRW                                   |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|
| 7<br>6        | SDRAM Open Page Control  O Always precharge SDRAM banks when accessing EDO/FPG DRAMsdefault  SDRAM banks remain active when accessing EDO/FPG banks  Bank Page Control  O Allow only pages of the same bank active def  Allow pages of different banks to be active | 7-0 Refresh Counter (in units of 16 CPUCLKs)  00 DRAM Refresh Disabled   |
| 5             | EDO Pipeline Burst Rate  0 X-2-2-2-2-2                                                                                                                                                                                                                              | The programmed value is the desired number of 16-CPUCLK units minus one. |
| 4             | Reserved (do not program) default = 0                                                                                                                                                                                                                               |                                                                          |
| 3             | EDO Test Mode  0 Disabledefault                                                                                                                                                                                                                                     | Device 0 Offset 6B - DRAM Arbitration Control RW                         |
| 2             | 1 Enable  Burst Refresh 0 Disabledefault 1 Enable (burst 4 times)                                                                                                                                                                                                   | 7-6 Arbitration Parking Policy 00 Park at last bus owner                 |
| 1-0           | System Frequency DividerRO                                                                                                                                                                                                                                          | 11 Reserved                                                              |
| No.           | x0 CPU/PCI Frequency Ratio = 2x (66 MHz) 01 CPU/PCI Frequency Ratio = 3x (100 MHz) 11 CPU/PCI Frequency Ratio = 2.5x (75/83 MHz) These bits are latched from HA27-26 at the rising edge of RESET#.                                                                  | 5-1 Reserved                                                             |
|               | MD0 is internally pulled up for EDO detection.  0 Offset 69 – DRAM Clock SelectRW  DRAM Operating FrequencyRO                                                                                                                                                       | 1 Enable                                                                 |

0 Same as CPU Frequency (66/75/83/100 MHz)

This bit is latched from HA25 at the rising edge of

..... always reads 0

1 Same as AGP Frequency (66 MHz)

RESET#. **6-0** Reserved



| Device | 0 Offse | et 6C - SDRAM ControlRW                       |
|--------|---------|-----------------------------------------------|
| 7      | Reser   | vedalways reads 0                             |
| 6      | DRA     | M Start Cycle                                 |
|        | 0       | Concurrent with cache hit detection           |
|        |         | (for 66MHz operation)default                  |
|        | 1       | After cache hit detection                     |
|        |         | (for 100MHz operation)                        |
| 5      | MD-t    | o-HD Pop                                      |
|        | 0       | Normaldefault                                 |
|        | 1       | Add 1T latency to improve MD setup time at    |
|        |         | 100 MHz                                       |
| 4      | DDR     | Write-to-Read Turnaround                      |
|        | 0       | 1T Turnaround (i.e., 3T from Write command    |
|        |         | to Read command)default                       |
|        | 1       | 2T Turnaround                                 |
| 3      |         | e RW Burst Stop Command                       |
|        |         | Disabledefault                                |
|        | 1       | Enable BST command to SDRAM to allow          |
|        |         | fast single-cycle pipeline                    |
| 2-0    |         | AM Operation Mode Select                      |
|        |         | Normal SDRAM Modedefault                      |
|        |         | NOP Command Enable                            |
|        | 010     | All-Banks-Precharge Command Enable            |
|        |         | (CPU-to-DRAM cycles are converted             |
|        |         | to All-Banks-Precharge commands).             |
|        | 011     | MSR Enable                                    |
|        |         | CPU-to-DRAM cycles are converted to           |
|        |         | commands and the commands are driven on       |
|        |         | MA[13:0]. The BIOS selects an appropriate     |
|        |         | host address for each row of memory such that |
|        |         | the right commands are generated on           |
|        | 100     | MA[13:0].                                     |
|        | 100     | CBR Cycle Enable (if this code is selected,   |
|        |         | CAS-before-RAS refresh is used; if it is not  |
|        | 101     | selected, RAS-Only refresh is used)           |
|        | 101     | 110501 ( 00                                   |
|        | 11X     | Reserved                                      |

| <b>Device</b> | 0 Offse | et 6D - DRAM Drive StrengthRW         |
|---------------|---------|---------------------------------------|
| 7             | Reser   | <b>ved</b> always reads 0             |
| 6-5           |         | DRAM Read Latch                       |
|               | 00      | Disabledefault                        |
|               | 01      | 0.5 ns                                |
|               | 10      | 1.0 ns                                |
|               | 11      | 2.0 ns                                |
| 4             | MD I    | <b>Drive</b>                          |
|               | 0       | 8 mAdefault                           |
|               | 1       | 6 mA                                  |
| 3             | SDRA    | AM Command Drive (SRAS#, SCAS#, SWE#) |
|               | 0       | 16mAdefault                           |
|               | 1       | 24mA                                  |
| 2             | MA[2]   | 2:13] / WE# Drive                     |
|               | 0       | 16mAdefault                           |
|               | 1       | 24mA                                  |
| 1             | CAS#    | † Drive                               |
|               | 0       | 8 mAdefault                           |
|               | 1       | 12 mA                                 |
| 0             | RAS#    | <sup>‡</sup> Drive                    |
|               | 0       | 16mAdefault                           |
|               | 1       | 24mA                                  |



| <u>Jevice</u> | <u>u Ons</u> | et be - ecc ControlRW                        |
|---------------|--------------|----------------------------------------------|
| 7             | ECC          | / ECMode Select                              |
|               | 0            | ECC Checking and Reportingdefault            |
|               | 1            | ECC Checking, Reporting, and Correcting      |
| 6             | Rese         | rvedalways reads 0                           |
| 5             | Enab         | ole SERR# on ECC / EC Multi-Bit Error        |
|               | 0            | Don't assert SERR# for multi-bit errors def  |
|               | 1            | Assert SERR# for multi-bit errors            |
| 4             | Enab         | ole SERR# on ECC / EC Single-Bit Error       |
|               | 0            | Don't assert SERR# for single-bit errors def |
|               | 1            | Assert SERR# for single-bit errors           |
| 3             | Rese         | rvedalways reads 0                           |
| 2             | ECC          | / EC Enable - Bank 5/4 (DIMM 2)              |
|               | 0            | Disable (no ECC or EC for banks 5/4)default  |
|               | 1            | Enable (ECC or EC per bit-7)                 |
| 1             | ECC          | / EC Enable - Bank 3/2 (DIMM 1)              |
|               | 0            | Disable (no ECC or EC for banks 3/2)default  |
|               | 1            | Enable (ECC or EC per bit-7)                 |
| 0             | ECC          | / EC Enable - Bank 1/0 (DIMM 0)              |
|               | 0            | Disable (no ECC or EC for banks 1/0)default  |
|               | 1            | Enable (ECC or EC per bit-7)                 |
|               |              |                                              |

Error checking / correction may be enabled bank-pair by bank-pair (DIMM by DIMM) by using bits 0-2 above. Bank pairs must be populated with 72-bit memory to enable for EC or ECC since the additional data bits must be present in either case. For this reason, if 64-bit memory is populated in a particular bank pair, the corresponding bit 0-2 should be set to 0 to disable both EC and ECC for that bank pair. For those bank pairs that have 72-bit memory available (and have the corresponding bit 0-2 set), either EC or ECC may be selected via bit-7 above (i.e., all enabled bank pairs will use EC or all will use ECC).

If error checking / reporting only (EC) is selected, all read and write cycles will use normal timing. Partial writes (with EC or ECC enabled) will use read-modify-write cycles to maintain correct error correction codes in the additional 8 data bits. If EC and ECC are disabled for a particular bank pair, partial writes to that bank pair will use the byte enables to write only the selected bytes (using normal write cycles and cycle timing). If error correction (ECC) is selected, the first read of a transaction will always have one additional cycle of latency.

| <u>Bit-7</u> | Bits 2-0 | <u>RMW</u> | <b>Error Checking</b> | <b>Error Correction</b> |
|--------------|----------|------------|-----------------------|-------------------------|
| 0/1          | 0        | No         | No                    | No                      |
| 0            | 1        | Yes        | Yes                   | No                      |
| 1            | 1        | Yes        | Yes                   | Yes                     |

| <u>jevice</u> | U Oliset of - ECC Status RWC                         |
|---------------|------------------------------------------------------|
| 7             | Multi-bit Error Detected write of '1' resets         |
| 6-4           | Multi-bit Error DRAM Bankdefault=0                   |
|               | Encoded value of the bank with the multi-bit error.  |
|               |                                                      |
| 3             | Single-bit Error Detected write of '1' resets        |
| 2-0           | Single-bit Error DRAM Bankdefault=0                  |
|               | Encoded value of the bank with the single-bit error. |
|               |                                                      |



 $\frac{\textbf{PCI Bus \#1 Control}}{\textbf{These registers are normally programmed once at system}}$ initialization time.

| <u>Device</u> | 0 Offs | <u>et 70 - PCI Buffer Control</u> | RW            |
|---------------|--------|-----------------------------------|---------------|
| 7             | CPU    | to PCI Post-Write                 |               |
|               | 0      | Disable                           | default       |
|               | 1      | Enable                            |               |
| 6             | PCI :  | Master to DRAM Post-Write         |               |
|               | 0      | Disable                           | default       |
|               | 1      | Enable                            |               |
| 5             | CPU    | -to-PCI Prefetch                  |               |
|               | 0      | Disable                           | default       |
|               | 1      | Enable                            |               |
| 4             | PCI :  | Master to DRAM Prefetch Disabl    | le            |
|               | 0      | Enable                            | default       |
|               | 1      | Disable                           |               |
| 3             | Rese   | rved (do not program)             | $default = 0$ |
| 2             | PCI :  | Master Read Caching               |               |
|               | 0      | Disable                           | default       |
|               | 1      | Enable                            |               |
| 1             | Dela   | y Transaction                     |               |
|               | 0      | Disable                           | default       |
|               | 1      | Enable                            |               |
| 0             | Rese   | rved (do not program)             | $default = 0$ |

| Device 0 Offset 71 - CPU to PCI Flow Control 1RW |                          |                                                                     |  |  |
|--------------------------------------------------|--------------------------|---------------------------------------------------------------------|--|--|
| 7                                                | Dyna                     | mic Burst                                                           |  |  |
|                                                  | 0                        | Disabledefault                                                      |  |  |
|                                                  | 1                        | Enable (see note under bit-3 below)                                 |  |  |
| 6                                                | Byte                     | Merge                                                               |  |  |
|                                                  | 0                        | Disable default                                                     |  |  |
|                                                  | 1                        | Enable                                                              |  |  |
| 5                                                | Reser                    | rved (do not program)default = 0                                    |  |  |
| 4                                                | PCI I/O Cycle Post Write |                                                                     |  |  |
|                                                  | 0                        | ·                                                                   |  |  |
|                                                  | 1                        | Enable                                                              |  |  |
| 3                                                | PCI I                    | Burst                                                               |  |  |
|                                                  | 0                        | Disabledefault                                                      |  |  |
|                                                  | 1                        | Enable (bit7=1 will override this option)                           |  |  |
| bit-7                                            | <u>bit-3</u>             | Operation                                                           |  |  |
| 0                                                | 0                        | Every write goes into the write buffer and no                       |  |  |
|                                                  |                          | PCI burst operations occur.                                         |  |  |
| 0                                                | 1                        | If the write transaction is a burst transaction,                    |  |  |
|                                                  |                          | the information goes into the write buffer and                      |  |  |
|                                                  |                          | burst transfers are later performed on the PCI                      |  |  |
|                                                  |                          | bus. If the transaction is not a burst, PCI write                   |  |  |
|                                                  |                          | occurs immediately (after a write buffer flush).                    |  |  |
| 1                                                | X                        | Every write transaction goes to the write                           |  |  |
|                                                  |                          | buffer; burstable transactions will then burst                      |  |  |
|                                                  |                          | on the PCI bus and non-burstable won't. This                        |  |  |
|                                                  |                          | is the normal setting.                                              |  |  |
| 2                                                | PCI I                    | Fast Back-to-Back Write                                             |  |  |
|                                                  | 0                        | Disable default                                                     |  |  |
|                                                  | U                        | Bisacie delatit                                                     |  |  |
|                                                  | 1                        | Enable                                                              |  |  |
| 1                                                | 1                        | Enable<br>k <b>Frame Generation</b>                                 |  |  |
| 1                                                | 1                        | Enable                                                              |  |  |
| 1                                                | 1<br>Quicl               | Enable<br>k <b>Frame Generation</b>                                 |  |  |
| 1                                                | 1<br>Quick<br>0<br>1     | Enable<br>k <b>Frame Generation</b><br>Disabledefault               |  |  |
|                                                  | 6 5 4 3 bit-7 0 0        | 0 1 6 Byte 0 1 5 Reser 4 PCII 0 1 3 PCII 0 1 bit-7 0 0 1 1 x 2 PCII |  |  |

1 Enable



| <b>Device</b> | <u>0 Offse</u> | t 72 - CPU to PCI Flow Control 2RWC               |
|---------------|----------------|---------------------------------------------------|
| 7             | Retry          | Status                                            |
|               | 0              | Retry occurred less than retry limitdefault       |
|               | 1              | Retry occurred more than x times (where x is      |
|               |                | defined by bits 5-4)write 1 to clear              |
| 6             | Retry          | <b>Timeout Action</b>                             |
|               | 0              | Retry Forever (record status only)default         |
|               | 1              | Flush buffer for write or return all 1s for read  |
| 5-4           | Retry          | Limit                                             |
|               | 00             | Retry 2 timesdefault                              |
|               | 01             | Retry 16 times                                    |
|               | 10             | Retry 4 times                                     |
|               | 11             | Retry 64 times                                    |
| 3             | Clear          | Failed Data and Continue Retry                    |
|               | 0              | Flush the entire post-write bufferdefault         |
|               | 1              | When data is posting and master (or target)       |
|               |                | abort fails, pop the failed data if any, and keep |
|               |                | posting                                           |
| 2             | CPU I          | Backoff on PCI Read Retry Failure                 |
|               | 0              | Disabledefault                                    |
|               | 1              | Backoff CPU when reading data from PCI and        |
|               |                | retry fails                                       |
| 1             | Reduc          | ce 1T for FRAME# Generation                       |
|               | 0              | Disabledefault                                    |
|               | 1              | Enable                                            |
| 0             | Reser          | $\mathbf{ved}$ (do not program) default = 0       |

| Device | 0 Offs                         | et 73 - PCI Master Control 1RW                  |  |
|--------|--------------------------------|-------------------------------------------------|--|
| 7      | <b>Reserved</b> always reads 0 |                                                 |  |
| 6      | PCI I                          | Master 1-Wait-State Write                       |  |
|        | 0                              | Zero wait state TRDY# response default          |  |
|        | 1                              | One wait state TRDY# response                   |  |
| 5      | PCI I                          | Master 1-Wait-State Read                        |  |
|        | 0                              | Zero wait state TRDY# response default          |  |
|        | 1                              | One wait state TRDY# response                   |  |
| 4      | Prefe                          | etch Disable                                    |  |
|        | 0                              | Enable default                                  |  |
|        | 1                              | Disable                                         |  |
| 3      | Asse                           | rt STOP# after PCI Master Write Timeout         |  |
|        | 0                              | Disabledefault                                  |  |
|        | 1                              | Enable                                          |  |
| 2      | Asse                           | rt STOP# after PCI Master Read Timeout          |  |
|        | 0                              | Disabledefault                                  |  |
|        | 1                              | Enable                                          |  |
| 1      | LOC                            | K# Function                                     |  |
|        | 0                              | Disabledefault                                  |  |
|        | 1                              | Enable                                          |  |
| 0      |                                | Master Broken Timer Enable                      |  |
|        | 0                              | Disabledefault                                  |  |
|        | 1                              | Enable. Force into arbitration when there is no |  |
|        |                                | FRAME# 16 PCICLK's after the grant. Does        |  |
|        |                                | not apply to south bridge PREQ# input           |  |
| Device | 0 Offs                         | et 74 - PCI Master Control 2RW                  |  |
| 7      | PCI                            | Master Read Prefetch by Enhance Command         |  |
|        | 0                              | Always Prefetchdefault                          |  |
|        | 1                              | Prefetch only if Enhance command                |  |
| 6      | PCI I                          | Master Write Merge                              |  |
|        | 0                              | Disabledefault                                  |  |
|        | 1                              | Enable                                          |  |

.....always reads 0

5-0 Reserved



| <b>Device</b> | 0 Offset 75 - PCI Arbitration 1RW                        | <b>Device</b> | 0 Offset 78 - PMU Control       | RW                |
|---------------|----------------------------------------------------------|---------------|---------------------------------|-------------------|
| 7             | Arbitration Mechanism                                    | 7             | I/O Port 22 Access              |                   |
|               | 0 PCI has prioritydefault                                |               | 0 CPU access to I/O address 22  | h is passed on to |
|               | 1 Fair arbitration between PCI and CPU                   |               | the PCI bus                     | default           |
| 6             | Arbitration Mode                                         |               | 1 CPU access to I/O address 2   | 22h is processed  |
|               | 0 REQ-based (arbitrate at end of REQ#)default            |               | internally                      | 1                 |
|               | 1 Frame-based (arbitrate at FRAME# assertion)            | 6             | Suspend Refresh Type            |                   |
| 5-4           | Latency Timer read only, reads Rx0D bits 2:1             |               | 0 CBR Refresh                   | default           |
| 3-0           | PCI Master Bus Time-Out                                  |               | 1 Self Refresh                  |                   |
|               | (force into arbitration after a period of time)          | 5             | Normal Refresh                  |                   |
|               | 0000 Disabledefault                                      |               | 0 Suspend refresh using SUSCL   | K default         |
|               | 0001 1x32 PCICLKs                                        |               | 1 Normal refresh                |                   |
|               | 0010 2x32 PCICLKs                                        | 4             | Dynamic Clock Control           |                   |
|               | 0011 3x32 PCICLKs                                        |               | 0 Normal (clock is always runni | ng) default       |
|               | 0100 4x32 PCICLKs                                        |               | 1 Clock to various internal fun |                   |
|               |                                                          |               | disabled when those blocks are  |                   |
|               | 1111 15x32 PCICLKs                                       | 3             | GCKRUN# De-assertion            | C                 |
|               |                                                          |               | 0 GCKRUN# always low            | default           |
| <b>Device</b> | 0 Offset 76 - PCI Arbitration 2RW                        |               | 1 GCKRUN# could be high due     |                   |
| 7             | PCI #2 Master Access PCI #1 Retry Disconnect             | 2             | Reserved                        |                   |
|               | 0 Disable (PCI #2 will not be disconnected until         | 1             | PCKRUN# / GCKRUN# Pin Contr     | •                 |
|               | access finishes)default                                  | _             | 0 Disable (A21=GPAR,C20=GS      |                   |
|               | 1 Enable (PCI #2 will be disconnected if max             |               | 1 Enable (A21=GCKRUN#, C2       |                   |
|               | retries are attempted without success)                   | 0             | Memory Clock Enable (CKE) Fund  |                   |
| 6             | CPU Latency Timer Bit-0RO                                | -             | 0 CKE Disable (pins T1, R4, N   |                   |
|               | 0 CPU has at least 1 PCLK time slot when CPU             |               | normal DRAM signals)            |                   |
|               | has PCI bus                                              |               | 1 CKE Enable (pins T1, R4, N    |                   |
|               | 1 CPU has no time slot                                   |               | CKE# signals)                   | ,                 |
| 5-4           | <b>Master Priority Rotation Control</b>                  |               |                                 |                   |
|               | 00 Disabled (arbitration per Rx75 bit-7)default          |               |                                 |                   |
|               | 01 Grant to CPU after every PCI master grant             |               |                                 |                   |
|               | 10 Grant to CPU after every 2 PCI master grants          |               | 0 Offset 7E – DLL Test Mode     |                   |
|               | 11 Grant to CPU after every 3 PCI master grants          | 7-6           | Reserved (status)               |                   |
|               | With setting 01, the CPU will always be granted          | 5-0           | Reserved (do not use)           | default=0         |
|               | access after the current bus master completes, no        | Darrica       | 0 Offeet TE DIT Test Mede       | DW                |
|               | matter how many PCI masters are requesting. With         |               | 0 Offset 7F – DLL Test Mode     |                   |
|               | setting 10, if other PCI masters are requesting during   | 7-0           | Reserved (do not use)           | default=0         |
|               | the current PCI master grant, the highest priority       |               |                                 |                   |
|               | master will get the bus after the current master         |               |                                 |                   |
|               | completes, but the CPU will be guaranteed to get the     |               |                                 |                   |
|               | bus after that master completes. With setting 11, if     |               |                                 |                   |
|               | other PCI masters are requesting, the highest priority   |               |                                 |                   |
|               | will get the bus next, then the next highest priority    |               |                                 |                   |
|               | will get the bus, then the CPU will get the bus. In      |               |                                 |                   |
|               | other words, with the above settings, even if multiple   |               |                                 |                   |
|               | PCI masters are continuously requesting the bus, the     |               |                                 |                   |
|               | CPU is guaranteed to get access after every master       |               |                                 |                   |
|               | grant (01), after every other master grant (10) or after |               |                                 |                   |
|               | every third master grant (11).                           |               |                                 |                   |
| 3-0           | Reserved always reads 0                                  |               |                                 |                   |
|               | 0 Offset 77 - Chip Test ModeRW                           |               |                                 |                   |
| 7-6           | Reserved (no function) always reads 0                    |               |                                 |                   |
| 5-0           | Reserved (do not use)default=0                           |               |                                 |                   |
|               |                                                          |               |                                 |                   |



#### **GART / Graphics Aperture Control**

The function of the Graphics Address Relocation Table (GART) is to translate virtual 32-bit addresses issued by an AGP device into 4K-page based physical addresses for system memory access. In this translation, the upper 20 bits (A31-A12) are remapped, while the lower 12 address bits (A11-A0) are used unchanged.

A one-level fully associative lookup scheme is used to implement the address translation. In this scheme, the upper 20 bits of the virtual address are used to point to an entry in a page table located in system memory. Each page table entry contains the upper 20 bits of a physical address (a "physical page" address). For simplicity, each page table entry is 4 bytes. The total size of the page table depends on the GART range (called the "aperture size") which is programmable in the VT82C598MVP.

This scheme is shown in the figure below.



Figure 6. Graphics Aperture Address Translation

Since address translation using the above scheme requires an access to system memory, an on-chip cache (called a "Translation Lookaside Buffer" or TLB) is utilized to enhance performance. The TLB in the 82C598MVP contains 16 entries. Address "misses" in the TLB require an access of system memory to retrieve translation data. Entries in the TLB are replaced using an LRU (Least Recently Used) algorithm.

Addresses are translated only for accesses within the "Graphics Aperture" (GA). The Graphics Aperture can be any power of two in size from 1MB to 256MB (i.e., 1MB, 2MB, 4MB, 8MB, etc). The base of the Graphics Aperture can be anywhere in the system virtual address space on an address boundary determined by the aperture size (e.g., if the aperture size is 4MB, the base must be on a 4MB address boundary). The Graphics Aperture Base is defined in register offset 10 of device 0. The Graphics Aperture Size and TLB Table Base are defined in the following register group (offsets 84 and 88 respectively) along with various control bits.



| Device | 0 Offset 83-80 - GART/TLB ControlRW                                          | Device 0 Offset 84 - Graphics Aperture SizeRW          |
|--------|------------------------------------------------------------------------------|--------------------------------------------------------|
| 31-16  | <b>Reserved</b> always reads 0                                               | 7-0 Graphics Aperture Size                             |
| 15-8   | Reserved (test mode status)RO                                                | 11111111 1M                                            |
|        |                                                                              | 11111110 2M                                            |
| 7      | Flush Page TLB                                                               | 11111100 4M                                            |
|        | 0 Disabledefault                                                             | 11111000 8M                                            |
|        | 1 Enable                                                                     | 11110000 16M                                           |
|        |                                                                              | 11100000 32M                                           |
| 6-4    | Reserved (always program to 0)RW                                             | 11000000 64M                                           |
|        |                                                                              | 10000000 128M                                          |
| 3      | PCI#1 Master Address Translation for GA Access                               | 00000000 256M                                          |
|        | 0 Addresses generated by PCI #1 Master                                       | <b>3-0 Reserved</b> always reads 0                     |
|        | accesses of the Graphics Aperture will not be                                |                                                        |
|        | translateddefault                                                            | Offset 8B-88 - GA Translation Table BaseRW             |
|        | 1 PCI #1 Master GA addresses will be translated                              | 31-12 Graphics Aperture Translation Table Base.        |
| 2      | PCI#2 Master Address Translation for GA Access                               | Pointer to the base of the translation table in system |
|        | 0 Addresses generated by PCI #2 Master                                       | memory used to map addresses in the aperture range     |
|        | accesses of the Graphics Aperture will not be                                | (the pointer to the base of the "Directory" table).    |
|        | translateddefault                                                            | 11-3 Reservedalways reads 0                            |
|        | 1 PCI #2 Master GA addresses will be translated                              | 2 PCI Master Directly Accesses DRAM if in GART         |
| 1      | CPU Address Translation for GA Access                                        | Range                                                  |
|        | 0 Addresses generated by CPU accesses of the                                 | 0 Disabledefault                                       |
|        | Graphics Aperture will not be translated def                                 | 1 Enable                                               |
|        | 1 CPU GA addresses will be translated                                        | 1 Graphics Aperture Enable                             |
| 0      | AGP Address Translation for GA Access                                        | 0 Disabledefault                                       |
|        | 0 Addresses generated by AGP accesses of the                                 | 1 Enable                                               |
|        | Graphics Aperture will not be translated def                                 | Note: To disable the Graphics Aperture, set this bit   |
|        | 1 AGP GA addresses will be translated                                        | to 0 and set all bits of the Graphics Aperture Size to |
| Note:  | For any master access to the Graphics Aparture range                         | 0. To enable the Graphics Aperture, set this bit to 1  |
|        | For any master access to the Graphics Aperture range, will not be performed. | and program the Graphics Aperture Size to the          |
| snoop  | will not be performed.                                                       | desired aperture size.                                 |
|        |                                                                              | 0 Translation Table Noncachable                        |
|        |                                                                              | 0 Cachabledefault                                      |
|        |                                                                              | 1 Non-cachable                                         |
|        |                                                                              | Note: Setting this bit will make the address range     |
|        |                                                                              | programmed in bits 31-12 of this register non-         |

Address bit 15 masked if Size bit-5 = 0

Address bit 17 masked if Size bit-7 = 0Address bit 16 masked if Size bit-6 = 0

cachable to L1/L2 with the following bits masked per the Graphics Aperture Size (offset

Address bit 14 masked if Size bit-4 = 0

Address bit 13 masked if Size bit-3 = 0

Address bit 12 masked if Size bit-2 = 0Address bit 11 masked if Size bit-1 = 0

Address bit 10 masked if Size bit-0 = 0

Note: If TLB miss, the TLB table is fetched by the address:

84 described above):

Gr Ap Trans Table Base [31:12] + A[27:22], A[21:12], 2'b00



# **AGP Control**

| Device ( | <u> 0 Offset A3-A0 - AGP Capability IdentifierRO</u>  |
|----------|-------------------------------------------------------|
| 31-24    | <b>Reserved</b> always reads 00                       |
| 23-20    | Major Specification Revision always reads 0001        |
|          | Major revision # of AGP spec device conforms to       |
| 19-16    | Minor Specification Revision always reads 0000        |
|          | Minor revision # of AGP spec device conforms to       |
| 15-8     | Pointer to Next Item always reads 00 (last item)      |
| 7-0      | <b>AGP ID</b> (always reads 02 to indicate it is AGP) |
| Device ( | 0 Offset A7-A4 - AGP StatusRO                         |
| 31-24    | Maximum AGP Requests always reads 07                  |
|          | Max # of AGP requests the device can manage (8)       |
| 23-10    | <b>Reserved</b> always reads 0s                       |
| 9        | Supports SideBand Addressing always reads 1           |
| 8-2      | Reservedalways reads 0s                               |
| 1        | 2X Rate Supported                                     |
|          | Value returned can be programmed by writing to        |
|          | RxAC[3]                                               |
| 0        | 1V Pata Supported always reads 1                      |

| Device ( | O Offset AB-A8 - AGP CommandRV                            |
|----------|-----------------------------------------------------------|
| 31-24    | <b>Request Depth</b> (reserved for target) always reads 0 |
| 23-10    | <b>Reserved</b> always reads 0                            |
| 9        | SideBand Addressing Enable                                |
|          | 0 Disabledefaul                                           |
|          | 1 Enable                                                  |
| 8        | AGP Enable                                                |
|          | 0 Disabledefaul                                           |
|          | 1 Enable                                                  |
| 7-2      | <b>Reserved</b> always reads 0                            |
| 1        | 2X Mode Enable                                            |
|          | 0 Disabledefaul                                           |
|          | 1 Enable                                                  |
| 0        | 1X Mode Enable                                            |
|          | 0 Disabledefaul                                           |
|          | 1 Enable                                                  |
|          |                                                           |
|          |                                                           |



| <u> Jevice</u> | 0 Offs | et AC - AGP ControlRW                            |
|----------------|--------|--------------------------------------------------|
| 7-4            | Rese   | rvedalways reads 0s                              |
| 3              | 2X R   | ate Supported (read also at RxA4[1])             |
|                | 0      | Not supporteddefault                             |
|                | 1      | Supported                                        |
| 2              | LPR    | In-Order Access (Force Fence)                    |
|                | 0      | Fence/Flush functions not guaranteed. AGP        |
|                |        | read requests (low/normal priority and high      |
|                |        | priority) may be executed before previously      |
|                |        | issued write requestsdefault                     |
|                | 1      | Force all requests to be executed in order       |
|                |        | (automatically enables Fence/Flush functions).   |
|                |        | Low (i.e., normal) priority AGP read requests    |
|                |        | will never be executed before previously         |
|                |        | issued writes. High priority AGP read requests   |
|                |        | may still be executed prior to previously issued |
|                |        | write requests as required.                      |
| 1              | AGP    | Arbitration Parking                              |
|                | 0      | Disabledefault                                   |
|                | 1      | Enable (GGNT# remains asserted until either      |
|                |        | GREQ# de-asserts or data phase ready)            |
| 0              | Arbi   | tration Priority Between CPU-to-PCI Post         |
|                | Writ   | e and PCI Master Request After PCI Master        |
|                | Acce   | ss                                               |
|                | 0      | CPU-to-PCI write buffer has prioritydefault      |

1 PCI master has priority

| <b>Device</b> | 0 Offset FD- | ·FC – Reserved  | RW           |
|---------------|--------------|-----------------|--------------|
| 15-1          |              |                 | •            |
| 0             | Reserved (   | Do Not Program) | default = (  |
| <b>Device</b> | 0 Offset FF- | FE - Reserved   | RW           |
| 15-0          | Reserved     |                 | default = 00 |



#### Device 1 Offset 7-6 - Status (Primary Bus).....RWC Device 1 Header Registers - PCI-to-PCI Bridge Detected Parity Error .....always reads 0 All registers are located in PCI configuration space. They 14 Signaled System Error (SERR#)......always reads 0 should be programmed using PCI configuration mechanism 1 13 **Signaled Master Abort** through CF8 / CFC with bus number of 0 and function number 0 No abort received ......default equal to 0 and device number equal to one. Transaction aborted by the master with Master-Abort (except Special Cycles) ..... Device 1 Offset 1-0 - Vendor ID .....RO ..... write 1 to clear **15-0 ID Code** (reads 1106h to identify VIA Technologies) **Received Target Abort** Device 1 Offset 3-2 - Device ID.....RO No abort received ......default 15-0 ID 8598h Transaction aborted by the target with Target-(reads to identify VT82C598MVP PCI-to-PCI Bridge device) Abort ..... write 1 to clear Signaled Target Abort.....always reads 0 Device 1 Offset 5-4 - Command.....RW **DEVSEL# Timing** ..... always reads 0 15-10 Reserved 00 Fast Fast Back-to-Back Cycle Enable .....RO 01 Medium.....always reads 01 0 Fast back-to-back transactions only allowed to 10 Slow the same agent ......default 11 Reserved Fast back-to-back transactions allowed to **Data Parity Error Detected** ......always reads 0 different agents 7 Fast Back-to-Back Capable .....always reads 0 SERR# Enable ......RO 8 6 User Definable Features.....always reads 0 0 SERR# driver disabled ......default 5 66MHz Capable ......always reads 1 SERR# driver enabled 4 Supports New Capability list.....always reads 0 (SERR# is used to report parity errors if bit-6 is set). 3-0 Reserved .....always reads 0 Address / Data Stepping ......RO Device 1 Offset 8 - Revision ID ......RO 0 Device never does stepping......default VT82C598MVP Chip Revision Code (00=First 1 Device always does stepping Parity Error Response ......RW Silicon) 6 0 Ignore parity errors & continue ......default Device 1 Offset 9 - Programming Interface.....RO 1 Take normal action on detected parity errors This register is defined in different ways for each Base/Sub-VGA Palette Snoop ......RO Class Code value and is undefined for this type of device. 0 Treat palette accesses normally.....default Don't respond to palette writes on PCI bus **7-0 Interface Identifier** ...... always reads 00 (10-bit decode of I/O addresses 3C6-3C9 hex) Device 1 Offset A - Sub Class Code.....RO Memory Write and Invalidate Command......RO 4 Sub Class Code .reads 04 to indicate PCI-PCI Bridge Bus masters must use Mem Write ......default Bus masters may generate Mem Write & Inval Device 1 Offset B - Base Class Code.....RO 3 Special Cycle Monitoring ......RO Base Class Code.. reads 06 to indicate Bridge Device 0 Does not monitor special cycles ......default 1 Monitors special cycles Device 1 Offset D - Latency Timer .....RO 2 Bus Master .....RW .....always reads 0 7-0 Reserved 0 Never behaves as a bus master 1 Enable to operate as a bus master on the Device 1 Offset E - Header Type .....RO primary interface on behalf of a master on the 7-0 Header Type Code.....reads 01: PCI-PCI Bridge secondary interface ......default Memory Space .....RW 1 Device 1 Offset F - Built In Self Test (BIST) .....RO O Does not respond to memory space **BIST Supported** ..... reads 0: no supported functions 1 Enable memory space access ......default 6 **Start Test** ...... write 1 to start but writes ignored I/O Space .....RW 5-4 .....always reads 0 Reserved O Does not respond to I/O space **Response Code** ......... 0 = test completed successfully 1 Enable I/O space access ......default



| Device 1 Offset 18 - Primary Bus NumberRW                                                                       | Device 1 Offset 1F-1E - Secondary StatusRO           |
|-----------------------------------------------------------------------------------------------------------------|------------------------------------------------------|
| <b>7-0 Primary Bus Number</b> default = $0$<br>This register is read write, but internally the chip always uses | 15-0 Reservedalways reads 0000                       |
| bus 0 as the primary.                                                                                           |                                                      |
| Device 1 Offset 19 - Secondary Bus NumberRW  7-0 Secondary Bus Number                                           | Device 1 Offset 21-20 - Memory Base                  |
| Note: PCI#2 must use these bits to convert Type 1 to Type 0.                                                    | Davies 1 Officet 22 22 Manager Limit (Industria)     |
| Device 1 Offset 1A - Subordinate Bus NumberRW         7-0       Primary Bus Numberdefault = 0                   | Device 1 Offset 23-22 - Memory Limit (Inclusive)     |
| Note: PCI#2 must use these bits to decide if Type 1 to Type 1 command passing is allowed.                       | Device 1 Offset 25-24 - Prefetchable Memory Base RW  |
| command passing is anowed.                                                                                      | 15-4 Prefetchable Memory Base AD[31:20] def = 0FFFh  |
|                                                                                                                 | <b>3-0 Reserved</b> always reads 0                   |
| Device 1 Offset 1C - I/O BaseRW                                                                                 | Device 1 Offset 27-26 - Prefetchable Memory Limit RW |
| <b>7-4 I/O Base AD[15:12</b> ]default = 1111b                                                                   | 15-4 Prefetchable Memory Limit AD[31:20]             |
| <b>3-0</b> I/O Addressing Capability default = $0$                                                              | default = 0                                          |
| Device 1 Offset 1D - I/O LimitRW                                                                                | <b>3-0 Reserved</b> always reads 0                   |
| <b>7-4 I/O Limit AD[15:12]</b> default = 0                                                                      |                                                      |
| <b>3-0</b> I/O Addressing Capability default = $0$                                                              |                                                      |



#### <u>Device 1 Offset 3F-3E – PCI-to-PCI Bridge Control .....RW</u>

## **15-4 Reserved** ......always reads 0

#### 3 VGA-Present on AGP

- 0 Forward VGA accesses to PCI Bus #1...default
- 1 Forward VGA accesses to PCI Bus #2 / AGP Note: VGA addresses are memory A0000-BFFFFh and I/O addresses 3B0-3BBh, 3C0-3CFh and 3D0-3DFh (10-bit decode). "Mono" text mode uses B0000-B7FFFh and "Color" Text Mode uses B8000-BFFFFh. Graphics modes use Axxxxh. Mono VGA uses I/O addresses 3Bx-3Cxh and Color VGA uses 3Cx-3Dxh. If an MDA is present, a VGA will not use the 3Bxh I/O addresses and B0000-B7FFFh memory space; if not, the VGA will use those addresses to emulate MDA modes.

#### 2 Block / Forward ISA I/O Addresses

- O Forward all I/O accesses to the AGP bus if they are in the range defined by the I/O Base and I/O Limit registers (device 1 offset 1C-1D) .......default
- 1 Do not forward I/O accesses to the AGP bus that are in the 100-3FFh address range even if they are in the range defined by the I/O Base and I/O Limit registers.
- 1-0 Reserved ...... always reads 0



### <u>Device 1 Configuration Registers - PCI-to-PCI Bridge</u>

### PCI Bus #2 Control

| Device | 1 Offset 40 - CPU-to-PCI #2 Flow Control 1RW   |
|--------|------------------------------------------------|
| 7      | CPU-PCI #2 Post Write                          |
|        | 0 Disabledefault                               |
|        | 1 Enable                                       |
| 6      | CPU-PCI #2 Dynamic Burst                       |
|        | 0 Disabledefault                               |
|        | 1 Enable                                       |
| 5      | CPU-PCI #2 One Wait State Burst Write          |
|        | 0 Disabledefault                               |
|        | 1 Enable                                       |
| 4      | PCI #2 to DRAM Prefetch                        |
|        | 0 Disabledefault                               |
|        | 1 Enable                                       |
| 3      | PCI Master Allowed Before CPU-to-PCI Post      |
|        | Write Buffer is not Flushed                    |
|        | 0 Disabledefault                               |
|        | 1 Enable                                       |
|        | This option is always enabled for PCI #1       |
| 2      | MDA Present on PCI #2                          |
|        | 0 Forward MDA accesses to AGPdefault           |
|        | 1 Forward MDA accesses to PCI #1               |
|        | Note: Forward despite IO / Memory Base / Limit |
|        | Note: MDA (Monochrome Display Adapter)         |
|        | addresses are memory addresses B0000h-B7FFFh   |

Note: Forward despite IO / Memory Base / Limit Note: MDA (Monochrome Display Adapter) addresses are memory addresses B0000h-B7FFFh and I/O addresses 3B4-3B5h, 3B8-3BAh, and 3BFh (10-bit decode). 3BC-3BE are reserved for printers. Note: If Rx3E bit-3 is 0, this bit is a don't care (MDA accesses are forwarded to the PCI bus).

| 1 | PCI #2 Master Read Caching |
|---|----------------------------|
|   |                            |

| 0 | Disablede | efault |
|---|-----------|--------|
|   | T 11      |        |

# 1 Enable PCI #2 Delay Transaction

| _ |         |         |
|---|---------|---------|
| 0 | Disable | default |

1 Enable

Table 5. VGA/MDA Memory/IO Redirection

| 3E[3]      | 40[2]      | <u>VGA</u> | MDA       | Axxxx, | <u>B0000</u> | <u>3Cx,</u> |            |
|------------|------------|------------|-----------|--------|--------------|-------------|------------|
| <u>VGA</u> | <b>MDA</b> | is         | is        | B8xxx  | -B7FFF       | <u>3Dx</u>  | <u>3Bx</u> |
| Pres.      | Pres.      | <u>on</u>  | <u>on</u> | Access | Access       | <u>I/O</u>  | <u>I/O</u> |
| 0          | -          | PCI        | PCI       | PCI    | PCI          | PCI         | PCI        |
| 1          | 0          | AGP        | AGP       | AGP    | AGP          | AGP         | AGP        |
| 1          | 1          | AGP        | PCI       | AGP    | PCI          | AGP         | PCI        |

|               | 1 Offset 41 - CPU-to-PCI #2 Flow Control 2 RWC                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7             | Retry Status                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|               | 0 No retry occurreddefault                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|               | 1 Retry Occurredwrite 1 to clear                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 6             | Retry Timeout Action                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| v             | 0 No action taken except to record status def                                                                                                                                                                                                                                                                                                                                                                                                                          |
|               | 1 Flush buffer for write or return all 1s for read                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 5-4           | Retry Count                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| J- <b>4</b>   | 00 Retry 2, backoff CPUdefault                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|               | 01 Retry 4, backoff CPU                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|               | 10 Retry 16, backoff CPU                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|               | 11 Retry 64, backoff CPU                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 3             | Post Write Data on Abort                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 3             | 0 Flush entire post-write buffer on target-abort                                                                                                                                                                                                                                                                                                                                                                                                                       |
|               | or master abort                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|               | 1 Pop one data output on target-abort or master-                                                                                                                                                                                                                                                                                                                                                                                                                       |
| •             | abort                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 2             | CPU Backoff on PCI #2 Read Retry Timeout                                                                                                                                                                                                                                                                                                                                                                                                                               |
|               | 0 Disable default                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| _             | 1 Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 1             | CPU to PCI #2 I/O Write Posting                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|               | 0 Disabledefault                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|               | 1 Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 0             | <b>Reserved</b> always reads 0                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| <b>Device</b> | 1 Offset 42 - PCI #2 Master ControlRW                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 7             | Read Prefetch for Enhance Command                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|               | 0 Always Perform Prefetchdefault                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|               | <ul><li>0 Always Perform Prefetchdefault</li><li>1 Prefetch only if Enhance Command</li></ul>                                                                                                                                                                                                                                                                                                                                                                          |
| 6             | 0 Always Perform Prefetchdefault                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 6             | <ul><li>0 Always Perform Prefetchdefault</li><li>1 Prefetch only if Enhance Command</li></ul>                                                                                                                                                                                                                                                                                                                                                                          |
| 6             | <ul> <li>O Always Perform Prefetch default</li> <li>1 Prefetch only if Enhance Command</li> <li>PCI #2 Master One Wait State Write</li> </ul>                                                                                                                                                                                                                                                                                                                          |
| 6<br>5        | 0 Always Perform Prefetch                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|               | 0 Always Perform Prefetch                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|               | 0 Always Perform Prefetch                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|               | 0 Always Perform Prefetch                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 5             | 0 Always Perform Prefetch default 1 Prefetch only if Enhance Command PCI #2 Master One Wait State Write 0 Disable default 1 Enable PCI #2 Master One Wait State Read 0 Disable default 1 Enable                                                                                                                                                                                                                                                                        |
| 5             | 0 Always Perform Prefetch                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 5             | O Always Perform Prefetch                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 5             | O Always Perform Prefetch                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 5             | 0 Always Perform Prefetch default 1 Prefetch only if Enhance Command PCI #2 Master One Wait State Write 0 Disable default 1 Enable PCI #2 Master One Wait State Read 0 Disable default 1 Enable Extend PCI #2 Internal Master for Efficient Handling of Dummy Request Cycles 0 Disable default 1 Enable                                                                                                                                                                |
| 5             | 0 Always Perform Prefetch default 1 Prefetch only if Enhance Command PCI #2 Master One Wait State Write 0 Disable default 1 Enable PCI #2 Master One Wait State Read 0 Disable default 1 Enable Extend PCI #2 Internal Master for Efficient Handling of Dummy Request Cycles 0 Disable default 1 Enable This bit is normally set to 1.                                                                                                                                 |
| 5             | 0 Always Perform Prefetch default 1 Prefetch only if Enhance Command PCI #2 Master One Wait State Write 0 Disable default 1 Enable PCI #2 Master One Wait State Read 0 Disable default 1 Enable Extend PCI #2 Internal Master for Efficient Handling of Dummy Request Cycles 0 Disable default 1 Enable This bit is normally set to 1. PCI #2 Master Write Timeout Asserts STOP#                                                                                       |
| 5             | O Always Perform Prefetch default 1 Prefetch only if Enhance Command PCI #2 Master One Wait State Write O Disable default 1 Enable PCI #2 Master One Wait State Read O Disable default 1 Enable Extend PCI #2 Internal Master for Efficient Handling of Dummy Request Cycles O Disable default 1 Enable This bit is normally set to 1. PCI #2 Master Write Timeout Asserts STOP# O Disable default                                                                     |
| 5 4           | O Always Perform Prefetch default 1 Prefetch only if Enhance Command PCI #2 Master One Wait State Write O Disable default 1 Enable PCI #2 Master One Wait State Read O Disable default 1 Enable Extend PCI #2 Internal Master for Efficient Handling of Dummy Request Cycles O Disable default 1 Enable This bit is normally set to 1. PCI #2 Master Write Timeout Asserts STOP# O Disable default 1 Enable                                                            |
| 5 4           | O Always Perform Prefetch default 1 Prefetch only if Enhance Command PCI #2 Master One Wait State Write O Disable default 1 Enable PCI #2 Master One Wait State Read O Disable default 1 Enable Extend PCI #2 Internal Master for Efficient Handling of Dummy Request Cycles O Disable default 1 Enable This bit is normally set to 1. PCI #2 Master Write Timeout Asserts STOP# O Disable default 1 Enable PCI #2 Master Read Timeout Asserts STOP#                   |
| 5 4           | O Always Perform Prefetch default 1 Prefetch only if Enhance Command PCI #2 Master One Wait State Write O Disable default 1 Enable PCI #2 Master One Wait State Read O Disable default 1 Enable Extend PCI #2 Internal Master for Efficient Handling of Dummy Request Cycles O Disable default 1 Enable This bit is normally set to 1. PCI #2 Master Write Timeout Asserts STOP# O Disable default 1 Enable PCI #2 Master Read Timeout Asserts STOP# O Disable default |



# **ELECTRICAL SPECIFICATIONS**

# **Absolute Maximum Ratings**

| Parameter                                | Min  | Max            | Unit  |
|------------------------------------------|------|----------------|-------|
| Ambient operating temperature            | 0    | 70             | oC    |
| Storage temperature                      | -55  | 125            | oC    |
| Input voltage                            | -0.5 | 5.5            | Volts |
| Output voltage ( $V_{CC} = 3.1 - 3.6V$ ) | -0.5 | $V_{CC} + 0.5$ | Volts |

Note: Stress above the conditions listed may cause permanent damage to the device. Functional operation of this device should be restricted to the conditions described under operating conditions.

 $\frac{DC\ Characteristics}{TA\text{-}0\text{-}70^{0}\text{C},\ V_{CC}\text{=}5V\text{+}/\text{-}5\%,\ GND\text{=}0V}$ 

| Symbol            | Parameter                | Min   | Max                  | Unit | Condition                 |
|-------------------|--------------------------|-------|----------------------|------|---------------------------|
| $V_{\mathrm{IL}}$ | Input low voltage        | -0.50 | 0.8                  | V    |                           |
| $V_{IH}$          | Input high voltage       | 2.0   | V <sub>CC</sub> +0.5 | V    |                           |
| $V_{OL}$          | Output low voltage       | -     | 0.45                 | V    | I <sub>OL</sub> =4.0mA    |
| $V_{OH}$          | Output high voltage      | 2.4   | -                    | V    | I <sub>OH</sub> =-1.0mA   |
| $I_{\rm IL}$      | Input leakage current    | -     | +/-10                | uA   | $0 < V_{IN} < V_{CC}$     |
| $I_{OZ}$          | Tristate leakage current | -     | +/-20                | uA   | $0.45 < V_{OUT} < V_{CC}$ |
| $I_{CC}$          | Power supply current     | -     |                      | mA   |                           |

# **AC Timing Specifications**

AC timing specifications provided are based on external zero-pf capacitance load. Min/max cases are based on the following table:

**Table 6. AC Timing Min / Max Conditions** 

| Parameter                               | Min   | Max   | Unit  |
|-----------------------------------------|-------|-------|-------|
| 3.3V Power (VCC, VCCI, VTT, AVCC, HVCC) | 3.135 | 3.465 | Volts |
| 5V Reference (5VREF)                    | 4.75  | 5.25  | Volts |
| Temperature                             | 0     | 70    | oC    |

Drive strength for each output pin is programmable. See Rx6D for details.



Table 7. AC Characteristics – 66/75/83/100 MHz CPU Cycle Timing

| Parameter   |             |      |             | Min | Max | Unit | Notes |
|-------------|-------------|------|-------------|-----|-----|------|-------|
| ADS#        | Setup Time  | to   | HCLK Rising | 3.5 |     | ns   | 0pf   |
| WR#         | Setup Time  | to   | HCLK Rising | 3.3 |     | ns   | _     |
| M/IO#       | Setup Time  | to   | HCLK Rising | 1.7 |     | ns   |       |
| D/C#        | Setup Time  | to   | HCLK Rising | 1.0 |     | ns   |       |
| HITM#       | Setup Time  | to   | HCLK Rising | 3.6 |     | ns   |       |
| CACHE#      | Setup Time  | to   | HCLK Rising | 1.6 |     | ns   |       |
| LOCK#       | Setup Time  | to   | HCLK Rising | 3.1 |     | ns   |       |
| BE[7:0]#    | Setup Time  | to   | HCLK Rising | 2.8 |     | ns   |       |
| HA[31:3]    | Setup Time  | to   | HCLK Rising | 2.5 |     | ns   |       |
| HD[63:0]    | Setup Time  | to   | HCLK Rising | 1.6 |     | ns   |       |
| ADS#        | Hold Time   | from | HCLK Rising | 0   |     | ns   |       |
| WR#         | Hold Time   | from | HCLK Rising | 0   |     | ns   |       |
| MIO#        | Hold Time   | from | HCLK Rising | 0   |     | ns   |       |
| DC#         | Hold Time   | from | HCLK Rising | 0   |     | ns   |       |
| HITM#       | Hold Time   | from | HCLK Rising | 0   |     | ns   |       |
| CACHE#      | Hold Time   | from | HCLK Rising | 0   |     | ns   |       |
| BE[7:0]#    | Hold Time   | from | HCLK Rising | 0   |     | ns   |       |
| HA[31:3]    | Hold Time   | from | HCLK Rising | 0   |     | ns   |       |
| HD[63:0]    | Hold Time   | from | HCLK Rising | 0   |     | ns   |       |
| BRDY#       | Valid Delay | from | HCLK Rising | 0.9 | 1.7 | ns   |       |
| NA#         | Valid Delay | from | HCLK Rising | 0.9 | 1.7 | ns   |       |
| AHOLD       | Valid Delay | from | HCLK Rising | 0.8 | 1.7 | ns   |       |
| BOFF#       | Valid Delay | from | HCLK Rising | 1.0 | 2.0 | ns   |       |
| EADS#       | Valid Delay | from | HCLK Rising | 1.2 | 2.5 | ns   |       |
| KEN# / INV# | Valid Delay | from | HCLK Rising | 1.0 | 1.9 | ns   |       |
| BE[7:0]#    | Valid Delay | from | HCLK Rising | 2.9 | 3.6 | ns   |       |
| HA[31:3]    | Valid Delay | from | HCLK Rising | 1.2 | 3.8 | ns   |       |
| HD[63:0]    | Valid Delay | from | HCLK Rising | 0.9 | 2.2 | ns   |       |

Table 8. AC Characteristics – 66/75/83/100 MHz L2 Cache Timing

| Parameter |             |      |             | Min | Max | Unit | Notes |
|-----------|-------------|------|-------------|-----|-----|------|-------|
| COE#      | Valid Delay | from | HCLK Rising | 1.8 | 3.6 | ns   | 0pf   |
| TA[7:0]   | Valid Delay | from | HCLK Rising | 1.7 | 4.3 | ns   |       |
| TWE#      | Valid Delay | from | HCLK Rising | 1.0 | 2.2 | ns   |       |
| GWE#      | Valid Delay | from | HCLK Rising | 0.8 | 1.6 | ns   |       |
| BWE#      | Valid Delay | from | HCLK Rising | 0.8 | 1.6 | ns   |       |
| CADS#     | Valid Delay | from | HCLK Rising | 0.9 | 1.8 | ns   |       |
| CADV#     | Valid Delay | from | HCLK Rising | 0.9 | 1.8 | ns   |       |
| TA[7:0]   | Setup Time  | to   | HCLK Rising | 3.7 |     | ns   |       |
| TA[7:0]   | Hold Time   | from | HCLK Rising | 0.0 |     | ns   |       |



Table 9. AC Characteristics – 66/75/83/100 MHz DRAM Interface Timing

| Parameter    |             |        |                                                      | Min | Max | Unit | Notes |
|--------------|-------------|--------|------------------------------------------------------|-----|-----|------|-------|
| RAS[5:0]#    | Valid Delay | from   | GCLK / HCLK† Rising (EDO)                            |     | 4.3 | ns   | 0pf   |
| CS[5:0]#     | Valid Delay | from   | GCLK / HCLK† Rising (SDRAM)                          |     | 1.6 | ns   |       |
| CAS[7:0]#    | Valid Delay | from   | GCLK / HCLK† Rising (EDO)                            |     | 1.8 | ns   |       |
| DQM[7:0]#    | Valid Delay | from   | GCLK / HCLK† Rising (SDRAM)                          |     | 1.8 | ns   |       |
| SRAS[A,B,C]# | Valid Delay | from   | GCLK / HCLK† Rising (SDRAM)                          |     | 7.4 | ns   |       |
| SCAS[A,B,C]# | Valid Delay | from   | GCLK / HCLK† Rising (SDRAM)                          |     | 8.2 | ns   |       |
| SWE[A,B,C]#  | Valid Delay | from   | GCLK / HCLK† Rising (SDRAM)                          |     | 8.9 | ns   |       |
| SWE[A,B,C]#  | Valid Delay | from   | GCLK / HCLK† Rising (EDO)                            |     | 5.6 | ns   |       |
| MA[11:2]     | Valid Delay | from   | GCLK / HCLK† Rising (first clock after RAS# asserts) |     | 5.8 | ns   |       |
| MA[1:0]      | Valid Delay | from   | GCLK / HCLK† Rising (Burst)                          |     | 4.2 | ns   |       |
| MD[63:0]     | Valid Delay | from   | GCLK / HCLK† Rising (EDO / SDRAM Write)              |     | 2.8 | ns   |       |
| MD[63:0]     | Setup Time  | before | GCLK / HCLK† Rising (SDRAM Read)                     | 1.7 |     | ns   |       |
| MD[63:0]     | Hold Time   | after  | GCLK / HCLK† Rising (SDRAM Read)                     | 0.4 |     | ns   |       |

<sup>†</sup> Note: Memory system timing may be programmed to be synchronous with either the CPU (HCLK) or the AGP bus (GCLK).



Table 10. AC Characteristics - PCI Bus Cycle Timing

| Parameter |             |      |                             | Min | Max | Unit | Notes |
|-----------|-------------|------|-----------------------------|-----|-----|------|-------|
| AD[31:0]  | Setup Time  | to   | PCLK Rising                 | 7   |     | ns   | 50pf  |
| CBE[3:0]# | Setup Time  | to   | PCLK Rising                 | 7   |     | ns   |       |
| FRAME#    | Setup Time  | to   | PCLK Rising                 | 7   |     | ns   |       |
| TRDY#     | Setup Time  | to   | PCLK Rising                 | 7   |     | ns   |       |
| IRDY#     | Setup Time  | to   | PCLK Rising                 | 7   |     | ns   |       |
| STOP#     | Setup Time  | to   | PCLK Rising                 | 7   |     | ns   |       |
| DEVSEL#   | Setup Time  | to   | PCLK Rising                 | 7   |     | ns   |       |
| REQ[3:0]# | Setup Time  | to   | PCLK Rising                 | 12  |     | ns   |       |
| AD[31:0]  | Hold Time   | from | PCLK Rising                 | 1   |     | ns   |       |
| CBE[3:0]# | Hold Time   | from | PCLK Rising                 | 1   |     | ns   |       |
| FRAME#    | Hold Time   | from | PCLK Rising                 | 1   |     | ns   |       |
| TRDY#     | Hold Time   | from | PCLK Rising                 | 1   |     | ns   |       |
| IRDY#     | Hold Time   | from | PCLK Rising                 | 1   |     | ns   |       |
| STOP#     | Hold Time   | from | PCLK Rising                 | 1   |     | ns   |       |
| DEVSEL#   | Hold Time   | from | PCLK Rising                 | 1   |     | ns   |       |
| REQ[3:0]# | Hold Time   | from | PCLK Rising                 | 1   |     | ns   |       |
| AD[31:0]  | Valid Delay | from | PCLK Rising (Address Phase) | 2   | 11  | ns   |       |
| AD[31:0]  | Valid Delay | from | PCLK Rising (Data Phase)    | 2   | 11  | ns   |       |
| CBE[3:0]# | Valid Delay | from | PCLK Rising                 | 2   | 11  | ns   |       |
| FRAME#    | Valid Delay | from | PCLK Rising                 | 2   | 11  | ns   |       |
| TRDY#     | Valid Delay | from | PCLK Rising                 | 2   | 11  | ns   |       |
| IRDY#     | Valid Delay | from | PCLK Rising                 | 2   | 11  | ns   |       |
| STOP#     | Valid Delay | from | PCLK Rising                 | 2   | 11  | ns   |       |
| DEVSEL#   | Valid Delay | from | PCLK Rising                 | 2   | 11  | ns   |       |
| GNT[3:0]# | Valid Delay | from | PCLK Rising                 | 2   | 11  | ns   |       |
| CBE[3:0]# | Float Delay | from | PCLK Rising                 | 2   | 11  | ns   |       |
| FRAME#    | Float Delay | from | PCLK Rising                 | 2   | 11  | ns   |       |
| TRDY#     | Float Delay | from | PCLK Rising                 | 2   | 11  | ns   |       |
| IRDY#     | Float Delay | from | PCLK Rising                 | 2   | 11  | ns   |       |
| STOP#     | Float Delay | from | PCLK Rising                 | 2   | 11  | ns   |       |
| DEVSEL#   | Float Delay | from | PCLK Rising                 | 2   | 11  | ns   |       |



Table 11. AC Characteristics – AGP Bus PCI Slave Cycle Timing

| Parameter |             |      |                             | Min | Max | Unit | Notes |
|-----------|-------------|------|-----------------------------|-----|-----|------|-------|
| GD[31:0]  | Setup Time  | to   | GCLK Rising                 | 5   |     | ns   | 0 pF  |
| GBE[3:0]# | Setup Time  | to   | GCLK Rising                 | 5   |     | ns   |       |
| GFRM#     | Setup Time  | to   | GCLK Rising                 | 5   |     | ns   |       |
| GTRDY#    | Setup Time  | to   | GCLK Rising                 | 5   |     | ns   |       |
| GIRDY#    | Setup Time  | to   | GCLK Rising                 | 5   |     | ns   |       |
| GSTOP#    | Setup Time  | to   | GCLK Rising                 | 5   |     | ns   |       |
| GDSEL#    | Setup Time  | to   | GCLK Rising                 | 5   |     | ns   |       |
| GD[31:0]  | Hold Time   | from | GCLK Rising                 | 1   |     | ns   |       |
| GBE[3:0]# | Hold Time   | from | GCLK Rising                 | 1   |     | ns   |       |
| GFRM#     | Hold Time   | from | GCLK Rising                 | 1   |     | ns   |       |
| GTRDY#    | Hold Time   | from | GCLK Rising                 | 1   |     | ns   |       |
| GIRDY#    | Hold Time   | from | GCLK Rising                 | 1   |     | ns   |       |
| GSTOP#    | Hold Time   | from | GCLK Rising                 | 1   |     | ns   |       |
| GDSEL#    | Hold Time   | from | GCLK Rising                 | 1   |     | ns   |       |
| GD[31:0]  | Valid Delay | from | GCLK Rising (Address Phase) | 1.5 | 6   | ns   |       |
| GD[31:0]  | Valid Delay | from | GCLK Rising (Data Phase)    | 1.5 | 6   | ns   |       |
| GBE[3:0]# | Valid Delay | from | GCLK Rising                 | 1.5 | 6   | ns   |       |
| GFRM#     | Valid Delay | from | GCLK Rising                 | 1.5 | 6   | ns   |       |
| GTRDY#    | Valid Delay | from | GCLK Rising                 | 1.5 | 6   | ns   |       |
| GIRDY#    | Valid Delay | from | GCLK Rising                 | 1.5 | 6   | ns   |       |
| GSTOP#    | Valid Delay | from | GCLK Rising                 | 1.5 | 6   | ns   |       |
| GDSEL#    | Valid Delay | from | GCLK Rising                 | 1.5 | 6   | ns   |       |



Table 12. AC Characteristics - AGP Bus 1X Mode (PCI-66) Cycle Timing

| Parameter |             |      |                             | Min | Max | Unit | Notes |
|-----------|-------------|------|-----------------------------|-----|-----|------|-------|
| GD[31:0]  | Setup Time  | to   | GCLK Rising (Request Phase) | 5   |     | ns   | 0 pf  |
| GBE[3:0]# | Setup Time  | to   | GCLK Rising                 | 5   |     | ns   |       |
| GPIPE#    | Setup Time  | to   | GCLK Rising                 | 5   |     | ns   |       |
| SBA[7:0]  | Setup Time  | to   | GCLK Rising                 | 5   |     | ns   |       |
| GIRDY#    | Setup Time  | to   | GCLK Rising                 | 5   |     | ns   |       |
| GRBF#     | Setup Time  | to   | GCLK Rising                 | 5   |     | ns   |       |
| GREQ#     | Setup Time  | to   | GCLK Rising                 | 5   |     | ns   |       |
| GD[31:0]  | Hold Time   | from | GCLK Rising (Data Phase)    | 0   |     | ns   |       |
| GBE[3:0]# | Hold Time   | from | GCLK Rising                 | 0   |     | ns   |       |
| GPIPE#    | Hold Time   | from | GCLK Rising                 | 0   |     | ns   |       |
| SBA[7:0]  | Hold Time   | from | GCLK Rising                 | 0   |     | ns   |       |
| GIRDY#    | Hold Time   | from | GCLK Rising                 | 0   |     | ns   |       |
| GRBF#     | Hold Time   | from | GCLK Rising                 | 0   |     | ns   |       |
| GREQ#     | Hold Time   | from | GCLK Rising                 | 0   |     | ns   |       |
| GD[31:0]  | Valid Delay | from | GCLK Rising (Data Phase)    |     | 1.8 | ns   |       |
| ST[2:0]   | Valid Delay | from | GCLK Rising                 | 1.5 | 4.6 | ns   |       |
| GTRDY#    | Valid Delay | from | GCLK Rising                 | 1.5 | 4.6 | ns   |       |
| GGNT#     | Valid Delay | from | GCLK Rising                 | 1.5 | 6   | ns   |       |

Table 13. AC Characteristics – AGP Bus 2X Mode Cycle Timing

| Parameter |               |        |                   | Min | Max  | Unit | Notes |
|-----------|---------------|--------|-------------------|-----|------|------|-------|
| GD[31:0]  | Setup Time    | to     | GDS[1:0]#         | 0.6 |      | ns   | 0 pf  |
| GBE[3:0]# | Setup Time    | to     | GDS[1:0]#         | 0.6 |      | ns   |       |
| SBA[7:0]  | Setup Time    | to     | SBS#              | 0.8 |      | ns   |       |
| GDS[1:0]# | Setup Time    | to     | GCLK Rising (T2)  | 5   |      | ns   |       |
| SBS#      | Setup Time    | to     | GCLK Rising       | 4   |      | ns   |       |
| GD[31:0]  | Hold Time     | from   | GDS[1:0]# Falling | 0.5 |      | ns   |       |
| GBE[3:0]# | Hold Time     | from   | GDS[1:0]# Falling | 0.5 |      | ns   |       |
| SBA[7:0]  | Hold Time     | from   | SBS# Falling      | 0   |      | ns   |       |
| GDS[1:0]# | Hold Time     | from   | GCLK Rising (T2)  | 0   |      | ns   |       |
| SBS#      | Hold Time     | from   | GCLK Rising       | 0   |      | ns   |       |
| GD[31:0]  | Valid Delay   | before | GDS[1:0]#         |     | 2.9  | ns   |       |
| GD[31:0]  | Valid Delay   | from   | GDS[1:0]#         |     | 3.6  | ns   |       |
| GD[31:0]  | Active Delay  | from   | Float             |     | 7.9  | ns   |       |
| GD[31:0]  | Float Delay   | from   | Active            |     | 8.1  | ns   |       |
| GDS[1:0]# | Falling Delay | from   | GCLK Rising       |     | 11.4 | ns   |       |
| GDS[1:0]# | Rising Delay  | from   | GCLK Rising       |     | 19.4 | ns   |       |



# MECHANICAL SPECIFICATIONS

Figure 9. Mechanical Specifications - 476-Pin Ball Grid Array Package

