# 1. Description

### 1.1. Project

| Project Name    | F4_Config          |
|-----------------|--------------------|
| Board Name      | No information     |
| Generated with: | STM32CubeMX 4.11.0 |
| Date            | 10/23/2015         |

### 1.2. MCU

| MCU Series     | STM32F4       |
|----------------|---------------|
| MCU Line       | STM32F407/417 |
| MCU name       | STM32F407VGTx |
| MCU Package    | LQFP100       |
| MCU Pin number | 100           |

## 2. Pinout Configuration



# 3. Pins Configuration

| Pin Number<br>LQFP100 | Pin Name<br>(function after<br>reset) | Pin Type | Alternate<br>Function(s) | Label |
|-----------------------|---------------------------------------|----------|--------------------------|-------|
| 6                     | VBAT                                  | Power    |                          |       |
| 10                    | VSS                                   | Power    |                          |       |
| 11                    | VDD                                   | Power    |                          |       |
| 14                    | NRST                                  | Reset    |                          |       |
| 19                    | VDD                                   | Power    |                          |       |
| 20                    | VSSA                                  | Power    |                          |       |
| 21                    | VREF+                                 | Power    |                          |       |
| 22                    | VDDA                                  | Power    |                          |       |
| 23                    | PA0-WKUP                              | I/O      | ADC1_IN0                 |       |
| 24                    | PA1                                   | I/O      | ADC1_IN1                 |       |
| 25                    | PA2                                   | I/O      | ADC1_IN2                 |       |
| 26                    | PA3                                   | I/O      | ADC1_IN3                 |       |
| 27                    | VSS                                   | Power    |                          |       |
| 28                    | VDD                                   | Power    |                          |       |
| 30                    | PA5                                   | I/O      | TIM2_CH1                 |       |
| 47                    | PB10                                  | I/O      | TIM2_CH3                 |       |
| 48                    | PB11                                  | I/O      | TIM2_CH4                 |       |
| 49                    | VCAP_1                                | Power    |                          |       |
| 50                    | VDD                                   | Power    |                          |       |
| 68                    | PA9                                   | I/O      | USART1_TX                |       |
| 69                    | PA10                                  | I/O      | USART1_RX                |       |
| 73                    | VCAP_2                                | Power    |                          |       |
| 74                    | VSS                                   | Power    |                          |       |
| 75                    | VDD                                   | Power    |                          |       |
| 89                    | PB3                                   | I/O      | TIM2_CH2                 |       |
| 94                    | BOOT0                                 | Boot     |                          |       |
| 99                    | VSS                                   | Power    |                          |       |
| 100                   | VDD                                   | Power    |                          |       |

## 4. Clock Tree Configuration



## 5. IPs and Middleware Configuration

#### 5.1. ADC1

mode: IN0 mode: IN1 mode: IN2 mode: IN3

#### 5.1.1. Parameter Settings:

ADCs\_Common\_Settings:

Mode Independent mode

ADC\_Settings:

Clock Prescaler PCLK2 divided by 4

Resolution 12 bits (15 ADC Clock cycles)

Data Alignment Right alignment

Scan Conversion Mode Disabled
Continuous Conversion Mode Disabled
Discontinuous Conversion Mode Disabled
DMA Continuous Requests Disabled

End Of Conversion Selection EOC flag at the end of single channel conversion

ADC\_Regular\_ConversionMode:

Number Of Conversion1External Trigger Conversion EdgeNoneRank1

Channel Channel 0
Sampling Time 3 Cycles

ADC\_Injected\_ConversionMode:

Number Of Conversions 0

WatchDog:

Enable Analog WatchDog Mode true \*

Watchdog Mode All regular channels \*

High Threshold 4095 \*

Low Threshold 0

Interrupt Mode Disabled

#### 5.2. TIM2

Clock Source: Internal Clock
Channel1: PWM Generation CH1
Channel2: PWM Generation CH2
Channel3: PWM Generation CH3
Channel4: PWM Generation CH4

#### 5.2.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 0

Counter Mode Up

Counter Period (AutoReload Register - 32 bits value ) 0

Internal Clock Division (CKD)

No Division

#### **Trigger Output (TRGO) Parameters:**

Master/Slave Mode Disable (no sync between this TIM (Master) and its Slaves

Trigger Event Selection Reset (UG bit from TIMx\_EGR)

**PWM Generation Channel 1:** 

Mode PWM mode 1

Pulse (32 bits value) 0
Fast Mode Disable
CH Polarity High

**PWM Generation Channel 2:** 

Mode PWM mode 1

Pulse (32 bits value) 0
Fast Mode Disable
CH Polarity High

**PWM Generation Channel 3:** 

Mode PWM mode 1

Pulse (32 bits value) 0

Fast Mode Disable CH Polarity High

**PWM Generation Channel 4:** 

Mode PWM mode 1

Pulse (32 bits value) 0
Fast Mode Disable
CH Polarity High

#### 5.3. TIM5

mode: Clock Source

**Channel1: Output Compare No Output** 

#### 5.3.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 168 \*

Counter Mode Down \*

Counter Period (AutoReload Register - 32 bits value) 250000 \*

Internal Clock Division (CKD) No Division

**Trigger Output (TRGO) Parameters:** 

Master/Slave Mode Disable (no sync between this TIM (Master) and its Slaves

Trigger Event Selection Reset (UG bit from TIMx\_EGR)

**Output Compare No Output Channel 1:** 

Mode Frozen (used for Timing base)

Pulse (32 bits value) 0
CH Polarity High

#### 5.4. USART1

**Mode: Asynchronous** 

#### 5.4.1. Parameter Settings:

#### **Basic Parameters:**

Baud Rate 9800 \*

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

**Advanced Parameters:** 

Data Direction Receive and Transmit

Over Sampling 16 Samples

| F4_Config Projec    |
|---------------------|
| Configuration Repor |

\* User modified value

## 6. System Configuration

### 6.1. GPIO configuration

| IP     | Pin      | Signal    | GPIO mode                    | GPIO pull/up pull<br>down   | Max<br>Speed | User Label |
|--------|----------|-----------|------------------------------|-----------------------------|--------------|------------|
|        |          |           |                              |                             |              |            |
| ADC1   | PA0-WKUP | ADC1_IN0  | Analog mode                  | No pull-up and no pull-down | n/a          |            |
|        | PA1      | ADC1_IN1  | Analog mode                  | No pull-up and no pull-down | n/a          |            |
|        | PA2      | ADC1_IN2  | Analog mode                  | No pull-up and no pull-down | n/a          |            |
|        | PA3      | ADC1_IN3  | Analog mode                  | No pull-up and no pull-down | n/a          |            |
| TIM2   | PA5      | TIM2_CH1  | Alternate Function Push Pull | No pull-up and no pull-down | Low          |            |
|        | PB10     | TIM2_CH3  | Alternate Function Push Pull | No pull-up and no pull-down | Low          |            |
|        | PB11     | TIM2_CH4  | Alternate Function Push Pull | No pull-up and no pull-down | Low          |            |
|        | PB3      | TIM2_CH2  | Alternate Function Push Pull | No pull-up and no pull-down | Low          |            |
| USART1 | PA9      | USART1_TX | Alternate Function Push Pull | Pull-up                     | High *       |            |
|        | PA10     | USART1_RX | Alternate Function Push Pull | Pull-up                     | High *       |            |

### 6.2. DMA configuration

nothing configured in DMA service

## 6.3. NVIC configuration

| Interrupt Table                        | Enable | Preenmption Priority | SubPriority |
|----------------------------------------|--------|----------------------|-------------|
| System tick timer                      | true   | 0                    | 0           |
| ADC1, ADC2 and ADC3 global interrupts  | true   | 0                    | 0           |
| TIM5 global interrupt                  | true   | 0                    | 0           |
| Non maskable interrupt                 | unused |                      |             |
| Memory management fault                | unused |                      |             |
| Pre-fetch fault, memory access fault   | unused |                      |             |
| Undefined instruction or illegal state | unused |                      |             |
| Debug monitor                          | unused |                      |             |
| PVD interrupt through EXTI line 16     | unused |                      |             |
| Flash global interrupt                 | unused |                      |             |
| RCC global interrupt                   | unused |                      |             |
| TIM2 global interrupt                  | unused |                      |             |
| USART1 global interrupt                | unused |                      |             |

<sup>\*</sup> User modified value

# 7. Power Plugin report

### 7.1. Microcontroller Selection

| Series    | STM32F4       |
|-----------|---------------|
| Line      | STM32F407/417 |
| MCU       | STM32F407VGTx |
| Datasheet | 022152 Rev5   |

### 7.2. Parameter Selection

| Temperature | 25  |
|-------------|-----|
| Vdd         | 3.3 |