# 1. Description

# 1.1. Project

| Project Name    | New_Main_Board     |
|-----------------|--------------------|
| Board Name      | New_Main_Board     |
| Generated with: | STM32CubeMX 4.11.0 |
| Date            | 10/24/2015         |

## 1.2. MCU

| MCU Series     | STM32F4       |
|----------------|---------------|
| MCU Line       | STM32F407/417 |
| MCU name       | STM32F407VGTx |
| MCU Package    | LQFP100       |
| MCU Pin number | 100           |

# 2. Pinout Configuration



# 3. Pins Configuration

| Pin Number | Pin Name        | Pin Type | Alternate   | Label |
|------------|-----------------|----------|-------------|-------|
| LQFP100    | (function after |          | Function(s) |       |
|            | reset)          |          | , ,         |       |
| 6          | VBAT            | Power    |             |       |
| 10         | VSS             | Power    |             |       |
| 11         | VDD             | Power    |             |       |
| 14         | NRST            | Reset    |             |       |
| 15         | PC0             | I/O      | ADC3_IN10   |       |
| 19         | VDD             | Power    |             |       |
| 20         | VSSA            | Power    |             |       |
| 21         | VREF+           | Power    |             |       |
| 22         | VDDA            | Power    |             |       |
| 23         | PA0-WKUP        | I/O      | TIM5_CH1    |       |
| 24         | PA1             | I/O      | TIM5_CH2    |       |
| 25         | PA2             | I/O      | TIM5_CH3    |       |
| 26         | PA3             | I/O      | TIM5_CH4    |       |
| 27         | VSS             | Power    |             |       |
| 28         | VDD             | Power    |             |       |
| 29         | PA4             | I/O      | ADC1_IN4    |       |
| 30         | PA5             | I/O      | ADC1_IN5    |       |
| 31         | PA6             | I/O      | ADC2_IN6    |       |
| 32         | PA7             | I/O      | ADC2_IN7    |       |
| 40         | PE9             | I/O      | TIM1_CH1    |       |
| 42         | PE11            | I/O      | TIM1_CH2    |       |
| 49         | VCAP_1          | Power    |             |       |
| 50         | VDD             | Power    |             |       |
| 59         | PD12            | I/O      | TIM4_CH1    |       |
| 60         | PD13            | I/O      | TIM4_CH2    |       |
| 63         | PC6             | I/O      | TIM3_CH1    |       |
| 64         | PC7             | I/O      | TIM3_CH2    |       |
| 68         | PA9             | I/O      | USART1_TX   |       |
| 69         | PA10            | I/O      | USART1_RX   |       |
| 73         | VCAP_2          | Power    |             |       |
| 74         | VSS             | Power    |             |       |
| 75         | VDD             | Power    |             |       |
| 77         | PA15            | I/O      | TIM2_CH1    |       |
| 89         | PB3             | I/O      | TIM2_CH2    |       |
| 94         | ВООТ0           | Boot     |             |       |
| 99         | VSS             | Power    |             |       |

| Pin Number | Pin Name        | Pin Type | Alternate   | Label |
|------------|-----------------|----------|-------------|-------|
| LQFP100    | (function after |          | Function(s) |       |
|            | reset)          |          |             |       |
| 100        | VDD             | Power    |             |       |

# 4. Clock Tree Configuration



# 5. IPs and Middleware Configuration

#### 5.1. ADC1

mode: IN4 mode: IN5

#### 5.1.1. Parameter Settings:

ADCs\_Common\_Settings:

Mode Independent mode

ADC\_Settings:

Clock Prescaler PCLK2 divided by 2

Resolution 12 bits (15 ADC Clock cycles)

Data Alignment

Scan Conversion Mode

Continuous Conversion Mode

Disabled

Discontinuous Conversion Mode

Disabled

DMA Continuous Requests

Disabled

End Of Conversion Selection EOC flag at the end of single channel conversion

ADC\_Regular\_ConversionMode:

Number Of Conversion1External Trigger Conversion EdgeNoneRank1

Channel 4
Sampling Time 3 Cycles

ADC\_Injected\_ConversionMode:

Number Of Conversions 0

WatchDog:

Enable Analog WatchDog Mode false

#### 5.2. ADC2

mode: IN6 mode: IN7

#### 5.2.1. Parameter Settings:

ADCs\_Common\_Settings:

Mode Independent mode

ADC\_Settings:

Clock Prescaler PCLK2 divided by 2

Resolution 12 bits (15 ADC Clock cycles)

Data Alignment Right alignment

Scan Conversion Mode Disabled
Continuous Conversion Mode Disabled
Discontinuous Conversion Mode Disabled
DMA Continuous Requests Disabled

End Of Conversion Selection EOC flag at the end of single channel conversion

ADC\_Regular\_ConversionMode:

Number Of Conversion 1

External Trigger Conversion Edge None Rank 1

Channel Channel 6
Sampling Time 3 Cycles

ADC\_Injected\_ConversionMode:

Number Of Conversions 0

WatchDog:

Enable Analog WatchDog Mode false

5.3. ADC3

mode: IN10

#### 5.3.1. Parameter Settings:

ADCs\_Common\_Settings:

Mode Independent mode

ADC\_Settings:

Clock Prescaler PCLK2 divided by 2

Resolution 12 bits (15 ADC Clock cycles)

Data Alignment Right alignment

Scan Conversion Mode Disabled
Continuous Conversion Mode Disabled
Discontinuous Conversion Mode Disabled
DMA Continuous Requests Disabled

End Of Conversion Selection EOC flag at the end of single channel conversion

| ADC_Regular_ConversionMode:                           |                                                           |
|-------------------------------------------------------|-----------------------------------------------------------|
| Number Of Conversion                                  | 1                                                         |
| External Trigger Conversion Edge                      | None                                                      |
| Rank                                                  | 1                                                         |
| Channel                                               | Channel 10                                                |
| Sampling Time                                         | 3 Cycles                                                  |
| ADC_Injected_ConversionMode:                          |                                                           |
| Number Of Conversions                                 | 0                                                         |
| WatchDog:                                             |                                                           |
| Enable Analog WatchDog Mode                           | false                                                     |
| 5.4. TIM1                                             |                                                           |
|                                                       | ملا                                                       |
| Combined Channels: Encoder Mod                        | ue                                                        |
| 5.4.1. Parameter Settings:                            |                                                           |
| Counter Settings:                                     |                                                           |
| Prescaler (PSC - 16 bits value)                       | 0                                                         |
| Counter Mode                                          | Up                                                        |
| Counter Period (AutoReload Register - 16 bits value ) | 0                                                         |
| Internal Clock Division (CKD)                         | No Division                                               |
| Repetition Counter (RCR - 8 bits value)               | 0                                                         |
| Trigger Output (TRGO) Parameters:                     |                                                           |
| Master/Slave Mode                                     | Disable (no sync between this TIM (Master) and its Slaves |
| Trigger Event Selection                               | Reset (UG bit from TIMx_EGR)                              |
| Encoder:                                              |                                                           |
| Encoder Mode                                          | Encoder Mode TI1                                          |
| Parameters for Channel 1                              |                                                           |
| Polarity                                              | Rising Edge                                               |
| IC Selection                                          | Direct                                                    |
| Prescaler Division Ratio                              | No division                                               |
| Input Filter                                          | 0                                                         |
| Parameters for Channel 2                              |                                                           |
| Polarity                                              | Rising Edge                                               |

IC Selection

Input Filter

Prescaler Division Ratio

Direct

0

No division

## 5.5. TIM2

**Combined Channels: Encoder Mode** 

## 5.5.1. Parameter Settings:

| Counter Settings:                                     |                                                          |
|-------------------------------------------------------|----------------------------------------------------------|
| Prescaler (PSC - 16 bits value)                       | 0                                                        |
| Counter Mode                                          | Up                                                       |
| Counter Period (AutoReload Register - 32 bits value ) | 0                                                        |
| Internal Clock Division (CKD)                         | No Division                                              |
| Trigger Output (TRGO) Parameters:                     |                                                          |
| Master/Slave Mode                                     | Disable (no sync between this TIM (Master) and its Slave |
| Trigger Event Selection                               | Reset (UG bit from TIMx_EGR)                             |
| Encoder:                                              |                                                          |
| Encoder Mode                                          | Encoder Mode TI1                                         |
| Parameters for Channel 1                              |                                                          |
| Polarity                                              | Rising Edge                                              |
| IC Selection                                          | Direct                                                   |
| Prescaler Division Ratio                              | No division                                              |
| Input Filter                                          | 0                                                        |
| Parameters for Channel 2                              |                                                          |
| Polarity                                              | Rising Edge                                              |
| IC Selection                                          | Direct                                                   |
| Prescaler Division Ratio                              | No division                                              |
| Input Filter                                          | 0                                                        |

## 5.6. TIM3

**Combined Channels: Encoder Mode** 

## 5.6.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 0
Counter Mode Up
Counter Period (AutoReload Register - 16 bits value ) 0

Internal Clock Division (CKD)

No Division

#### **Trigger Output (TRGO) Parameters:**

| ter/Slave Mode Disable (no sync between this TIM (Master) and its Slaves |                                                           |  |  |
|--------------------------------------------------------------------------|-----------------------------------------------------------|--|--|
| Trigger Event Selection                                                  | Reset (UG bit from TIMx_EGR)                              |  |  |
| Encoder:                                                                 |                                                           |  |  |
| Encoder Mode                                                             | Encoder Mode TI1                                          |  |  |
| Parameters for Channel 1                                                 |                                                           |  |  |
| Polarity                                                                 | Rising Edge                                               |  |  |
| IC Selection                                                             | Direct                                                    |  |  |
| Prescaler Division Ratio                                                 | No division                                               |  |  |
| Input Filter                                                             | 0                                                         |  |  |
| Parameters for Channel 2                                                 |                                                           |  |  |
| Polarity                                                                 | Rising Edge                                               |  |  |
| IC Selection                                                             | Direct                                                    |  |  |
| Prescaler Division Ratio                                                 | No division                                               |  |  |
| Input Filter                                                             | 0                                                         |  |  |
| 5.7. TIM4                                                                |                                                           |  |  |
| Combined Channels: Encoder Mod                                           | de                                                        |  |  |
| 5.7.1. Parameter Settings:                                               |                                                           |  |  |
| Counter Settings:                                                        |                                                           |  |  |
| Prescaler (PSC - 16 bits value)                                          | 0                                                         |  |  |
| Counter Mode                                                             | Up                                                        |  |  |
| Counter Period (AutoReload Register - 16 bits value )                    | 0                                                         |  |  |
| Internal Clock Division (CKD)                                            | No Division                                               |  |  |
| Trigger Output (TRGO) Parameters:                                        |                                                           |  |  |
| Master/Slave Mode                                                        | Disable (no sync between this TIM (Master) and its Slaves |  |  |
| Trigger Event Selection                                                  | Reset (UG bit from TIMx_EGR)                              |  |  |
| Encoder:                                                                 |                                                           |  |  |
| Encoder Mode                                                             | Encoder Mode TI1                                          |  |  |
| Parameters for Channel 1                                                 |                                                           |  |  |
| Polarity                                                                 | Rising Edge                                               |  |  |
| IC Selection                                                             | Direct                                                    |  |  |
| Prescaler Division Ratio                                                 | No division                                               |  |  |
| Input Filter                                                             | 0                                                         |  |  |
| Parameters for Channel 2                                                 |                                                           |  |  |
| Polarity                                                                 | Rising Edge                                               |  |  |
| IC Selection                                                             | Direct                                                    |  |  |
| Prescaler Division Ratio                                                 | No division                                               |  |  |
| Input Filter                                                             | 0                                                         |  |  |

#### 5.8. TIM5

mode: Clock Source

Channel1: PWM Generation CH1 Channel2: PWM Generation CH2 Channel3: PWM Generation CH3 Channel4: PWM Generation CH4

#### 5.8.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 96 \*

Counter Mode Down \*

Counter Period (AutoReload Register - 32 bits value ) 250000 \*

Internal Clock Division (CKD)

No Division

#### **Trigger Output (TRGO) Parameters:**

Master/Slave Mode Disable (no sync between this TIM (Master) and its Slaves

Trigger Event Selection Update Event \*

**PWM Generation Channel 1:** 

Mode PWM mode 1

Pulse (32 bits value) 0

Fast Mode Disable CH Polarity High

**PWM Generation Channel 2:** 

Mode PWM mode 1

Pulse (32 bits value) 0

Fast Mode Disable CH Polarity High

**PWM Generation Channel 3:** 

Mode PWM mode 1

Pulse (32 bits value) 0

Fast Mode Disable CH Polarity High

**PWM Generation Channel 4:** 

Mode PWM mode 1

Pulse (32 bits value) 0

Fast Mode Disable CH Polarity High

## 5.9. USART1

**Mode: Asynchronous** 

## 5.9.1. Parameter Settings:

#### **Basic Parameters:**

Baud Rate 9800 \*

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

**Advanced Parameters:** 

Data Direction Receive and Transmit

Over Sampling 16 Samples

<sup>\*</sup> User modified value

# 6. System Configuration

# 6.1. GPIO configuration

| IP     | Pin      | Signal    | GPIO mode                    | GPIO pull/up pull<br>down   | Max<br>Speed | User Label |
|--------|----------|-----------|------------------------------|-----------------------------|--------------|------------|
| ADC1   | PA4      | ADC1_IN4  | Analog mode                  | No pull-up and no pull-down | n/a          |            |
|        | PA5      | ADC1_IN5  | Analog mode                  | No pull-up and no pull-down | n/a          |            |
| ADC2   | PA6      | ADC2_IN6  | Analog mode                  | No pull-up and no pull-down | n/a          |            |
|        | PA7      | ADC2_IN7  | Analog mode                  | No pull-up and no pull-down | n/a          |            |
| ADC3   | PC0      | ADC3_IN10 | Analog mode                  | No pull-up and no pull-down | n/a          |            |
| TIM1   | PE9      | TIM1_CH1  | Alternate Function Push Pull | No pull-up and no pull-down | Low          |            |
|        | PE11     | TIM1_CH2  | Alternate Function Push Pull | No pull-up and no pull-down | Low          |            |
| TIM2   | PA15     | TIM2_CH1  | Alternate Function Push Pull | No pull-up and no pull-down | Low          |            |
|        | PB3      | TIM2_CH2  | Alternate Function Push Pull | No pull-up and no pull-down | Low          |            |
| TIM3   | PC6      | TIM3_CH1  | Alternate Function Push Pull | No pull-up and no pull-down | Low          |            |
|        | PC7      | TIM3_CH2  | Alternate Function Push Pull | No pull-up and no pull-down | Low          |            |
| TIM4   | PD12     | TIM4_CH1  | Alternate Function Push Pull | No pull-up and no pull-down | Low          |            |
|        | PD13     | TIM4_CH2  | Alternate Function Push Pull | No pull-up and no pull-down | Low          |            |
| TIM5   | PA0-WKUP | TIM5_CH1  | Alternate Function Push Pull | No pull-up and no pull-down | Low          |            |
|        | PA1      | TIM5_CH2  | Alternate Function Push Pull | No pull-up and no pull-down | Low          |            |
|        | PA2      | TIM5_CH3  | Alternate Function Push Pull | No pull-up and no pull-down | Low          |            |
|        | PA3      | TIM5_CH4  | Alternate Function Push Pull | No pull-up and no pull-down | Low          |            |
| USART1 | PA9      | USART1_TX | Alternate Function Push Pull | Pull-up                     | High *       |            |
|        | PA10     | USART1_RX | Alternate Function Push Pull | Pull-up                     | High *       |            |

# 6.2. DMA configuration

nothing configured in DMA service

# 6.3. NVIC configuration

| Interrupt Table                                                    | Enable | Preenmption Priority | SubPriority |
|--------------------------------------------------------------------|--------|----------------------|-------------|
| System tick timer                                                  | true   | 0                    | 0           |
| ADC1, ADC2 and ADC3 global interrupts                              | true   | 0                    | 0           |
| TIM5 global interrupt                                              | true   | 0                    | 0           |
| Non maskable interrupt                                             |        | unused               |             |
| Memory management fault                                            |        | unused               |             |
| Pre-fetch fault, memory access fault                               |        | unused               |             |
| Undefined instruction or illegal state                             |        | unused               |             |
| Debug monitor                                                      |        | unused               |             |
| PVD interrupt through EXTI line 16                                 | unused |                      |             |
| Flash global interrupt                                             | unused |                      |             |
| RCC global interrupt                                               | unused |                      |             |
| TIM1 break interrupt and TIM9 global interrupt                     | unused |                      |             |
| TIM1 update interrupt and TIM10 global interrupt                   | unused |                      |             |
| TIM1 trigger and commutation interrupts and TIM11 global interrupt | unused |                      |             |
| TIM1 capture compare interrupt                                     | unused |                      |             |
| TIM2 global interrupt                                              | unused |                      |             |
| TIM3 global interrupt                                              | unused |                      |             |
| TIM4 global interrupt                                              | unused |                      |             |
| USART1 global interrupt                                            | unused |                      |             |

<sup>\*</sup> User modified value

# 7. Power Plugin report

## 7.1. Microcontroller Selection

| Series    | STM32F4       |
|-----------|---------------|
| Line      | STM32F407/417 |
| MCU       | STM32F407VGTx |
| Datasheet | 022152 Rev5   |

## 7.2. Parameter Selection

| Temperature | 25  |
|-------------|-----|
| Vdd         | 3.3 |

# 8. Software Project

## 8.1. Project Settings

| Name                              | Value                                                                 |
|-----------------------------------|-----------------------------------------------------------------------|
| Project Name                      | New_Main_Board                                                        |
| Project Folder                    | C:\Users\Jeffrey Cable\Documents\GitHub\Senior_Project\New_Main_Board |
| Toolchain / IDE                   | MDK-ARM V5                                                            |
| Firmware Package Name and Version | STM32Cube FW_F4 V1.9.0                                                |

## 8.2. Code Generation Settings

| Name                                                          | Value                                           |
|---------------------------------------------------------------|-------------------------------------------------|
| STM32Cube Firmware Library Package                            | Copy all used libraries into the project folder |
| Generate peripheral initialization as a pair of '.c/.h' files | Yes                                             |
| Backup previously generated files when re-generating          | No                                              |
| Delete previously generated files when not re-generated       | Yes                                             |
| Set all free pins as analog (to optimize the power            | No                                              |
| consumption)                                                  |                                                 |