## Contents

| 1 | Intr         | $\operatorname{roduct}$                                   | ion                                                      | 3 |  |  |  |  |
|---|--------------|-----------------------------------------------------------|----------------------------------------------------------|---|--|--|--|--|
|   | 1.1          | Revie                                                     | w of the Literature                                      | 3 |  |  |  |  |
|   |              | 1.1.1                                                     | SCCs through the history                                 | 3 |  |  |  |  |
|   |              | 1.1.2                                                     | SCC terminology                                          | 3 |  |  |  |  |
| 2 | $\mathbf{M}$ | Modeling, analysis and optimization of Switched Capacitor |                                                          |   |  |  |  |  |
|   | Cor          | verter                                                    | s                                                        | 5 |  |  |  |  |
|   | 2.1          | The C                                                     | Output Impedance Model                                   | 6 |  |  |  |  |
|   |              | 2.1.1                                                     | Why an algebraic model                                   | 6 |  |  |  |  |
|   | 2.2          | What                                                      | is done in the analysis of SCC                           | 6 |  |  |  |  |
|   | 2.3          | Redist                                                    | tributed charge flow analysis for output impedance model |   |  |  |  |  |
|   |              |                                                           | pted EPE13 Paper)                                        | 6 |  |  |  |  |
|   | 2.4          | The $A$                                                   | Admittance Model (Abstract APEC14)                       | 6 |  |  |  |  |
|   | 2.5          | Redist                                                    | tribution charge flow analysis method for the Admittance |   |  |  |  |  |
|   |              | model                                                     | L                                                        | 6 |  |  |  |  |
|   | 2.6          |                                                           | Experimental results for model verification              |   |  |  |  |  |
|   | 2.7          | 7 Optimization of SCC                                     |                                                          |   |  |  |  |  |
|   |              | 2.7.1                                                     | Design Space Exploration                                 | 6 |  |  |  |  |
|   |              | 2.7.2                                                     | Capacitor size values based on a restricted optimizer    | 6 |  |  |  |  |
|   |              | 2.7.3                                                     | Switch size based on a restricted optimizer              | 6 |  |  |  |  |
| 3 | AC           | LED                                                       | driver                                                   | 7 |  |  |  |  |
|   | 3.1          | Applie                                                    | cation requirements                                      | 8 |  |  |  |  |
|   | 3.2          | Archit                                                    | tecture description                                      | 8 |  |  |  |  |
|   |              | 3.2.1                                                     | Multilevel Multiplexer                                   | 8 |  |  |  |  |
|   |              | 3.2.2                                                     | Segmented PFC Boost                                      | 8 |  |  |  |  |
|   |              | 3.2.3                                                     | Floating BUS SCC Stage                                   | 8 |  |  |  |  |
|   |              | 3.2.4                                                     | Series Resonant LC Output                                | 8 |  |  |  |  |
|   | 3.3          | Comp                                                      | onents                                                   | 8 |  |  |  |  |
|   |              | 3.3.1                                                     | Design Space Exploration                                 | 8 |  |  |  |  |
|   |              | 3.3.2                                                     | Capacitor sizing                                         | 8 |  |  |  |  |
|   |              | 3.3.3                                                     | Inductors sizing                                         | 8 |  |  |  |  |
|   |              | 3.3.4                                                     | Switches sizing                                          | 8 |  |  |  |  |
|   |              | 335                                                       | Design ontimization                                      | 8 |  |  |  |  |

2 CONTENTS

|   | 1.0       | Experimental results                       | J        |
|---|-----------|--------------------------------------------|----------|
|   | 4.5       | Experimental results                       | 9        |
|   |           | 4.4.4 Analog circuits                      | 9        |
|   |           | 4.4.3 Digital circuits                     | 9        |
|   |           | 4.4.2 Startup helper circuits              | 9        |
|   | 7.7       | 4.4.1 Level shifters                       | 9        |
|   | 4.4       | Circuits                                   | 9        |
|   | 4.3       | Regulation                                 | 9        |
|   |           | 4.2.5 Design optimization                  | 9        |
|   |           | 4.2.4 Switches sizing                      | 9        |
|   |           | 4.2.3 Inductors sizing                     | 9        |
|   |           | 4.2.2 Capacitor sizing                     | 9        |
|   | 7.2       | 4.2.1 Design Space Exploration             | 9        |
|   | 4.1       | Components                                 | 9        |
| 4 | <b>DC</b> | LED drivers (Extension) Architecture       | <b>9</b> |
|   | 3.6       | Experimental results                       | 8        |
|   |           | 3.5.4 Analog circuits                      | 8        |
|   |           | 3.5.3 Digital circuits                     | 8        |
|   |           | 3.5.2 Startup helper circuits              | 8        |
|   |           | 3.5.1 Level shifters                       | 8        |
|   | 3.5       | Circuits                                   | 8        |
|   |           | 3.4.4 Dimming                              | 8        |
|   |           | 3.4.3 Bus voltage control loop             | 8        |
|   |           | 3.4.2 Series Resonant current control loop | 8        |
|   |           | 3.4.1 PFC Booost current control loop      | 8        |