# Towards SC-enabled high density highly miniaturized power LED drivers: A model-centric design framework

J. Delos Ayllón

October 21, 2015

# Contents

ii CONTENTS

# List of Figures

# List of Tables

## Chapter 1

# Miniaturization of LED drivers

The LED driver is the circuit that transforms raw energy from a power source and properly delivers it to the LED load. From the power management standpoint power a LED load is a trivial task, however the different requirements of SSL products make the design of them a complex task. Initially the main driving forces in the driver designs were: manufacturing cost, power quality, light quality. Reducing manufacturing costs can enable to decrease the lamp prices to the entry point for the consumers, while fulfilling the power quality fixed by the legislation and keeping the adequate light quality to do not perturb the human eye [?].

More recently two other factors are becoming more relevant in the driver: miniaturization and  $smartability^1$ . On the one hand, currently the volume of the drivers is, in many cases, limited by the old lamp shapes in order to provide retrofit solutions. Actually, in many cases the miniaturization requirements of the driver have been relaxed by redefining the shape and look of the old lamps, avoiding to challenge it size in the design process. However, the reduction of the driver volume will probably enable higher freedom in the lamp design. On the other hand, the future connected lamps [?] (or smart lamps) will require control and connectivity, what challenges the driver to provide multiple color channels, current control and power management for the added control circuitry such as sensors, actuators, communication interfaces and  $\mu$ Controllers.

Looking at the current designs, we can say that the initial driving forces in driver design, cost, power and light quality, found effective solutions based on discrete components. However discrete drivers cannot easily satisfy the design in terms of miniaturization and *smartability*. Literally, the implications of these two concepts have opposing consequences, providing smart functions to the driver requires to add more components, therefore more volume and costs; while miniaturization requires to make the driver smaller. Actually, such dilemma has

<sup>&</sup>lt;sup>1</sup>Provide the abilities/ functionalities to a device in order to be smart

its analogy in the mobile phone industry. After the first generations of mobile phones, the requirements in terms of functionalities for the current smart-phones could had only been satisfied by a *System-On-Chip* (SoC), where the maximum number of functionalities were integrated in a single IC package.

Based on smart phone analogy, this dissertation brings the research for the future highly miniaturized LED drivers in the context of *Power Systems on-Chip/in-Package*(PSoC/PSiP), where miniaturization and integration of functionalities can be easily achieved. Settling the goal in providing new driver circuits that that are more suitable for integration, than the currently available. And with the vision that integrable drivers will help in further development of more functionalities within the same package.

This chapter starts with an overview of the LED characteristics as a load to give an understanding of the necessary requirements of a LED driver. Subsequently, the current three driver technologies are studied: Linear, Switched inductor converters and Switched capacitor converters. An state-of-the-art for each technology will be provided in order to construct a rational of the technology toward miniaturization, and presenting the facts why switched capacitor converters has been the selected technology in this dissertation.

#### 1.1 The LED as a load

A LED is as its acronym stands for a Light Emitting Diode. Therefore a LED is a non-linear load with the well-known voltage-current (v-i) curve of a diode shown in Figure ??. For voltages below the forward voltage  $(v_f)$ , practically no current flows through it and the LED behaves as an open circuit. For voltages above  $v_f$  the curve becomes very steep and the current increases dramatically with respect to the voltage, thus the LED behaves similar to a short circuit. The LED has to be supplied at an specific point P in order to provide a desired light output as shown in Figure ??, depending on the bias current light colour and intensity will vary. Due to the steepness in the v-i curve, the practical way to bias a LED is supplying it by a dc-current. Owning to the fact that the bast majority of energy sources supply voltage in order two properly supply an LED it is necessary to select a circuits that converts voltage to current.

The characteristics of an LED subjected to variations due to manufacturing tolerances and second order effects at thermal deviations and ageing. Therefore the i-v characteristics is not static and requires the driver to adapt to the load in order to keep the desired light output. The variations in v-i curve can be associated to three main effects. First,  $v_f$  has a negative dependence with the temperature, drooping its values as the pn-junction temperature increases. Second, the LED has an aging factor which derates the light output over time, and which has to be adjusted by changing the bias point. And third, during production LEDs will vary in colour, flux, and forward voltage; even for products from the same batch. The manufacturers have reduced the tolerances between devices by binning  $^2$ , nevertheless after binning, the parts are still subjected to

<sup>&</sup>lt;sup>2</sup>Quality control performed at LED production line, where each LED is individual tested



Figure 1.1: Idealized LED voltage-current characteristic, with the forward voltage  $v_f$  identified and a projection of the bias point P

some tolerances. For example Table ?? shows the tolerances in forward voltages for 4 different commercial devices, observing a deviation around  $\pm 10\%$ .

Figure ?? graphically presents how the tolerances in  $v_f$  produce a displacement in the v-i characteristic, which require to modify the  $v_{bias}$  within a certain range  $\Delta v_{bias}$  in order to keep  $i_{bias}$  constant. Despite the variations associated to the load, the driver has at the same time to cope with perturbations and tolerances subjected to the energy supply. The driver has to provide line regulation for static deviations and immunity to high frequency perturbations, without affecting the load. Currently there are three different driver families used to implement LED drivers that are presented in the s subsequent sections.

Table 1.1: Electrical characteristics of different commercial LEDs

| Model     | Mnf.     | $v_f[V]$ |      |      | $ i_f $ | Lum. | CCT   |
|-----------|----------|----------|------|------|---------|------|-------|
| Model     | Willi.   | min.     | typ. | max. | mA      | lm   |       |
| L130      | Lumileds | 5.8      | 6.1  | 6.6  | 120     | 92   | 4000K |
| CLA1A     | XB-D     | _        | 2.9  | 3.5  | 350     | 122  | 5000K |
| NF2L757GR | Nichia   | _        | 6.32 | 7.1  | 150     | 124  | 3000K |
| ASMT-M    | Avago    | 2.8      | 3.2  | 3.5  | 120     | 350  | 4000K |

and sorted in groups (bins) that have the same electrical and lighting characteristics.

#### 1.2 Linear Regulators

Linear drivers place a shunt element between the source and the load(i.e) the LED). The shunt element limits the LED current providing the necessary voltage droop between the source and the load. The excess of voltage between the source and the load is dissipated in the series element, literally burned in form of heat; therefore these drivers become very inefficient if the LED voltage is not close to the source. Other limitation is that linear drivers only provide step-down conversion, thus they cannot work when the voltage at the load is higher than the input supply.



Figure 1.2: Linear driver, *left-* schematic; *righ-* conversion ratio vs. efficiency characteristics

The circuit of the Figure ?? shows the schematic of a linear driver. The shunt element can be implemented with just a resistor of with an active device. The first will impose a current depending on the input source and the load conditions; the second will provide regulation of the bias point for variations in the source and in the load. Linear drivers are very simple to implement with few components as shown in the schematic of Figure ??. They have a very low costs and take almost no area, being indeed the perfect solution for integration.

Figure 1.3: Low-dropout (LDO) LED driver regulator. The load current  $i_o$  is fixed by the voltage  $v_{ref}$ , despite perturbations in  $v_{src}$  and the diode voltage.



The plotted graph in Figure  $\ref{figure}$  presents the variation of the driver efficiency with respect to the conversion ration m.

$$m = \frac{v_o}{v_{src}}. (1.1)$$

The efficiency of the driver is the ratio between the input and output power,

thus

$$\eta = \frac{P_o}{P_i} = \frac{v_o i_o}{v_{src} i_o} = \frac{v_o}{v_{src}} = m, \tag{1.2}$$

which is indeed equal to the conversion ratio. Therefore in a linear regulator the efficiency is subjected to the conversion ratio of the converter, the higher the difference between input and output the lower the efficiency. For instance assuming a minimum efficiency of 80%, the maximum accepted conversion ratio is 0.8.

#### 1.3 Inductor Based Converters

Inductor Based Converters (IBCs) are switched mode power supplies (SMPS) <sup>3</sup> that employ magnetic passive elements, i.e. inductors and transformers, to store energy and provide efficient electrical power conversion. Therefore the magnetic component is the main passive element in the converter, allowing to process electrical energy by storing in in form of a magnetic field.

IBCs provide step-up and step-down conversion for large dynamic ranges while keeping the efficiency very high. On top of their power conversion capabilities, they can also provide galvanic isolation, which in some mains supplied applications is compulsory in order to guarantee the safety of the users against electrical hazards. These characteristics place these drivers as the preferred solution for the LED industry now a days. Figure ?? shows a Buck converter, being it one of the most popular implementations for LED drivers in dc-dc applications. Figure ?? presents the regulation characteristic of a generic inductor based converter. As shown, the theoretical efficiency of these converters is 100% for all the conversion ratio range. In practice, the parasitics in the components make the efficiency to drop with fluctuations with respect to the point of operation of the converter.



Figure 1.4: Inductor based converter, left - buck converter schematic; right - conversion ration vs. efficiency curve comparing the theoretical and a practical limit.

The main disadvantage is the use of magnetic components due to their volume and integrability . In practice, inductors dominate the entire volume of the

 $<sup>^3</sup>$ Electronic power supply that provides efficient electric power conversion by commuting between different circuit configurations (modes).

LED drivers as shown in Figure ??. At the same time the three-dimensional nature of these components limit their integrability, specially in standard processes, current research in the field is providing with solutions for power inductors, however they are far to be mature enough for commercial uses.

Figure 1.5: Magnetic components marked with a black square in a mains connected LED driver. These components dominate the volume of the converter.



From the standpoint of view of the switches technology, inductive converters bring yet another disadvantage with respect of the integration of the switches. Generally, the switches in an inductive converter have to fully block the highest operational voltage of the converter, from the input or the output voltage. Depending on the application, the range is from tens to a few hundreds of volts. Using high voltage devices has three main drawbacks: First, the losses in the devices scale quadratically with the voltage stress. Second, bad switching performances, because high voltage devices are less efficient and slower switching. Third, the standard VLSI technologies do not offer these high voltage (HV) devices and the VLSI technologies that offer them are less performance and more expensive than the dedicated discrete technologies.

#### 1.3.1 Energy transfer in inductor based converters

Inductor based converter are ideally lossless, since the transfer of energy between a voltage source and an inductor is an adiabatic process, which can be demonstrated using the circuit of Figure ??.



Figure 1.6: Energy transfer in an inductor.

On the one hand, the energy stored in an inductor is given by

$$E_l = \frac{1}{2}li^2. (1.3)$$

The current flowing in the inductor after switch  $s_1$  is closed is given by

$$i(t) = \frac{1}{l} \int v_l dt = \frac{v_{src}}{l} t. \tag{1.4}$$

Substituting (??) into (??), we can obtain the energy stored in the inductor after closing  $s_1$  during the time  $t_x$ , which results in

$$E_{l,t_x} = \frac{v_{src}^2 t_x^2}{2l}. (1.5)$$

On the other hand, the energy delivered by the energy source  $v_{src}$  is given

$$E_{src} = v_{src}q_{src}. (1.6)$$

The charge  $q_{src}$  delivered by the energy source after closing  $s_1$  during a time  $t_x$  can be obtained by integrating the inductor current (??), between  $t_o$  and  $t_o + t_x$  as

$$q_{src} = \int_{t}^{t_o + t_x} i(t)dt = \frac{v_{src}}{2l} t_x^{2}.$$
 (1.7)

—Therefore substituting (??) into (??) gives the energy deliver by the source, which gives

$$E_{src,t_x} = \frac{v_{src}^2 t_x^2}{2l}. (1.8)$$

The energy lost while transferring energy between the source and the inductor, is the difference between the energy deliver from the source (??) and the energy stored in the inductor (??), which results in

$$E_{loss} = E_{src,t_x} - E_{l,t_x} = \frac{v_{src}^2 t_x^2}{2l} - \frac{v_{src}^2 t_x^2}{2l} = 0.$$
 (1.9)

In conclusion, transferring energy between a voltage source and inductor is lossless, and that is why generally inductor based converters achieve very high conversion efficiencies. Nevertheless the parasitics in the components make these converters to do not achieve 100% efficiencies.

#### 1.4 Capacitor Based Converters

Switched Capacitor Converters (SCCs) are SMPS composed only of switches and capacitors. SCC were initially used for voltage multiplication [???] and more recently in applications that need voltage regulation as well [?]. Compared to inductor based converters, the absence of magnetic elements places them in a good position for high density power systems and integrated solutions, such as Power-System-in-Package (PSiP) or Power-System-on-Chip (PSoC).

SCCs have a fixed ratio of conversion between the input and the output determined by the topology. The output voltage of the converter under no load conditions is defined as the  $target\ voltage\ (\ v_t)$ . The converter performs at high efficiency when the load is supplied close to the target voltage. Similar to the linear drivers, the efficiency of the converter drops as the difference between the load and target voltage increases. Also, the converter can not supply the load with an output voltage value above to the target voltage. Figure ?? shows a

step-down converter with a conversion ratio of one half. A common practice to extend the regulation margins of these converters is to have topologies with multiple conversion rations [? ? ]. From Figure ?? it can be seen that the efficiency increases as the ration m gets close to the first fixed conversion ration of the converter  $m_1$ ; right after  $m_1$  the efficiency drops again dramatically and it again linearly increases as it approaches the second fixed conversion ratio of the converter  $m_2$ . Beyond  $m_2$  the converter does not work.



Figure 1.7: Switched capacitor converter, left - 2:1 converter schematic; right - conversion ration vs. efficiency curve for of a generic multiple conversion ration stage

The main limitation of SCCs is that they cannot directly provide the voltage-to-current regulation, necessary feature of the LED driver. Nevertheless by indirect means to output current can be controlled adding a linear regulator in series with the converter output, compromising the converter efficiency. Such approach is very popular driver for backlighting LEDs in battery supplied devices, where high integrability was more relevant than the power efficiency. The backlighint LED driver solution uses a multi-target SCC converter the battery voltage to a voltage above the LED strings, and by means of linear drivers the output current is adjusted to properly bias the LEDs. Adopting that architecture for general lighting could be a solution, however when scaling the voltages and currents to the requirements of general lighting applications the resulting driver would be infeasible and inefficient.

From the standpoint view of integration the main advantage of these converters is the use no inductors. Integrated capacitors have a better energy density than integrated inductors. The mechanical structure of the capacitors, a stack of metal-isolator-metal, is much easier to replicate on a small scale. With respect to the switches technology, SCCs have the advantage of dividing the operational voltages of the converter among the different components, thus reducing the voltage stress in the switches and capacitors. Actually reducing the voltages in the converter has different advantages. First, capacitors have higher energy density. Second, lower voltage switches have better switching performances and lower associated losses. Finally, lower voltage devices require less silicon area and have a larger offer in the standard very large integration scale (VLSI) processes.

Based on the aforementioned arguments, adopting a SCC based driver as solution for LED lighting applications seems to be, a priori, not an evident choice. Due to the limitations of SCC in voltage-to-current conversion would directly disqualify them. However their advantageous characteristics form the standpoint of view of integration, made these circuits very attractive. Actually, if the initial limitations in voltage-to-current conversion could be overcome, such architecture would be an interesting candidate to explore as a solution for a Power System on-Chip/in-Package LED driver. Exploring the possibilities that switched capacitor converters can offer in terms of integrated and miniaturized LED drivers with efficient voltage-to-current conversion was the rational of this dissertation.

#### 1.4.1 Energy transfer in capacitor based converters

SCCs are by nature lossy, since the transfer of energy between a voltage and a capacitor is a non-adiabatic process, which can be demonstrated using the circuit of Figure ??.



Figure 1.8: Energy transfer in a capacitor.

On the one hand, the energy stored in a capacitor is given by

$$E_c = \frac{1}{2}cv^2. (1.10)$$

After closing the switch at  $t_o$ , the capacitor is charged at  $v_{src}$ . The charge delivered by the source  $q_{src}$  to the capacitor is given by

$$q_{src} = c \ v_{src}, \tag{1.11}$$

hence the energy stored in the charged capacitor results in

$$E_{c^{+}} = \frac{1}{2} \frac{q_{src}}{v_{src}} v_{src}^{2} = \frac{1}{2} q_{src} v_{src}.$$
 (1.12)

On the other hand, the energy delivered by the energy source is just

$$E_{src} = v_{src}q_{src}. (1.13)$$

The energy lost while transferring energy between the source and the capacitor, is the difference between the energy deliver from the source (??) and the energy

stored in the capacitor (??), which results in

$$E_{loss} = E_{src} - E_{c^{+}} = v_{src} \ q_{src} - \frac{1}{2} q_{src} \ v_{src} = \frac{1}{2} q_{src} \ v_{src}. \tag{1.14}$$

In conclusion, transferring energy between a voltage source and a capacitor is a lossy process. Actually, half of the used energy is lost, and the other half is stored in the capacitor. The energy lost is dissipated in the resistive elements of the current path such as the *on*-channel resistance and track resistances.

#### 1.5 State of the art LED Drivers

Screen backlighting, Automotive and General Lighting are currently the three main areas of application of LEDs. Based on them we provide a broad overview about the state-of-the-art

With regard to the miniaturization of power supplies, we can indemnify two clear approaches: Power System on Chip (PSoC), and Power System in Package (PSiP). The PSoC approach aims for the integration of the all converter in a single monolithic *Integrated Circuit* (IC). In this approach the power management and the control control circuits are integrated in the same semiconductor die along with energy storage components, with poor energy storage that have on-die inductors and capacitors. The PSiP approach aims for the integration all the necessary functionalities in the same IC package including the passives. This second approach allows to use a large variety of technologies enabling multi-die chips and the integration miniaturized discrete passives in the same package. In line with PSiP, it could be considered a third approach with off-package passives, and an IC integrating power management, control and processing. Actually, this solution is widely spread among the current IC manufacturers regarding power management solutions, however the current solutions only provide the integration of the power train and control circuit or just merely the control circuit.

? [?] and ? [?] provide a comprehensive overview and analysis over the stat-of-art regarding integrated converters, this section provides the overview targeted specific to LED drivers from two points of view application and driver technology.

#### 1.5.1 Commercial LED drivers

Generalist IC manufacturers such as NXP, TI, ST, etc. have a large portfolio of dedicated LED drivers for the this three main applications: Backlighting, Automotive and General Lighting. Innovation from the perspective of the IC manufacturers is very limited just providing the two standard integrated circuit solutions with regard to power management for LED drivers: controller or controller and power train. This approach facilitates the driver development by reducing component count and design time, however using this circuits the possibilities to reduce the size of the off-chip passives if very limited, topologies



Figure 1.9: Block diagram of the common architecture used in drivers for backlighting applications.

are fixed. Currently there is any commercial IC that solves the challenges of the smart drivers, offering connectivity and power management.

Currently the most innovative approach is taken by the startup *Gooee* that proposes connected lighting platform consisting of two ICs. The control chip integrates a micro-controller unit (MCU) with to implement the communication and sensing, and the power chip with the LED driver that interfaces with the LED; the platform is completed with a cloud service that enables from a web application to have access to the lamp fixture data logs. The technical details of the power chip are no yet available [?].

Backlighting for screens in phones, tablets, laptops and TVs was one of the first commercial application of high brightness LEDs (HB-LEDs). Backlighting applications require multiple LED channels, therefore these drivers are generally implemented with a two stage architecture as shown in Figure??. The first stage - normally implemented with SMPS, inductive or capacitive- boosts the supply voltage above the highest voltage of the LED strings. The different strings are individually driven by a linear driver which enables to adjust and dim the currents for each channel individually [? ? ]. Current commercial solutions integrates power train and power management in a single IC package, using off-chip passives. Drivers for mobile devices, phones and tablets, accept low voltages between 2.5V to 5V, and implement the SMPS stage with an inductive or a capacitive converter. For bigger screens the drivers accept higher voltages between 5V to 45V, and the SMPS stage is normally implemented with an inductive boost converter. In both cases currents are in the low range between between 20mA to 100mA for each string channels, with the exception of the flash light that requires currents burst of up to 1A.

Signaling for the tail lights was the initial application of LEDs in the automotive industry, with the consolidation of the HB-LEDs, LED lighting is currently used also in headlights [?]. Drivers for automotive applications have to deal with a wide range in the input voltage from 6V to 42V between and provide immunity for the transients in the battery line [??]. The currents change depend-

ing on the application, for signaling currents are between 20mA to 100mA, and for head lighting around 1A. These drivers are implemented with the popular inductive converters such as Boost, Back, Back-Boost or SEPIC. The available commercial products control ICs using off-chip passives and switches for scalable solutions, or power train and control ICs using off-chip passives. A new trend in the automotive lighting field is the matrix LED technology for headlamps [?], where a matrix of individually driven LEDs provide high-precision illumination for the drivers, enabling higher safety during night conduction. Matrix LED headlights represent a new challenge for the LED driver, requiring individual control for each of the LEDs in the matrix. The current used architecture connects a switch in parallel of each individual LED, by closing the switches the LEDs can be short-circuited allowing to turn them off or dimming the light intensity [?].

General lighting is currently the main application of high brightness LEDs and the one with the most variants with respect to the drivers. Drivers for general lighting are supplied from the mains utility (ac source) and they require a buffer element in order to provide constant power to the LEDs, which is generally implemented with an electrolytic capacitor. This buffer capacitor is one main contributors in volume and failures, limiting the lamp design and lifetime. Therefore reducing the volume of the capacitor is one of the important aspects in the miniaturizations of off-line drivers, and it can be done by reducing the operating voltage or the required value enabling to use other technologies with better reliability or energy density such us multi-layer ceramics chip capacitors (MCCC) or thin film plastic capacitors.

Three different architecture approaches are currently implemented in off-line drivers:

Single stage A SMPS, a buck or a fly-back, converts the input rectified mains voltage to a constant current to supply the LEDs. At the same time the driver keeps the power quality within the standards in terms power factor (PF) and total harmonic distortion (THD). This approach has the advantage of a reduced costs since it has a small number of components, just requiring one power transistor and one magnetic component. However it is necessary to use a big buffer capacitor in parallel to the LEDs in order to have an stable output voltage and avoid the flickering from the low frequency rectified mains voltage (100Hz - 120Hz). Currently it is one of the most popular solutions for domestic lighting products for powers up to 70W, and there is a large portfolio of ICs implementing the control or the control and power train, passives have to be used off-chip.

Two stage Rectified mains voltage is first converted to a dc bus voltage and stored in to the buffer capacitor with almost unity power factor. A second stage converts the power from the buffer capacitor to the LED strings. In this approach the size of the buffer capacitor can be optimized adjusting the voltage and ripple in the bus voltage, which leads to an smaller value than the single stage approach. As a draw back these architecture are more expensive and require double number of components, switches for two

power train and at least two different magnetic components. Two stage drivers are used in professional lighting applications, for powers above 100W, and for domestic application for smart bulbs with color tuning, usually both applications require a drivers with multiple outputs to efficiently supply independent LED strings. There are not dedicated power factor controllers (PFC) ICs for lighting applications, therefore first stages are just designed and mounted with generic power management ICs for PFC. For the second stage, the IC manufacturer offer a portfolio of drivers for the standard inductive converters (back, boost and flyback), with the two common options in power management ICs: controller or integrated controller and power train, passives are mounted off-chip.

Tap linear Rectified mains is directly supplied two the LEDs by means a matrix of switches and linear regulators. The driver is continuously adjusting the LED string configuration in order to minimize the difference between the input voltage and the LED string, hence decreasing the voltage through a linear regulator. Tap linear drivers do not require the use of a buffer capacitor and magnetics, therefore can be fully implemented in silicon. However, these circuit have a poor light quality in terms of flickering. TI launched in 2014 the first dedicated IC for tab linear drivers the TPS92410, currently there are no other commercial alternatives.

#### 1.5.2 Linear LED Drivers

Linear Drivers are the excellent converters for a full integrated solution with a minimal die area, being possible to practically implement all the converter in silicon with the exception of the output buffer capacitor. Linear drivers are commonly used in dc-dc conversion for screen blacklighting [???], where different LED strings have to be supplied individually supplied from the same voltage buffer. Each string has a linear driver that permits to individually control and adjust their light level. The common voltage levels is generally supplied from a SMPS pre-regulator that can be adjusted to improve the efficiency of the system.

Regarding general lighting, full integrated implementations were reported for ac-dc conversion with the so called tap-linear drivers or matrix converters [???]. Tap-linear drivers implement a matrix of linear regulators and switches along with different LED strings. The matrix of switches adjust the voltage of the LED string and the linear regulators the currents in order to follow the input voltages and reduce the drop-out voltage across the linear regulators, achieving good efficiencies above 80% and power factors above 90%. Light quality was not reported with respect to flickering, however it can be anticipated that a low frequency ripple (100-120Hz) will be present since the current and the number of LEDs varies with the mains voltage. Neither dimmablility in the drivers were reported. Another requirement of the tab-linear drivers is that led strings are designed with an overhead to cope with the mains line variations( $\pm 10\%$ ), which leads to poor utilization of the LED chips, some can conduct for short or null

periods of time, increasing the costs for the LEDs.

#### 1.5.3 Inductor Based LED Drivers

Inductor based converters are, without doubt, most used solution for LED drivers. Inductive converters have an excellent current-to-voltage regulation at high efficiencies, and at the same time can provide galvanic isolation. That is why, the majority of IC manufacturers offer a large portfolio of ICs for LED driving, with two approaches of integration: Control circuit alone, or Control circuit with the power switches. In both cases, buffer capacitors and magnetics have be mounted externally. Different flavors of control circuits can be found, covering the usual architectures (buck, boost or fly-back) and with different control schemes providing Power Factor Correction (PFC) and dimmability. Practically SSL products already in the market have build the electronics around these, circuits.

#### 1.6 Conclusions

The different applications show an increasing interest in using SCC for LED drivers. It is evident that the approach used in portable devices can no be further extended in for high powers and higher voltages. The use of a bear SCC can never satisfy the requirements of LED drivers due to the following facts:

- Only provide voltage-to-voltage conversion
- Fixed conversion ratios
- Regulation is provided by series shunting

These limitations combined with the abrupt characteristics I-V of the LEDs makes barely impossible to provide high efficient solutions with the single use of SCC. The converters would require to have a large number of conversion ratios with a very large granularity to avoid uncontrolled currents flowing through the LEDs.

The research presented in this work aims to explore the possibilities of the SCC for LED drivers and the conducting path is based in the combination of the with inductors. The overall solution improves the power density and reduced form factor of the present solutions.

This thesis is divided in the four main sections that where necessary to build a switched capacitor LED driver. The first section introduces the new LED driver architecture used during the entire thesis, the *Hybrid-Switched Capacitor Converter*, H-SCC from now on. The second part of this book, the core of the PhD. work, presents the methodology to model H-SCC. The methodology extends the previous works in the topic providing an enhanced modeling for the design of SCCs and H-SCCs. The third section is devoted to the practical use of the new methodology, thus for the design phase of a converter. The modeling is used to help in the development facilitating the sizing and optimization of

BIBLIOGRAPHY 17

the design variables. The last section presents a discrete implementation of 12W H-SCC LED driver and the design procedure. Although is not a regular practice, experimental work is not only presented in the in the last section. The experimental work has been also used to validate the presented modeling and methodology. The final section is the conclusion of the entire work and the future opportunities that the presented work can offer.

#### **Bibliography**

- [] Audi A8 in a new radiant light. URL http://www.audi.com/com/brand/en/vorsprung\_durch\_technik/content/2013/10/audi-a8-in-a-new-radiant-light.html.
- [] the ecosystem. WHAT IS GOOEE?, 2015. URL http://gooee.com/ecosystem.
- [] JD Cockcroft and ETS Walton. Experiments with high velocity positive ions. Proceedings of the Royal Society of London. Series A, Containing Papers of a Mathematical and Physical Character, pages 477–489, 1930.
- [] John F Dickson. On-chip high-voltage generation in mnos integrated circuits using an improved voltage multiplier technique. *Solid-State Circuits*, *IEEE Journal of*, 11(3):374–378, 1976.
- Weifeng Feng and F.G. Shi. A new switched-capacitor frequency modulated driver for light emitting diodes. *Review of Scientific Instruments*, 78(11): 114701–114701–4, Nov 2007. ISSN 0034-6748. doi: 10.1063/1.2804131.
- [] D. Gacio, J. Cardesin, E.L. Corominas, J.M. Alonso, M. Dalla-Costa, and A.J. Calleja. Comparison among power leds for automotive lighting applications. In *Industry Applications Society Annual Meeting*, 2008. IAS '08. IEEE, pages 1–5, Oct 2008. doi: 10.1109/08IAS.2008.259.
- [] Gerard Harbers and Steve Landau. The internet of lights. In *LED professional Symposium (LpS)*, 2014, Oct 2014.
- Yuequan Hu and M.M. Jovanovic. Led driver with self-adaptive drive voltage. *Power Electronics, IEEE Transactions on*, 23(6):3116–3125, Nov 2008. ISSN 0885-8993. doi: 10.1109/TPEL.2008.2004558.
- Texas Instruments. TPS92661-Q1. High-Brightness LED Matrix Manager for Automotive Headlight Systems. Technical report, U.S. Department of Energy, 2014.
- [] Eunchul Kang, Jaeha Kim, Dohwan Oh, and Dongjin Min. A 6.8-w purely-resistive ac light-emitting diode driver circuit with 95 In *Power Electronics* and ECCE Asia (ICPE ECCE), 2011 IEEE 8th International Conference on, pages 778–781, May 2011. doi: 10.1109/ICPE.2011.5944682.

- [] Lee, Hyung-Suk Kim, Jae-Wook Kwon, Choul-Ho Lee, Myoung-Soo Choi, and Bang-Won Oh. New design of integrated power and integrated driver with led module (ip-idlm) driving system for led backlight in lcd. In *Industrial Electronics*, 2007. ISIE 2007. IEEE International Symposium on, pages 584–587, June 2007. doi: 10.1109/ISIE.2007.4374661.
- [] Dongsheng Ma and Rajdeep Bondade. Reconfigurable Switched-Capacitor Power Converters. Principles and Designs for Self-Powered Microsystems. Springer, 2013.
- [] Alexander Mednik. Automotive led lighting needs special drivers. *Power Electron. Technol*, 2005.
- [] Vincent Wai-Shan Ng and Seth R. Sanders. Switched Capacitor DC-DC Converter: Superior where the Buck Converter has Dominated. PhD thesis, EECS Department, University of California, Berkeley, Aug 2011. URL http://www.eecs.berkeley.edu/Pubs/TechRpts/2011/EECS-2011-94.html.
- [] Changbyung Park and Chun-Taek Rim. Filter-free ac direct led driver with unity power factor and low input current thd using binary segmented switched led strings and linear current regulator. In *Applied Power Electronics Conference and Exposition (APEC)*, 2013 Twenty-Eighth Annual IEEE, pages 870–874, March 2013. doi: 10.1109/APEC.2013.6520313.
- [] S. Saponara, G. Pasetti, N. Costantino, F. Tinfena, P. D'Abramo, and L. Fanucci. A flexible led driver for automotive lighting applications: Ic design and experimental characterization. *Power Electronics, IEEE Transactions on*, 27(3):1071–1075, March 2012. ISSN 0885-8993. doi: 10.1109/TPEL.2011.2174653.
- [] S.-Y. Tseng, S.-C. Lin, and H.-C. Lin. Led backlight power system with auto-tuning regulation voltage for lcd panels. In *Applied Power Electronics Conference and Exposition*, 2008. APEC 2008. Twenty-Third Annual IEEE, pages 551–557, Feb 2008. doi: 10.1109/APEC.2008.4522775.
- [] Tom Van Breussegem and Michiel Steyaert. CMOS Integrated Capacitive DC-DC Converters, chapter 1.4, pages 28–35. Springer, 2013.
- [] Tom Van Breussegem and Michiel Steyaert. CMOS Integrated Capacitive DC-DC Converters, chapter 2.3.4, pages 58–59. Springer, 2013.
- [] Gerard Villar-Pique, Henk Jan Bergveld, and Eduard Alarcon. Survey and benchmark of fully integrated switching power converters: Switchedcapacitor versus inductive approach. *IEEE transactions on power electron*ics, 28(9):4156–4167, 2013.
- Olivier Vogler, Dominik Wee, and Florian Wunderlich. Led at the cross-roads: Scenic route or expressway? McKinsey on Semiconductors, 2011.

BIBLIOGRAPHY 19

[] DL Waidelich and CL Shackelford. Characteristics of voltage-multiplying rectifiers. *Proceedings of the IRE*, 32(8):470–476, 1944.

- [] Chenyang Wang, Jianxiong Xi, and Lenian He. A linear constant current led driver with no off-chip inductor or capacitor. In *Industrial Electronics* (ISIE), 2014 IEEE 23rd International Symposium on, pages 2524–2528, June 2014. doi: 10.1109/ISIE.2014.6865017.
- [] A. Wilkins, J. Veitch, and B. Lehman. Led lighting flicker and potential health concerns: Ieee standard par1789 update. In *Energy Conversion Congress and Exposition (ECCE)*, 2010 IEEE, pages 171–178, Sept 2010. doi: 10.1109/ECCE.2010.5618050.

# Part I Hybrid Switched Capacitor LED driver

## Chapter 2

## Introduction

Driving high power LEDs using a switched capacitor converter (SCC) challenges the operation of this converter. The SCC provides good performance in voltage-to-voltage conversion, but it can not directly provide regulated current. In low power applications, this is solved by using a linear regulator in series with the LED string, however that is not a valid solution for general lighting where high power and high current are needed. Combining switched capacitors with inductors can provide efficient converters for LED lighting, where the use of an inductor provide a tight and efficient regulation, and the use of switched capacitors allows to reduce the voltage stress in the components, in turn reducing both the switching losses and the volume of the inductor.

The hybrid switched capacitor converter (H-SCC), that is introduced in this chapter, is a merge of a switched capacitor and an inductive converter. The first section introduces basic facts about switched capacitor converters (SCC) in order to understand the enhancements, modifications and characteristics of the hybrid-SCC. The second section presents the H-SCC topology and operation. The third section focus in the applications of the H-SCC as a LED driver circuit. Additionally, some driver architectures are described in this section, giving a broader perspective of the possible applications that H-SCC based LED drivers offer.

#### 2.1 State of the Art

In commercial ICs but also in research the integration and miniaturization characteristics of Switched Capacitor Converters (SCCs) are applied in LED drivers. Commercially there is a large portfolio of available integrated circuits (ICs), designated as Charge-Pumps (CPs), for backlighting in portable devices, *i.e.*  $MAX8930^{-1}$ ,  $MCP1252/3^{-2}$ . By merely adding a few external capacitors, these circuits can drive White or RGB LEDs from a Lithium-Ion battery, as shown

<sup>&</sup>lt;sup>1</sup>Maxim® WLED Charge Pump, RGB, OLED Boost, LDOs with ALC and CAI

<sup>&</sup>lt;sup>2</sup>Microchip<sup>®</sup> Low noise, Positive-Regulated Charge Pump

in the block diagram of Figure  $\ref{figure}$ . Generally these chips integrate a SCC with different conversion ratios with a linear regulator for each channel. Various publications [? ? ? ] propose different modifications of this architecture in order to reduce the parasitic losses, bringing the efficiency close to the theoretical limit. The power ratings of these drivers are below 1W at currents below hundred milli-amperes with efficiencies between 70%-90% depending on the operation point.



Figure 2.1: Block diagram of the common architecture used in *charge pump* LED drivers for backlighting small screens in portable applications.

With respect to general lighting there are a few research publications that report the use of SCCs. In 2008, ? [?] presented a step-down converter supplied from rectified  $220V_{rms}$  mains voltage, providing 15W with a 95% peak efficiency. The proposed architecture directly supplied the LED string from the capacitors, controlling the output power by changing the switching frequency.

In 2012, ? [?] proposed an isolated converter that combined a SCC stage with series-LC resonant converter delivering 15.5W with an efficiency of 92%. The SCC stage decreased the rectified mains voltage, reducing the voltage stress in switches, capacitors, and the resonant tank, allowing to diminish the volume of the passive components and the total silicon area. The LED current is regulated by modulating both the frequency and the duty cycle. The architecture was recently implemented in modular silicon dies, allowing to be stacked in order to adjust to different mains voltages [?].

#### 2.2 Switched Capacitor Converter

SCCs are a family of SMPS circuits that provide power conversion using only switches and capacitors. A SCC has two or more operation modes, referred as phases, and each operating mode is associated with a different circuit arrangement of the capacitors. The SCC is sequentially switching between the different modes, providing a voltage conversion between input and output. The Dickson and Ladder topologies (Figures ?? and ?? respectively) are the preferred SCC



topologies used in this dissertation. Both topologies have been selected since they share similar characteristics that favour the design of H-SCCs. Despite the fact that presented examples (in this dissertation) are based on these two topologies, the presented analysis hold for any other well-posed<sup>3</sup> SCC topology [?]. The circuit in Figure ?? is a two phase 3:1 Dickson converter that provides a



step down conversion ratio of  $\frac{1}{3}$ . During the first phase the odd switches are closed, resulting in the circuit of Figure ??. During the second phase, the even switches are closed, resulting in the circuit of Figure ??.

#### 2.2.1 Conversion ratio

When the converter is unloaded and in steady-state (s.s.), its topology determines the average voltages in the capacitors, and so its conversion ratio. Therefore, the capacitor s.s. voltages and the conversion ratio of the converter can be obtained by solving a system of linear equations defined by applying Kirchhoff's

<sup>&</sup>lt;sup>3</sup>The net equations (KVL) of a well-posed converter provides a solvable system with an unique solution for all capacitor voltages. If these voltages cannot be uniquely determined, the converter is not well-posed.

voltage law (KVL) for each circuit mode. Well-posed converters [?] provide a solvable system with a unique solution, converters that result in undetermined or overdetermined linear systems are non-well-posed converters, and generally require a modification of the converter circuit.



(a) First phase, odd switched are closed and even switches are open.



(b) Second phase, even switched are closed and odd switches are open.

Figure 2.4: Equivalent circuits of the modes in 3:1 Dickson converter.

KVL equations of the first phase (see Figure ??) are:

$$v_{src} - v_{c_1} - v_{c_2} = 0,$$
  
 $v_{out} - v_{c_2} = 0,$   
 $v_{out} - v_{c_3} = 0.$  (2.1)

KVL equations of the second phase (see Figure ??) are:

$$v_{c_1} - v_{c_2} - v_{c_3} = 0,$$
  
 $v_{out} - v_{c_3} = 0.$  (2.2)

Selecting the linear independent equations from (??) and (??), a solvable system can be formulated as

$$\begin{cases}
v_{src} - v_{c1} - v_{c2} &= 0 \\
v_{c1} - v_{c2} - v_{c3} &= 0 \\
v_{c2} &= v_{out} \\
v_{c3} &= v_{out}
\end{cases}$$
(2.3)

Solving it results in

$$v_{out} = v_{c_3} = v_{c_2} = \frac{V_{src}}{3},$$

$$v_{c_1} = \frac{2 \cdot V_{src}}{3},$$
(2.4)

hence the converter conversion ratio is

$$m_i = \frac{v_{out}}{v_{src}} = \frac{1}{3}.$$
 (2.5)

This result shows that unloaded conversion ratio is defined by the topology of the converter and independent of the switching operating regime (frequency and duty cycle). From here on, the topology defined conversion ratio will be referred to as the *intrinsic* conversion ratio  $m_i$ .

#### 2.2.2 Output voltage regulation

As previously demonstrated, a SCC has a fixed conversion ratio only defined by its topology and not by its operation regime, therefore the converter can not directly provide voltage regulation. Indirectly, there is always the possibility

Figure 2.5: Conceptual block diagram of a linear regulated switched capacitor.



to regulate the output voltage by means of a linear regulator, thus the output voltage is adjusted by drooping the excess voltage  $(v_{drop})$  in a series element with the load, as shown in the schematic of Figure ??. This can be achieved in two ways: Using an external linear regulator connected between the converter output and the load, or what is more common, using or 'misusing' the behaviour of the SCC in order to provide this linear regulation characteristic [?] . Both ways of regulation reduces the efficiency of the converter. Like in a linear regulator (??), the efficiency of the converter can be written as a function of  $v_{src}$  and  $v_o$ , giving

$$\eta = \frac{P_o}{P_i} = \frac{v_o \cdot i_o}{m_i \cdot v_{src} \cdot i_o} = \frac{v_o}{m_i \cdot v_{src}}.$$
 (2.6)

In order to compare the efficiencies among different converters, we define the effective conversion ration  $m_e$  as the ratio between the voltage source and the load, thus

$$m_e = \frac{v_{out}}{v_{src}} \tag{2.7}$$

Figure ?? compares the efficiency of a linear regulator and a linear regulated 2:1 SCC, showing that below  $m_e = 1/2$  the 2:1 SCC has better efficiency, however above 1/2 the SCC is not longer operative. Anyway in both cases the efficiency drops as the output voltages decreases.

Figure 2.6: Maximum theoretical efficiency plotted as function of the *effective* conversion ratio between a linear regulator and a 2:1 SCC linearly regulated.



#### 2.2.3 Multiple conversion ratio converters





- (a) Circuit schematic
- (b) Maximum theoretical efficiency.

Figure 2.7: Multiple conversion ratio converter.

Multiple conversion ratio converters enable to extend the regulation margins and increase the conversion efficiency. Figure ?? shows the limitations of a 2:1 SCC. First, the converter is only operative for *effective* conversion rations  $(m_e)$ 

below 1/2. Second, as  $m_e$  moves below the intrinsic conversion ratio of the converter  $(m_i = 1/2)$  the efficiency decreases linearly. Other topologies, like the one of Figure ??, have multiple *intrinsic* conversion ratios -  $\frac{1}{3}$ ,  $\frac{1}{2}$ ,  $\frac{2}{3}$  and 1 - that extend the operation margins and increase the efficiency of the converter as shown in the plot of Figure ??.

#### 2.2.4 Converter output nodes

The previous section presented switched capacitor converters with the load connected to a node that provides a fixed conversion ratio. Actually, that is the most common way of employing these converters, however a SCC can supply the load from other nodes. As shown in Figure ??, two different types of nodes can be identified: node a - fixed voltage dc-node; node b - floating voltage pulse width modulated node (pwm-nodes).



Figure 2.8: Node types in a 2:1 converter: Node a is a dc-node; its voltage,  $v_a$  is plotted in the bottom graph. Node b is a pwm-node; its voltage,  $v_b$ , is plotted in the top graph.

Fixed voltage dc-nodes are the common output nodes of a SCC. A dc-node supplies the load with a fixed conversion ratio defined by the topology, and with a low voltage ripple thanks to the capacitor in parallel with the load. The capacitors that are connected between a dc-node and ground are dc-capacitors as shown in Figure ??. A SCC can have one or more dc-capacitors. Topologies that reduce the number of dc-capacitors trend to have a better capacitor utilization, since these capacitors do not contribute to transport charge [?].

The use of floating pulse width modulated-nodes (pwm-nodes) was not reported until a couple of recent publications [? ? ] presented the advantages of using them. Pwm-nodes were considered internal to the converter without any added functionality, nevertheless the conversion possibilities of SCCs can be further enhanced by using these nodes as outputs for the converter. Pwm-nodes are accessible from the terminals of flying capacitors  $(c_{fly})$ , delivering a floating pulse-width-modulated (PWM) voltage with an added dc offset of a fraction of the input voltage with respect to ground. The magnitudes are related to

the SCC topology. The pulsating voltages can be filtered using an inductive-capacitive filter (LC), allowing to supply a dc load with the averaged voltage of the node. Furthermore the pwm voltage at the node can be controlled by adjusting the duty cycle of the SCC, enhancing the regulation capabilities of these outputs compared to the fixed conversion ration of the dc-nodes.

#### 2.3 Hybrid-Switched Capacitor Converter



Figure 2.9: A 3:1  $H^2$ -Dickson topology with the inductor connected to the second pwm-node.

A Hybrid Switched Capacitor Converter (H-SCC) uses a low pass filter to supply a dc voltage from a pwm-node. Figure ?? shows the hybrid configuration of the 3:1 Dickson converter, where the output filter is connected to the node  $n_2$ . The low pass filter is composed of an inductor  $l_o$  and capacitor  $c_o$ , and removes high frequency ac-component present in the node. From this point on the hybrid variation of a SCC topology will be denoted by adding an  $H^x$  in front of the topology's name, where the superscript refers to the used output, thus the converter in Figure ?? is now referred as 3:1  $H^2$ -Dickson.

Figure 2.10: Transient voltage at the switching node of the switching node  $v_x$  of the 3:1 H<sup>2</sup>-Dickson in Figure ??



For sake of clarity, the operation of a H-SCC is illustrated with the 3:1

Dickson converter used previously, which the steady-state (s.s.) voltages where already solved in Section ??. Except for the added filter, the SCC topology keeps the same circuit structure as in the original converter, and so they do the s.s. voltages in the capacitors. The two switching modes of the converter are shown in Figures ?? and ??, displaying the voltages values of the capacitors. Through a graphical inspection, it can be seen that the voltage at the switching node  $v_x$  is different in each switching cycle, producing the pwm-voltage shown in Figure ??. The unloaded voltage at the switching node  $v_x$  over an entire switching period  $T_{sw}$  is defined with a discontinuous function as

$$v_x(t) = \begin{cases} \frac{1}{3}v_{src} : 0 < t \leq DT_{sw} \\ \frac{2}{3}v_{src} : DT_{sw} < t \leq T_{sw}, \end{cases}$$
 (2.8)

where D corresponds to the duty cycle of the odd switches. The output filter



(a) Phase 1: Odd switches closed.

(b) Phase 2: Even switches closed.

Figure 2.11: Two switching phases of *hybrid* 3:1 Dickson loaded at the second node.

averages the voltage at the switching node  $v_x$ , therefore the mean value at  $v_{out}$  can be obtained by integrating (??) over an entire switching cycle,

$$v_{out} = \frac{1}{T} \int_0^T v_x(t)dt \tag{2.9}$$

$$v_{out} = \frac{1}{T} \left( \int_0^{DT} \frac{1}{3} v_{src} \, dt + \int_{DT}^T \frac{2}{3} v_{src} \, dt \right)$$
 (2.10)

$$v_{out} = \frac{2 - D}{3} v_{src},\tag{2.11}$$

thus the intrinsic conversion ratio of the converter for the second node  $(n_2)$  is

$$m_2 = \frac{v_{out}}{v_{src}} = \frac{2 - D}{3},$$
 (2.12)

where the subscript in m denotes the node of the converter. The numbering of the nodes is done from top-bottom to left-right, see the circuit schematic of Figure ??. In the 3:1  $H^2$ -Dickson there is actually a plurality of pwm-nodes.



Figure 2.12: Transient voltage at the different pwm-nodes of the 3:1 H-Dickson converter of Figure ??.

Figure ?? plots all the switching voltages available in the converter. The squarewave voltages are equally spaced to cover the range from 0 to  $v_{src}$  with a voltage ripple of  $v_{src}/3$ . Being this equal spacing is unique of Dickson and Ladder compared to the other SCC topologies. In fact, the amplitude of the PWM voltages, so in the switching node  $v_x$ , is fixed by the intrinsic conversion ratio  $m_i$ , hence

$$\Delta v_x = m_i v_{src}. \tag{2.13}$$

Notice that, a H-SCC shares many of the characteristics of a buck converter, which is the most common dc-dc topology used as a LED driver. Adding the output filter to a SCC complements the converter by providing tight current regulation, which overcomes the intrinsic limitation of SCC in this respect. However, it requires magnetic elements, challenging the integrability of the converter. The following sections introduce the characteristics of this new hybrid topology as a LED driver, using the buck converter as a reference.

#### 2.3.1 Output Regulation

In contrast with the classical SCC, the conversion ratio of a H-SCC converter can be adjusted. It actually depends on the duty cycle (D) of the driving signals, and consequently the conversion ratio can be adjusted to provide regulation to the load without directly affecting the converter's efficiency.

Figure ?? compares the trend curves of the converter efficiency with respect to the conversion ratio for a three different converters a 3:1 H<sup>3</sup>-Dickson, a 3:1 Dickson and a buck converter. For instance, the dc-node of the 3:1 Dickson has an intrinsic conversion ratio of  $m_i = \frac{1}{3}$ , and it provides regulation at the cost of efficiency. Instead using the third pwm-node  $(n_3)$  of the same Dikson converter of Figure ??, the converter has an adjustable conversion ratio given by

$$m_3 = \frac{D}{3} \tag{2.14}$$

where D is the duty cycle of the odd numbered switches. In this case the efficiency-regulation  $(\eta - m_e)$  curve is flat within the regulation margins, and drops for extreme duty cycles because of, not yet discussed<sup>4</sup>, internal losses of the SCC stage. Furthermore, the  $\eta - m_e$  curve of a H-SCC is similar to the one of a buck converter but with a smaller dynamic range.

Figure 2.13: Comparison of regulation-efficiency characteristics between converters.



Table 2.1: Intrinsic conversion ratios,  $m_i$ , at the different nodes of a 3:1 H-Dickson converter.

| Node                     |            | $n_1$                | $n_2$                          | $n_3$                | $n_4$                | $n_{dc}$      |
|--------------------------|------------|----------------------|--------------------------------|----------------------|----------------------|---------------|
| Conversion ratio         | $m_x$      | $\frac{2+D}{3}$      | $\frac{2-D}{3}$                | $\frac{D}{3}$        | $\frac{1-D}{3}$      | $\frac{1}{3}$ |
| Range of conversion      |            | $1\cdots\frac{2}{3}$ | $\frac{2}{3}\cdots\frac{1}{3}$ | $0\cdots\frac{1}{3}$ | $0\cdots\frac{1}{3}$ | -             |
| Dynamic conversion range | $\Delta m$ | $\frac{1}{3}$        | $\frac{1}{3}$                  | $\frac{1}{3}$        | $\frac{1}{3}$        | -             |

Ideally a buck converter provides a conversion ratio between 0 and 1. Indeed, it is the same case for a H-SCC, however the conversion ratio is segmented in different ranges. Each segment is associated with a different pwm-node of the converter, and it has a limited dynamic range of regulation  $\Delta m$ . Table ?? presents the conversion characteristics for the different nodes of the 3:1 H-Dickson of Figure ??. It can be seen that the dynamic range of conversion  $(\Delta m)$  is the same across all the pwm-nodes and equal to the intrinsic conversion ratio of the

 $<sup>^4</sup>$ The details of the loss mechanisms in SCC and H-SCC are covered in Chapter  $\ref{eq:CC}$  dedicated to modeling.

converter  $m_i$ . This characteristic is also shared between the two topologies used in this dissertation, Dickson and Ladder.

#### 2.3.2 Power Inductor

Like in a buck converter, a H-SCC uses a inductor-capacitor (LC) low pass filter to supply the dc voltage to the load. The use of an inductor challenges the integrability of the converter, as was already discussed in the second chapter, nevertheless the added advantages in terms of regulation and efficiency justify its use. At the same time, the inductor benefits from the reduced voltage excursion present on the pwm-nodes, relaxing its requirements in terms of inductance and size.



Figure 2.14: Inductor based converter, left - synchronous buck converter schematic; right - transient voltage at the switching node during two switching periods.

The inductance value of the power inductor in a buck type converter configuration is

$$l_o = \frac{\Delta v_x \ D(1-D)}{\Delta i \ f_{sw}},\tag{2.15}$$

where  $\Delta i$  is the peak-to-peak current amplitude in the inductor, D the duty cycle of the buck high side switch. From (??) it can be seen that the size of the power inductor is directly proportional to the amplitude of the square-wave voltage at the switching node  $(\Delta v_x)$ , while for a buck converter it is equal to the source voltage, as shown in the plot from Figure ??. Specifying (??) for a buck converter, gives

$$l_{o,buck} = \frac{v_{src} D(1-D)}{\Delta i f_{sw}}.$$
 (2.16)

Contrary to the buck converter, in the H-SCC the square-wave voltages are floating with respect the ground (see Figure ??) and its ripple amplitude  $\Delta v_x$  depends on the converter's topology. In the case of the Dickson and Ladder converters the amplitude of the voltage ripple  $\Delta v_x$  is the same for all of the pwm-nodes and equal to

$$\Delta v_x = m_i \cdot v_{src},\tag{2.17}$$

therefore specifying (??) for a Dickson or a Ladder H-SCC, gives

$$l_{o,hscc} = \frac{m_i \cdot v_{src} \cdot D(1 - D)}{\Delta i f_{sw}}.$$
 (2.18)

An important remark is that the duty cycles D in (??) and in (??) are not correlated, therefore the two equations can not be directly compared. Figure ?? plots the normalized<sup>5</sup> inductor values for Buck, 3:1 H-Dickson and 4:1 H-Dickson converters. The plot shows a concave function for the buck converter where the highest inductance value is when the converter operates at 50% conversion ratio. In contrast, the curves corresponding to H-SCCs present multiple concave peaks, where each of them corresponds to a selected node of the HSCC converter. For instance, looking at the dashed line plotted for the 3:1 H-Dickson converter of Figure ??, the first parabola spans m between 0 and 1/3, where an inductor is connected to n3 or n4. The second parabola spans m between 1/3 and 2/3, where an inductor is connected to n2. The last parabola spans m between 2/3 and 1, where the inductor is connected to n1.

Figure 2.15: Inductance value for Buck, 3:1 H-Dickson and 4:1 H-Dickson converters as function of the conversion ratio; results are normalized for  $V_{src}=1V,\,T_{sw}=1s$  and  $\Delta i=1A.$ 



The reduction in inductance value with respect to the buck converter spans out from 50% conversion ratio to the extremes where the inductance takes the same values for all the converters. The physical size of the inductor is proportional to the peak energy stored in it, and it can be computed from the maximum current through the inductor

$$E_{l,max} = \frac{1}{2} i_{max}^2 l_o. (2.19)$$

The minimum inductance value occurs when the converter operates in boundary conduction mode (BCM) for converters designed to operate continuous conduction mode (CCM), as is the case of the H-SCC. When a buck or H-SCC converter operates in BCM, the minimum current is equal to zero and the peak current

<sup>&</sup>lt;sup>5</sup>Normalization given for  $v_{src} = 1V$ ,  $T_{sw} = 1s$  and  $\Delta i = 1A$ .

is equal to twice of the output current of the converter. Thus, the maximum inductor current is

$$i_{max} = \Delta i = 2i_{out} \tag{2.20}$$

By substituting (??) and (??) into (??), the inductor peak energy for a buck can be found

$$E_{l,buck} = \frac{i_{out}v_{src}D(1-D)}{f_{sw}}. (2.21)$$

In a buck converter the source voltage can be written as

Figure 2.16: Peak energy storage for Buck, 3:1 H-Dickson, and 4:1 H-Dickson converters as function of the conversion ratio; results are normalized for  $P_{out} = 1W$  and  $f_{sw} = 1Hz$ .



$$v_{src} = \frac{v_{out}}{D},\tag{2.22}$$

thus by substituting (??) into (??), the  $E_{l,buck}$  yields to

$$E_{l,buck} = \frac{v_{vout}}{D} \frac{i_{out}D(1-D)}{f_{sw}} = \frac{(1-D)}{f_{sw}} P_{out}.$$
 (2.23)

By substituting (??) and (??) into (??), the inductor peak energy for a H-SCC using Dickson or Ladder stages can be found

$$E_{l,hscc} = \frac{m_i \ i_{out} \ v_{src} \ D(1-D)}{f_{sw}}.$$
 (2.24)

Rearranging (??)  $v_{src}$  can be written as function of the *effective* conversion ratio, as

$$v_{src} = \frac{v_{out}}{m}. (2.25)$$

Subsequently, by substituting (??) into (??), the resulting expression of the inductor maximum energy yields to

$$E_{l,hscc} = \frac{v_{vout}}{m_e} \frac{m_i \ i_{out} \ D(1-D)}{f_{sw}} = \frac{m_i \ D(1-D)}{m_e \ f_{sw}} P_{out}. \tag{2.26}$$

Figure ?? plots (??) and (??), both plots have the same trend of reducing the peak energy as the conversion ratio increases. With regard to the inductance value (see Figure ??), the peak energy stored in the inductor, and hence the volume, are dramatically reduced in case of using a H-SCC topology; as shown in Figure ??. The plot shows that the reduction in inductance volume ranges from a conversion ratio of 50% to the extremes 0% and 100% symmetrically, being very effective in most of the conversion ratio range of the converter and decreasing at the two extremes. As the intrinsic conversion ratio  $m_i$  of the SCC stages decreases, the reduction in inductance increases, and the effective region spans for a larger range of conversion ratios.

Figure 2.17: Peak energy storage normalized with respect to a buck converter for a 3:1 H-Dickson and a 4:1 H-Dickson converters as function of the conversion ratio.



#### 2.3.3 Power Switches

The large number of switches used in a H-SCC has different advantages with regards to miniaturization of the converter. In fact, in a H-SCC the voltage stress applied to the different switches is a fraction of the input voltage, in contrast to the buck converter where each of the switches have to block the full input voltage. Therefore SCCs can be implemented with switches rated at lower voltages than the input voltage. Reducing the voltage stress at the switches has the following advantages:

- Low voltage devices take less silicon area in the standard integration processes.
- Switching performance is better since the lower voltages switches are smaller in area, and they have less parasitic capacitances, as a consequence they can switch faster.
- Switching losses of the converter are reduced since they have a quadratic relationship with the blocking voltages of the switches  $(v_{ds})$ .

From the three above-mentioned advantages, the two first facts are mainly technology-related hence their benefits are not trivial to be quantified. In contrast, the last fact can be assumed to be technology-independent and easily quantified. By assuming that drain-source capacitance  $c_{ds}$  is a constant among different devices and technologies, the switching losses can be computed and compared with respect to the buck.

Table 2.2: Stress voltages at the switches of the 3:1 H-Dickson of Figure ??.

Switch 
$$v_{ds}$$

$$s_1, s_3 \cdots s_7 \quad \frac{1}{3} v_{src}$$

$$s_2 \quad \frac{2}{3} v_{src}$$

Switching losses are given by [?]

$$P_{sw} = \frac{1}{2} f_{sw} \cdot c_{ds} \cdot v_{ds}^2. \tag{2.27}$$

In a buck converter of Figure ?? the blocking voltage of the switches is  $v_{src}$ , thus using (??) the switching losses result in

$$P_{sw,buck} = f_{sw} \cdot c_{ds} \cdot v_{src}^2. \tag{2.28}$$

The blocking voltages of the 3:1 H-Dickson are shown in Table ??. Applying (??) the switching losses for the converter can be formulated, resulting in

$$P_{sw,hscc} = \frac{6}{2} f_{sw} \cdot c_{ds} \left(\frac{1}{3} v_{src}\right)^2 + \frac{1}{2} f_{sw} \cdot c_{ds} \left(\frac{2}{3} v_{src}\right)^2, \tag{2.29}$$

rearranging (??), yields to

$$P_{sw,hscc} = \frac{5}{9} f_{sw} \cdot c_{ds} \cdot v_{src}^2. \tag{2.30}$$

By dividing (??) and (??), we can obtain the ratio between the two converters

$$\frac{P_{sw,hscc}}{P_{sw,buck}} = \frac{5}{9}. (2.31)$$

The result shows that using a H-SCC we can achieve a reduction of the switching losses of almost one half with respect to the buck converter, even when the H-SCC converter is using five more switches than the buck converter. Applying (??) with the blocking voltages defined for the N:1 Dickson and Ladder converters in Table ??, the formulation of the switching losses can be generalized, resulting in

$$P_{sw,dickson} = \frac{4+N}{8\cdot N^2} \cdot v_{vin}^2 \cdot f_{sw} \cdot c_{ds}, \tag{2.32}$$

$$P_{sw,ladder} = \frac{1}{N} \cdot v_{src}^2 \cdot f_{sw} \cdot c_{ds}. \tag{2.33}$$

Figure 2.18: Switching loss ratio for Dickson and Ladder converters with respect to the buck converter.



Normalizing them with respect to the power losses of the buck converter (??), yields

$$\bar{P}_{sw,dickson} = \frac{4+N}{8\cdot N^2},\tag{2.34}$$

$$\bar{P}_{sw,ladder} = \frac{1}{N}. (2.35)$$

Table 2.3: Switch blocking voltage of Dickson and Ladder converters.

| Converter  | N:1 Dickson $N \geq 3$                                                                                           | N:1 Ladder $N \geq 2$ |  |  |
|------------|------------------------------------------------------------------------------------------------------------------|-----------------------|--|--|
| # Switches | 4 + N                                                                                                            | $2 \cdot N$           |  |  |
| $v_{ds}$   | $\begin{array}{ccc} 6 & \rightarrow & \frac{v_{src}}{N} \\ (N-2) & \rightarrow & \frac{2v_{src}}{N} \end{array}$ | $rac{v_{src}}{N}$    |  |  |

Figure ?? plots (??) and (??), showing the switching loss ratio with respect to the buck converter. It can be seen that both converters reduce the switching losses with respect to the buck converter. In fact, as N increases to losses decrease, although the number of switches increase as well. Reducing the switching loss will enable to operate the converter at higher frequencies, thus with a smaller switching period  $T_{sw}$ , which is also effective in the reduction of the power inductor.

The lecture of the results is given from a qualitative perspective, consequently a couple of considerations have to be pointed regarding a practical implementation of a H-SCC. First, they are obtained assuming that  $c_{ds}$  is the same for all the switches in both converters. In a practical converter each device has a different  $c_{ds}$  value defined by two of the device parameters;  $c_{ds}$  is directly proportional to the rated  $v_{ds}$  voltage and inversely proportional to the channel resistance  $r_{on}$ . Theoretically, lower voltage switches have smaller  $c_{ds}$ , but the final value will also depend on its  $r_{on}$ . Second, H-SCC has a larger number of

devices in series in the current path compared to a buck, that only has only one switch in the current path in both phases. A proper H-SCC design reduces the number of switches in the high current path, helping to keep the conduction loss low. In order to provide a better understanding of the advantages that H-SCC offer, the last chapter of the dissertation provides a deeper analysis between converters.

#### 2.3.4 Multiple Outputs

The use of the internal nodes of the SCC allows to provide multiple outputs with a single power train. For instance, the converter could be simultaneously loaded at the pwm-nodes and at the dc-node, providing different conversion ratios for each output. The conversion ratio at the dc-node (or nodes) is given by the intrinsic conversion ratio of the converter  $m_i$ , independent of the variations in the duty cycle of the driving signal, yet this fixed output can be linearly regulated to adjust the output voltage. The conversion ratio for the other pwm-nodes is a function of D and determined for each node by the node conversion ration  $m_n$ . In the case of using multiple pmw-nodes, all the outputs will depend on D, hence it will not be possible to have independent regulation for each of the outputs. This happens because in order to guarantee the proper operation of a SCC, all switches are associated to a phase, hence they can not be independently controlled.



Figure 2.19: 2:1 H-SCC with two outputs;  $r_1$  is supplied by the dc-node and  $r_2$  is supplied by the first pwm-node.

Figure ?? shows a converter with two output voltages. One load  $r_1$  is connected to the dc-node with an output voltage approximated by

$$v_{o1} = \frac{1}{2} v_{src}. (2.36)$$

the other load  $r_2$  is connected to the first pwm-node with an output voltage

function of D as

$$v_{o2} = \frac{1+D}{2}v_{src}. (2.37)$$

The voltage  $v_{o2}$  can be regulated by means of D.

#### 2.4 DC-DC LED Drivers

The buck converter is one of the most used topologies for LED drivers in dc-dc applications. It has an excellent current regulation and a continuous output current thanks to the inductor connected in series with the output, as shown in Figure  $\ref{eq:constraint}$ ?



Figure 2.20: Left - buck based LED driver schematic; right - transient voltage at the switching node(thick line), average output voltage (dashed line), and forward voltage limits (dotted lines).

It can be seen in Figure ?? that the voltage swing at the switching node  $(v_x)$  of a buck converter goes from ground to  $v_{src}$  providing the full conversion ratio range, between 0 and 1. Actually, this regulation range is often much wider than the margins of variation in the LED's forward voltage, as shown in Figure ??. The dashed line represents the average output voltage  $\bar{v_o}$ , thus the LED's forward voltage  $v_f$ , and the dotted lines represent the forward voltage variation boundaries  $\Delta v_f$ , being them around  $\pm 10\%$ . Previously, in Chapter ?? was given a detailed discussion about the characteristics of the LED as a load.

The abrupt v-i characteristics of the LEDs is an advantage for the reduced conversion range of the H-SCC. Contrary to the buck converter, the H-SCC has a smaller voltage swing in the switching node. Figure ?? shows that the voltage limits of the switching node in a H-SCC can accommodate these variations of the LED's forward voltage. As previously described in Section ??, the dynamic conversion range at the outputs depend on the intrinsic conversion ratio  $m_i$  of the SCC stage, therefore this dynamic range can be adjusted to the requirements of the load.



Figure 2.21: Left - switching node detail of a 3:1 H-Dickson based LED driver; right - transient voltage at the switching node(thick line), average output voltage (dashed line), and forward voltage limits (dotted lines).



Figure 2.22: 5:1 H<sup>2</sup>-Dickson LED driver for 24V e-merge track lighting application. The driver has two outputs: A 12V, 12W LED string, and 4V, 200mW to supply low power auxiliary loads.

#### 2.4.1 Single-stage dc-dc with auxiliary output voltage

Figure ?? shows the dc-dc LED driver with an auxiliary output voltage [?] used in the experimental set-up as a proof of concept for this dissertation, being presented in Chapter 5. The converter features two outputs: The main output  $v_{out}$  supplies the LED load and normally delivers the largest amount of power. The output voltage can be controlled using the duty cycle D, thus its value is given by

$$v_{out} = v_{src} \frac{4 - D}{5}. (2.38)$$

2.5. SUMMARY 43

The secondary output  $v_{aux}$  supplies the low voltage electronics dedicated to the control of the driver, providing functionalities such as connectivity, light control and stand-by operation. The secondary output has no direct means of regulation and provides a fix conversion ratio equal to

$$v_{aux} = v_{src} \frac{1}{5}. (2.39)$$

Nevertheless, the voltage at this output can still be controlled by means of a linear regulator.



Figure 2.23: 5:1 H-Dickson LED driver with a multiplexer that enables to connect the different switching nodes with the power inductor.

#### 2.4.2 Single-stage dc-dc with extended conversion range

The reduced voltage swing at  $v_x$ , on the one hand favors in the reduction of output inductor, but on the other hand shrinks the conversion to a narrow range between 3/5 and 4/5. Using the same topology, the conversion ratio of the converter can be extended to the full range between 0 and 1, like in a buck converter, introducing a multiplexer [?] between the different floating pwm-nodes and the power inductor as shown in Figure ??. With this enhancement the power inductor can now be connecter to any of the available pwm-nodes of the SCC stage.

## 2.5 Summary

In this chapter the hybrid switched capacitor converter (H-SCC) was introduced. First, the main operation and performance characteristics of the SCC were

presented, with special emphasis on the limitations that these converters have with respect to load regulation.

Subsequently, the H-SCC was described as a combination of SCC with an inductor. Such a *hybrid* combination makes it possible to achieve a much better regulation than possible with the pure SCCs. In fact, the regulation enhancements in the H-SCC make the converter comparable to an inductive converters, especially to the buck. For that reason, two metrics were presented in order to qualitatively evaluate the benefits of these converters with respect to integration. These metrics shown that when using a H-SCC the inductor size and switching losses can be reduced compared to a buck converter.

Finally, the last section was dedicated to exploring the possibilities of the H-SCCs for LED driving. Different driver architectures for dc-dc applications were presented, introducing the architecture that was used in the final demonstrator if this disoperation.

In conclusion, the H-SCC is a new power converter topology composed of a SCC and an inductor. The SCC implements the power train structure, where the SCC's conversion ratio adds a new variable to the design of the converter. Modifying this variable allows to adjust the voltages stress if the switches, capacitors, and inductors, and favors the integrability of the converter. At the same time, the extra inductor extends the regulation margins because it allows to control the output voltage with the duty cycle of the SCC stage.

BIBLIOGRAPHY 45

## **Bibliography**

J. Delos, T. Lopez, M.A.M. Hendrix, and E. Alarcon. Compact power conversion device with continuous output regulation range, 03 2015. URL https://www.lens.org/lens/patent/WO\_2015\_040575\_A1.

- J. Delos, T. Lopez, M.A.M. Hendrix, and E. Alarcon. Compact driver, notably for a light emitting diode, having an auxiliary output, 03 2015. URL https://www.lens.org/lens/patent/WO\_2015\_040564\_A1.
- Robert W Erickson and Dragan Maksimovic. Fundamentals of power electronics. Springer Science & Business Media, 2001.
- Weifeng Feng and F.G. Shi. A new switched-capacitor frequency modulated driver for light emitting diodes. *Review of Scientific Instruments*, 78(11): 114701–114701–4, Nov 2007. ISSN 0034-6748. doi: 10.1063/1.2804131.
- [] M. Kline, I. Izyumin, B. Boser, and S. Sanders. A transformerless galvanically isolated switched capacitor led driver. In *Applied Power Electronics Conference and Exposition (APEC)*, 2012 Twenty-Seventh Annual IEEE, pages 2357–2360, Feb 2012. doi: 10.1109/APEC.2012.6166152.
- P. Kumar and W. Proefrock. Novel switched capacitor based triple output fixed ratio converter(tofrc). In Applied Power Electronics Conference and Exposition (APEC), 2012 Twenty-Seventh Annual IEEE, pages 2352–2356, 2012.
- [] Chengrui Le, M. Kline, D.L. Gerber, S.R. Sanders, and P.R. Kinget. A stackable switched-capacitor dc/dc converter ic for led drivers with 90 In *Custom Integrated Circuits Conference (CICC)*, 2013 IEEE, pages 1–4, Sept 2013. doi: 10.1109/CICC.2013.6658481.
- [] Kang-Ho Lee, Young-Jin Woo, Hee-Seok Han, Kwang-Chan Lee, Chang-Seok Chae, and Gyu-Hyeong Cho. Power-efficient series-charge parallel-discharge charge pump circuit for led drive. In *Power Electronics Specialists Conference*, 2008. PESC 2008. IEEE, pages 2645–2649, June 2008. doi: 10.1109/PESC.2008.4592341.
- [] Vincent Wai-Shan Ng and Seth R. Sanders. Switched Capacitor DC-DC Converter: Superior where the Buck Converter has Dominated. PhD thesis, EECS Department, University of California, Berkeley, Aug 2011. URL http://www.eecs.berkeley.edu/Pubs/TechRpts/2011/EECS-2011-94.html.
- [] Michael Douglas Seeman. A Design Methodology for Switched-Capacitor DC-DC Converters. PhD thesis, EECS Department, University of California, Berkeley, May 2009. URL http://www.eecs.berkeley.edu/Pubs/TechRpts/2009/EECS-2009-78.html.

- [] Chi-Hao Wu and Chern-Lin Chen. High-efficiency current-regulated charge pump for a white led driver. *Circuits and Systems II: Express Briefs, IEEE Transactions on*, 56(10):763–767, Oct 2009. ISSN 1549-7747. doi: 10.1109/TCSII.2009.2027955.
- [] Liang Yin, Xiaobo Wu, and Menglian Zhao. A highly efficient switched-capacitor led driver with switching frequency hopping technique. In *Solid-State and Integrated Circuit Technology (ICSICT)*, 2010 10th IEEE International Conference on, pages 521–523, Nov 2010. doi: 10.1109/ICSICT. 2010.5667352.

## Chapter 3

# Modeling of Hybrid Switched Capacitor Converters

Switch capacitor converters are circuits composed of a large number of switches and capacitors, and require accurate models to properly design them. SCCs have the peculiarity to be lossy by nature due to the non adiabatic energy transfer between capacitors, a phenomenon not present in the inductor based converters. Generally, the modeling of SCCs focuses just on the description of the loss mechanisms associated to conduction and capacitor charge transfer, neglecting other sources of losses such as driving and switching losses. The modeled mechanisms of losses are proportional to the output current, being normally represented with a resistor in the well-known output resistance model.

This chapter presents an enhancement of the charge flow analysis that extends its use to also cover the H-SCC. The chapter is divided in two sections, the first section is devoted to the study and model of a H-SCC, where the original charge flow analysis [? ? ] is reviewed and extended. Firstly, discussing and identifying the limiting factors of the previous published models. Subsequently, the charge flow analysis is reformulated with a new approach that enables the analysis of the H-SCC. The second section is devoted to the study of multiple outputs H-SCCs, introducing a new circuit model, and its related methodology to obtain the circuit model parameters. The chapter closes summarizing the contributions of the new modeling approach.

## 3.1 Single Output Converters

Switched Capacitor Converters has been always considered two-port converters with single input and a single output as shown in the block diagram of Figure ??. The input port  $v_i$  is connected to a voltage source  $v_{src}$ , and the output  $v_o$  port

feeds the load. Where the converter provides a voltage conversion (m) between the two ports that steps up, steps down and/or inverts the polarity of the input voltage. Currently, all available models were only proposed for this two port configuration. That is why, this section is starts to revisit the classical concepts of single output SCCs, helping the reader to to understand the limitations in the old models to cover the H-SCCs. Afterwards, a new modeling approach is introduced, enabling to model the H-SCC.



Figure 3.1: Block diagram of a two port SCC.

#### The Output Resistance Model 3.1.1



The behavior of SSCs is modeled with the well-known output resistance model [? ? ] that is composed of a controlled voltage source and equivalent resistance  $r_{scc}$ , as shown in Figure ??. The output voltage provided by the converter under no-load conditions is defined as target voltage  $(v_{trg})$ . The controlled voltage source provides the target voltage, being the value of voltage supply  $v_{src}$  multiplied by the conversion ratio m, thus

$$v_{trg} = m \cdot v_{src}. \tag{3.1}$$

When the converter is loaded, the voltage at the converter's output,  $v_{out}$ , drops proportionally with the load current. This effect is modeled with resistor  $r_{scc}$ , which accounts for the losses produced in the converter. Since the losses are proportional to the output current  $i_o$ , they can be modeled with a resistor. Using the presented model, the output voltage of the converter can be obtained

$$v_{out} = m \cdot v_{src} - i_o \cdot r_{scc}. \tag{3.2}$$

In order to solve (??), it is necessary to obtain the two parameters of the model from the converter: the conversion ration m and the equivalent output resistance  $r_{scc}$ . The first can be easily solved using Kirchhoff's Voltage Laws as previously explained in Section ??. The second is more complex and actually is the main challenge in the modeling of SCCs.

Currently, there are two different methodologies to infer the equivalent output resistance  $r_{scc}$ , plotted in ??. On the one hand, S. Ben-Yaakov [? ? ? has claimed a generalized methodology based on the analytical solution of each of the different R-C transient circuits of the converter, reducing them to a single transient solution. The methodology achieves a high accuracy, but results in a set of non-linear equations and high complexity for the analysis of advanced architectures. On the other hand, M. Makowski and D. Maksimovic [? presented a methodology based on the analysis of the charge flow between capacitors in steady-state. The methodology is simple to apply and results in a set of linear expressions easy to operate for further analysis of the converters. Based on the charge flow analysis, M.Seeman [?] developed different metrics allowing to compare performance between capacitive and inductive converters. Although both methodologies are valid for the modeling of SCCs, none of them has been used to model the effects of a loaded pwm-node, which is fundamental to the study of H-SCC. The charge flow analysis has a cleaner and simpler way of describing the loss mechanism. For that reason, this methodology has been chosen in this dissertation to model the hybrid switched capacitor converter.

Figure 3.3: SCC Equivalent output resistance  $r_{scc}$  as function of the frequency and the two asymptotic limits: Slow Switching Limit (SSL) and Fast Switching Limit(FSL).



The aforementioned  $r_{scc}$  accounts for the loss when the converter is loaded. All losses in the converter are, in fact, dissipated in the resistive elements of the converter: on-resistance  $(r_{on})$  of the switches and equivalent series resistance of the capacitors  $(r_{esr})$ . The origin and magnitude of the losses depends on the operation region of the converter, which is a function of the switching frequency as shown in the plot of Figure ??. A SCC has two well-defined regimes of operation: the Slow Switching Limit (SSL) and the Fast Switching Limit (FSL). Each of the two regimes defines an asymptotic limit for the  $r_{scc}$  curve. In the SSL, the converter operates at a switching frequency  $(f_{sw})$  much lower than the time constant  $(\tau)$  of charge and discharge of the converter's capacitors, thereby allowing the full charge and discharge of the capacitors. As shown in Figure ??,

the capacitor currents present an exponential-shape waveform. In this regime of operation, the losses are determined by the charge transfer between capacitors, and dissipated in the resistive paths of the converter, mainly in the switches. That is why reducing the switch channel resistance does not decreases the losses. Instead, it will produce sharper discharge current impulses producing higher electromagnetic disturbances. In the SSL, losses are inversely proportional to the product of the switching frequency and the capacitance values, limited by the SSL asymptote as can be seen in Figure ??.

In the FSL, the converter operates with a switching frequency  $(f_{sw})$  much higher than the time constant  $(\tau)$  of charge and discharge of the converter's capacitors, limiting the full charge and discharge transients. As shown in Figure ??, currents have block-shape waveforms. In this operation regime, the losses are dominantly produced by the parasitic resistive elements  $(r_{on}, r_{esr})$ , therefore changes in the capacitances or frequency do not modify the produced losses<sup>1</sup>. In the FSL,  $r_{scc}$  is constant and limited by the FSL asymptote as it can be seen in Figure ??.



Figure 3.4: Current waveforms though the capacitors in each of the two operation regimes.

#### 3.1.2 Revising the charge flow analysis approach

The charge flow analysis is based on the conservation of charge in the converter's capacitors during an entire switching period in steady state [?]. Under this conditions, the converter is studied in the two well-defined operating regimes: the Slow Switching Limit (SSL) and the Fast Switching Limit (FSL). In SSL, losses are then dominated by the charge transfer between the capacitors, therefore only the charge transfer loss mechanisms are studied. In FSL, losses depend on the conduction through the parasitic resistive elements, therefore only the conduction losses are studied. This division in the study of the converter re-

<sup>&</sup>lt;sup>1</sup>The switching losses are not included in the modeling of  $r_{scc}$ .

duces the complexity of the problem and enables a simplified still very accurate analysis.

The charge flow analysis uses charges instead of currents. Actually being precise, the analysis is done using the so-called *charge flow multipliers*, which consist of a normalization of the charges with respect to the total charge delivered at the converter's output  $(q_{out})$ , hence

$$a_x = \frac{q_x}{q_{out}},$$

where  $a_x$  is the charge flow multiplier corresponding of the charge  $q_x$  flowing through the x-th circuit element of the converter.

#### 3.1.3 Load Model: Voltage Sink versus Current Sink

?? In order to model a SCC, the original charge flow method [? ] makes three main assumptions:

- 1. The load is modeled as an ideal voltage source since it is normally connected to the *dc*-output in parallel with a large capacitor, as shown in Figure ??. This assumption, eliminates the capacitor connected in parallel with the load, neglecting the effect of this output capacitor on the equivalent output resistance.
- 2. The model only considers the dc-output as the single load point of the converter, imposing a unique output to the converter.
- 3. The duty cycle is not included in the computation of the capacitor charge flow. Consequently, the modulation of the switching period is assumed to have no influence on the amount of charge flowing in the capacitors, leading in an accuracy of the SSL region for duty cycles different than the 50%.



Figure 3.5: Two load models for the charge flow analysis.

These assumptions reduce the accuracy and flexibility to model different concepts of the SCCs, including the H-SCCs (previously introduced in Chapter ??).

In order to overcome these limitations, the presented methodology makes two different assumptions:

1. The load is assumed to be a constant current sink with a value equal to the average load current, as shown in Figure  $\ref{eq:constant}$ . Using this approach the charge delivered to the load can be evaluated for each switching phase j as

$$q_{out}^{j} = D^{j} \frac{i_{out}}{f_{sw}} = D^{j} i_{out} T_{sw} = D^{j} q_{out},$$
 (3.3)

where  $i_{out}$  is the average output current and  $D^{j}$  is the duty cycle corresponding to the j-th phase.

- 2. Any of the converter nodes can be loaded. Since the load is modeled as a current sink, it can now be connected to any of the converter nodes without biasing it.
- 3. When the load is connected to a dc-node the associated dc-capacitor of the node is no longer neglected, thus the effects of the output capacitor are included in the equivalent output resistance.

#### 3.1.4 Re-formulating the charge flow analysis

The equivalent output impedance encompasses the basic root losses produced in the converter due to capacitor charge transfer and charge conduction. As aforementioned, the original charge flow analysis [?] assumes an infinitely large output capacitance in parallel with the load. This assumption leads to inaccuracies in the prediction of the equivalent output resistance when the output capacitor is comparable in value to the flying capacitors [?]. Actually, the root cause for this inaccuracy lies in the wrong quantification of the charges that produces losses in the converter.

Looking in detail to the charge flow in a SCC, we can identify two different charge flows during each circuit mode:

**Redistributed charge** flows between capacitors in order to equalize their voltage differences, by evaluating them the capacitor transfer losses can be obtained.

This charge flow is associated with a charge or discharge of the capacitors, happening right after the switching event and lasting for a short period of time<sup>2</sup>.

**Pumped charge** flows from the capacitors to the load, where it is consumed by the load, hence producing useful work. This charge delivery is associated with a discharge of the capacitors, lasting for the entire phase time.

Besides these two charge flows, there is a third *theoretical* charge flow that is necessary to analyse and solve a SCC:

<sup>&</sup>lt;sup>2</sup>The duration of the charge depends on the time constant of the associated R-C circuit.

Net charge flow is quantified based on the principle of capacitor charge balance for a converter in steady state. Based on that principle all net charges in the capacitors can be obtained applying Kirchhoff's Currents Law (KCL), but using charges instead of currents. Therefore, the circuit can be solved for net charge flow, applying the capacitor charge balance as

$$\forall c_i : \sum_{j=1}^{phases} q_i^j = 0, \tag{3.4}$$

The resulting charges are then gathered in the charge flow vector  $\mathbf{a}$  as

$$\mathbf{a}^{j} = \left[ a_{in}^{j} \ a_{1}^{j} \ a_{2}^{j} \cdots a_{n}^{j} \right] = \frac{\left[ q_{in}^{j} \ q_{1}^{j} \ q_{2}^{j} \cdots q_{n}^{j} \right]}{q_{out}}, \tag{3.5}$$

where the superindex denotes the j-th phase,  $q_{in}$  is the charge supplied by the voltage source and  $q_i$  is the net charge flowing in the i-th capacitor  $c_i$ . Notice that the vector is composed by charge flow multipliers, being the charges normalized with respect to total output charge  $q_{out}$ .



Figure 3.6: Charge flows in a Dickson 3:1 converter when loaded at a dc-node with a infinitely large output capacitor  $c_3$  during the two switching phases.

The loss mechanisms of SCCs can be better understood based on the redistributed and pumped charge flows. For instance Figure ?? shows the charge flows for a 3:1 Dickson converter with a infinitely large output capacitor  $c_3$ . In such a converter, the charge flow through capacitors  $c_1$  and  $c_2$  is always either redistributed between them or towards the big capacitor  $c_3$ , and only capacitor  $c_3$  supplies charge to the load. Therefore since the flowing charge in  $c_1$  and  $c_2$  is always transferred between capacitors, it produces losses and it never supplies directly the load. However, for a finite value of the output capacitor, or for converters loaded from an internal node, there is always the probability that all capacitors contribute to pumping charge to the load [?]; phenomenon that was not considered in the initial charge flow analysis. In another scenario, the one of Figure ??, a 3:1 H²-Dickson has its load connected to the second pwm-node. In such a converter, there is a redistributed charge flow between the different



Figure 3.7: Charge flows in a Dickson 3:1 converter when loaded at one of the *pwm*-nodes during the two switching phases.

capacitors as in the previous case, but at the same time, all capacitors pump charge to the load as well. Therefore all capacitors contribute in delivering charge to the load, which actually reduces the equivalent output impedance of the converter.

The original charge flow analysis only uses the *net* charge flow in order to quantify the produced losses in the SSL region, which in fact results in an over estimation of the charge flow responsible for the losses (the *redistributed* charge flow). The methodology proposed in this dissertation identifies these different charge flows, and achieves a closer estimation of the losses in the converter by independently quantifying each of them. The nature and effects of the three different charge flow can be better analysed and understood by looking at the voltage waveforms in the converter capacitors during an entire switching cycle. From Figure ??, we can associate the voltage ripples to the previously defined charge flows:

Net voltage ripple  $\Delta vn$  is the voltage variation measured at the beginning and at the end of each of the switching events  $(on \rightarrow off, off \rightarrow on)$ . As a matter of fact, this net ripple is associated with the net charge flow, therefore using  $(\ref{eq:continuous})$  the net voltage ripple can be formulated as

$$\Delta v n_i^j = \frac{q_i^j}{c_i} = \frac{a_i^j}{c_i} q_{out}. \tag{3.6}$$

Notice that the capacitor charge balance principle is reflected in the *net* voltage ripple of Figure ??. The sum of all *net* ripples in each capacitor during a switching cycle must be zero. Which explains why  $\Delta v n^1 = \Delta v n^2$  in the two-phase converter used in the example of Figure ??.

Pumped voltage ripple  $\Delta vp$  is the voltage variation associated with the discharge of the capacitor by a constant current. Thanks to modeling the load as current sink, the *pumped* ripple can be associated to a linear voltage discharge, thus the *pumped* ripple can be obtained for each switching



Figure 3.8: Two possible voltage waveforms that show the capacitors in a SCC. Ripples are associated with the charge flow mechanisms: top) unipolar capacitor discharge (DC capacitor); bottom) bipolar capacitor discharge (flying capacitor).

phase as

$$\Delta v p_i^j = D^j \frac{i_i^j}{c_i} T_{sw}, \tag{3.7}$$

where  $i_i^j$  is the current flowing through the *i*-th capacitor  $c_i$ . Actually, the current flowing in each individual capacitor  $c_i$  during each *j*-th phase is a function of the output current, therefore it can be expresses as a function of  $i_{out}$  as

$$i_i^j = b_i^j i_{out}, (3.8)$$

where  $b_i^j$  is a constant obtained from determining the currents in each circuit mode of the converter. Replacing (??) and (??) into (??), the pumped voltage ripple can be expressed in the charge flow notation as

$$\Delta v p_i^j = D^j \frac{b_i^j}{c_i} i_{out} T_{sw} = D^j \frac{b_i^j}{c_i} q_{out}.$$
 (3.9)

Like in the previous case, the  $b_i^j$  elements are gathered in the pumped

charge flow vector  $\mathbf{b}$  as

$$\mathbf{b}^{j} = \left[ b_{1}^{j} \ b_{2}^{j} \cdots b_{n}^{j} \right] = \frac{\left[ \ i_{1}^{j} \ i_{2}^{j} \cdots i_{n}^{j} \right]}{i_{out}}, \tag{3.10}$$

where the j denotes the circuit phase,  $i_i$  is the pumped current flowing in the i-th capacitor  $c_i$ . The vector is normalized with respect to the output current  $i_{out}$ .

Redistributed ripple  $\Delta vr$  is the voltage variation associated to a transient exponential charge or discharge. It is produced by the charge redistribution between capacitors and happens just after each switching event. The redistribution ripple can be quantified by the addition of the two previous defined ripple types as

$$\Delta v n_i^j = \Delta v p_i^j + \Delta v r_i^j. \tag{3.11}$$

Substituting (??) and (??) into (??), the *redistributed* ripple is formulated in terms of the charge flow analysis, as

$$\Delta v r_i^j = \frac{q_{out}}{c_i} \left[ a_i^j - D^j b_i^j \right] = \frac{q_{out}}{c_i} g_i^j, \tag{3.12}$$

where  $g_i^j$  is the redistributed charge flow of the j-th phase and the i-th capacitor. The redistributed charge flow vector  $\mathbf{g}$  is actually defined as

$$\mathbf{g}^j = \mathbf{a}\mathbf{c}^j - D^j \mathbf{b}^j, \tag{3.13}$$

where **ac** is the *capacitor charge flow vector*, a sub-vector of **a** that only contains the charge flow multiplier associated to the capacitors.

In conclusion, in order to study a SCC is necessary to obtain the three charge flow vectors from a converter, which is presented in the following section.

#### 3.1.5 Solving the charge flow vectors

The charge flow vectors are solved for the converter of Figure ??, a 3:1 H<sup>2</sup>-Dickson loaded at second node, in two steps. First are solved the *net* charge flow vectors. Second are solved the *pumped* charge flow vectors. As aforementioned, the *net* charge flow vectors are determined by solving the converter applying the capacitor charge balance condition (??). Therefore considering the two circuit modes of the converter, shown in Figure ??, the converter can be solved by creating a single system of linear equations. The node equations for the first phase (Figure ??) are:

$$q_{in}^{1} - q_{1}^{2} = 0,$$

$$q_{1}^{2} - q_{2}^{1} - q_{3}^{1} - q_{out}^{1} = 0.$$
(3.14)





The node equations for second circuit mode (Figure ??) are:

$$q_{in}^2 = 0,$$

$$q_2^2 - q_3^2 = 0,$$

$$q_1^2 - q_2^2 - q_{out}^2 = 0.$$
(3.15)

Applying (??) into  $q_{out}^1$  and  $q_{out}^2$ , the phase output charges are expressed as function of the total output charge  $q_{out}$ , as

$$q_{out}^{1} = D \ q_{out},$$
  
 $q_{out}^{2} = (1 - D) \ q_{out},$  (3.16)

where D corresponds to the duty cycle of odd switches. The charge flow in the capacitors are constrained to the null charge balance condition of (??), hence

$$\forall c_i : \sum_{j=1}^{phases} q_i^j \to \begin{cases} q_1 \leftarrow q_1^1 = -q_1^2 & \text{for } c_1; \\ q_2 \leftarrow q_2^1 = -q_2^2 & \text{for } c_2; \\ q_3 \leftarrow q_3^1 = -q_3^2 & \text{for } c_3. \end{cases}$$

$$(3.17)$$

Substituting (??) and (??) into (??) and (??), we can formulate a system of linear equations as

$$\begin{cases}
q_{in}^{1} - q_{1} &= 0 \\
q_{in}^{2} &= 0 \\
q_{1} - q_{2} - q_{3} &= Dq_{out} \\
q_{1} + q_{2} &= -(1 - D)q_{out} \\
q_{2} - q_{3} &= 0
\end{cases}$$
(3.18)

solving the system yields

$$q_{in}^{1} = q_{1} = \frac{2 - D}{3} q_{out},$$

$$q_{2} = q_{3} = \frac{1 - 2D}{3} q_{out}.$$
(3.19)

Substituting (??) into (??), the solution is presented in charge flow vector form, resulting in

$$\mathbf{a}^{1} = \frac{1}{3} \begin{bmatrix} 2 - D & 2 - D & 1 - 2D & 1 - 2D \end{bmatrix}, \tag{3.20}$$

$$\mathbf{a}^2 = \frac{1}{3} \begin{bmatrix} 0 & D-2 & 2D-1 & 2D-1 \end{bmatrix}.$$
 (3.21)



(a) First mode, odd switches are closed and even switches are open.



(b) Second mode, even switches are closed and odd switches are open.

Figure 3.10: The two switching modes of 3:1 H-Dickson of Figure ??

The pumped charge flow multipliers are obtained by individually solving the currents in each circuit mode. For sake of brevity, only the circuit associated to the first mode of the converter will be solved in detail. The sing conventions for voltages and currents are defined in Figure ??, but instead of using charges  $q_x$  the circuit will be solved for currents  $i_x$ . We can formulate two node equations,

$$i_{in} - i_1 = 0, (3.22)$$

$$i_1 - i_2 - i_3 - i_{out} = 0, (3.23)$$

and two more mesh equations

$$v_{src} - v_1 - v_2 = 0,$$
  
 $v_2 - v_3 = 0.$  (3.24)

Owing to the fact that the relation current-voltage in a capacitor is  $c\frac{dv}{dt} = i$ , and using the mesh equations (??), we can define the relations between currents as follows

$$i_2 = i_1 \frac{c_2}{c_1},$$

$$i_3 = i_2 \frac{c_3}{c_2} = i_1 \frac{c_3}{c_1}.$$
(3.25)

Substituting (??) into (??) and isolating  $i_1$ , we obtain the *pumped* charge flow multiplier for  $c_1$  phase 1:

$$i_1 = i_o \frac{c_1}{c_1 + c_2 + c_3} = i_o b_1^1. (3.26)$$

The rest of the *pumped* charge multipliers can be found solving for the remaining currents, and for the other circuit modes. Arranging them in the corresponding vector form, will result i:

$$\mathbf{b}^{1} = \frac{1}{\beta_{1}} \begin{bmatrix} c_{1} & -c_{2} & -c_{3} \end{bmatrix} \qquad \beta_{1} = c_{1} + c_{2} + c_{3},$$

$$\mathbf{b}^{2} = \frac{-1}{\beta_{2}} \begin{bmatrix} c_{1}c_{2} + c_{1}c_{3} & c_{2}c_{3} & c_{2}c_{3} \end{bmatrix} \qquad \beta_{2} = c_{1}c_{2} + c_{1}c_{3} + c_{2}c_{3}.$$
(3.27)

#### 3.1.6 Slow Switching Limit Equivalent Resistance

The SSL equivalent output resistance  $r_{ssl}$  accounts for the losses produced by the capacitor charge transfer, therefore  $r_{scc}$  can be obtained by evaluating the losses in the capacitors. The energy lost in a charge or discharge of capacitor c is given by

$$E_{loss} = \frac{1}{2}c \, \Delta v_c^2. \tag{3.28}$$

where  $\Delta v_c$  is the voltage variation in the process. Previously, we defined that the redistributed ripple is associated with the capacitor charge transfer. Therefore, substituting (??) into (??), we obtain the losses due to capacitor charge transfer

$$E_i^j = \frac{1}{2} (\Delta v r_i^j)^2 c_i = \frac{1}{2} \frac{q_{out}^2}{c_i^2} \left[ a_i^j - D^j b_i^j \right]^2 c_i = \frac{1}{2} \frac{q_{out}^2}{c_i} \left[ a_i^j - D^j b_i^j \right]^2.$$
 (3.29)

The total power loss in the circuit is the sum of the losses in all of the capacitors during each phase multiplied by the switching frequency  $f_{sw}$ . This yields

$$P_{ssl} = f_{sw} \sum_{i=1}^{caps.} \sum_{j=1}^{phases} E_i^j = \frac{f_{sw} q_{out}^2}{2} \sum_{i=1}^{caps.} \sum_{j=1}^{phases} \frac{1}{c_i} \left[ a_i^j - D^j b_i^j \right]^2.$$
 (3.30)

The losses can be expressed as the output SSL resistance, dividing (??) with the square of the output current as

$$r_{ssl} = \frac{P_{ssl}}{i_o^2} = \frac{P_{ssl}}{(f_{sw}q_{out})^2} = \frac{1}{2f_{sw}} \sum_{i=1}^{caps. \ phases} \sum_{j=1}^{phases} \frac{1}{c_i} \left[ a_i^j - D^j b_i^j \right]^2.$$
 (3.31)

#### 3.1.7 Fast Switching Limit Equivalent Resistance

The fast switching limit (FSL) equivalent output resistance  $r_{fsl}$  accounts for losses produced in the resistive circuit elements, being the *on*-resistance of the switches and the Equivalent Series Resistance (ESR) of the capacitors  $r_{esr.c.}$ .

The power dissipated by a resistor  $r_i$  from a square-wave pulsating current is given by

$$P_{r_i} = r_i \ D^j \ i_i^2, \tag{3.32}$$

where  $D^{j}$  is the duty cycle. The value of  $i_{i}$  (peak current) though the resistor can be also defined by its flowing charge  $q_{i}$  as

$$i_i = \frac{q_i}{D^j T_{sw}} = \frac{q_i}{D^j} f_{sw}.$$
 (3.33)

As outlined in [?], the charge flowing through the parasitic resistive elements can be derived from the charge flow vectors (a), providing the  $switch^3$  charge flow vectors ar. Using the switch charge flow multiplier, (??) can be redefined as function of the output charge (or the output current) as

$$i_i = \frac{ar_i^j}{D^j} q_{out} \ f_{sw} = \frac{ar_i^j}{D^j} i_{out}.$$
 (3.34)

Substituting (??) into (??) yields

$$P_{r_i} = \frac{r_i}{D_i^j} a r_i^{j2} i_{out}^2, \tag{3.35}$$

the total loss accounting all resistive elements and phases is then

$$P_{fsl} = \sum_{i=1}^{elm. \ phs.} \sum_{j=1}^{phs.} \frac{r_i}{D^j} a r_i^{j^2} i_{out}^2, \tag{3.36}$$

dividing by  $i_{out}^2$  yields the FSL equivalent output resistance:

$$r_{fsl} = \sum_{i=1}^{elm.} \sum_{j=1}^{phases} \frac{r_i}{D^j} a r_i^{j^2}$$
 (3.37)

where  $r_i$  is the resistance value of the *i*-th resistive element.

#### 3.1.8 Equivalent Switched Capacitor Converter Resistance

With the goal of obtaining a simple design equation, a first analytical approximation of  $r_{scc}$  in [? ?] was given as

$$r_{scc} \approx \sqrt{r_{ssl}^2 + r_{fsl}^2},\tag{3.38}$$

being used in all the presented results of this dissertation. Due to the arbitrary

<sup>&</sup>lt;sup>3</sup>These charge flow vectors also account for other resistive elements, not only the switches, such as the capacitors equivalent series resistance. Nevertheless they are called after the switches since they are the dominant resistive elements in the design of a converter.

Figure 3.11: 1:1 SCC used as a reference circuit for the Makowski approximation.



of the first approximation, ? proposed, in a recent publication [? ], a new approximation using a more rigourous approach given by

$$r_{scc,Mak} \approx \sqrt[\mu]{r_{ssl}^{\mu} + r_{fsl}^{\mu}},\tag{3.39}$$

with  $\mu = 2.54$ .

Figure 3.12: Graphic demonstration of the *Minkowski distance* p between the two asymptotic limits  $(r_{ssl})$  and  $r_{fsl}$ , and the closed form (CF) of  $r_{scc}$ .



As shown in Figure ??, the *Makowski* formulation is based on solving the *Minkowski distance* form

$$r_{elbow} = (r_x^{\ \mu} + r_x^{\ \mu})^{\frac{1}{\mu}} = 2^{\frac{1}{\mu}} r_x = p \ r_x$$
 (3.40)

at the corner frequency  $f_{\angle}$  where  $r_x = r_{ssl} = r_{fsl}$ , for a single capacitor under periodic and symmetric (D = 50%) voltage square excitation in steady-sate (see schematic in Figure ??). The  $r_{scc}$  closed form (CF) of the circuit used in to the approximation is

$$r_{scc} = \frac{1}{2 c f_{sw}} \left[ \frac{e^{\frac{D}{\tau_1} \frac{D}{f_{sw}}} + 1}{e^{\frac{D}{\tau_1} \frac{D}{f_{sw}}} - 1} + \frac{e^{\frac{1-D}{\tau_2} \frac{D}{f_{sw}}} + 1}{e^{\frac{1-D}{\tau_2} \frac{1-D}{f_{sw}}} - 1} \right], \tag{3.41}$$

$$\tau_1 = r_1 c, \tag{3.42}$$

$$\tau_2 = r_2 c. \tag{3.43}$$

A correction of the? is proposed to cover the variations in the duty cycle by

solving  $\mu$  is as a function of D, as

$$p = \frac{1}{2} \left[ \frac{e^{\frac{1}{D}+1}}{e^{\frac{1}{D}-1}} + \frac{e^{\frac{1}{1-D}+1}}{e^{\frac{1}{1-D}-1}} \right], \tag{3.44}$$

$$\mu = \frac{1}{\log_2 p}.\tag{3.45}$$



Figure 3.13: Relative error of a single capacitor switching with homogenous  $\tau$  constants between the closed form of  $r_{scc}$  and the different approximations: Org - Original, Mak - Makowski and \*Mak - rectified Mackowski. Solved for the circuit in Figure ?? with  $c=1\mu F$  and  $r_1=r_2=1\Omega$ .

An initial assessment of the different approximations is given for the circuit of Figure ?? used as a reference in this new formulation. The results are presented for two different scenarios:

• Converter with homogenous time constants, thus  $\tau_1 = \tau_2$ , reproducing the scenario assumed for the new formulation.



Figure 3.14: Relative error of a single capacitor switching with heterogenous  $\tau$  constants  $(10\tau_1=\tau_2)$  between the closed form of  $r_{scc}$  and the different approximations: Org - Original, Mak - Makowski and \*Mak - rectified Mackowski. Solved for the circuit in Figure ?? with  $c=1\mu F$  and  $r_1=r_2=10\Omega$ .

• Converter with heterogenous time constants, thus  $10\tau_1 = \tau_2$ , reproducing a case with a less idealized converter.

Giving the relative error between the closed form solution (??) and the three approximations: Original (Org.), Makowski (Mak.), and rectified Makowski (\*Mak). In the first case, Figure ??, with homogenous time constants. The rectified Makowski formulation presents the best results for all four tested duty cycles, obviously matching the Makowski approximation for D = 50%. The Original approximation is the second best approximation for the two small values of D, since  $\mu$  is closer to 2.

This improved accuracy that presents the rectified Makowski approximation, changes as the  $\tau$  constants of the converter diverge from each other, as happens in the second scenario of Figure ??. In this case, the Original approximation keeps  $\epsilon_r$  below  $\pm 5\%$ , but for D=10% it rises about -9%. Makowski approxi-

mation is the best in the lowest D=10%, but it becomes the worst for the other D values, rising above 5%. Rectified Makowski is the best for D=23%, but it rises about 10% for other values of D. Looking at this second scenario, the Original formulation would be the preferred one since it keeps the error within the lowest boundaries for all simulated D values. The results of Figures ?? and ?? are only given for a range of D between 0% and 50%, since p(D), eq. (??), is symmetric about D=50%.

Considering the results none of them shows a clear advantage with respect to the others. Actually, the Makowski approximations obtains the  $\mu$  values form a the correlation between Minkowski distance for a specific converter. Therefore, as the converter under study diverges from the reference circuit, the accuracy of the new approximations decreases, becoming even worst that the original formulation. That is why using the Makowski formulation to obtain  $\mu$  values for complex SCCs and H-SCCs, can be as arbitrary as it was to use the initial proposed value of  $\mu=2$ .

#### 3.1.9 Conversion ratio

The conversion ratio of the converter can be computed with the source net charge multiplier, first element in  $\mathbf{a}^{j}$ , as

$$m = \frac{v_{trg}}{v_{src}} = \sum_{j=1}^{phases} a_{in}^j. \tag{3.46}$$

For instance, we can obtain the conversion ratio of the converter 3:1 H-Dickson of Figure ?? used in the previous example, applying (??) in the already solved a vectors of (??), resulting in

$$m_2 = \sum_{j=1}^{2} a_{in}^j = \frac{2-D}{3} + 0 = \frac{2-D}{3},$$
 (3.47)

where the subscript in m refers to the second node of the converter. Notice that the result coincides with the conversion ratio obtained in the previous chapter (??), where the same converter was solved using a different approach.

## 3.2 Multiple Output Converter

Another advantage that SCC offers is to provide multiple outputs using a single SCC stage. In this multi-port configuration, the energy supply is connected to input port, and the converter provides multiple output ports with different conversion ratios. A clear application was presented by ? in [?] with the Triple Output Fixed Ratio Converter (TOFRC); where a 2:1 Ladder converter combined with two inductors provides three fixed output voltages using a single SCC stage.



Figure 3.15: Block diagram of a general multiple output port configuration of a Switched Capacitor Converter.

### 3.2.1 The Output Trans-Resistance Model

When considering a converter with multiple outputs, the load effects have to be taken into account for all the outputs. Actually, when the converter is loaded, it produces a voltage drop throughout outputs of the converter. Therefore, the output current of one output node has an influence to the other outputs. In order to model these effects a new model based on trans-resistance parameters is proposed.



Figure 3.16: Output trans-resistance model of a switched capacitor converter.

The proposed model is shown in Figure??; as it can be seen, each output is represented using two controlled voltage sources connected in anti-series. One source provides the  $target\ voltage$  associated with the output, taking the value from the input voltage,  $v_{src}$ , multiplied by the respective conversion ratio associated to that output,  $m_x$ .

The other source, produces a voltage droop associated with the losses in the converter. The current delivered by each loaded node adds a specific contribution to the converter losses. Therefore, this voltage source takes the value given by the linear combination of all the converter output currents weighted by their associated trans-resistance factor z.

The trans-resistance factor  $z_{xy}$  produces a voltage drop at the output x proportional to the charge (i.e. current) delivered by the output y. It can be seen that the trans-resistance factor  $z_{xx}$  corresponds to the voltage drop of the same output where the current is delivered, thus this parameter is the output impedance for that node. Since all the trans-resistance factors relate current to voltage, they are in Ohms.

With the proposed model, the converter behavior can be described as

$$\mathbf{v_o} = -\mathbf{Z} \cdot \mathbf{i_o} + \mathbf{m} \cdot v_{src},\tag{3.48}$$

where  $\mathbf{Z}$  is the trans-resistance matrix.

#### 3.2.2 Power losses and trans-resistance parameters



Figure 3.17: Two output converter.

Using the trans-resistance matrix **Z** the losses of the converter can be computed. For a two output converter, modeled as shown in Figure ??, the losses associated to each output would be

$$P_{o1} = i_1^2 \ z_{11} + i_1 \ i_2 \ z_{12} \tag{3.49}$$

$$P_{o2} = i_1 \ i_2 z_{21} + i_2^2 \ z_{22}, \tag{3.50}$$

and the total converter losses are

$$P_{total} = i_1^2 \ z_{11} + i_2^2 \ z_{22} + i_1 \ i_2 \ z_{12} \ z_{21}. \tag{3.51}$$

Using the charge flow analysis described in the previous section, the total losses of a two output converter can be computed as well. In order to make the analysis less cumbersome, the phases are eluded and losses are computed in a single capacitor for the SSL region. The results can be extended for any converter with any number of phases and capacitors.

In the case of a multiple-output converter, each of the individual outputs produces a redistributed charge flow through the capacitors that can be individually quantified, being  $g_{i,1}$  the redistributed cahrge flow multiplier associated to the first output,  $g_{i,2}$  associated to the second output. The total redistributed charge is the sum of each individual contributions as

$$g_i = (g_{i,1} \ q_{o,1} + g_{i,2} \ q_{o,2}). \tag{3.52}$$

Substituting (??) in (??) the losses produced in capacitor  $c_i$  of the two output converter are

$$P_{c_i} = f_{sw} \frac{1}{2 c_i} (g_{i,1} \ q_{o,1} + g_{i,2} \ q_{o,2})^2. \tag{3.53}$$

expanding terms and substituting  $q_{o,1}=i_1/f_{sw}$  and  $q_{o,2}=i_2/f_{sw}$  into (??) yelds

$$P_{c_i} = \frac{1}{2 f_{sw} c_i} (i_1^2 g_{i,1}^2 + i_2^2 g_{i,2}^2 + 2 i_1 i_2 g_{i,1} g_{i,2}).$$
 (3.54)

It can be seen that the trans-resistance parameters of (??) can be directly matched with the redistributed charge flow multipliers in (??) as

$$z_{11} \qquad = \qquad g_{i,1}^2 / 2 f_{sw} c_i \qquad [\Omega$$

$$z_{22} = g_{i,2}^2/2f_{sw}c_i \quad [\Omega]$$

$$z_{12} + z_{21} = g_{i,1}g_{i,2}/f_{sw}c_i$$
 [\Omega]

Therefore the general expressions of the SSL trans-resistance parameters are given as a function of the *redistributed charge multipliers* as

$$z_{ssl,xx} = \frac{1}{2f_{sw}} \sum_{i=1}^{caps. \ phas.} \sum_{j=1}^{phas.} \frac{\left(g_{i,x}^{j}\right)^{2}}{c_{i}}.$$
 (3.55)

$$z_{ssl,xy} + z_{ssl,yx} = \frac{1}{f_{sw}} \sum_{i=1}^{caps.} \sum_{j=1}^{phas.} \frac{g_{i,x}^{j} g_{i,y}^{j}}{c_{i}}.$$
 (3.56)

The same analysis can be done for the FSL, but in this case the losses are compute for a single resistor. As in the SSL case of a multiple-output converter, each of the individual outputs produces a charge flow through the switches that can be individually quantified, being  $ar_{i,1}$  associated to the first output,  $ar_{i,2}$  associated to the second output, etc. The total *switch* charge multiplier is the sum of each individual *switch* multiplier as

$$ar_i = (ar_{i,1} \ q_{o,1} + ar_{i,2} \ q_{o,2}).$$
 (3.57)

Substituting (??) in (??), the power dissipated in  $r_i$  of the two output converter results in

$$P_{r_i} = \frac{r_i}{D} (i_1^2 \ ar_{i,1}^2 + i_2^2 \ ar_{i,2}^2 + 2 \ i_1 \ i_2 \ ar_{i,1} \ ar_{i,2}), \tag{3.58}$$

leading to a similar polynomial solution of the previous case. Hence the general expressions for the FSL trans-resistance parameters are

$$z_{fsl,xx} = \sum_{i=1}^{swts.} \sum_{j=1}^{phas.} \frac{r_i}{D^j} \left( ar_{i,x}^j \right)^2,$$
 (3.59)

$$z_{fsl,xy} + z_{fsl,yx} = \sum_{i=1}^{swts.} \sum_{j=1}^{phas.} \frac{r_i}{D^j} a r_{i,x}^j a r_{i,y}^j,$$
(3.60)

Notice that  $(\ref{eq:constraint})$  and  $(\ref{eq:constraint})$  do not provide the individual expressions for the cross trans-resistance parameters  $z_{xy}$  and  $z_{yx}$ . Actually, the individual quantification of these parameters is related to the sequence order of the different circuit modes for the converter, but this relation has not yet been founded<sup>4</sup>. Fortunately, two-phase converters do not have cardinality in the sequence of the switching modes, resulting in symmetry of these parameters , and making  $\mathbf{Z}$  matrix to be symmetric. Consequently, the generic expressions of the transresistance parameters for two phase converters are reduced to two:

$$z_{ssl,xy} = \frac{1}{2 f_{sw}} \sum_{i=1}^{caps.} \sum_{j=1}^{phas.} \frac{g_{i,x}^j g_{i,y}^j}{c_i}.$$
 (3.61)

$$z_{fsl,xy} = \sum_{i=1}^{swts.} \sum_{j=1}^{phas.} \frac{r_i}{D^j} a r_{i,x}^j a r_{i,y}^j,$$
(3.62)

#### 3.2.3 Trans-resistance Parameters Methodology

Based on the *charge flow analysis* for current-loaded SCCs, each converter output has three associated sets of charge flow vectors per switching phase. Thus, for a given converter, the different vector types can be collected in a matrix, where each column corresponds to a converter output and each row corresponds to a circuit component.

Therefore the *charge flow multipliers* are collected in a matrix as

$$\mathbf{A}^{j} = \begin{pmatrix} out_{1} & out_{2} & out_{n} \\ v_{src} & a_{1,1}^{j} & a_{1,2}^{j} & \cdots & a_{1,n}^{j} \\ a_{2,1}^{j} & a_{2,2}^{j} & \cdots & a_{2,n}^{j} \\ \vdots & \vdots & \ddots & \vdots \\ a_{p,1}^{j} & a_{p,2}^{j} & \cdots & a_{p,n}^{j} \end{pmatrix},$$
(3.63)

where the elements of the first row  $a_{1,x}^j$  corresponds to the *charge flow multiplier* delivered by the input voltage source associated to the charge flow through the

<sup>&</sup>lt;sup>4</sup>Converters with more than 2 phases are beyond the scope of the H-SCC, and so, this dissertation.

x-th output. The remaining elements after the first row are associated with the charge flow in the capacitors. Therefore  $a_{1,1}$  is the net charge flow in capacitor  $c_1$  due to the charge delivered at the 1st output node of a converter with p capacitors and n outputs.

Likewise, the charge pumped multipliers are collected in the following matrix

$$\mathbf{B}^{j} = \begin{pmatrix} out_{1} & out_{2} & out_{n} \\ c_{1} & b_{1,1}^{j} & b_{1,2}^{j} & \cdots & b_{1,n}^{j} \\ b_{2,1}^{j} & b_{2,2}^{j} & \cdots & b_{2,n}^{j} \\ \vdots & \vdots & \ddots & \vdots \\ b_{p,1}^{j} & b_{p,2}^{j} & \cdots & b_{p,n}^{j} \end{pmatrix},$$
(3.64)

where all the elements are associated with the converter capacitors.

On the other hand, the  $switch\ charge\ flow\ multipliers$  lead to the following matrix

$$\mathbf{Ar}^{j} = \begin{cases} sw_{1} & sw_{1} \\ sw_{2} & ar_{1,1}^{j} & ar_{1,2}^{j} & \cdots & ar_{1,n}^{j} \\ ar_{2,1}^{j} & ar_{2,2}^{j} & \cdots & ar_{2,n}^{j} \\ \vdots & \vdots & \ddots & \vdots \\ ar_{p,1}^{j} & ar_{p,2}^{j} & \cdots & ar_{p,n}^{j} \end{cases}.$$
(3.65)

where all the elements are associated with the converter switches. This matrix can be extended with the Equivalent Series Resistance (ESR) of the capacitors, but for the sake of clarity they are not included in the present calculations yet.

The converter is described with two trans-resistance matrix: one for the SSL,  $\mathbf{Z_{ssl}}$ , and another for the FSL,  $\mathbf{Z_{fsl}}$ .

#### 3.2.4 Slow Switching Limit Trans-resistance Matrix

The redistributed charge flow multipliers matrix can be obtained from the matrices  ${\bf A}$  and  ${\bf B}$  as

$$\mathbf{G}^{j} = \mathbf{A}^{j}_{(2:end,1:end)} - D^{j}\mathbf{B}^{j},. \tag{3.66}$$

The redistributed charge corresponds to the charge that flows between capacitors; therefore it is the root cause of losses associated with the SSL operation regime [?].

The SSL trans-resistance factors can be individually obtained from the redistributed charge multipliers as described in (??). In order to obtain directly the trans-resistance matrix, the operation in (??) is performed in two steps. First, the outer product of each row of  $\mathbf{G}^{j}$  is taken with itself as

$$\mathbf{K}_{i}^{j} = [\mathbf{G}_{(i,1:end)}^{j}]^{T} \mathbf{G}_{(i,1:end)}^{j}, \tag{3.67}$$

where the matrix  $\mathbf{K_i}$  contains all the possible products of the  $i^{th}$  row. Since each row in  $\mathbf{G}$  is associated with a capacitor, there is a matrix  $\mathbf{K_i}$  for each capacitor

 $C_i$ . Second, with the set of **K** matrices the trans-resistance matrix is obtained as

$$\mathbf{Z_{ssl}} = \frac{1}{2F_{sw}} \sum_{j=1}^{phas.} \sum_{i=1}^{caps.} \frac{1}{C_i} \mathbf{K}_i^j.$$
 (3.68)

#### 3.2.5 Fast Switching Limit trans-resistance Matrix

For the FSL, the trans-resistance matrix is obtained using the switch charge multipliers contained in matrix **Ar**. The operation to obtain the trans-resistance matrix as described in (??) is performed in two steps. First, a set of matrices are obtained by taking the outer product of each row of **Ar** with itself as

$$\mathbf{Kr}_{i}^{j} = \mathbf{Ar}_{(i,1:end)}^{j} [\mathbf{Ar}_{(i,1:end)}^{j}]^{T}, \tag{3.69}$$

yielding a matrix for each row in  $\mathbf{Ar}$  associated with a switch on-resistance  $(r_i)$ . Second, with the set of matrices  $\mathbf{Kr}$  the FSL trans-resistance matrix is obtained as

$$\mathbf{Z_{fsl}} = \sum_{i=1}^{swts.} \sum_{j=1}^{phas.} \frac{i}{D^j} \mathbf{Kr}_i^j, \tag{3.70}$$

#### 3.2.6 Converter trans-resistance Matrix

The total trans-resistance values are approximated using (??) as

$$\mathbf{Z}_{(x,y)} \approx \sqrt{\mathbf{Z_{ssl,(x,y)}}^2 + \mathbf{Z_{fsl,(x,y)}}^2}.$$
 (3.71)

#### 3.2.7 Conversion Ratio Vector

The conversion ratio vector is obtained as

$$\mathbf{m} = \sum_{j=1}^{phas.} [\mathbf{A}_{(1,1:end)}^j]^T.$$
 (3.72)

# 3.3 Summary

This chapter presented a new methodology to analyse SCC that compared with the previous enables to:

- Compute the equivalent output resistance from any of the converter nodes.
- Compute the conversion ration form any of the converter nodes.
- Model converter with multiple outputs.
- Compute the coupling parameters between outputs for 2-phase converters.
- Include the effects of the output capacitor in  $r_{scc}$ .

3.3. *SUMMARY* 71

- Include the effects of variations in duty cycle in the SSL region.
- Model both SCCs and H-SCCs.

In addition, a discussion about the different approximations of the  $r_{scc}$  using the two asymptotical limits  $(r_{ssl}$  and  $r_{fsl})$  was provided. Concluding that the arbitrary of the original approximation was not less accurate than the new proposed formulations, as the circuit under study diverges from the reference circuit used in these new formulations. Giving the rational, to consider the original formulation as the most appropriated.

## **Bibliography**

- B. Arntzen and D. Maksimovic. Switched-capacitor dc/dc converters with resonant gate drive. *Power Electronics*, *IEEE Transactions on*, 13(5):892–902, Sep 1998. ISSN 0885-8993. doi: 10.1109/63.712304.
- S. Ben-Yaakov. On the influence of switch resistances on switched-capacitor converter losses. *Industrial Electronics, IEEE Transactions on*, 59(1):638–640, Jan 2012. ISSN 0278-0046. doi: 10.1109/TIE.2011.2146219.
- S. Ben-Yaakov and M. Evzelman. Generic and unified model of switched capacitor converters. In *Energy Conversion Congress and Exposition*, 2009. ECCE 2009. IEEE, pages 3501–3508, Sept 2009. doi: 10.1109/ECCE.2009. 5316060.
- M. Evzelman and S. Ben-Yaakov. Average-current-based conduction losses model of switched capacitor converters. *Power Electronics, IEEE Trans*actions on, 28(7):3341–3352, July 2013. ISSN 0885-8993. doi: 10.1109/ TPEL.2012.2226060.
- P. Kumar and W. Proefrock. Novel switched capacitor based triple output fixed ratio converter(tofrc). In Applied Power Electronics Conference and Exposition (APEC), 2012 Twenty-Seventh Annual IEEE, pages 2352–2356, 2012.
- [] M.S. Makowski. A note on resistive models of switched-capacitor dc-dc converters: Unified incremental-graph-based formulas given. In *Signals and Electronic Systems (ICSES)*, 2012 International Conference on, pages 1–4, Sept 2012. doi: 10.1109/ICSES.2012.6382221.
- [] M.S. Makowski and D. Maksimovic. Performance limits of switched-capacitor dc-dc converters. In *Power Electronics Specialists Conference*, 1995. PESC '95 Record., 26th Annual IEEE, volume 2, pages 1215 –1221 vol.2, jun 1995. doi: 10.1109/PESC.1995.474969.
- D. Maksimovic and S. Dhar. Switched-capacitor dc-dc converters for low-power on-chip applications. In *Power Electronics Specialists Conference*, 1999. PESC 99. 30th Annual IEEE, volume 1, pages 54–59 vol.1, Aug 1999. doi: 10.1109/PESC.1999.788980.
- [] I. Oota, N. Hara, and F. Ueno. A general method for deriving output resistances of serial fixed type switched-capacitor power supplies. In Circuits and Systems, 2000. Proceedings. ISCAS 2000 Geneva. The 2000 IEEE International Symposium on, volume 3, pages 503–506 vol.3, 2000. doi: 10.1109/ISCAS.2000.856107.
- P.K. Peter and V. Agarwal. On the input resistance of a reconfigurable switched capacitor dc-dc converter-based maximum power point tracker of a photovoltaic source. *Power Electronics, IEEE Transactions on*, 27(12): 4880–4893, Dec 2012. ISSN 0885-8993. doi: 10.1109/TPEL.2012.2192452.

BIBLIOGRAPHY 73

[] Michael Douglas Seeman. A Design Methodology for Switched-Capacitor DC-DC Converters. PhD thesis, EECS Department, University of California, Berkeley, May 2009. URL http://www.eecs.berkeley.edu/Pubs/TechRpts/2009/EECS-2009-78.html.

[] Tom Van Breussegem and Michiel Steyaert. CMOS Integrated Capacitive DC-DC Converters, chapter 1.4, pages 84–85. Springer, 2013.

# Chapter 4

# Model validation

The model was validated comparing the predicted  $r_{scc}$  with either behavioural circuit simulations and an experimental circuit. Because the proposed method has the goal to model losses produced by the charge transfer between capacitors and conductance through resistive elements (switches and parasitics), simulations with a behavioral simulator only take into account these two sources of losses, enabling a fair comparison to validate the proposed model. Nevertheless, an experimental converter was specifically build with the only propose to measure and validate the model parameters. The converter was designed to mitigate any other source of loss not included in the model, such as switching losses, driving losses, etc. These other loss mechanisms can be added to the model as described in [?]; however including them is out of the scope of the model presented in the previous chapter.

This chapter is divided in two sections. The first section validates the model for single output SCC using only transient circuit simulations. Results are presented for both output types: The current use, loading the converter at a deoutput. and the hybrid use, loading the converter at a pwm-output. The second section validates the multiple output model using both circuit simulations and an experimental setup.

# 4.1 Single output validation

The accuracy of the model is presented for both output types of the converter: dc and pwm. In both cases, the validation is performed comparing the predicted  $r_{scc}$  values of the model with the measured values from a the behavioural circuit simulator PLECS. In the case of the dc-node the results are also compared with the original charge flow analysis, which is the current used methodology.

The same 3:1 Dickson was used as a test circuit. First connecting the load to the dc-node as shown in Figure ??, and second connecting the load to the pwm-node as shown in Figure ??. In both cases the load was emulated with a constant current source. In both simulations the design parameters were kept

the same as defied in Table ??.

Table 4.1: 3:1 Dickson design parameters used in PLECS.

| Parameter | Value        |
|-----------|--------------|
| $v_{in}$  | 10V          |
| $r_{on}$  | $100m\Omega$ |
| $c_x$     | 100nF        |
| $\eta^1$  | 95%          |

In order to keep the converter properly operating, the load current  $i_{out}$  was adjusted in each simulation by fixing the efficiency to  $\eta = 95\%$ . Hence the load current is given by

$$i_{out} = m_x \ v_{src} \frac{1 - \eta}{r_{scc,mdl}},\tag{4.1}$$

where  $m_x$  is the conversion ratio for the given output and  $r_{scc,mdl}$  is the predicted output resistance by the model. Fixing the efficiency, guarantees the same average output voltage across all the simulations, since rearranging (??) gives

$$v_{out} = m_x \ v_{src} \ \eta. \tag{4.2}$$

Thus fixing a high efficiency value guarantees that the voltage at the load is close to the target voltage ( $v_{trg} = m_x v_{src}$ ). The load current is small enough to prevent the converter's capacitors from discharging thus avoiding to bring the converter in an undesired operating regime.

### 4.1.1 Measuring $r_{scc}$ from a SCC



Figure 4.1: Experimental arrangement used to measure  $r_{scc}$  from a SCC.

Figure ?? shows the configuration used to measure  $r_{scc}$  in the circuit simulator. The  $r_{scc}$  is computed measuring the converter in two states, while keeping constant the driving signals of the converter  $(f_{sw} \text{ and } D)$ :

1. Under no load condition ( $s_1$  open). The target voltage  $v_{trg}$  and the conversion ration m are determined,

$$v_{trq} = v_{out}, (4.3)$$

$$m = \frac{v_{out}}{v_{in}}. (4.4)$$

2. Loading the converter  $(s_1 \text{ closed}), r_{scc}$  is computed using (??) as

$$r_{scc} = \frac{v_{trg} - v_{out}}{i_{out}}. (4.5)$$

#### 4.1.2 Fixed dc-output

Figure 4.2: 3:1 Dickson circuit used to validate the model accuracy in the prediction of  $r_{scc}$  for the dc-node. Odd numbered switches belong to phase 1, even numbered switches belong to phase 2, and D corresponds to the duty cycle of phase 1.



Figure ?? shows  $r_{scc}$  for a sweep in duty cycle (D) between 10% and 9%, simulated at four different frequencies: 100kHz, 1MHz, 10MHz and 100MHz; thus operating the converter from the SSL to the FSL regions, and in between them. The  $\Box$  markers are the measured resistance values from the PLECS simulation, the solid black lines with markers are the results of the model using the different approximations Original (o), Markowski (+) and modified Markowski(×). These different approximations were previously described in Section ??. The grey markers are the relative error values (epsilon<sub>r</sub>) between the model results and the PLECS simulation. The two gray lines belong to the results of the previous modeling methods. The gray dashed line corresponds to the results of the original charge flow (OCF) method [?] proposed by ? in ? . The dotted line is a posterior addition to the method that includes the effects of the output capacitor, proposed by ? in [?].



Figure 4.3:  $r_{scc}$  from the dc-node of the converter of Figure ??.  $\square$  markers are the experimental results compared with the solid black lines predicted by the model at different  $f_{sw}$  top-to-bottom: 100kHz, 1MHz, 10MHz and 100MHz. The model results are given for the different approximations: Original ( $\circ$ ), Makowski (+), Makowski modified ( $\times$ ); and the gray markers are the relative error for the different approximations. The dashed gray line corresponds to the original charge flow analysis, and the dotted gray line to a posterior enhancement including the effects of the output capacitor.



Figure 4.4:  $r_{scc}$  from the dc-node of the converter of Figure ?? for a sweep of  $f_{sw}$ .  $\square$  markers are the experimental points. The solid black lines are the different modeling methods, and the gray markers the relative error of each method. Plots are presented for different duty cycles: Rows top-to-bottom- D=23.3%, D=50% and D=76.7%. And also for different  $c_o$  values: columns left-to-right- $c_{fly}$ , 10  $c_{fly}$  and 100  $c_{cfly}$ .

Looking to the relative error of the model with respect to the PLECS simulation, it can be seen that on the one hand the two extreme simulations Figures ?? and ?? achieve the highest accuracy with a relative error  $\epsilon_r$  lower than 1% at

100kHz and 4% at 100MHz. In this two simulations the converter operates in the well-defined switching limits, SSL and FSL, therefore the losses are precisely described by the model. On the other hand, the other two simulations, 1MHz and 10MHz, have an error within 5% to 20%. The accuracy is reduced since the converter operates between of two switching limits, hence  $r_{scc}$  is approximated from the two asymptotical functions. Looking to the different approximation methods (gray markers), we can see that the original approximation for  $r_{scc}$  presents the best accuracy in all the simulations. Independently of the model accuracy, it can be seen that predictive trends (in all fourth plots of Figure ??) are still consistent for variations in duty cycle.

The plotted results of the current methods (gray lines) make evident their limitations in the prediction of  $r_{scc}$ . Actually, these limitations come from modeling the load as a voltage sink, as described in Section ??, which neglects the effects of the duty cycle (D) and the output capacitor  $(c_o)$  in the prediction of  $r_{ssl}$ . Figures ?? and ?? show the converter operating in the SSL region. The original charge flow method OCF (gray dashed line) only matches the measured value in PLECS when the duty cycle is close to 20% and overestimates its value for the majority of the range. Steyaert proposed a modification of the charge flow method that takes into account the output capacitor in the prediction of  $r_{ssc}$ , however the predicted  $r_{scc}$  (gray dotted line) does not show a better trend than the original method. In this case,  $r_{scc}$  presents a lower value, only matching the measured value for D = 65%. Indeed, both plots make evident that predicted  $r_{scc}$  is independent to the duty cycle, which is not the case for the new proposed methodology (solid curves). When the converter operates in the FSL region, there are no differences between the methods as it can be seen in Figure ??.



The other limitation of the original method is that it leads to inaccuracies when the output capacitor  $c_o$  becomes comparable in value to the rest of the capacitors in the converter. The plots in Figure ?? present  $r_{scc}$  for a sweep in frequency. In the figure, each row is associated to a duty cycle, hence in the top row D=23.3%, middle D=50% and bottom D=76.7%. Each column is

associated to a different size of the output capacitor  $c_o$ , hence left column  $c_o = c_{fly}$ , middle  $c_o = 10c_{fly}$ , and right  $c_o = 100c_{fly}$ , being  $c_{fly} = c_1 = c_2 = 100nF$ . The square markers present the measured values of  $r_{scc}$  using PLECS, the solid black lines present the three modeling methods, and the grey markers are  $\epsilon_r$  with respect to the PLECS results.

Reading the plots from left to right, it can be seen that for the two old methods (+  $and \times markers$ ) the relative error reduces as  $c_o$  increases, achieving a almost the same accuracy of the new proposed method for largest value of  $c_o$ . Looking in detail, we observe that the highest inaccuracies are in the SSL region, in the low frequency range. At the same time, between the two old methodologies, the original methodology has a higher accuracy for D=23.3%, and in the other cases Steyaert's modification achieves an smaller error. Actually, in the original charge flow method it was assumed D=50% when operating in the SSL region, therefore Steyaert's modification would be, under this assumption, better. In any case, the results show clearly that the best accuracy is achieved with the new proposed methodology, keeping the relative error within the same limits for all different scenarios. We can observe in all plots the lowest accuracy is around the elbow of the  $r_{scc}$  curve, since the values are approximated from the two asymptotical limits.



Figure 4.6: Equivalent Output Resistance  $(r_{scc})$  as function of the relative size of the output capacitor (dc-capacitor) with respect to the flying capacitors for the 3:1 Dickson converter of Figure ??. Results presented for the converter operating at  $f_{sw} = 100kHz$  with capacitors  $c_1 = c_2 = c_{fly} = 100nF$  and all switch resistances  $r_{on} = 100m\Omega$ .

The influence of  $c_o$  in  $r_{scc}$  can be better visualized in the plot of Figure ??. The results are given for the converter operating with D = 50%, the  $\Box$  markers are the measured values of  $r_{scc}$ , and the solid lines the different modeling

methodologies. We can see that as the output capacitor reduces,  $r_{scc}$  reduces as well till a certain minimum point where it starts increasing again. From the three modeling methodologies, only the proposed in this work follows the measured data. Actually the reason for the decrease of the output resistance value is because a smaller output capacitor allows the other capacitors to contribute in delivering charge to the load. However reducing the output capacitor increases the voltage ripple at the output node. In [? ] are exploited the advantages of reducing the output capacitor in order to increase the power density in a full integrated SCC.

#### 4.1.3 Floating pwm-output

Figures ?? and ?? present the results of  $r_{scc}$  for a sweep of the duty cycle (D) and frequency  $(f_{sw})$  respectively. In both figures, the results are presented using the different approximations described in Section ??.

Figure 4.7: 3:1 H<sup>2</sup>-Dickson circuit used to validate the model accuracy in the prediction of  $r_{scc}$  for the pwm-node. Odd numbered switches belong to phase 1, even numbered switches belong to phase 2, and D corresponds to the duty cycle of phase 1.



Figure ?? presents a sweep in duty cycle for different frequencies, respectively: 100kHz, 1MHz, 10MHz and 100MHz. Like in the results for the dc-node, the two extreme cases, top and bottom, present the highest accuracy with  $\epsilon_r$  below the 2%, since the converter operate in the deep regions of the two well-defined operation limits: SSL (Figure ??) and FSL (Figure ??). Outside the deep operation limits (Figures ?? and ??), the accuracy is decreased, being up to an order of magnitude higher, since the values are approximated from the two asymptotic limits. Regarding to the different approximation methods, again the original formulation (  $r_{scc} = \sqrt{r_{ssl}^2 + r_{fsl}^2}$  ) achieves the best results.

Figure ?? presents  $r_{scc}$  for a sweep of the switching frequency  $f_{sw}$ , showing the well-known characteristic curve of  $r_{scc}$ . Results are presented for different duty cycles. Consistent with the previous results, the accuracy is always reduced

in the elbow of the curve where the converter operates in between the two limiting regions. At the same time, extreme duty cycles show smaller relative error  $(\epsilon_r)$ . However this smaller values in  $\epsilon_r$  are also influenced by the higher values of  $r_{scc}$  at these regions. Looking to the different approximations of  $r_{scc}$ , as in the previous case, the original formulation still obtains the best accuracy. Independently of the model accuracy, it can be seen that predictive trends, in all presented results, are still consistent for variations in duty cycle and frequency.



Figure 4.8:  $r_{scc}$  from the pwm-node of the converter of Figure ??.  $\square$  markers are the experimental results compared with the solid black lines predicted by the model at different  $f_{sw}$  top-to-bottom: 100kHz, 1MHz, 10MHz and 100MHz. The model results are given for the different approximations: Original ( $\circ$ ), Makowski (+), Makowski modified ( $\times$ ); and the gray markers are the relative error for the different approximations.



Figure 4.9:  $r_{scc}$  from the pwm-node of the converter of Figure ??. Plots 1-5 top-to-bottom- Frequency sweep for different duty cycles: 10%, 23%, 50%, 63% and 90%.  $\square$  markers are the PLECS results and the solid lines the model results using the different approximations: o) Original, +) Makowski, x) Makowski modified. Bottom-right plot - Parametric plot of the predicted  $r_{scc}$  using the original approximation all the simulated duty cycles.

### 4.2 Multiple output validation

The 2:1 SCC of Figure ?? was used to validate the multiple output SCC model. The predicted values of the trans-conductance matrix **Z** were compared with measured values in PLECS simulations and in an experimental board.



Figure 4.10: Circuit used for the experimental setup, 2:1 SCC, presenting all the available outputs. In the experimental setup the outputs were loaded with constant current sinks.

#### 4.2.1 Measuring $Z_{scc}$ matrix from a SCC

Figure ?? shows the configuration used to measure the  $\mathbf{Z}_{scc}$  matrix, both in the circuit simulator and in the experimental setup. In the case of the experimental setup, the currents where measured using three different Keithley® SourceMeter 2440 one for each channel. The voltages were measured with four different Keithley® Meters 2000, one for the input voltage and three for the output channels. The  $\mathbf{Z}_{scc}$  is computed measuring the converter in two states, while keeping constant the driving signals  $f_{sw}$  and D of the converter:

1. Operating with no load  $(s_1, s_2, s_3 \text{ open})$ . The Target voltage  $v_{trg}$  and the conversion ration m are determined,

$$v_{trg,x} = v_x, (4.6)$$

$$m_x = \frac{v_{out,x}}{v_{in}}. (4.7)$$

The measured target voltages are grouped in a column vector as

$$\mathbf{v}_{trg} = \begin{pmatrix} v_{trg,1} \\ v_{trg,2} \\ v_{trg,3} \end{pmatrix} \tag{4.8}$$



Figure 4.11: Experimental arrangement used to test and measure the  $\mathbf{Z}_{scc}$  matrix.

2. Loaded measurements. A single output is loaded, by closing one of the  $s_x$  switches. The output voltages and the load current are measured. The measured voltages are grouped in the  $\mathbf{V_{out}}$  matrix, where the first column corresponds of the measured voltages when  $Load\ 1$  is connected, the second column when  $Load\ 2$  is connected, etc. The measured output currents are stored in the vector  $\mathbf{i}_{out}$ . The operation is performed for the three outputs. Subsequently the  $\mathbf{Z}_{scc}$  is obtained as

$$\mathbf{Z}_{scc} = \frac{\mathbf{v}_{trg}\vec{1} - \mathbf{V}_{out}}{\mathbf{I}\,\mathbf{i}_{out}},\tag{4.9}$$

where  $\tilde{\mathbf{1}}$  is a three ones row vector, and  $\mathbf{I}$  is the identity matrix.

#### 4.2.2 Simulation results

The experimental circuit has been simulated for the two operation modes SSL and FSL. Results are shown in Figures ?? and ?? respectively. Each operation mode has been simulated with different parameters corresponding to the ones in the Table ??. In each simulation the duty cycle of the driving signal has been swept from 10% to 90%.

In both cases the predicted values compare favorably with the simulation results. The predicted values follow the trend of the simulation results with the variations of the duty cycle, where the error is always less than 4%.

Table 4.2: Simulation profiles associated with the different operation modes.

| Mode | $f_{sw}$ | C                 | $R_{on}$               |
|------|----------|-------------------|------------------------|
| SSL  | 100 kHz  | $1 \mu F$         | $1~\mathrm{m}\Omega$   |
| FSL  | 10 MHz   | $1~\mu\mathrm{F}$ | $500~\mathrm{m}\Omega$ |



Figure 4.12: SSL comparison between PLECS simulation and the proposed model.



Figure 4.13: FSL comparison between PLECS simulation and the proposed model.  $\,$ 

#### 4.2.3 Experimental results

An experimental set-up of the converter in was built. The converter uses four MOSFETs TN0104 from Supertex with typical on-resistance of 1.5  $\Omega$ . Two tan-

4.3. SUMMARY 89

talum electrolytic capacitors of  $10\mu\mathrm{F}$  have been used as flying capacitors. The circuit was operated at 5kHz and the trans-resistance parameters are measured at different duty cycles. The results are compared with the model and presented in Figures ?? and ??, it can be seen that the predictions match the measured values with less than 10% error. All the trans-impedance values with the exception of parameters  $z_{31}$  and  $z_{13}$  follow the trend with the duty cycle predicted by the model.  $z_{31}$  and  $z_{13}$  have a bigger error since these values are much smaller than the rest of the converter parameters and, therefore, more sensitive to the parasitics of the board. In any case, it can be seen that predictive trends, in all presented results, are still consistent for variations in duty cycle and frequency for the model trans-resistance parameters.

### 4.3 Summary

The presented model is a valuable tool for modeling a broad range of SCCs, from the classical approach of a single output converter to the new architectures where SCCs are combined with inductors. Unlike the previous models, this method allows to model the behaviour of multiple current loaded outputs, including their coupling relations. The model has been verified with simulations and experiments, and for both cases compares favorably. Since the resulting model is based on analytical expressions; the computation time is dramatically faster than any time-domain based simulator.

At the same time, it has been demonstrated that the original charge flow method was inaccurate in the SSL region, specially when the output capacitor was comparable in size to the flying capacitors. And it was not sensible to the variations of the duty cycle, leading to the wrong estimation of the output resistance of the converter.

The results presented the best accuracy of the model when the converter operates close to the well-defined switching limits, SSL and FSL, with relative errors below 5%. When the converter operates in region between the two limits, the relative error can increase up to 20%, since the value is approximated from the two asymptotical limits. With regard to the different proposed approximations, results shown the best accuracy using the first proposed approximation

of 
$$r_{scc} = \sqrt{r_{ssl}^2 + r_{fsl}^2}$$
.



Figure 4.14: Experimental results of the 2:1 SCC, with  $f_{sw} = 5kHz$ . Comparison of the measured ( $\square$  markers) trans-resistance parameters with the model predicted (solid line), and the error ( $\epsilon$ ) between the model and the measures (x markers.)

4.3. SUMMARY 91



Figure 4.15: Experimental results of the 2:1 SCC for sweep in  $f_{sw}$  with D=50%. Comparison of the measured ( $\square$  markers) trans-resistance parameters with the model predicted (solid line).

## **Bibliography**

- [] T.M. Andersen, F. Krismer, J.W. Kolar, T. Toifl, C. Menolfi, L. Kull, T. Morf, M. Kossel, M. Brandli, P. Buchmann, and P.A. Francese. 4.7 a sub-ns response on-chip switched-capacitor dc-dc voltage regulator delivering 3.7w/mm2 at 90in 32nm soi cmos. In Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2014 IEEE International, pages 90–91, Feb 2014. doi: 10.1109/ISSCC.2014.6757351.
- [] M.S. Makowski and D. Maksimovic. Performance limits of switched-capacitor dc-dc converters. In *Power Electronics Specialists Conference*, 1995. PESC '95 Record., 26th Annual IEEE, volume 2, pages 1215 –1221 vol.2, jun 1995. doi: 10.1109/PESC.1995.474969.
- [] Michael Douglas Seeman. A Design Methodology for Switched-Capacitor DC-DC Converters. PhD thesis, EECS Department, University of California, Berkeley, May 2009. URL http://www.eecs.berkeley.edu/Pubs/TechRpts/2009/EECS-2009-78.html.
- [] Tom Van Breussegem and Michiel Steyaert. CMOS Integrated Capacitive DC-DC Converters, chapter 1.4, pages 84–85. Springer, 2013.

# Appendices

# Appendix A

# Modeling of Switched Capacitors Converters

A.1 3:1 Dickson converter vectors