# Process Technology: TSMC CL013G

#### **Features**

- Precise Optimization for TSMC's Eight-Layer Metal 0.13µm CL013G CMOS Process
- High Density (area is 0.053mm<sup>2</sup>)
- Fast Access Time (0.91ns at typical process, 1.20V, 25°C)
- Fast Cycle Time (0.95ns at typical process, 1.20V, 25°C)
- · One Read/Write Port
- · Completely Static Operation
- Near-Zero Hold Time (Data, Address, and Control Inputs)

## High-Speed High-Current-Bit-Cell Single-Port Synchronous SRAM

sram\_1024x8\_t13 1024X8, Mux 16, Drive 6

#### **Memory Description**

The 1024X8 SRAM is a high-performance, synchronous single-port, 1024-word by 8-bit memory designed to take full advantage of TSMC's eight-layer metal, 0.13 $\mu$ m CL013G CMOS process.

The SRAM's storage array is composed of six-transistor cells with fully static memory circuitry. The SRAM operates at a voltage of  $1.2V\pm10\%$  and a junction temperature range of  $-40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ .

### **Pin Description**

| Pin    | Description               |  |  |  |
|--------|---------------------------|--|--|--|
| A[9:0] | Addresses (A[0] = LSB)    |  |  |  |
| D[7:0] | Data Inputs (D[0] = LSB)  |  |  |  |
| CLK    | Clock Input               |  |  |  |
| CEN    | Chip Enable               |  |  |  |
| WEN    | Write Enable              |  |  |  |
| Q[7:0] | Data Outputs (Q[0] = LSB) |  |  |  |

#### Area

| Area Type | Width (mm) | Height (mm) | Area (mm²) |
|-----------|------------|-------------|------------|
| Core      | 0.253      | 0.208       | 0.053      |
| Footprint | 0.288      | 0.242       | 0.070      |

The footprint area includes the core area and userdefined power ring and pin spacing areas.

## **Symbol**





## **SRAM Block Diagram**



#### **Mission Mode**

Figure 1. Synchronous Single-Port SRAM Read-Cycle Timing



Rising delays are measured at 50% of VDD and falling delays are measured at 50% of VDD. Rising and falling slews are measured from 10% VDD to 90% VDD.

## **Synchronous Single-Port SRAM Write-Cycle Timing**



Rising signals are measured at 50% of VDD and falling signals are measured at 50% of VDD. Rising and falling slews are measured from 10% VDD to 90% VDD.

## **SRAM Logic Table**

| CEN | WEN | Data Out  | Mode    | Function                                                                                                                                                         |
|-----|-----|-----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Н   | Х   | Last Data | Standby | Address inputs are disabled; data stored in the memory is retained, but the memory cannot be accessed for new reads or writes. Data outputs remain stable.       |
| L   | L   | Data In   | Write   | Data on the data input bus D[n-1:0] is written to the memory location specified on the address bus A[m-1:0], and driven through to the data output bus Q[n-1:0]. |
| L   | Н   | SRAM Data | Read    | Data on the data output bus Q[n-1:0] is read from the memory location specified on the address bus A[m-1:0].                                                     |

## **SRAM Timing: Mission Mode**

| Parameter                  | Symbol           |          | rocess<br>-40°C | Typical<br>1.20V | Process<br>, 25°C | Slow F<br>1.08V, | Process<br>125°C |
|----------------------------|------------------|----------|-----------------|------------------|-------------------|------------------|------------------|
|                            |                  | Min (ns) | Max (ns)        | Min (ns)         | Max (ns)          | Min (ns)         | Max (ns)         |
| Cycle time                 | t <sub>cyc</sub> | 0.63     |                 | 0.95             |                   | 1.54             |                  |
| Access time <sup>1,2</sup> | t <sub>a</sub>   | 0.27     |                 |                  | 0.91              |                  | 1.49             |
| Address setup              | t <sub>as</sub>  | 0.20     |                 | 0.31             |                   | 0.52             |                  |
| Address hold               | t <sub>ah</sub>  | 0.00     |                 | 0.00             |                   | 0.00             |                  |

| Parameter                  | Symbol            | Fast Process<br>1.32V, -40°C |          | Typical Process<br>1.20V, 25°C |          | Slow Process<br>1.08V, 125°C |          |
|----------------------------|-------------------|------------------------------|----------|--------------------------------|----------|------------------------------|----------|
|                            | _                 | Min (ns)                     | Max (ns) | Min (ns)                       | Max (ns) | Min (ns)                     | Max (ns) |
| Chip enable setup          | t <sub>cs</sub>   | 0.47                         |          | 0.70                           |          | 1.20                         |          |
| Chip enable hold           | t <sub>ch</sub>   | 0.00                         |          | 0.00                           |          | 0.00                         |          |
| Write enable setup         | t <sub>ws</sub>   | 0.14                         |          | 0.20                           |          | 0.31                         |          |
| Write enable hold          | t <sub>wh</sub>   | 0.00                         |          | 0.00                           |          | 0.00                         |          |
| Data setup                 | t <sub>ds</sub>   | 0.12                         |          | 0.18                           |          | 0.32                         |          |
| Data hold                  | t <sub>dh</sub>   | 0.00                         |          | 0.00                           |          | 0.00                         |          |
| Clock high                 | t <sub>ckh</sub>  | 0.05                         |          | 0.08                           |          | 0.14                         |          |
| Clock low                  | t <sub>ckl</sub>  | 0.34                         |          | 0.52                           |          | 0.89                         |          |
| Clock rise slew            | t <sub>ckr</sub>  |                              | 4.00     |                                | 4.00     |                              | 4.00     |
| Output load factor (ns/pF) | K <sub>load</sub> |                              | 0.34     |                                | 0.48     |                              | 0.70     |

 $<sup>\</sup>overline{ ^{1} \text{ Parameters have a load dependence } (\textbf{K}_{load}), \text{ which is used to calculate: } \textit{TotalDelay} = \textit{FixedDelay} + (\textit{Kload} \times \textit{Cload}) \, . }$ 

#### Pin Capacitance

| Pin  | Fast Process<br>1.32V, -40°C | Typical Process<br>1.20V, 25°C | Slow Process<br>1.08V, 125°C |
|------|------------------------------|--------------------------------|------------------------------|
|      | Value (pF)                   | Value (pF)                     | Value (pF)                   |
| A[j] | 0.022                        | 0.021                          | 0.020                        |
| D[i] | 0.001                        | 0.001                          | 0.001                        |
| CLK  | 0.090                        | 0.086                          | 0.083                        |
| CEN  | 0.004                        | 0.004                          | 0.004                        |
| WEN  | 0.007                        | 0.007                          | 0.007                        |

#### Power

## 100.00MHz Operation

| Condition                       | Fast Process<br>1.32V, -40°C | Typical Process<br>1.20V, 25°C | Slow Process<br>1.08V, 125°C |  |
|---------------------------------|------------------------------|--------------------------------|------------------------------|--|
|                                 | Value (mA)                   | Value (mA)                     | Value (mA)                   |  |
| AC Current <sup>1</sup>         | 2.182                        | 1.931                          | 1.579                        |  |
| Read AC Current                 | 2.129                        | 1.868                          | 1.562                        |  |
| Write AC Current                | 2.236                        | 1.993                          | 1.596                        |  |
| Peak Current                    | 57.751                       | 35.613                         | 19.811                       |  |
| Deselected Current <sup>2</sup> | 0.651                        | 0.565                          | 0.521                        |  |
| Standby Current <sup>3</sup>    | 0.003                        | 0.004                          | 0.026                        |  |

<sup>&</sup>lt;sup>1</sup> Value assumes 50% read and write operations, where all addresses and 50% of input and output pins switch.

<sup>&</sup>lt;sup>2</sup> Access time is defined as the slowest possible output transition for the typical and slow corners, and the fastest possible output transition for the fast corner.

<sup>&</sup>lt;sup>2</sup> Value assumes SRAM is deselected, all addresses switch, and 50% of input pins switch. The logic-switching component of deselected power becomes negligibly small if the input pins are held stable by externally controlling these signals with chip select.

<sup>&</sup>lt;sup>3</sup> Value is independent of frequency and assumes all inputs and outputs are stable.

## **Clock Noise Limit**

| Signal | Fast Process<br>1.32V, -40°C |             | Typical Process<br>1.20V, 25°C |             | Slow Process<br>1.08V, 125°C |             |
|--------|------------------------------|-------------|--------------------------------|-------------|------------------------------|-------------|
| Signal | Pulse<br>Width (ns)          | Voltage (V) | Pulse<br>Width (ns)            | Voltage (V) | Pulse<br>Width (ns)          | Voltage (V) |
| CLK    | 10.000                       | 0.450       | 10.000                         | 0.447       | 10.000                       | 0.430       |

The clock noise limit is the maximum CLK voltage allowable for the indicated pulse width without causing a spurious memory cycle or other memory failure.

#### **Power and Ground Noise Limit**

| Signal | Fast Process<br>1.32V, -40°C | Typical Process<br>1.20V, 25°C | Slow Process<br>1.08V, 125°C |  |
|--------|------------------------------|--------------------------------|------------------------------|--|
| _      | Voltage (V)                  | Voltage (V)                    | Voltage (V)                  |  |
| Power  | 0.132                        | 0.120                          | 0.108                        |  |
| Ground | 0.132                        | 0.120                          | 0.108                        |  |

The power/ground noise limit is the maximum supply voltage transition allowable without causing a memory failure.