1 2 4 Copies of this document may be purchased from: X3.272-199x 5 Global Engineering, 15 Inverness Way East, T11/Project 1133D/Rev 6.8 6 Englewood, CO 80112-5704 7 Phone: (800)854-7179 or (303)792-2181 Fax: (303)792-2192 8 9 10 11 12 13 14 15 FIBRE CHANNEL 16 17 18 ARBITRATED LOOP 19 20 **(FC-AL-2)** 21 22 **Rev 6.8** 23 24 25 26 27 NCITS working draft proposal 28 American National Standard 29 for Information Technology 30 31 February 5, 1999 32 33 34 35 SECRETARIAT: Information Technology Industry Council 37 ABSTRACT: This standard defines functional requirements for an interoperable Arbitrated Loop topology to support the 38 Fibre Channel standard. 39 40 NOTE: This is an internal working document of T11, a Task Group of Accredited Standards Committee NCITS. 41 As such, this is not a completed standard. The contents are actively being modified by the T11 Task Group. 42 This document is made available and may be reproduced for review and comment only. For current information 43 on the status of this document contact the individuals shown below:

46
47 Kumar Malavali (T11 Chair)
48 Brocade Communications Systems, Inc.
49 1901 Guadalupe Parkway
50 San Jose, CA 95131
51 (408)487-8156 Fax: (408)524-8601
52 E-Mail: kumar@brocade.com
53
54 Jeff Stai (T11.3 Acting Chair)
55 Brocade Communications Systems, Inc.
56 15707 Rockfield B1 #215
57 Irvine, CA 92618
58 (949)455-2908 Fax: (949)455-9287
59 E-Mail: stai@brocade.com

Edward L Grivna (T11 Vice-Chair) Cypress Semiconductor 2401 East 86th Street Bloomington, MN 55425 (612)851-5046 Fax: (512)851-5087 E-Mail: elg@cypress.com

Horst L Truestedt (Editor)
ENDL Associates
12 Elmwood Dr NE
Pine Island, MN 55963-9740
Voice/Fax: (507)356-4701
E-Mail: hotrues@ibm.net

#### Changes in this document from FC-AL version 6.6

(as marked by change bars in this document)

3 4

13 14

15

16 17

18

- corrections and changes as defined by 98-511v4.PDF. This is the resulting document of the editor's meeting which
   was held in Bloomington, MN on 19-20Jan99. NOTE: This is version 6.8; 6.7 was an interim version that was
   distributed among the editors only and is not publicly available.
- 8 note that the tables in clause 9 do not have a continuation heading from one page to the next. This will be provided once the number of changes are minimized to these tables.
- REQ(old-port) was changed back to the way it was previously (in 6.4) with the exception that the next state transition is 'OLD-PORT-REQ' in the MONITORING state.
- 12 corrected the XMIT\_2\_IDLES operation. Added the flag to be set in the OPEN state. The general rule is:
  - when ARB(F0) is received, XMIT\_2\_IDLES is set to TRUE to remember that when any subsequent Idle changes the CFW, the CFW will stay Idle until at least 2 Idles have been transmitted.
    - if XMIT\_2\_IDLES is set to TRUE and the CFW is Idle, the CFW will not be changed until 2 Idles have been transmitted at which time XMIT 2 IDLES is set to FALSE.
  - for ease of implementation, all affected states operate in this manner independent of whether the event normally happens in that state (e.g., in the ARBITRATING state, the CFW should never be Idle when an ARB(F0) is received).
- 20 removed Login DHD variable since it is not part of the LPSM.
- 21 updated the Initialization state diagrams and the appropriate text.
- 22 updated figure 3 to show (70) transition.

| dp ANSI X3.xxx-199x department of the proposed American National Standard for Information Technology department of the proposed American National Standard for Information Technology department of the proposed American National Standard for Information Technology department of the proposed American National Standard for Information Technology department of the proposed American National Standards Institute, Inc department of the proposed American National Standards Institute, Inc department of the proposed American National Standards Institute, Inc department of the proposed American National Standards Institute, Inc department of the proposed American National Standards Institute, Inc department of the proposed American National Standards Institute, Inc department of the proposed American National Standards Institute, Inc department of the proposed American National Standards Institute, Inc department of the proposed American National Standards Institute, Inc department of the proposed American National Standards Institute, Inc department of the proposed American National Standards Institute, Inc department of the proposed American National Standards Institute, Inc department of the proposed American National Standards Institute, Inc department of the proposed American National Standards Institute, Inc department of the proposed American National Standards Institute, Inc department of the proposed American National Standards Institute, Inc department of the proposed American National Standards Institute, Inc department of the proposed American National Standards Institute, Inc department of the proposed American National Standards Institute, Inc department of the proposed American National Standards Institute, Inc department of the proposed American National Standards Institute, Inc department of the proposed American National Standards Institute, Inc department of the proposed American National Standards Institute, Inc department of the proposed American National Standards Institute, Inc department of the prop | 1                    |                                                                                                                                                                        |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| draft proposed American National Standard for Information Technology  Fibre Channel Arbitrated Loop (FC-AL-2)  Secretariat  Information Technology Industry Council  Information Technology Industry Council  Approved xxxx xx, 199x                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 2                    | ANSIR                                                                                                                                                                  |
| draft proposed American National Standard for Information Technology  Fibre Channel Arbitrated Loop (FC-AL-2)  Secretariat Information Technology Industry Council Information Technology Industry Council Information National Standards Institute, Inc.  Abstract  Abstract                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                      | dp ANSI X3.xxx-199x                                                                                                                                                    |
| draft proposed American National Standard for Information Technology  Fibre Channel Arbitrated Loop (FC-AL-2)  Secretariat  Information Technology Industry Council  Information Technology Industry Council  Approved xxxx xx, 199x  American National Standards Institute, Inc  Abstract                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                      |                                                                                                                                                                        |
| draft proposed American National Standard for Information Technology  Fibre Channel Arbitrated Loop (FC-AL-2)  Secretariat  Information Technology Industry Council  Information Technology Industry Council  Approved xxxx xx, 199x  American National Standards Institute, Inc.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                      |                                                                                                                                                                        |
| draft proposed American National Standard for Information Technology  Fibre Channel Arbitrated Loop (FC-AL-2)  Secretariat Information Technology Industry Council  Information Technology Industry Council  Approved xxxx xx, 199x  American National Standards Institute, Inc.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                      |                                                                                                                                                                        |
| draft proposed American National Standard for Information Technology  Fibre Channel Arbitrated Loop (FC-AL-2)  Arbitrated Loop (FC-AL-2)  Information Technology Industry Council  Information Technology Industry Council  Approved xxxx xx, 199x  American National Standards Institute, Inc  Information Information Information Institute, Inc  Information Informatio |                      |                                                                                                                                                                        |
| draft proposed American National Standard for Information Technology  Fibre Channel Arbitrated Loop (FC-AL-2)  Secretariat  Information Technology Industry Council  Information Technology Industry Council  Approved xxxx xx, 199x  American National Standards Institute, Inc.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                      |                                                                                                                                                                        |
| draft proposed American National Standard for Information Technology  Fibre Channel Arbitrated Loop (FC-AL-2)  22  23  24  25  26  27  28  29  Secretariat  30  Information Technology Industry Council  33  34  35  36  Approved xxxx xx, 199x  38  39  American National Standards Institute, Inc  40  41  42  43  Abstract                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 10                   |                                                                                                                                                                        |
| draft proposed American National Standard for Information Technology  Fibre Channel Arbitrated Loop (FC-AL-2)  Secretariat Information Technology Industry Council Information Technology Industry Council  Approved xxxx xx, 199x  American National Standards Institute, Inc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 11                   |                                                                                                                                                                        |
| for Information Technology  Fibre Channel Arbitrated Loop (FC-AL-2)  Arbitrated Loop (FC-AL-2)  Arbitrated Loop (FC-AL-2)  Fibre Channel Arbitrated Loop (FC-AL-2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 12                   |                                                                                                                                                                        |
| Fibre Channel Arbitrated Loop (FC-AL-2)  Arbitrated Loop (FC-AL-2)  Property of the property o | 13                   | ·                                                                                                                                                                      |
| Fibre Channel Arbitrated Loop (FC-AL-2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 14                   | for Information Technology                                                                                                                                             |
| Fibre Channel Arbitrated Loop (FC-AL-2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 15                   | •                                                                                                                                                                      |
| Arbitrated Loop (FC-AL-2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 16                   |                                                                                                                                                                        |
| 190 201 212 223 234 244 255 266 27 28 29 Secretariat 30 31 Information Technology Industry Council 32 33 34 34 35 36 37 Approved xxxx xx, 199x 38 39 American National Standards Institute, Inc 40 41 42 43 Abstract                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 17                   | Fibre Channel                                                                                                                                                          |
| 190 201 212 223 234 244 255 266 27 28 29 Secretariat 30 31 Information Technology Industry Council 32 33 34 34 35 36 37 Approved xxxx xx, 199x 38 39 American National Standards Institute, Inc 40 41 42 43 Abstract                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                      | Arbitrated Loop (EC_AL_2)                                                                                                                                              |
| 20 21 22 23 24 25 26 27 28 29 Secretariat 30 Information Technology Industry Council 32 33 44 35 36 37 Approved xxxx xx, 199x 38 39 American National Standards Institute, Inc 40 41 42 43 Abstract                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 18                   | Arbitrated Loop (FC-AL-2)                                                                                                                                              |
| 21 22 23 23 24 25 26 26 27 28 29 Secretariat 30 21 Information Technology Industry Council 32 23 24 25 26 26 27 28 29 Secretariat 30 29 Secretariat 30 29 Secretariat 30 30 29 Secretariat 30 30 29 Secretariat 30 30 29 Secretariat 30 30 30 30 30 30 30 30 30 30 30 30 30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 19                   |                                                                                                                                                                        |
| 22 23 24 25 26 27 28 29 Secretariat 30 31 Information Technology Industry Council 32 33 34 34 35 36 37 Approved xxxx xx, 199x 38 39 American National Standards Institute, Inc 40 41 42 43 Abstract                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 20                   |                                                                                                                                                                        |
| 23 24 25 26 27 28 29 Secretariat 30 31 Information Technology Industry Council 32 33 34 4 35 36 37 Approved xxxx xx, 199x 38 39 American National Standards Institute, Inc 40 41 42 43 Abstract 44                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 21                   |                                                                                                                                                                        |
| 24 25 26 27 28 29 Secretariat 30 31 Information Technology Industry Council 32 33 34 35 36 37 Approved xxxx xx, 199x 38 39 American National Standards Institute, Inc 40 41 42 43 Abstract                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 22                   |                                                                                                                                                                        |
| 25 26 27 28 29 Secretariat 20 21 Information Technology Industry Council 22 23 24 25 25 26 27 Approved xxxx xx, 199x 28 29 American National Standards Institute, Inc 24 24 24 Abstract 24 4 4 4 5 4 5 5 6 6 7 Abstract 24 4 5 5 6 6 7 Approved xxxx xx, 199x 28 8 8 American National Standards Institute, Inc 40 41 42 43 Abstract 44 4 5 6 7 Approved xxxx xx, 199x 10 Approxed xxxx xx, 19 | 23                   |                                                                                                                                                                        |
| 26 27 28 29 Secretariat 30 31 Information Technology Industry Council 32 33 34 35 36 37 Approved xxxx xx, 199x 38 39 American National Standards Institute, Inc 40 41 42 43 Abstract                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2 <del>4</del><br>25 |                                                                                                                                                                        |
| 27 28 29 Secretariat 30 31 Information Technology Industry Council 32 33 34 35 36 37 Approved xxxx xx, 199x 38 39 American National Standards Institute, Inc 40 41 42 43 Abstract                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                      |                                                                                                                                                                        |
| Secretariat  Information Technology Industry Council  Approved xxxx xx, 199x  American National Standards Institute, Inc  Abstract                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                      |                                                                                                                                                                        |
| Secretariat  Information Technology Industry Council  Information Technology Industry  | 28                   |                                                                                                                                                                        |
| Information Technology Industry Council  Information Technology Industry Counc |                      | Secretariat                                                                                                                                                            |
| 32 33 34 35 36 37 Approved xxxx xx, 199x 38 39 American National Standards Institute, Inc 40 41 42 43 Abstract                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 30                   |                                                                                                                                                                        |
| 32 33 34 35 36 37 Approved xxxx xx, 199x 38 39 American National Standards Institute, Inc 40 41 42 43 Abstract                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 31                   | Information Technology Industry Council                                                                                                                                |
| 34 35 36 37 Approved xxxx xx, 199x 38 39 American National Standards Institute, Inc 40 41 42 43 Abstract                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 32                   |                                                                                                                                                                        |
| 35<br>36<br>37 Approved xxxx xx, 199x<br>38<br>39 American National Standards Institute, Inc<br>40<br>41<br>42<br>43 Abstract                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 33                   |                                                                                                                                                                        |
| 36<br>37 Approved xxxx xx, 199x<br>38<br>39 American National Standards Institute, Inc<br>40<br>41<br>42<br>43 Abstract                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 34                   |                                                                                                                                                                        |
| Approved xxxx xx, 199x  American National Standards Institute, Inc  Au  Au  Au  Au  Au  Au  Au  Au  Au  A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 35                   |                                                                                                                                                                        |
| 38 39 American National Standards Institute, Inc 40 41 42 43 Abstract                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 36                   |                                                                                                                                                                        |
| 39 American National Standards Institute, Inc 40 41 42 43 Abstract                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 37                   | Approved xxxx xx, 199x                                                                                                                                                 |
| 40<br>41<br>42<br>43 <b>Abstract</b><br>44                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 38                   |                                                                                                                                                                        |
| 41<br>42<br>43 <b>Abstract</b><br>44                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                      | American National Standards Institute, Inc                                                                                                                             |
| 42<br>43 <b>Abstract</b><br>44                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 40                   |                                                                                                                                                                        |
| 43 Abstract                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                      |                                                                                                                                                                        |
| 14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                      | A hatraat                                                                                                                                                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                      | AUSTRACT                                                                                                                                                               |
| 46 standard. This standard replaces X3.272-1996.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 45                   | This standard defines functional requirements for an interoperable Arbitrated Loop topology to support the Fibre Channel standard. This standard replaces X3.272-1996. |

# 1 American2 National3 Standard

9

10

11 12

13

14

15

16

17

18 19

20

21 22

23

24 25

26

Approval of an American National Standard requires verification by ANSI that the requirements for due process, consensus, and other criteria for approval have been met by the standard developers.

Consensus is established when, in the judgement of the ANSI Board of Standards Review, substantial agreement has been reached by directly and materially affected interests. Substantial agreement means much more than a simple majority, but not necessarily unanimity. Consensus requires that all views and objections be considered, and that a concerted effort be made toward their resolution.

The use of American National Standards is completely voluntary; their existence does not in any respect preclude anyone, whether he has approved the standards or not, from manufacturing, marketing, purchasing, or using products, processes, or procedures not conforming to the standards.

The American National Standards Institute does not develop standards and will in no circumstances give an interpretation on any American National Standard. Moreover, no person shall have the right or authority to issue an interpretation of an American National Standard in the name of the American National Standards Institute. Requests for interpretations should be addressed to the secretariat or sponsor whose name appears on the title page of this standard.

**CAUTION NOTICE:** This American National Standard may be revised or withdrawn at any time. The procedures of the American National Standards Institute require that action be taken periodically to reaffirm, revise, or withdraw this standard. Purchasers of American National Standards may receive current information on all standards by calling or writing the American National Standards Institute.

The developers of this Standard have requested that holder's of patents that may be required for the implementation of the Standard, disclose such patents to the publisher. However, neither the developers nor the publisher have undertaken a patent search in order to identify which, if any, patents may apply to this Standard.

As of the date of publication of this Standard and following calls for the identification of patents that may be required for the implementation of the Standard, no such claims have been made. No further patent search is conducted by the developer or the publisher in respect to any Standard in processes. No representation is made or implied that licenses are not required to avoid infringement in the use of this Standard.

27 PATENT
28 STATEMENT

29 Published by

31 American National Standards Institute

32 11 W. 42nd Street, New York, New York 10036

34 Copyright © 199x by American National Standards Institute

35 All rights reserved

- 37 No part of this publication may be reproduced in any
- 38 form, in an electronic retrieval system or otherwise,
- 39 without prior written permission of the publisher.

40

30

41 Printed in the United States of America

## **3 Contents**

| 4          |    |        | F                                                        | Page   |
|------------|----|--------|----------------------------------------------------------|--------|
| 5          |    | rowo   | rd                                                       | viii   |
| 7          | г  | newo   |                                                          | . XIII |
| 8          | In | trodu  | ction                                                    | . XV   |
| 11         |    | -      | 9                                                        |        |
| 12         | 2  |        | ative references                                         |        |
| 13         |    |        | Approved references                                      |        |
| 14<br>15   |    |        | References under development                             |        |
| 16         | 3  |        | itions and conventions                                   |        |
| 17         |    |        | Definitions                                              |        |
| 18         |    |        | Editorial conventions                                    |        |
| 19         |    | 3.3    | Abbreviations, acronyms, and other special words         | 5      |
| 20         |    | 3.4    | Symbols                                                  | /      |
| 21         | 4  | Ctorre | ture and concepts                                        | 0      |
| 22         |    |        | Overview                                                 |        |
| 23<br>24   |    |        | General description                                      |        |
| 25         |    |        | Access fairness algorithm                                |        |
| 26         |    | 7.5    | 4.3.1 Access fairness for NL_Ports                       |        |
| 27         |    |        | 4.3.2 Access unfairness for NL_Ports                     |        |
| 28         |    |        | 4.3.3 Access unfairness for FL_Ports                     |        |
| <u>2</u> 9 |    | 4.4    | Relationship to ANSI X3, FC-PH-x                         |        |
| 30         |    |        |                                                          |        |
| 31         | 5  | Addr   | essing                                                   | . 13   |
| 32         |    |        | Arbitrated Loop Physical Address (AL_PA)                 |        |
| 33         |    |        | 5.1.1 Valid AL_PAs                                       | . 15   |
| 34         |    |        | 5.1.2 Special AL_PAs and flags                           | . 15   |
| 35         |    | 5.2    | Native address identifier                                | . 16   |
| 36         |    |        |                                                          |        |
|            |    | FC-A   | L Ordered Sets                                           | . 17   |
| 38         | -  | FC 4   | L Primitive Signals and Sequences                        | 4.0    |
| 39<br>40   |    |        |                                                          |        |
| 40<br>41   |    | 7.1    | Arbitrate Primitive Signals (ARByx)                      |        |
| 42         |    |        | 7.1.2 ARB(F0)                                            |        |
| 43         |    |        | 7.1.3 ARB(FF)                                            |        |
| 44         |    | 72     | Open Primitive Signals (OPNy)                            |        |
| 45         |    |        | 7.2.1 Open full-duplex (OPNyx)                           |        |
| 46         |    |        | 7.2.2 Open half-duplex (OPNyy)                           |        |
| 47         |    | 7.3    | Open Replicate Primitive Signals (OPNr)                  |        |
| 48         |    |        | 7.3.1 Open selective replicate (OPNyr)                   |        |
| 49         |    |        | 7.3.2 Open broadcast replicate (OPNfr)                   | . 20   |
| 50         |    |        | Close Primitive Signal (CLS)                             |        |
| 51         |    |        | Dynamic Half-Duplex Primitive Signal (DHD)               |        |
| 52         |    |        | Mark Primitive Signal (MRKtx)                            |        |
| 53         |    | 7.7    | Loop Port Bypass/Enable Primitive Sequences              |        |
| 54         |    |        | 7.7.1 Loop Port Bypass (LPByx)                           |        |
| 55         |    |        | 7.7.2 Loop Port Bypass all (LPBfx)                       |        |
| 56         |    |        | 7.7.3 Loop Port Enable (LPEyx)                           |        |
| 57         |    | 7.0    | 7.7.4 Loop Port Enable all (LPEfx)                       | . 22   |
| 58         |    | 7.8    | Loop Initialization Primitive Sequences (LIP)            |        |
| 59<br>60   |    |        | 7.8.1 Loop Initialization — no valid AL_PA               | . ∠3   |
| 61         |    |        | 7.8.3 Loop Initialization — Loop Failure, no valid AL_PA |        |
| 62         |    |        | 7.8.4 Loop Initialization — Valid AL_FA                  |        |
| 63         |    |        | 7.8.5 Loop Initialization — reset L_Port                 |        |
| $\sim$     |    |        |                                                          |        |

| 1                                                                 |                                         |                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                     |
|-------------------------------------------------------------------|-----------------------------------------|----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|
| 2 8                                                               |                                         |                                                                                  | ration 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                     |
| 3                                                                 | 8.1                                     | Histo                                                                            | ry variables                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 4                                                   |
| 4                                                                 |                                         |                                                                                  | Access fairness history                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                     |
| 5                                                                 |                                         |                                                                                  | Duplex mode history                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 5                                                   |
| 6                                                                 |                                         | 8.1.3                                                                            | Replicate mode history                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -                                                   |
| 7                                                                 |                                         | 8.1.4                                                                            | Operational mode history                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 5                                                   |
| 8                                                                 |                                         | 8.1.5                                                                            | DHD received history                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 6                                                   |
| 9                                                                 |                                         | 8.1.6                                                                            | Error Initialization history                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 6                                                   |
| 10                                                                |                                         | 8.1.7                                                                            | ARB(FF) history                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 6                                                   |
| 11                                                                | 8.2                                     | Time                                                                             | outs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 6                                                   |
| 12                                                                |                                         | 8.2.1                                                                            | FC-PH timeout values                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 6                                                   |
| 13                                                                |                                         | 8.2.2                                                                            | Arbitrated Loop timeout value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 6                                                   |
| 14                                                                |                                         | 8.2.3                                                                            | Loop timeout value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 7                                                   |
| 15                                                                | 8.3                                     |                                                                                  | ational characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                     |
| 16                                                                |                                         | 8.3.1                                                                            | Transmission Word processing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 7                                                   |
| 17                                                                |                                         | 8.3.2                                                                            | Clock skew management                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 7                                                   |
| 18                                                                |                                         |                                                                                  | Error detection and recovery                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                     |
| 19                                                                |                                         |                                                                                  | BB_Credit and Available_BB_Credit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                     |
| 20                                                                | 8.4                                     | Loop                                                                             | Port State Machine (LPSM)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0                                                   |
| 21                                                                |                                         |                                                                                  | State names                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                     |
| 22                                                                |                                         |                                                                                  | State diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1                                                   |
| 23                                                                |                                         |                                                                                  | Reference items                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                     |
| 2.4                                                               |                                         |                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                     |
| 24                                                                |                                         |                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                     |
|                                                                   | ) L Po                                  | rt stat                                                                          | e transition tables                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 9                                                   |
| 25 9                                                              | L_Pc                                    | rt stat                                                                          | e transition tables 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 9                                                   |
| 25 <b>9</b> 26                                                    | _                                       |                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                     |
| 25 <b>9</b> 26                                                    | -<br>IO Loo                             | p Initi                                                                          | alization procedure                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 3                                                   |
| 25 <b>9</b> 26 27 28                                              | –<br>1 <b>0 Loo</b><br>10.              | <b>p Initi</b><br>1 Loo                                                          | alization procedure                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 3                                                   |
| 25 <b>9</b> 26 27 28 29                                           | –<br>1 <b>0 Loo</b><br>10.<br>10.       | <b>p Initi</b><br>1 Loo<br>2 Loo                                                 | alization procedure                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 3<br>3<br>4                                         |
| 25 <b>9</b> 26 27 28 29 30                                        | -<br>10 <b>Loo</b><br>10.<br>10.<br>10. | p Initi<br>1 Loo<br>2 Loo<br>3 Loop                                              | alization procedure                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 3<br>3<br>4<br>4                                    |
| 25 \$ 26 27 6 28 29 30 31                                         | 10 Loo<br>10.<br>10.<br>10.<br>10.      | p Initi<br>1 Loo<br>2 Loo<br>3 Loop<br>4 Nod                                     | alization procedure                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 3<br>3<br>4<br>4<br>5                               |
| 25 <b>9</b> 26 27 28 29 30 31 32                                  | 10 Loo<br>10.<br>10.<br>10.<br>10.      | p Initi<br>1 Loo<br>2 Loo<br>3 Loop<br>4 Nod<br>5 L_P                            | alization procedure 7 p Initialization summary 7 p Initialization introduction 7 l Initialization timers 7 e-initiated L_Port initialization 7 ort initialization 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 3<br>3<br>4<br>4<br>5<br>6                          |
| 25 <b>9</b> 26 27 28 29 30 31 32 33                               | 10 Loo<br>10.<br>10.<br>10.<br>10.      | p Initi<br>1 Loo<br>2 Loo<br>3 Loop<br>4 Nod<br>5 L_P<br>10.5.                   | alization procedure       7         p Initialization summary       7         p Initialization introduction       7         l Initialization timers       7         e-initiated L_Port initialization       7         ort initialization       7         1 Loop Initialization Sequences       7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3<br>4<br>4<br>5<br>6                               |
| 25 <b>9</b> 26 27 28 29 30 31 32 33 34                            | 10 Loo<br>10.<br>10.<br>10.<br>10.      | p Initial Loop 2 Loop 3 Loop 4 Nod 5 L_P 10.5.                                   | alization procedure       7         p Initialization summary       7         p Initialization introduction       7         p Initialization timers       7         e-initiated L_Port initialization       7         ort initialization       7         1 Loop Initialization Sequences       7         2 Assigned AL_PA values       7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 3<br>3<br>4<br>4<br>5<br>6<br>8                     |
| 25 <b>9</b> 26 27 28 29 30 31 32 33 34 35                         | 10 Loo<br>10.<br>10.<br>10.<br>10.      | p Inition 1 Loop 2 Loop 3 Loop 4 Nod 5 L_P 10.5 10.5 10.5                        | alization procedure       7         p Initialization summary       7         p Initialization introduction       7         p Initialization timers       7         e-initiated L_Port initialization       7         ort initialization       7         1 Loop Initialization Sequences       7         2 Assigned AL_PA values       7         3 Loop Initialization steps       7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 3<br>3<br>4<br>4<br>5<br>6<br>6<br>8<br>9           |
| 25 <b>9</b> 26 27 28 29 30 31 32 33 34 35 36                      | 10 Loo<br>10.<br>10.<br>10.<br>10.      | p Initial Loop 2 Loop 3 Loop 4 Nod 5 L_P 10.5 10.5 10.5 10.5                     | alization procedure         7           p Initialization summary         7           p Initialization introduction         7           p Initialization timers         7           e-initiated L_Port initialization         7           ort initialization         7           1 Loop Initialization Sequences         7           2 Assigned AL_PA values         7           3 Loop Initialization steps         7           4 Loop Initialization state diagram         8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 3<br>3<br>4<br>4<br>5<br>6<br>6<br>8<br>9<br>3      |
| 25 <b>9</b> 26 27 28 29 30 31 32 33 34 35 36 37                   | 10 Loo<br>10.<br>10.<br>10.<br>10.      | p Initi<br>1 Loo<br>2 Loo<br>3 Loop<br>4 Nod<br>5 L_P<br>10.5.<br>10.5.<br>10.5. | alization procedure       7         p Initialization summary       7         p Initialization introduction       7         p Initialization timers       7         e-initiated L_Port initialization       7         ort initialization       7         1 Loop Initialization Sequences       7         2 Assigned AL_PA values       7         3 Loop Initialization steps       7         4 Loop Initialization state diagram       8         0.5.4.1 Validity of AL_PA       8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 3<br>3<br>4<br>4<br>5<br>6<br>6<br>8<br>9<br>3<br>4 |
| 25 <b>9</b> 26 27 28 29 30 31 32 33 34 35 36 37 38                | 10 Loo<br>10.<br>10.<br>10.<br>10.      | p Inition 1 Loop 2 Loop 3 Loop 4 Nod 5 L_P 10.5. 10.5. 10.5. 10.5.               | alization procedure       7         p Initialization summary       7         p Initialization introduction       7         p Initialization timers       7         e-initiated L_Port initialization       7         ort initialization       7         1 Loop Initialization Sequences       7         2 Assigned AL_PA values       7         3 Loop Initialization steps       7         4 Loop Initialization state diagram       8         0.5.4.1 Validity of AL_PA       8         0.5.4.2 POWER-ON state diagram       8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 3 3 4 4 5 6 6 8 9 3 4 5                             |
| 25 <b>9</b> 26 27 28 29 30 31 32 33 34 35 36 37 38 39             | 10 Loo<br>10.<br>10.<br>10.<br>10.      | p Inition 1 Loop 2 Loop 3 Loop 4 Nod 5 L_P 10.5 10.5 10.5 10.5 10.5 11 1         | Alization procedure                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 3 3 4 4 5 6 6 8 9 3 4 5 8                           |
| 25 <b>9</b> 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40          | 10 Loo<br>10.<br>10.<br>10.<br>10.      | p Initi. 1 Loo 2 Loo 3 Loop 4 Nod 5 L_P 10.5 10.5 10.5 1                         | Alization procedure                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 3 3 4 4 5 6 6 8 9 3 4 5 8 0                         |
| 25 § 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41              | 10 Loo<br>10.<br>10.<br>10.<br>10.      | pp Initi. 1 Loo 2 Loo 3 Loop 4 Nod 5 L_P 10.5 10.5 10.5 1                        | alization procedure 7 p Initialization summary 7 p Initialization introduction 7 p Initialization timers 7 e-initiated L_Port initialization 7 ort initialization  7  I Loop Initialization Sequences 7 I Loop Initialization Sequences 7 I Loop Initialization Sequences 7 I Loop Initialization steps 7 I Loop Initialization steps 7 I Loop Initialization state diagram 8 I Loop Initialization state diagram 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 334456689345802                                     |
| 25 § 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42           | 10 Loo<br>10.<br>10.<br>10.<br>10.      | pp Initi. 1 Loo 2 Loo 3 Loop 4 Nod 5 L_P 10.5 10.5 10.5 1                        | alization procedure 7 p Initialization summary 7 p Initialization introduction 7 p Initialization timers 7 e-initialed L_Port initialization 7 ort initialization  7 1 Loop Initialization Sequences 7 1 Loop Initialization Sequences 7 2 Assigned AL_PA values 7 3 Loop Initialization state diagram 8 0.5.4.1 Validity of AL_PA 8 0.5.4.2 POWER-ON state diagram 8 0.5.4.4 Loop Failure Initialization state diagram 8 0.5.4.5 Normal Initialization state diagram 9 0.5.4.6 OPEN-INIT state diagram 9 0.5.4.7 Slave Initialization state diagram 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 3344566893458024                                    |
| 25 \$ 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43       | 10 Loo<br>10.<br>10.<br>10.<br>10.      | pp Initi. 1 Loo 2 Loo 3 Loop 4 Nod 5 L_P 10.5 10.5 10.5 1 1 1 1                  | alization procedure p Initialization summary p Initialization introduction p Initialization introduction p Initialization timers p Initialization prot initialization prot initialization prot initialization timers prot initialization teleps prot initialization sequences prot initialization steps prot initialization steps prot initialization state diagram prot initialization state diag | 33445668934580247                                   |
| 25 \$ 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44    | 10 Loo<br>10.<br>10.<br>10.<br>10.      | pp Initi. 1 Loo 2 Loo 3 Loop 4 Nod 5 L_P 10.5 10.5 10.5 1 1 1 1 1                | Alization procedure                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 334456689345802478                                  |
| 25 \$ 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 | 10 Loo<br>10.<br>10.<br>10.<br>10.      | pp Initi. 1 Loo 2 Loo 3 Loop 4 Nod 5 L_P 10.5 10.5 10.5 1 1 1 1 1                | alization procedure p Initialization summary p Initialization introduction p Initialization introduction p Initialization timers p Initialization prot initialization prot initialization prot initialization timers prot initialization teleps prot initialization sequences prot initialization steps prot initialization steps prot initialization state diagram prot initialization state diag | 334456689345802478                                  |
| 25 \$ \$ 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 | 10 Loo<br>10.<br>10.<br>10.<br>10.      | pp Initi. 1 Loo 2 Loo 3 Loop 4 Nod 5 L_P 10.5 10.5 10.5 1 1 1 1 1                | Alization procedure                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 334456689345802478                                  |

| 2                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                      |
|-------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|
| 3                                                                 | Tables                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                      |
| 4                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | age                                                                  |
| 5                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ugo                                                                  |
| 7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18 | Table 1 — 8B/10B characters with neutral disparity Table 2 — Primitive Signals Table 3 — Primitive Sequences Table 4 — MONITORING (State 0) transitions Table 5 — ARBITRATING (State 1) transitions Table 6 — ARBITRATION WON (State 2) transitions Table 7 — OPEN (State 3) transitions Table 8 — OPENED (State 4) transitions Table 9 — XMITTED CLOSE (State 5) transitions Table 10 — RECEIVED CLOSE (State 6) transitions Table 11 — TRANSFER (State 7) transitions Table 12 — INITIALIZATION process (State 8) transitions Table 13 — Reserved Table 14 — OLD-PORT (State A) transitions Table 15 — AL_PA mapped to bit maps | 17<br>17<br>50<br>54<br>57<br>59<br>61<br>64<br>67<br>70<br>72<br>72 |
|                                                                   | Table C.1 — Dynamic Half-Duplex                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                      |
|                                                                   | Table K.1 — Assigned Loop Identifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                      |
| 23                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                      |
|                                                                   | Figures                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                      |
| 24<br>25                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | age                                                                  |
| 25<br>26                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | age                                                                  |
| 27                                                                | Figure 0 — Fibre Channel roadmap                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ΧV                                                                   |
| 28                                                                | Figure 1 — Examples of the Loop topology                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 10                                                                   |
|                                                                   | Figure 2 — FC-PH with Arbitrated Loop addition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                      |
|                                                                   | Figure 3 — State Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                      |
|                                                                   | Figure 4 — Loop Initialization Sequences                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                      |
|                                                                   | Figure 5 — Loop Initialization Sequence AL_PA bit map                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                      |
|                                                                   | Figure 7 — POWER-ON state diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                      |
|                                                                   | Figure 8 — OLD-PORT state diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                      |
|                                                                   | Figure 9 — Loop Fail Initialization state diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                      |
|                                                                   | Figure 10 — Normal Initialization state diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                      |
|                                                                   | Figure 11 — OPEN-INIT state diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                      |
| 39                                                                | Figure 12 — Slave Initialization state diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 94                                                                   |
| 40                                                                | Figure 12 (concluded) — Slave Initialization state diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 95                                                                   |
| 41                                                                | Figure 13 — Slave AL_PA position map state diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 97                                                                   |
|                                                                   | Figure 14 — Master Initialization state diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                      |
| 43                                                                | Figure 14 (concluded) — Master Initialization state diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 99                                                                   |
|                                                                   | Figure 15 — Master AL_PA position map state diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                      |
|                                                                   | Figure A.1 — Elasticity buffer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                      |
|                                                                   | Figure G.1 — Example of a synchronous L_Port design                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                      |
|                                                                   | Figure G.2 — Example of an asynchronous L_Port design                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                      |
|                                                                   | Figure I.1 — Example Port Bypass Circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                      |
| 50                                                                | Figure J.1 — Public L_Ports and Private NL_Ports on a Loop                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 120                                                                  |
| 51                                                                | Figure L.1 — FC-AL parallel query server                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 122                                                                  |
| 52                                                                | Figure P.1 — L_Port initialization flow diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 129                                                                  |
|                                                                   | Figure Q.1 — Switch Initialization example 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                      |
|                                                                   | Figure Q.2 — Switch Initialization example 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                      |
| 55                                                                | Figure Q.3 — Switch Initialization example 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 132                                                                  |

| 1        |                                                                                           |       |
|----------|-------------------------------------------------------------------------------------------|-------|
| 2        |                                                                                           |       |
|          | Annexes and Index                                                                         | _     |
| 5        |                                                                                           | Page  |
| _        | 5 Annex A L_Port Elasticity buffer management                                             | . 101 |
| 7        |                                                                                           |       |
| 8        |                                                                                           |       |
| 10       |                                                                                           |       |
| 11       |                                                                                           |       |
| 12       | A.3.3 Deletion pending                                                                    | . 102 |
| 13       |                                                                                           | . 104 |
| 14<br>15 | 5 Annex B Loop Port State Machine examples                                                | 105   |
| 16       |                                                                                           |       |
| 17       |                                                                                           |       |
| 18       |                                                                                           |       |
|          | Annex C Dynamic Half-Duplex                                                               |       |
| 20<br>21 | ·                                                                                         |       |
| 22       |                                                                                           | . 100 |
|          | Annex D Access unfairness                                                                 |       |
| 24       | 7 · 3 · 1 · · · · · · · · · · · · · · · ·                                                 |       |
| 25<br>26 | 17 5                                                                                      | . 110 |
|          | 7 Annex E Half-duplex operation                                                           | . 111 |
| 28       | 3                                                                                         |       |
|          | Annex F BB_Credit and Available_BB_Credit management example                              | . 112 |
| 30       |                                                                                           | 444   |
| 31       | Annex G L_Port clock design options                                                       |       |
| 33       |                                                                                           |       |
| 34       | G.2 Clock skew management function periodicity                                            |       |
| 35       |                                                                                           |       |
|          | 6 Annex H Mark Synchronization examples                                                   |       |
| 37<br>38 |                                                                                           |       |
| 39       |                                                                                           |       |
| 40       | Annex I Port Bypass Circuit example and usage                                             |       |
| 41       | 71                                                                                        |       |
| 42<br>43 |                                                                                           |       |
| 44       |                                                                                           |       |
| 45       |                                                                                           | . 118 |
| 46       |                                                                                           |       |
| 47       |                                                                                           |       |
| 48<br>49 |                                                                                           | . 119 |
| -        | Annex J Public L_Ports and Private NL_Ports on a Loop                                     | . 120 |
| 51       |                                                                                           |       |
|          | Annex K Assigned Loop Identifier                                                          | . 121 |
| 53<br>54 |                                                                                           | 100   |
| 54<br>55 | Annex L Selective replicate for parallel query acceleration L.1 Parallel query technology |       |
| 56       |                                                                                           |       |
| 57       | L.3 Parallel query example                                                                |       |
| 58       |                                                                                           |       |
| 59<br>60 | Annex M Controlled FC-AL configurations  M.1 Address Control                              |       |
| 61       |                                                                                           | . 125 |

62

63

| 1 M.2.2 Loop Initialization Control                                       | 126 |
|---------------------------------------------------------------------------|-----|
| 3 Annex N Insertion modes of Hubs                                         | 127 |
| 4 5 Annex O L_Port power-on considerations                                | 128 |
| 7 Annex P L_Port initialization flow diagram                              |     |
| 8                                                                         |     |
| 9 Annex Q Examples of Switch Port Initialization                          | 130 |
| 0 Q.1 Example 1: two E/F/FL_Port-capable Switch Ports                     | 130 |
| 1 Q.2 Example 2: two E/F/FL_Port-capable Switch Ports and one Nx_Port     | 131 |
| Q.3 Example 3: one E/F/FL_Port-capable Port and one E/F_Port-capable Port | 132 |
| 3                                                                         |     |
| A Index                                                                   | 133 |

2 **Foreword** (This foreword is not part of American National Standard X3.272-199x.) 4 This standard defines functional requirements for an inter-operable Arbitrated Loop topology for Fibre Channel. 6 This standard was prepared by Task Group T11 (formerly X3T9.3) of the Accredited Standards Committee X3 during 7 1993. The standard process started in 1989. This document includes annexes that are informative and are not 8 considered part of the standard. 10 Requests for interpretation, suggestions for improvements or addenda, or defect reports are welcome. They should be 11 sent to the X3 Secretariat, Computer and Business Equipment Manufacturers Association, 1250 Eye Street, NW, Suite 12 200, Washington, DC 20005-3922. 14 This standard was processed and approved for submittal to ANSI by the Accredited Standards Committee on Information 15 Processing Systems, X3. Committee approval of the standard does not necessarily imply that all committee members 16 voted for approval. At the time it approved this standard, the X3 Committee had the following members: 17 18 Richard Gibson, Chair 19 Donald C. Loughry, Vice-Chair 20 Joanne M. Flanagan, Secretary 21 22 NOTE: The developers of this standard have requested that holders of patents that may be required for the 23 implementation of the standard, disclose such patents to the publisher. However, neither the developers nor the 24 publishers have undertaken a patent search in order to identify which, if any patents, may apply to this standard. No

25 position is taken with respect to the validity of any claims or any patent rights that may have been disclosed. Details may 26 be obtained from the publisher concerning any statement of patents and willingness to grant a license on a non-

27 discriminatory basis and with reasonable terms and conditions to applicants desiring to obtain such a license. 29 Organization Represented

Name of Representative

31 [To be supplied]

32

30

#### 2 Introduction

4 This American National Standard specifies an enhancement to the signaling protocol of the Fibre Channel Physical and 5 Signaling Interface (FC-PH), ANSI X3.230, to support communication among two or more Ports without using the Fabric 6 topology. The following diagram shows the relationship of this document to other parts of Fibre Channel. The roadmap 7 is intended to show the general relationship of documents to one another, not a hierarchy, protocol stack, system 8 architecture; it does not show the complete set of Fibre Channel documents.



Figure 0 Fibre Channel roadmap

9 FC-AL features enhanced Ports, called L Ports, which arbitrate to access an Arbitrated Loop. Once an L Port wins 10 arbitration, a second L\_Port may be opened to complete a single point-to-point circuit (i.e., communication path between 11 two L\_Ports). When the two connected L\_Ports release control of the Arbitrated Loop, another point-to-point circuit may 12 be established. An L Port may have the ability to discover its environment and works properly, without outside 13 intervention, with an F Port, an N Port, or with other L Ports.

14

15 There is no change to the framing protocol of ANSI X3, FC-PH-x, however, modification to the Port hardware is required 16 to transmit, receive, and interpret the new Arbitrated Loop Primitive Signals and Sequences.

17

18 The clauses in this document are organized as follows:

- Clause 1 describes the scope.
- Clause 2 lists the normative references.
- Clause 3 provides descriptions and conventions.
- Clause 4 provides an overview and general description of FC-AL.
- Clause 5 describes the Arbitrated Loop Physical Address.
- Clause 6 describes the FC-AL Ordered Sets.
- Clause 7 describes the Primitive Signals and Sequences.
- Clause 8 describes the operation of an L\_Port including the state machine.
- Clause 9 provides a table representation of the FC-AL states.
- Clause 10 describes the L Port initialization procedure.

## 6 draft proposed American National Standard 7 for Information Technology

8

## 10 Fibre Channel 11 Arbitrated Loop Topology (FC-AL-2)

12 13 14

## 15 **1 Scope**

15 16

17 This American National Standard for FC-AL specifies signaling interface enhancements for ANSI X3, FC-PH-x to allow 18 L\_Ports to operate with an Arbitrated Loop topology. This standard defines L\_Ports that retain the functionality of Ports 19 as specified in ANSI X3, FC-PH-x. The Arbitrated Loop topology attaches multiple communicating points in a Loop 20 without requiring switches.

21

22 The Arbitrated Loop topology is a distributed topology where each L\_Port includes the minimum necessary function to 23 establish a Loop circuit. A single FL\_Port connected to an Arbitrated Loop allows multiple NL\_Ports to attach to a Fabric.

25 When an L\_Port is operating on a Loop with at least one other L\_Port, the L\_Port uses the protocol extensions to ANSI 26 X3, FC-PH-x that are specified in this standard.

27 27

28 When an L\_Port is connected with an N\_Port or an F\_Port, the L\_Port communicates using the protocol defined in ANSI 29 X3. FC-PH-x.<sup>1</sup>

30

31 Each L\_Port may use a self-discovering procedure to find the correct operating mode without the need for external 32 controls.

<sup>&</sup>lt;sup>1</sup>In order to interoperate with an N\_Port or an F\_Port, the L\_Port must have implemented the OLD-PORT state.

31

37

38 39 40

41

#### 2 2 Normative references

4 The following standards contain provisions which, through reference in this text, constitute provisions of this standard. 5 At the time of publication, the editions indicated were valid. All standards are subject to revision, and parties to 6 agreements based on this standard are encouraged to investigate the possibility of applying the most recent editions of 7 the standards listed below.

9 Copies of the following documents can be obtained from ANSI: Approved ANSI standards, approved and draft 10 international and regional standards (ISO, IEC, CEN/CENELEC, ITUT), and approved and draft foreign standards 11 (including BSI, JIS, and DIN). For further information, contact ANSI Customer Service Department at 212-642-4900 12 (phone), 212-302-1286 (fax) or via the World Wide Web at http://www.ansi.org.

#### 14 2.1 Approved references

```
15
      ANSI X3.272:1996, Information Technology — Fibre Channel — Arbitrated Loop (FC-AL)
16
17
      ANSI X3.230:1994, Information Technology — Fibre Channel — Physical and Signaling Interface (FC-PH)
18
19
20
      ANSI X3.297:1997, Information Technology — Fibre Channel — Physical and Signaling Interface (FC-PH-2)
21
22
      ANSI X3.303:1998, Information Technology — Fibre Channel — Physical and Signaling Interface (FC-PH-3)
23
24
      ANSI X3.289:1996, Information Technology — Fibre Channel — Fabric Requirements (FC-FG)
25
      ANSI X3.321:1998, Information Technology — Fibre Channel — Switch Topologies and Switch Control (FC-SW)
26
27
28
      ANSI X3.TR-18:1997, Information Technology — Fibre Channel — Private Loop Direct Attach (FC-PLDA)
29
30
      ANSI X3.TR-20:1998, Information Technology — Fibre Channel — Fabric Loop Attachment (FC-FLA)
```

### 32 2.2 References under development

34 At the time of publication, the following referenced standards were still under development. For information on the 35 current status of the documents, or regarding availability, contact the relevant standards body or other organization as 36 indicated.

```
X3 Project 1305-D, Information Technology — Fibre Channel — Switch Topologies and Switch Control (FC-SW-2)
X3 Project 1315-DT, Information Technology — Fibre Channel — Tape (FC-TAPE)
```

## 2 3 Definitions and conventions

#### 4 3.1 Definitions

6 For the purpose of this standard, the definitions in clause 3 of ANSI X3, FC-PH-x and the following definitions apply. 7 Definitions in this clause take precedence over any definitions in ANSI X3, FC-PH-x.

- **3.1.1 Arbitrated Loop:** A Fibre Channel topology where Ports use arbitration to gain access to the Loop.
- **3.1.2** Arbitrated Loop Physical Address (AL\_PA): A unique one-byte valid value as established in 5.1.
- Arbitrated Loop Destination Address (AL\_PD): The Arbitrated Loop Physical Address of the L\_Port on the Loop that should receive the Primitive Signal or Primitive Sequence. For example, the AL\_PD is the y value of the OPNyx or OPNyy Primitive Signal.
- Arbitrated Loop Source Address (AL\_PS): The Arbitrated Loop Physical Address of the L\_Port on the Loop that transmitted the Primitive Signal or Primitive Sequence. For example, the AL\_PS is the x value of the OPNyx Primitive Signal.
- **3.1.5 close:** A procedure used by an L\_Port to terminate a Loop circuit.
- 23 3.1.6 current Fill Word: The Fill Word currently selected by the LPSM to be transmitted when needed. The initial value is the Idle Primitive Signal (see 8.4).
- Dynamic Half-Duplex: A procedure initiated by the L\_Port in the OPEN state to change a full-duplex transfer to a half-duplex transfer. The resulting half-duplex transfer is from the L\_Port in the OPENED state to the L\_Port in the OPEN state (see 7.5 and annex C).
- **3.1.8 fairness window:** the period during which a fair L\_Port can arbitrate and win access to the Loop only once (see 4.3).
- **3.1.9 Fill Word:** A Transmission Word which is an Idle or an ARByx Primitive Signal. These words are transmitted between frames, Primitive Signals, and Primitive Sequences to keep a fibre active (see ANSI X3, FC-PH-x, clause 17).
- 36
  37 **3.1.10 FL\_Port:** An F\_Port (i.e., Fabric Port) which contains the Loop Port State Machine defined by this document.
- **3.1.11 F/NL\_Port**: An NL\_Port that detects OPN(00,x) and provides Fibre Channel services in the absence of an 40 FL\_Port.
- **3.1.12 full-duplex:** Communication model 2 referred to as *duplex* in ANSI X3, FC-PH-x. Both L\_Ports are allowed to transmit and receive Data frames.
- **3.1.13 half-duplex:** Communication model 1 in ANSI X3, FC-PH-x. Only one L\_Port is allowed to transmit Data frames.
- **3.1.14 Hub:** a device for interconnecting L\_Ports.
- **3.1.15 Loop:** The Arbitrated Loop described in this document.
- **3.1.16 Loop circuit:** A bidirectional path that allows communication between two L\_Ports on the same Loop.
- **3.1.17 Loop Failure:** Loss of word synchronization for greater than R\_T\_TOV; or loss of signal (see ANSI X3, FC-PH-x, 16.4.2).
- **3.1.18 L\_Port:** Either an FL\_Port or an NL\_Port as defined in ANSI X3, FC-PH-x, 3.1.

.0

- **3.1.19 NL\_Port**: An N\_Port (i.e., Node Port) which contains the Loop Port State Machine defined by this document. Without the qualifier "Public" or "Private," an NL\_Port is assumed to be a Public NL\_Port.
- **3.1.20 non-L\_Port:** A Port that does not support the Loop functions defined in this standard (see *Port* in ANSI X3, FC-PH-x).
- **3.1.21 Non-Participating mode:** The operational mode of an L\_Port which does not have an AL\_PA, but is enabled into the Loop (see 8.1.4).
- **3.1.22 Non-Participating Bypassed mode:** The operational mode of an L\_Port which does not have an AL\_PA and is bypassed from the Loop (see 8.1.4).
- **3.1.23 open:** A procedure used by an L\_Port to establish a Loop circuit.
- **3.1.24 Participating mode:** The operational mode of an L\_Port which has an AL\_PA and is enabled into the Loop (see 8.1.4).
- **3.1.25 Participating Bypassed mode:** The operational mode of an L\_Port which has an AL\_PA, but is bypassed from the Loop (see 8.1.4).
- **3.1.26 Port\_Name:** A unique 64-bit identifier as defined in the LOGI or ACC frame (see ANSI X3, FC-PH-x, 23.6.4).
- **3.1.27 Primitive Sequence:** Three identical consecutive Ordered Sets before the function conveyed by the Primitive Sequence is performed (see ANSI X3, FC-PH-x, 16.4).
- **3.1.28 Private Loop:** A Loop that does not include a Participating FL\_Port (see figure 1 and annex J).
- **3.1.29 Private NL\_Port:** An NL\_Port that does not attempt a Fabric Login and does not transmit OPN(00,x) (see figure 1 and 5.2).
- **3.1.30 Public Loop:** A Loop that includes a Participating FL\_Port and may contain both Public and Private NL\_Ports (see figure 1 and annex J).
- 35 13.1.31 Public NL Port: An NL Port that attempts a Fabric Login (see figure 1 and 5.2).
- **3.1.32 replicate frame:** A Class 3 frame which may be received and processed by one or more NL\_Ports while being forwarded (see 7.3).
- **3.1.33 transfer:** A procedure used by an L\_Port to close an existing Loop circuit in order to establish a new Loop circuit without relinquishing control of the Loop.
- **3.1.34 trusted AL\_PA:** an AL\_PA which is assumed to be valid and unique through a vendor-specified means (e.g., a Hard Address).

#### 47 3.2 Editorial conventions

49 In FC-AL, many conditions, mechanisms, sequences, events or similar terms are printed with the first letter of each word 50 in upper case and the rest lower case (e.g., Loop). States are defined in all upper case letters. Any lower case words 51 not defined in 3.1 have the normal technical English meaning.

- 53 In case of conflicts between text, tables, and figures, the following precedence shall be used: text, tables, figures. State 54 diagrams have precedence as stated in the appropriate clauses.
- 56 The word, *shall*, when used in this standard, states a mandatory rule or requirement. The word, *may*, when used in this 57 standard, states an optional rule. The word, *should*, when used in this standard denotes flexibility of choice with a 58 strongly preferred alternative (equivalent to the phrase 'is recommended').

1 The words, *recognize, recognizes, or recognized*, when used in this standard, indicates that an L\_Port has detected a 2 Primitive Signal or Primitive Sequence.

3

4 Each individual entry that appears within parentheses of FC-AL Ordered Sets (e.g., ARByx and OPNy) represents the 5 hexadecimal value of an AL\_PA or special flags (e.g., hex 'F7', hex 'F8', and hex 'FF').

5 6 7

7 All history variables, when used in this standard, are assumed to be set to zero (0) at power-on time. Any optional history 8 variable that is not implemented tests as zero (0) in all tests of that variable.

9

10 The ISO convention of numbering is used; i.e., the thousands and higher multiples are separated by a space and a 11 comma is used instead of the decimal point (e.g., 1 062,5 Mbits/sec).

1.

13 Whenever ANSI X3, FC-PH-x is referenced, all ANSI X3, FC-PH documents referenced in clause 2 are implied.

14

16

#### 15 3.3 Abbreviations, acronyms, and other special words

| 17 <b>ACCESS</b> 18 19         | <b>Access</b> history variable $-$ a two-valued variable (i.e., $0/1$ ) to indicate access fairness history (see 8.1.1).                                                                                                                          |
|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 20 <b>AL_PA</b><br>21          | Arbitrated Loop Physical Address (see 5.1)                                                                                                                                                                                                        |
| 22 <b>AL_PD</b><br>23          | Arbitrated Loop Destination Physical Address (e.g., the y value in OPNyx and OPNyy)                                                                                                                                                               |
| 24 AL_PS<br>25                 | Arbitrated Loop Source Physical Address (e.g., the x value in OPNyx)                                                                                                                                                                              |
| 26 <b>AL_TIME</b> 27           | Arbitrated Loop timeout value (see 8.2.2)                                                                                                                                                                                                         |
| 28 ARB_PEND<br>29<br>30        | <b>Arb</b> itration <b>PEND</b> ing history variable – a two-valued variable (i.e., 0/1) to help an L_Port remember that it has originated one or more ARB(AL_PA) Primitive Signals (see 8.1.1).                                                  |
| 31 ARB_WON<br>32<br>33         | <b>Arb</b> itration <b>Won</b> history variable $-$ a two-valued variable (i.e., $0/1$ ) to remember whether the L_Port won arbitration (see 8.1.1).                                                                                              |
| 34 <b>ARB(AL_PA)</b><br>35     | <b>Arb</b> itrate Primitive Signal – an ARByx in which $y = x = AL_PA$ of the L_Port (see 7.1.1)                                                                                                                                                  |
| 36 <b>ARB(val)</b><br>37<br>38 | <b>Arb</b> itrate Primitive Signal $-$ an ARByx in which $y = x = val$ ('val' represents a one byte hexadecimal value).                                                                                                                           |
| 39 <b>ARByx</b> 40 41          | <b>Arb</b> itrate Primitive Signal – any Ordered Set that begins with K28.5, D20.4 ('y' and 'x' may be used in adjacent text to denote the value of characters 3 and 4 within the Ordered Set) (see 7.1).                                         |
| 42 <b>ARBf_SENT</b> 43 44 45   | <b>Arb</b> itrate hex 'FF' <b>Sent</b> history variable – a two-valued variable (i.e., $0/1$ ) that indicates that the L_Port has requested REQ(arbitrate (FF)) and the LPSM has modified the current Fill Word to ARB(FF) (see 8.1.7 and 8.4.3). |
|                                | Available Buffer-to-Buffer Credit (see 8.3.4)                                                                                                                                                                                                     |
| 48 <b>BB_Credit</b><br>49      | <b>B</b> uffer-to- <b>B</b> uffer <b>Credit</b> as established during Login (see 8.3.4 and ANSI X3, FC-PH-x, 26.5.2)                                                                                                                              |
| 50 <b>BYPASS</b> 51 52         | <b>BYPASS</b> history variable $-$ a two-valued variable (i.e., $0/1$ ) which indicates whether an L_Port is bypassed (see 8.1.4).                                                                                                                |
| 53 <b>CLS</b><br>54            | CLoSe Primitive Signal (see 7.4)                                                                                                                                                                                                                  |

Current Fill Word (i.e., Idle or ARByx) (see 3.1.10 and 7.1)

**D**ynamic **H**alf-**D**uplex Primitive Signal (see 7.5)

55 **CFW** 

56 57 **DHD** 

| 1<br>2<br>3          | DHD_RCV   | <b>D</b> ynamic <b>H</b> alf- <b>D</b> uplex <b>R</b> e <b>C</b> ei <b>V</b> ed history variable – a two valued variable (i.e., <i>0/1</i> ) to indicate that the L_Port in the OPENED state has detected and supports DHD (see 8.1.5). |
|----------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                      | DUPLEX    | <b>DUPLEX</b> history variable $-$ a two-valued variable (i.e., $0/1$ ) to indicate whether the L_Port is allowed to originate Data frames (see 8.1.2).                                                                                 |
|                      | EE_Credit | End-to-End Credit (see ANSI X3, FC-PH-x, 26.4.4)                                                                                                                                                                                        |
| -                    | ERR_INIT  | <b>ERR</b> or <b>INIT</b> ialization history variable $-$ a two-valued variable (i.e., $0/1$ ) to indicate that the L_Port has attempted initialization which failed (see 8.1.6).                                                       |
|                      | LIFA      | Loop Initialization Fabric Assigned – Loop Initialization Sequence (see 10.5)                                                                                                                                                           |
|                      | LIHA      | Loop Initialization Hard Assigned – Loop Initialization Sequence (see 10.5)                                                                                                                                                             |
| 16                   | LILP      | Loop Initialization Loop Position – Loop Initialization Sequence (see 10.5)                                                                                                                                                             |
| 17<br>18<br>19<br>20 | LIM       | Loop Initialization Master – the L_Port which is responsible for initializing the Loop (see clause 10)                                                                                                                                  |
| 21                   | LIP       | Loop Initialization Primitive Sequence – any of the LIP Primitive Sequences (see 7.8)                                                                                                                                                   |
| 22<br>23<br>24<br>25 | LIPfx     | Loop Initialization Primitive Sequence – perform a vendor unique reset of all (except AL_PA = x) L_Ports (f = hex 'FF') (see 7.8.5)                                                                                                     |
|                      | LIPA      | Loop Initialization Previously Acquired – Loop Initialization Sequence (see 10.5)                                                                                                                                                       |
|                      | LIPyx     | Loop Initialization Primitive Sequence – perform a vendor unique reset of an L_Port at AL_PA = y (see 7.8.5)                                                                                                                            |
|                      | LIRP      | Loop Initialization Report Position – Loop Initialization Sequence (see 10.5)                                                                                                                                                           |
| -                    | LISA      | Loop Initialization Soft Assigned – Loop Initialization Sequence (see 10.5)                                                                                                                                                             |
|                      | LISM      | Loop Initialization Select Master – Loop Initialization Sequence (see 10.5)                                                                                                                                                             |
|                      | LI_FL     | Loop Initialization FLag – Loop Initialization flag (see 10.5)                                                                                                                                                                          |
|                      | LI_ID     | Loop Initialization IDentifier – Loop Initialization identifier (see 10.5)                                                                                                                                                              |
| 41                   | LP_TOV    | LooP TimeOut Value (see 8.2.3)                                                                                                                                                                                                          |
| 42<br>43<br>44<br>45 | LPB       | <b>L</b> oop <b>P</b> ort <b>B</b> ypass Primitive Sequence – either LPByx or LPBfx ( $f = hex 'FF'$ ) (see 7.7.1 and 7.7.2)                                                                                                            |
|                      | LPBfx     | <b>L</b> oop <b>P</b> ort <b>B</b> ypass Primitive Sequence – used to bypass all (except $AL_PA = x$ ) $L_Ports$ (f = hex 'FF') (see 7.7.2)                                                                                             |
|                      | LPByx     | Loop Port Bypass Primitive Sequence – used to bypass an L_Port at y = AL_PA (see 7.7.1)                                                                                                                                                 |
|                      | LPE       | Loop Port Enable Primitive Sequence – either LPEyx or LPEfx (see 7.7.3 and 7.7.4)                                                                                                                                                       |
|                      | LPEfx     | Loop Port Enable Primitive Sequence – used to enable all bypassed L_Ports (f = hex 'FF') (see 7.7.4)                                                                                                                                    |
|                      | LPEyx     | Loop Port Enable Primitive Sequence – used to enable a bypassed L_Port at y = AL_PA (see 7.7.3)                                                                                                                                         |

```
1 LPSM
                          Loop Port State Machine (see 8.4)
2
3 MRKtx
                          Mark Primitive Signal (see 7.6)
4
5 MK TP
                          Mark Type – used to identify the type of Mark Primitive Signal (see 7.6)
6
7 OPNr
                          Open Replicate Primitive Signal – either OPNyr or OPNfr (see 7.3)
8
9 OPNfr
                          Open Primitive Signal – broadcast replicate(see 7.3.2)
10
                          Open Primitive Signal – either OPNyx or OPNyy (see 7.2)
11 OPNy
12
13 OPNyr
                          Open Primitive Signal – selective replicate(see 7.3.1)
14
                          Open Primitive Signal – full-duplex (see 7.2.1)
15 OPNyx
16
17 OPNyy
                          Open Primitive Signal – half-duplex (see 7.2.2)
18
19 PARTICIPATE
                          PARTICIPATE history variable – a two-valued variable (i.e., 0/1) that indicates whether an
                          L Port has an AL PA and is participating on the Loop (see 8.1.4).
20
21
                          A symbol whose value is derived from BYPASS and PARTICIPATE, which indicates that an
22 REPEAT
23
                          L_Port merely repeats received Transmission Words (see 8.1.4).
25 REPLICATE
                          Replicate history variable - a two valued variable (i.e., 0/1) to indicate if an L Port has
                          transmitted OPNr while in the OPEN state or an NL Port has received OPNr while in the
26
                          MONITORING or ARBITRATING states (see 8.1.3).
27
28
                          Start of Frame Primitive Signal (K28.5 D21.5 D22.2 D22.2) used during Loop Initialization (see
29 SOFIL
30
                          10.5).
31
32 XMIT_2_IDLES
                          Xmit 2 Idles history variable – a two-valued variable (i.e., 0/1) that indicates whether the L Port
                          needs to transmit two (2) Idles (see 8.1.1).
33
34
35 3.4 Symbols
36
37 Logic symbols are represented in state tables and diagrams as follows:
39 — the logical 'or' is represented as '|';
40
41 — the logical 'and' is represented as '&';
42
43 — the logical negation is represented as '~' (tilda);
44
45 — the 'less-than' is represented as '<';
46
47 — the 'greater-than' is represented as '>';
48
49 — comparisons are represented as '=' (equal) and '<>' (not equal);
50
51 — setting a variable is done using the colon equal operator, ':='; and,
52
53 — the concatenation symbol is represented as '||'.
```

## 2 4 Structure and concepts

4 This clause provides an overview of the structure, concepts, and mechanisms that allow two or more L\_Ports to 5 communicate without using a Fabric topology. Readers unfamiliar with FC-AL should read or scan clauses 1 and 4 6 before attempting to master the detailed material in clauses 5 through 10.

#### 8 4.1 Overview

1

14

18

10 FC-AL is a serial data channel, structured for low-cost connectivity, that provides a logical bidirectional, point-to-point 11 service between two L\_Ports. Each L\_Port represents a communication point. The additional functions, that are added 12 to allow an N\_Port or F\_Port to operate on a Loop, permit the L\_Ports to form a simple, blocking, non-meshed, switching 13 environment.

Blocking refers to the number of circuits that can be concurrently active. Only one pair of L\_Ports may communicate at one time although there may be up to 127 Participating L\_Ports attached on one Loop. All other communication must wait (i.e., is blocked).

Non-meshed refers to the attribute of a Loop where there is exactly one path on each Loop between L\_Ports. Non-meshed implies that any single fibre problem may stop all activity on the Loop. Meshed, in this context, means that there may be alternate paths available between L\_Ports.

23 — Switching refers to the Loop circuitry added to each L\_Port compared to a non-L\_Port. The circuitry acts as a two-24 port switch where information received on the inbound fibre of the L\_Port is directed to either the local FC-2 25 function or placed on the outbound fibre for another L\_Port to process. 26

27 The Loop supports a maximum of one point-to-point circuit at a time. When two L\_Ports are communicating, the Loop 28 topology supports simultaneous, symmetrical, bidirectional flow between the two L\_Ports. All other L\_Ports are 29 monitoring or arbitrating for access to the Loop. 30

31 The Loop supports all Classes of Service as specified in ANSI X3, FC-PH-x, 4.9. Individual L\_Ports may choose to 32 implement, at the FC-2 level, only a subset of the Classes of Service which are available. Such an implementation does 33 not affect the operation of the Loop protocol.

34
35 The Loop guarantees in-order delivery of frames in all Classes of Service when the source and destination are on the 36 same Loop. Frames transmitted from an NL\_Port to an FL\_Port are received at the FL\_Port in the transmitted order; 37 frames transmitted from an FL\_Port are received at the NL\_Port in the transmitted order. Out-of-order frames may be 38 received at a destination NL\_Port, but that out-of-order characteristic is not caused by the FL\_Port or the Loop.

40 Unlike the Fabric topology where a circuit is established only for a dedicated connection or virtual circuit, a Loop circuit 41 must be established between two L\_Ports on the Loop before the FC-PH framing protocol may be used. The two L\_Ports 42 may use the framing protocol and any Class of Service appropriate for their implementations and for the FC-4 protocol 43 being used. Other L\_Ports on the same Loop may form their own Loop circuit after the current Loop circuit is closed.

#### 1 4.2 General description

13

14 15

16 17 18

19

20

22

23

24

25

26 27

28

29

30

31 32

33 34

35

37 38

39

40

41

42 43

44

45

46

52

36 —

3 In a Fabric topology, one or more Fabric Element(s) is required to connect more than two Ports together (see ANSI 4 X3.289, FC-FG, for the minimum requirements of a Fabric).

6 The Loop topology reduces the number of transceivers required to interconnect L Ports to one transceiver per L Port. 7 Up to 127 L Ports may be in the Participating mode on one Loop.

9 The different topologies which are defined in ANSI X3, FC-PH-x have certain pertinent distinguishing characteristics. 10

11 — The point-to-point topology is non-blocking. Each N\_Port may transmit frames to the other at any time within the limits of the implemented protocols of the N\_Ports. 12

The number of transceivers needed to completely interconnect n N Ports using multiple links may be calculated using the formula: t = n (n - 1) where t and n represent the number of transceivers and N Ports, respectively. For example, to connect six (6) N Ports requires 30 transceivers.

Also, if a link in a point-to-point topology fails, communication between that pair of Ports stops. Communication between other point-to-point connected Ports continues.

21 -The Fabric topology may be configured to be non-blocking between any two N Ports. It is commonly acknowledged that most data processing-type Nodes cannot sustain high-speed data transfer for long periods of time to all peripheral devices (although there may be some exceptions). A Fabric offers a way to take advantage of these natural pauses in communication, allowing fewer interconnects. The available bandwidth is shared between the N Ports, but this sharing adds contention and therefore a management function is required.

One advantage for the Fabric topology is that when there is at least one free F\_Port in the Fabric, a new N\_Port can be added to the free F\_Port without disrupting the remaining N\_Ports. The new N\_Port has the potential to communicate with all other N\_Ports in the Fabric. However, adding an N\_Port does not guarantee that the new N\_Port can communicate with any of the currently attached N\_Ports (see ANSI X3.289, FC-FG).

Because a Fabric topology may permit multiple paths between any two F Ports in the Fabric (i.e., the meshing capability of the Fabric topology), a Fabric topology may be more robust. For a Node with only one N Port, there is always a single point of failure at the link to the Fabric Element.

The Loop topology functions are the result of reducing the Fabric topology to its simplest form. There is exactly one link bandwidth to share among all L\_Ports. This makes the Loop the ultimate blocking topology, yet it retains considerable connectivity. There can be only one active Loop circuit at a time, independent of the number of L Ports on a Loop. New L Ports can be added at any time, although only a maximum of 127 may be participating. Should any link in a Loop fail, communication between all L\_Ports stops on that Loop.

Fabric management is reduced to a minimum with the remaining functions distributed in each L Port on the Loop. This eliminates the central management function of a Fabric and at least one-half of the transceivers compared to a Fabric topology. Once communication is established between two L\_Ports, the normal ANSI X3, FC-PH-x protocol is used for all operations.

47 Figure 1 shows two independent Loop configurations each with multiple L\_Ports connected. Each line in the figure 48 between L Ports represents a single fibre. The configuration in figure 1(a) shows two Loops: one includes two NL Ports 49 (i.e., point-to-point) and the other includes six NL Ports (i.e., Private Loops). The configuration in figure 1(b) shows a 50 Loop which includes one FL Port (i.e., a Public Loop) and five NL Ports (either Public or Private NL Ports). (See annex 51 J.)





Figure 1 Examples of the Loop topology

3 The Loop topology and the Fabric topology together provide a compromise between connectivity and performance. A 4 number of Loops may be connected through a Fabric. For example, four sixteen-port Loops (one FL\_Port and fifteen 5 NL\_Ports) may be connected through a four-port Fabric to achieve a connectivity of sixty L\_Ports with better 6 performance than if all sixty NL\_Ports were on one Loop.

#### 8 4.3 Access fairness algorithm

1

2

10 The protocol for the Loop permits each L\_Port to continuously arbitrate to access the Loop. A priority is assigned to each 11 Participating L\_Port based on the Arbitrated Loop Physical Address (AL\_PA). As with other prioritized protocols, this 12 could lead to situations where the lower priority L\_Ports cannot gain access to the Loop. The access fairness algorithm 13 sets up an access window in which all L\_Ports are given an opportunity to arbitrate and win access to the Loop. When 14 all L\_Ports have had an opportunity to access the Loop once, a new access window is started. An L\_Port may arbitrate 15 again and eventually win access to the Loop in the new access window. Not every L\_Port is required to access the Loop 16 in any one access window.

18 When an L\_Port which uses the access fairness algorithm has arbitrated for and won access to the Loop, the L\_Port shall 19 not arbitrate again until at least two (2) Idles have been transmitted by the L\_Port. An access window is defined as the 20 time period between when the first L\_Port wins arbitration and when the last L\_Port wins arbitration. An access window 21 may vary in size depending on the number of arbitrating L\_Ports. A special arbitration Primitive Signal (i.e., ARB(F0)) 22 is used as the Fill Word during this interval to prevent an early reset of the access window. The details of the access 23 fairness algorithm are contained in the Loop state machine (see 8.4).

25 The access fairness algorithm does not limit the time that an L\_Port controls the Loop once it wins arbitration, just as 26 ANSI X3, FC-PH-x does not limit the time for a Class 1 connection. However, if access is denied longer than LP\_TOV, 27 the access window is reset and an L\_Port may begin arbitrating.

29 All L\_Ports shall implement the access fairness algorithm, FL\_Ports or NL\_Ports are not required to use the access 30 fairness algorithm nor use it consistently. For example, if one L\_Port requires more Loop accesses than the other 31 L\_Ports, that L\_Port may choose to be unfair. Although, the standard encourages all L\_Ports to use the access fairness 32 algorithm, the decision when to be fair or unfair is beyond the scope of this standard (see annex D). 33

#### 34 4.3.1 Access fairness for NL\_Ports

36 To provide equal access to the Loop for all NL\_Ports, it is recommended that each NL\_Port use the access fairness 37 algorithm. When an NL\_Port is using the access fairness algorithm, it is called a *fair* NL\_Port.

39 When a fair NL\_Port has access to the Loop and detects that another L\_Port is arbitrating, the fair NL\_Port should close 40 the Loop at the earliest possible time and arbitrate again in the next access window.

41

35

#### 1 4.3.2 Access unfairness for NL Ports

3 The configuration of some Loops may require that certain NL Ports have more access to the Loop than just once per 4 access window. Examples of these NL Ports include, but are not limited to, a subsystem controller or a file server.

5

6 An NL\_Port may be initialized (or may temporarily choose) not to use the access fairness algorithm. When an NL\_Port 7 is not using the access fairness algorithm, it is called an *unfair* NL. Port. The decision whether to use the access fairness 8 algorithm is beyond the scope of this standard. (See annex D.)

10 When an unfair NL Port has arbitrated for and won access to the Loop and does not detect that another L Port is 11 arbitrating, that NL\_Port may keep the existing Loop circuit open indefinitely or the L\_Port may use the transfer 12 procedure to open another L\_Port on the Loop.

13

14 When an unfair NL Port controls the Loop and detects that another L Port is arbitrating, the unfair NL Port may close 15 the Loop, keep the existing Loop circuit open, or it may use the transfer procedure to open another L Port on the Loop.

16

#### 17 4.3.3 Access unfairness for FL\_Ports

18

19 A Participating FL Port is always the highest priority L Port on the Loop based on its AL PA. An FL Port is encouraged 20 to use the access fairness algorithm, but it may choose to be unfair since the majority of its traffic is with the rest of the 21 Fabric. If the FL Port were required to use the fairness algorithm at all times, it would be more likely to fill buffers in the 22 Fabric, causing non-Loop communications to be affected.

24 When an FL Port controls the Loop and detects that an NL Port is arbitrating, the FL Port may close the Loop, keep 25 the existing Loop circuit open, or it may use the transfer procedure to open another NL Port on the Loop.

#### 27 4.4 Relationship to ANSI X3, FC-PH-x

28

29 If a Port uses FC-AL, it extends the FC-2 and FC-1 functions of ANSI X3, FC-PH-x. Figure 2 shows logically where the 30 Loop (FC-AL) function is located. This functional level does not have a formally defined interface to the other levels.

31 32



39 40 41

Figure 2 FC-PH with Arbitrated Loop addition

45

42 When two L\_Ports are communicating, the L\_Ports may use all of the functions specified in ANSI X3, FC-PH-x. The 43 following list is a clause-by-clause analysis of the differences between N\_Ports or F\_Ports and NL\_Ports or FL\_Ports, 44 respectively. The Loop:

47 48

46 supports communication models 1 and 2 identified in ANSI X3, FC-PH-x, 4.6, but it does not support model 3. Any two L\_Ports may operate in half-duplex mode during one Loop circuit. The direction of the half-duplex mode may be changed by establishing a new Loop circuit in the opposite direction;

49

50 — adds new error detection or recovery protocols in 8.3 in addition to those identified in ANSI X3, FC-PH-x, 4.14, and related clauses: 51

52 54

53 — places no limit on the use of any one type of transmitter (although they shall all be of the same data rate) for the cable plant of a Loop. Some requirements (e.g., Open Fibre Control) may prevent interoperability when mixed on a single Loop. (See ANSI X3, FC-PH-x, clauses 5 through 10);

10

12

15

20

31

33

39

41

45

48

- specifies that all NL\_Ports and the optional FL\_Port on a Loop shall use the same data rate. (See ANSI X3,
   FC-PH-x, clause 5);
- 4 the ANSI X3, FC-PH-x buffer-to-buffer flow control is not used for L\_Ports that are monitoring the Loop. (See 8.3.4); 5
- 6 expands the number of Ordered Sets beyond those specified in ANSI X3, FC-PH-x, clause 11. (See clause 6);
- expands the number of Primitive Signals and Sequences beyond those specified in ANSI X3, FC-PH-x, clause 16.
   (See clause 7);
- 11 extends the Ordered Sets that may be deleted to include Idle, ARByx, and all Primitive Sequences. (See 8.3.2);
- specifies the Primitive Signals that may be inserted on a Loop between frames for clock skew management. (See
   8.3.2);
- modifies an F\_Port behavior to allow clock skew management by L\_Ports on a Loop. An FL\_Port in the OPEN, OPENED, or RECEIVED CLOSE state shall originate at least six (6) Primitive Signals between Class 2 or Class 3 frames. In a Class 1 connection, the clock skew needs to be managed between the two NL\_Ports (i.e., from one end of the circuit to the other end);
- defines a local physical address and native address identifier assignment algorithms when an FL\_Port is not present
   on a Loop. (See clause 10);
- 24 requires a minimum payload size of 132 bytes for Loop Initialization. (See 10.5);
- permits an L\_Port to manage a separate BB\_Credit for each L\_Port on the Loop or the L\_Port may choose to use
   a single value for BB\_Credit. The single value shall be between zero (0) and the minimum value for all L\_Ports;
- 29 requires that the L\_Port set the "Alternate BB\_Credit Management" bit to 1 in the N\_Port Common Service 30 Parameters during Login. (See ANSI X3, FC-PH-x, 23.6.3 and 26.5);
- 32 permits a Loop circuit to be terminated when Available BB Credit is unbalanced;
- requires that each L\_Port is capable of mapping the S\_ID in each frame it receives to the AL\_PA of the L\_Port that transmitted this frame;
- 36
  37 requires that the destination of a connect request (SOFc1) sent through an FL\_Port is to a Port not on the Loop; the
  38 FL\_Port is not able to open another NL\_Port on the same Loop (this would require three open L\_Ports);
- 40 requires Loop Initialization Sequences to be used during the initialization procedure; and,
- 42 allows an NL\_Port (in the absence of an FL\_Port) to act as an F/NL\_Port. The F/NL\_Port shall provide the Fabric Login service associated with well-known address identifier hex 'FFFFFE'. The F/NL\_Port may also provide services associated with other well-known address identifiers.
- 46 When a Loop circuit has been established between two L\_Ports (i.e., an FL\_Port to an NL\_Port or an NL\_Port to an 47 NL\_Port) (see ANSI X3, FC-PH-x, clause 26 for flow control), FC-2 uses:
- 49 the point-to-point topology model, when both communicating NL\_Ports are on the same Loop; or,
- 51 the Fabric topology model, when one communicating Port is outside the Loop.

## 2 5 Addressing

22

#### 4 5.1 Arbitrated Loop Physical Address (AL\_PA)

6 Each L\_Port (if it chooses to participate on the Loop, see 8.1.4) shall be assigned a local Arbitrated Loop Physical 7 Address (AL\_PA). The AL\_PA establishes the priority of an arbitrating L\_Port (i.e., the lower the AL\_PA, the higher the 8 priority).

10 Each L\_Port shall use an AL\_PA value that results in neutral disparity. (See ANSI X3, FC-PH-x, clause 11). The 11 algorithm described below or in table 1 provides a means for the L\_Port to select an AL\_PA.

13 The AL\_PA shall be a valid data character as specified in ANSI X3, FC-PH-x, clause 11 that does not change the current 14 running disparity of a Transmission Word. The algorithm below is dependent on the FC-1 naming convention for an 15 information byte in ANSI X3, FC-PH-x, 11.1 and table 26, identified as Dxx.y. The xx portion of the FC-1 naming 16 convention is based on bits identified as E, D, C, B, and A in ANSI X3, FC-PH-x, 11.1, in that order. The y portion of 17 the FC-1 naming convention is based on bits identified as H, G, and F in ANSI X3, FC-PH-x, 11.1, in that order. A 18 decimal value is assigned to each bit combination with the range of 0 to 31 for xx and 0 to 7 for y, respectively. The 19 entire range for valid data characters using the FC-1 naming convention is D00.0 through D31.7.

21 Disparity for a valid data character is calculated as follows:

- arrange an information byte in the manner prescribed for the naming convention in ANSI X3, FC-PH-x, 11.1, to
   obtain the Dxx.y data byte name;
- 26 if the xx portion of a valid data character is (in decimal) 0, 1, 2, 4, 8, 15, 16, 23, 24, 27, 29, 30, or 31, set HI to 1.

  27 If the xx portion is (in decimal) 3, 5, 6, 7, 9, 10, 11, 12, 13, 14, 17, 18, 19, 20, 21, 22, 25, 26, or 28, set HI to 0;

  28
- 29 if the y portion of a valid data character is (in decimal) 0, 4, or 7, set LO to 1. If the y portion is (in decimal) 1, 2, 3, 5, or 6, set LO to 0; and,
- 31 compute the XOR function for HI and LO (i.e., XOR(HI,LO)).

34 If the computed value of the XOR function is 0, the value is disparity neutral and is a valid AL\_PA. If the computed value 35 of the XOR function is 1, the value is disparity biased and the FC-2 byte is not a valid AL\_PA. 36

Fibre Channel - Arbitrated Loop

1 Table 1 identifies with an asterisk (\*) each 8B/10B character that has neutral disparity ordered by the Dxx.y naming 2 convention. The right-most column shows the FC-2 byte notation values for each row with neutral disparity in table 1.

3 4 Table

|          | Та | ble 1 | 8E | 3/10B | char | acter | s witl | h neu | itral disparity    |
|----------|----|-------|----|-------|------|-------|--------|-------|--------------------|
| D xx . y |    |       |    | 3     | /    |       |        |       |                    |
| XX       | 0  | 1     | 2  | 3     | 4    | 5     | 6      | 7     | Hex value          |
| 00       | *  |       |    |       | *    |       |        | *     | 00, 80, E0         |
| 01       | *  |       |    |       | *    |       |        | *     | 01, 81, E1         |
| 02       | *  |       |    |       | *    |       |        | *     | 02, 82, E2         |
| 03       |    | *     | *  | *     |      | *     | *      |       | 23, 43, 63, A3, C3 |
| 04       | *  |       |    |       | *    |       |        | *     | 04, 84, E4         |
| 05       |    | *     | *  | *     |      | *     | *      |       | 25, 45, 65, A5, C5 |
| 06       |    | *     | *  | *     |      | *     | *      |       | 26, 46, 66, A6, C6 |
| 07       |    | *     | *  | *     |      | *     | *      |       | 27, 47, 67, A7, C7 |
| 80       | *  |       |    |       | *    |       |        | *     | 08, 88, E8         |
| 09       |    | *     | *  | *     |      | *     | *      |       | 29, 49, 69, A9, C9 |
| 10       |    | *     | *  | *     |      | *     | *      |       | 2A, 4A, 6A, AA, CA |
| 11       |    | *     | *  | *     |      | *     | *      |       | 2B, 4B, 6B, AB, CB |
| 12       |    | *     | *  | *     |      | *     | *      |       | 2C, 4C, 6C, AC, CC |
| 13       |    | *     | *  | *     |      | *     | *      |       | 2D, 4D, 6D, AD, CD |
| 14       |    | *     | *  | *     |      | *     | *      |       | 2E, 4E, 6E, AE, CE |
| 15       | *  |       |    |       | *    |       |        | *     | 0F, 8F, EF         |
| 16       | *  |       |    |       | *    |       |        | *     | 10, 90, F0         |
| 17       |    | *     | *  | *     |      | *     | *      |       | 31, 51, 71, B1, D1 |

32, 52, 72, B2, D2 33, 53, 73, B3, D3 34, 54, 74, B4, D4 35, 55, 75, B5, D5 36, 56, 76, B6, D6 17, 97, F7 18, 98, F8 39, 59<u>, 79</u>, <u>B9</u>, <u>D9</u> 

\*

\*

3A, 5A, 7A, BA, DA

134 Legend: \* — character with neutral disparity

\*

\*

TOTAL

#### 1 5.1.1 Valid AL PAs

3 The following valid AL PAs are assigned to the first 127 neutral disparity values from table 1:

5 6 hex '00': (1) AL\_PA for FL\_Port or alias AL\_PA of F/NL\_Port

7 8

Highest priority.

9 10 11

AL\_PA hex '00' shall be assigned to the FL\_Port in the Participating mode. The maximum number of FL\_Ports in the Participating mode on a single Loop shall not exceed one. Additional FL Ports may be present, but they shall be in the Non-Participating or Non-Participating Bypassed mode.

12 13

If there is no Participating FL\_Port on the Loop, a Participating NL\_Port may accept this value as an alias AL\_PA for its LPSM, but not as its only AL\_PA.

14 15 16

hex '01' through hex 'EF': (126) AL\_PA for NL\_Ports

17 18

Descending priority is assigned as AL PA values increase in the range from hex '01' through hex 'EF'. All valid values in this range are lower in priority than hex '00'.

19 20 21

Each Participating NL\_Port shall be assigned one valid AL\_PA in this range. The maximum number of Participating NL Ports on a single Loop shall not exceed 126.

22 23

#### 24 5.1.2 Special AL\_PAs and flags

26 The following special AL PAs and flags are assigned to the last 7 neutral disparity values from table 1. These values 27 replace an AL PA to provide special functions:

28 29 30

hex 'F0': (1) Value used for fairness

31 32

Value hex 'F0' is the next lower priority outside the range hex '00' through hex 'EF'. Hex 'F0' shall only be used for the access fairness algorithm and during Loop Initialization.

33

hex 'F1' through hex 'F6': (0) Reserved

34 35

> hex 'F7': (1) Value used in LIP to indicate that the L Port is initializing and also a value for an L Port which does not have an AL PA.

36 37 38

hex 'F8': (1) Value used in LIP to indicate a Loop Failure has been detected at the receiver of the L\_Port.

39 40

hex 'F9' through hex 'FE': (3) Reserved

41 42 43

hex 'FF': (1) Value used to address all L Ports (except the originating L Port) in OPNfr, LPBfx, LPEfx, and LIPfx and as a special ARB(FF) Fill Word.

#### 1 5.2 Native address identifier

3 A native address identifier shall be assigned to each Participating NL\_Port (up to the maximum of 126 NL\_Ports) with 4 the following characteristics:

- 5 6
  - the low-order byte (bits 7-0) of the native address identifier is the AL\_PA of the L\_Port. The AL\_PA shall be unique on a Loop, shall be in the range of hex '01' through hex 'EF', and shall be valid according to table 1.
- 7 8
- 9 all Private NL\_Ports shall have the upper two bytes of their native address identifier (bits 23-8) equal to hex '0000'.

11 12

13

14

all Public NL\_Ports shall have the upper two bytes of their native address identifier (bits 23-8) equal to the upper two bytes of the native address identifier of the FL\_Port (hex 'XXXX00'). The FL\_Port shall acquire this value (which shall not equal hex '000000') from its Fabric Element. The upper two bytes shall be unique for each Loop to allow multiple Loops to attach to the same Fabric.

15 16

All Public NL\_Port shall process PLOGI, LOGO, and ABTS frames with a D\_ID of hex '0000'||AL\_PA or hex 'XXXX'||AL\_PA.

19

If an FL\_Port is not present, these upper two bytes shall be set to zero (hex '0000').

21

a native address identifier may be assigned to another NL\_Port if a Participating NL\_Port enters the Non-Participating mode.

### 2 6 FC-AL Ordered Sets

4 Table 2 specifies the Ordered Sets that shall be detected and may be originated by L\_Ports on the Loop as additional 5 Primitive Signals (see ANSI X3, FC-PH-x, 11.4). Table 3 specifies the Ordered Sets that shall be recognized and may 6 be originated by L\_Ports on the Loop as additional Primitive Sequences (see clause 7).

**Primitive Signals** 

Table 2

| Primitive Signal                                                                                                                       |                                                | Beginning RD                                                                     | Ordered Set                                                                                                                                                                                                                        |
|----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Arbitrate Arbitrate Close Dynamic Half-Duplex Mark Open full-duplex Open half-duplex Open selective replicate Open broadcast replicate | ARByx ARB(val) CLS DHD MRKtx OPNyx OPNyy OPNyr | Negative Negative Negative Negative Negative Negative Negative Negative Negative | K28.5 D20.4 y x<br>K28.5 D20.4 val val<br>K28.5 D5.4 D21.5 D21.5<br>K28.5 D10.4 D21.5 D21.5<br>K28.5 D31.2 MK_TP AL_PS<br>K28.5 D17.4 AL_PD AL_PS<br>K28.5 D17.4 AL_PD AL_PD<br>K28.5 D17.4 AL_PD D31.7<br>K28.5 D17.4 D31.7 D31.7 |

Characters 3 and 4 of Ordered Sets ARByx, ARB(val), MRKtx, OPNyx, OPNyy, OPNyr, and OPNfr shall contain one of the neutral disparity values from table 1, whenever such an Ordered Set is originated (see 7.1 to 7.6).

**Table 3** Primitive Sequences

| Primitive Sequence                                                                                                                                                                                                                                                                                  | Beginning RD Ordered Set                                                                                                                                                                                                                           |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Loop InitializationF7,F7 LIP(F7,F7 Loop InitializationF8,F7 LIP(F8,F7 Loop InitializationF7,x LIP(F7,x Loop InitializationF8,x LIP(F8,x Loop Initializationreset LIPY Loop Initializationreset all LIPF Loop Port Bypass LPBY Loop Port Bypass all LPBY Loop Port Enable LPEY Loop Port Enable LPEY | Negative         K28.5 D21.0 D24.7 AL_PS           Negative         K28.5 D21.0 AL_PD AL_PS           Negative         K28.5 D21.0 D31.7 AL_PS           Negative         K28.5 D9.0 AL_PD AL_PS           Negative         K28.5 D9.0 D31.7 AL_PS |

Characters 3 and 4 of the above Ordered Sets shall contain one of the neutral disparity values from table 1, whenever such an Ordered Set is originated (see 7.7-7.8).

39

8 9

23 24

## 2 7 FC-AL Primitive Signals and Sequences

4 The Arbitrate Primitive Signal (ARByx) may be transmitted in place of an Idle and therefore becomes a Fill Word which 5 may be removed for clock skew management. The Mark Primitive Signal (MRKtx) may also be transmitted in place of 6 a Fill Word, but it shall not be removed for clock skew management. All Primitive Signals (except MRKtx and Fill 7 Words) defined in this standard shall follow the ANSI X3, FC-PH-x rule for transmitting R\_RDYs (i.e., two (2) Fill Words 8 shall precede and follow these Primitive Signals with at least six (6) Primitive Signals between frames). (See ANSI X3, 9 FC-PH-x, 16.3.2 and clause 6 for a specification of the following Ordered Sets.)

11 Except as specifically described, the LPSM shall fully decode (test the value of all bits in all four characters of) received 12 Ordered Sets to detect reception of a Primitive Signal or Primitive Sequence. Any received Ordered Set that does not 13 fully match one defined in this standard or in ANSI X3, FC-PH-x shall be treated as an 'Other Ordered Set.'

#### 15 7.1 Arbitrate Primitive Signals (ARByx)

17 A received Ordered Set shall be detected as an Arbitrate Primitive Signal (ARByx) by detecting that its first two 18 characters (fully decoded) are equal to the value shown in table 2, regardless of the value of characters 3 and 4 (y and 19 x). L\_Ports shall only originate an Arbitrate Primitive Signal (ARByx) where y = x. All Arbitrate Primitive Signals shall 20 be treated as Fill Words for clock skew management. An Arbitrate Primitive Signal is further classified by examining 21 the values of y and x. The values of y and x used, shall be the data bytes resulting from 8B/10B decoding.

23 If the values of y and x are equal, a received Arbitrate Primitive Signal shall be detected as an ARB(val), where 'val' is 24 the value of y or x. If the values of y and x are different, a received Arbitrate Primitive Signal should not be recognized 25 as an ARB(val).<sup>2</sup>

#### 27 **7.1.1 ARB(AL\_PA)**

10

29 ARB(AL\_PA) is an ARB(val) which is transmitted on a Loop by a Participating L\_Port to request access to the Loop. 30 Each ARB(AL\_PA) shall contain the AL\_PA of the L\_Port making the request (REQ(arbitrate own AL\_PA)).

#### 32 **7.1.2** ARB(F0)

33
34 ARB(F0) is an ARB(val) which is transmitted on a Loop to manage the access fairness algorithm. Since this is a low35 priority ARByx, any arbitrating L\_Port shall replace the ARB(F0) with its ARB(AL\_PA). ARB(F0) is also used while
36 selecting a temporary Loop Initialization Master during Loop Initialization.

#### 38 7.1.3 ARB(FF)

37

44

52

40 ARB(FF) is an ARB(val) which may be originated by any L\_Port in the MONITORING state when the access fairness 41 window has been reset and no Fill Words other than ARB(FF) or Idle are received. Since this is the lowest-priority 42 ARByx, any arbitrating L\_Port may replace the ARB(FF) with its ARB(AL\_PA). ARB(FF) has fewer bit transitions than 43 the Idle. ARB(FF) may replace Idle to reduce the Electromagnetic Interference (EMI) which may be caused by the Idle.

#### 45 **7.2 Open Primitive Signals (OPNy)**

46
47 A received Ordered Set shall be detected as an Open Primitive Signal (OPNy) by detecting that its first two characters
48 (fully decoded) are equal to the value shown in table 2 and that its fourth character is not equal to hex 'FF'. If characters
49 3 and 4 are not equal, the received OPNy shall be detected as an Open full-duplex (OPNyx); if characters 3 and 4 are
50 equal, the received OPNy shall be detected as an Open half-duplex (OPNyy). The values used for comparison shall
51 be the data bytes resulting from 8B/10B decoding.

 $<sup>^2</sup>$ Some L\_Ports may not implement this recommendation, and may detect a received ARByx as an ARB(val) when y < x. With such L\_Ports it is vendor specific whether y or x is used as the value of 'val'. However, the Primitive Signals ARB(F0), ARB(FF) and ARB(AL\_PA) (where AL\_PA is the AL\_PA of the receiving L\_Port) should not be detected except when y = x (i.e., by checking all four characters of the Primitive Signal). L\_Ports should only originate Arbitrate Primitive Signals (ARByx) where y = x, regardless of whether they test this on received Ordered Sets. These recommendations may be required by future standards.

1 An originating L\_Port may determine the AL\_PD (y value) of OPNy by checking the D\_ID of the frame. If the left-most 2 two bytes of the D\_ID are the same as the left-most two bytes of the native address identifier of the originating L\_Port, 3 the left-most two bytes of the D\_ID are hex '0000', or the originating L\_Port is a Private NL\_Port, then the AL\_PD shall 4 be the right most byte of the D\_ID. Otherwise, the AL\_PD shall be hex '00' (the FL\_Port); the D\_ID is addressed to the 5 Fabric or to a Port not on the same Loop.

#### 7 7.2.1 Open full-duplex (OPNyx)

9 Open full-duplex (OPNyx) is transmitted on a Loop by a Participating L\_Port to indicate that it is ready for Data and 10 Link\_Control frame transmission and reception (i.e., full-duplex) (see ANSI X3, FC-PH-x, 4.6, model 2). The OPNyx 11 shall contain the AL\_PD (destination = y value) of the L\_Port to be opened and the AL\_PS (source = x value) of the 12 L\_Port which transmitted OPNyx.

14 OPNyx that is received by a Participating L\_Port (where  $y = AL_PA$  of the L\_Port) in the MONITORING or 15 ARBITRATING states indicates that another Participating L\_Port desires to communicate in full-duplex mode with the 16 L\_Port that received OPNyx. The opened L\_Port may transmit Data frames.

## 18 **7.2.2 Open half-duplex (OPNyy)**

13

17

30

44 45

46

47

53 54

55

56

20 Open half-duplex (OPNyy) is transmitted on a Loop by a Participating L\_Port to indicate that it is ready for Data and 21 Link\_Control frame transmission and Link\_Control frame reception (i.e., half-duplex) (see ANSI X3, FC-PH-x, 4.6, model 22 1). The OPNyy shall contain the AL\_PD (destination) y value) of the L\_Port to be opened.

24 OPNyy that is received by a Participating L\_Port (where y = AL\_PA of the L\_Port) in the OPEN state indicates that the 25 L\_Port opened itself. OPNyy that is received by an L\_Port (where y = AL\_PA of the L\_Port) in the MONITORING, 26 ARBITRATING states indicates that another Participating L\_Port desires to communicate in half-duplex mode with the 27 L\_Port that received OPNyy. In half-duplex mode, the opened L\_Port shall not transmit Data frames.

#### 29 7.3 Open Replicate Primitive Signals (OPNr)

31 A received Ordered Set shall be detected as an Open Replicate Primitive Signal (OPNr) by detecting that its first two 32 characters (fully decoded) are equal to the value shown in table 2 and that its fourth character is equal to hex 'FF'. If 33 character 3 is not equal to hex 'FF', the received OPNr shall be detected as an Open selective replicate (OPNyr); if 34 character 3 is equal to hex 'FF', the received OPNr shall be detected as an Open broadcast replicate (OPNfr). The 35 values used for comparison shall be the data bytes resulting from 8B/10B decoding.

37 Open Replicate (OPNr) is transmitted on a Loop by a Participating L\_Port which desires to communicate with a group 38 of NL\_Ports on the same Loop. The requesting L\_Port has won arbitration and is in the OPEN state. Transmitted frames 39 shall be Class 3, although no buffer-to-buffer flow control (R\_RDY) is used. If R\_RDYs are transmitted by the L\_Port 40 in the OPEN state, they shall be ignored. Frame reception is not guaranteed at each designated NL\_Port (i.e., D\_ID of 41 the frame header may not be recognized by FC-2 or receive buffers may not be available). To avoid overflowing buffers 42 and to assure that all designated NL\_Ports can receive each replicate frame, the requesting L\_Port should limit the 43 number and size of frames that it transmits. The L\_Port in the OPEN state shall discard all received frames.

NOTE — Although an FL\_Port does not replicate frames through the Fabric, an FL\_Port may transmit OPNr to communicate with multiple NL\_Ports.

48 When a Participating L\_Port is in the MONITORING or ARBITRATING state and detects OPNr (where the AL\_PD is 49 either hex 'FF' or the AL\_PA of the NL\_Port), it shall set REPLICATE to TRUE(1). While REPLICATE is TRUE(1), each 50 received Transmission Word (except for normal Fill Word processing - updating the CFW appropriately) shall be 51 retransmitted to the next L\_Port on the Loop and shall also be provided to the FC-2 of the NL\_Port for further processing; 52 FL\_Ports shall not propagate any frame through the Fabric.

NOTE — Restricting the FL\_Port prevents duplicate frames from being delivered to an NL\_Port on the same Loop as the originator of the OPNr from a broadcast or multicast server in the Fabric.

57 When CLS is received, all L\_Ports with REPLICATE set to TRUE(1), shall set REPLICATE to FALSE(0).

Fibre Channel - Arbitrated Loop

8

15

17

20

27

29

37 38

39

40

44 45

46

47

49

52

58 59

60

61

#### 1 7.3.1 Open selective replicate (OPNyr)

3 Open selective replicate (OPNyr where y = AL\_PD and r = hex 'FF') is transmitted on a Loop by a Participating L\_Port 4 which desires to communicate with a subset of NL\_Ports on the Loop. The requesting L\_Port shall transmit OPNyr 5 (where y is a member of the subset) to each NL\_Port in the subset group. OPNyr may be transmitted to group members 6 in any order. (See annex L.)

NOTE — The following sequence of events is a valid example and shows some of the versatility of using OPNyr.

```
9
10 Arbitrate and win
11 Transmit OPN(17,FF), transmit frame (17 processes)
12 Transmit OPN(23,FF), transmit frame (17 and 23 process)
13 Transmit OPN(76,FF), transmit frame (17, 23, and 76 process)
14 CLS
```

#### 16 7.3.2 Open broadcast replicate (OPNfr)

18 Open broadcast replicate (OPNfr where f and r = hex 'FF') is transmitted on a Loop by a Participating L\_Port which 19 desires to communicate with all Participating NL\_Ports on the Loop.

#### 21 7.4 Close Primitive Signal (CLS)

23 Close (CLS) is transmitted on a Loop by an L\_Port in the OPEN, OPENED, or RECEIVED CLOSE state. Once an 24 L\_Port has transmitted CLS, the L\_Port shall not transmit frames or R\_RDYs in the current Loop circuit. CLS indicates 25 that the transmitting L\_Port is prepared to or has ended the current Loop circuit (see 8.4). CLS is also transmitted to 26 indicate that the INITIALIZATION process has completed (see 10.5.4).

#### 28 7.5 Dynamic Half-Duplex Primitive Signal (DHD)

30 Dynamic Half-Duplex (DHD) is transmitted on a Loop by the L\_Port in the OPEN state to indicate to the L\_Port in the 31 OPENED state that the L\_Port in the OPEN state has no more Data frames to transmit. DHD shall only be requested 32 by the L\_Port in the OPEN state if both L\_Ports in the current Loop circuit have indicated support of DHD via Login and 33 if the L\_Port in the OPEN state had transmitted OPNyx (full-duplex open). The DHD supported Login bit is found in FC-34 PH-3 (see ANSI X3.303-199x, FC-PH-3, 23.6.2.3). DHD may allow L\_Ports to make more efficient use of the established 35 Loop circuit (see annex C) by allowing an L\_Port which is in the OPENED state to transmit all Data frames, even though 36 the L\_Port in the OPEN state has finished its data transfer.

NOTE — DHD adds minimal delay to the closing process (i.e., the next arbitrating L\_Port will win at nearly the same time whether DHD is used or not.

41 Transmitting DHD only affects Data frames (i.e., Link\_Control frames and R\_RDYs may still be transmitted) just as in 42 the definition of OPNyy (half-duplex open) (see 7.2.2). The recipient of DHD shall transmit CLS when it has finished its 43 transmissions.

NOTE — DHD does not prohibit either L\_Port from transmitting the first CLS. However, the L\_Port in the OPEN state, if it had transmitted DHD, would normally wait for the L\_Port in the OPENED state to transmit the first CLS.

#### 48 7.6 Mark Primitive Signal (MRKtx)

50 A received Ordered Set shall be detected as a Mark Primitive Signal (MRKtx) by detecting that its first two characters 51 (fully decoded) are equal to the value shown in table 2.

53 Mark (MRKtx) is transmitted on a Loop by a master control point to inform other Nodes of a certain action (e.g., 54 synchronization; see annex H). The L\_Port shall request to transmit MRKtx at the appropriate time (REQ(mark as tx)) 55 and the LPSM shall attempt to transmit one MRKtx for this request by transmitting MRKtx instead of the next Fill Word. 56 Since MRKtx shall only replace a Fill Word, it is possible that the mark window is exceeded (i.e., REQ(mark as tx) is 57 withdrawn) before the MRKtx can be transmitted (i.e., no MRKtx is transmitted).

NOTE — In order to avoid any delay when transmitting MRKtx, Fill Words are not required to precede or follow the MRKtx (i.e., Fill Words are not inserted before or after MRKtx).

1 The Mark Type (MK\_TP) is expressed in character 3; the AL\_PA of the originator of the MRKtx is in character 4 (x 2 value). MK\_TP is vendor unique and the interpretation and use is beyond the scope of this standard. The value(s) shall 3 be assigned from the neutral disparity characters in table 1.

5 When MRKtx is received by the originator (i.e.,  $x = AL_PS$ ), the MRKtx shall be replaced with the CFW. All other 6 L\_Ports which are in the MONITORING, ARBITRATING, XMITTED CLOSE, or TRANSFER state shall retransmit the 7 received MRKtx.

9 NOTE — Since not all states retransmit MRKtx, in order to guarantee that all L\_Ports receive MRKtx, the originator should be in the OPEN state and no other L\_Ports in the OPENED state (i.e., all other L\_Ports are either in the MONITORING or ARBITRATING state).

11

#### 12 7.7 Loop Port Bypass/Enable Primitive Sequences

14 If an L\_Port receives three consecutive identical Ordered Sets whose first two characters (fully decoded) are equal to 15 the values shown in table 3, then the L\_Port shall recognize a Loop Port Bypass Primitive Sequence or a Loop Port 16 Enable Primitive Sequence. If character 3 is not equal to hex 'FF', a normal Loop Port Bypass or Loop Port Enable 17 Primitive Sequence shall be recognized; if character 3 is equal to hex 'FF', a Loop Port Bypass all or Loop Port Enable 18 all Primitive Sequence shall be recognized.

20 The Loop Port Bypass and Loop Port Enable Primitive Sequences are used to control access of an L\_Port to the Loop 21 as well as to control the optional Port Bypass Circuit. The Port Bypass Circuit may be used to physically bypass an 22 L\_Port, however, the L\_Port is also logically bypassed (i.e., the L\_Port shall not originate Transmission Words on the 23 Loop). (See 8.1.4 and annex I.)

25 When an L\_Port is in either Participating Bypassed or Non-Participating Bypassed mode, the L\_Port shall not originate 26 Transmission words (except for clock skew). The L\_Port shall only monitor the Loop (as in the Non-Participating mode). 27 If a Participating Bypassed L\_Port recognizes LIP, it shall relinquish its AL\_PA and enter the Non-Participating mode.

29 Although LPB or LPE may be transmitted in a number of states, not all states retransmit LPB or LPE. To guarantee that 30 L\_Ports receive LPB or LPE, the originator shall be in the OPEN state and all other L\_Ports shall be in the MONITORING 31 or ARBITRATING state; or all L\_Ports shall be in the MONITORING, NORMAL-INITIALIZE, LOOP-FAIL-INITIALIZE, 32 LOOP-FAIL-ERR\_INIT, LOOP-FAIL-ERR\_INIT-2, OPEN-INIT-SELECT-MASTER, or SLAVE-WAIT-FOR-MASTER state. 33 To ensure that all L\_Ports are in the MONITORING, NORMAL-INITIALIZE, LOOP-FAIL-INITIALIZE, LOOP-FAIL-ERR\_INIT-2, OPEN-INIT-SELECT-MASTER, or SLAVE-WAIT-FOR-MASTER state, the 35 originator of LPB or LPE shall enter NORMAL-INITIALIZE, LOOP-FAIL-INITIALIZE, or OPEN-INIT-START and not 36 forward any LISMs from other L\_Ports or any LIPs until it has completed its management of bypassed L\_Ports. After the 37 originator of LPB or LPE has completed its management of bypassed L\_Ports it shall enter the NORMAL-INITIALIZE 38 state.

40 Since an L\_Port cannot guarantee that other L\_Ports will not begin sending LIPs, it cannot be guaranteed that an L\_Port 41 which has an AL\_PA and is bypassed will not lose its AL\_PA while it is bypassed due to another L\_Port transmitting LIPs. 42 Due to this, LPB or LPE operation should be used with caution except with L\_Ports that have trusted AL\_PAs as 43 described in 3.1.34.

#### 45 7.7.1 Loop Port Bypass (LPByx)

24

39

44

46
47 Loop Port Bypass (LPByx) is transmitted on a Loop to bypass an L\_Port and to activate the optional Port Bypass Circuit.
48 The originator of the LPByx (as identified by AL\_PS in character 4 — x value) may be a diagnostic manager or an
49 operating L\_Port that has determined that a "defective" L\_Port (identified by AL\_PD in character 3 — y value) exists on
50 the Loop. (See annex I.)

52 When LPByx is recognized, where y = AL\_PA of the L\_Port, the L\_Port shall set BYPASS to TRUE(1). LPByx may be 53 used to diagnose the optional Port Bypass Circuit, for error recovery, or for any reason to cause an L\_Port to be 54 bypassed.

56 Each L\_Port in the MONITORING, ARBITRATING, NORMAL-INITIALIZE, LOOP-FAIL-INITIALIZE, LOOP-FAIL-57 ERR\_INIT, LOOP-FAIL-ERR\_INIT-2, OPEN-INIT-SELECT-MASTER, or SLAVE-WAIT-FOR-MASTER state shall 58 retransmit the received LPByx. When LPByx is received by the originator (i.e., x = AL\_PA of the L\_Port), the LPByx 59 shall be replaced with the CFW.

1 Once an L\_Port is bypassed and the optional Port Bypass Circuit has been activated, the L\_Port shall only monitor the 2 Loop for LPEyx (where y = AL\_PA of the L\_Port), LPEfx, or LIP. LIP is only used as a signal to relinquish its AL\_PA; 3 i.e., upon receipt of LIP, if BYPASS is TRUE(1), then the LPSM shall set PARTICIPATE to FALSE(0) and shall not go 4 to the OPEN-INIT-START state.

#### 6 7.7.2 Loop Port Bypass all (LPBfx)

8 Loop Port Bypass all (LPBfx where f = hex 'FF') is transmitted on a Loop to bypass all L\_Ports and activate the optional 9 Port Bypass Circuit(s) of all L\_Ports (except the L\_Port at x). The originator of the LPBfx is identified by the AL\_PS in 10 character 4 (x value). LPBfx may be used to verify that an operating Loop is possible. It may also be useful to bypass 11 a Non-Participating L\_Port (i.e., the L\_Port does not have an AL\_PA). (See annex I.)

13 When LPBfx is recognized, all L\_Ports on the Loop (participating or non-participating) except the L\_Port at x, shall set 14 BYPASS to TRUE(1).

NOTE — If multiple L\_Ports are simultaneously transmitting LPBfx, all L\_Ports will be bypassed. An L\_Port which transmitted LPBfx and which was bypassed by another LPBfx (where x <> AL\_PA of the L\_Port), may at a later time attempt to deactivate the optional Port Bypass Circuit and participate on the Loop. The L\_Port, which is attempting Loop recovery with LPBfx, may have a faulty transmitter and therefore, can by this means be bypassed by another L\_Port.

21 Each L\_Port in the MONITORING, ARBITRATING, NORMAL-INITIALIZE, LOOP-FAIL-ERR\_INIT, LOOP-FAIL-22 ERR\_INIT-2, OPEN-INIT-SELECT-MASTER, or SLAVE-WAIT-FOR-MASTER state shall retransmit the received LPBfx. 23 When LPBfx is received by the originator (i.e., x = AL\_PA of the L\_Port), the LPBfx shall be replaced with the CFW.

#### 25 7.7.3 Loop Port Enable (LPEyx)

26

39

27 Loop Port Enable (LPEyx) is transmitted on a Loop to enable an L\_Port that had been previously bypassed and to 28 deactivate the optional Port Bypass Circuit without an intervening LIP being received. The destination L\_Port is 29 identified by the AL\_PD in character 3 (y value). The originator of the LPEyx is identified by the AL\_PS in character 4 30 (x value). (See annex I.)

32 When LPEyx is recognized, where  $y = AL_PA$  of the L\_Port, the L\_Port shall set BYPASS to FALSE(0).

34 Each L\_Port in the MONITORING, ARBITRATING, NORMAL-INITIALIZE, LOOP-FAIL-ERR\_INIT, LOOP-FAIL-35 ERR\_INIT-2, OPEN-INIT-SELECT-MASTER, or SLAVE-WAIT-FOR-MASTER state shall retransmit the received LPEyx. 36 When LPEyx is received by the originator (i.e., x = AL\_PA of the L\_Port), the LPEyx shall be replaced with the CFW.

#### 38 7.7.4 Loop Port Enable all (LPEfx)

40 Loop Port Enable all (LPEfx where f = hex 'FF') is transmitted on a Loop to deactivate all Port Bypass Circuits and enable 41 all L\_Ports into the Loop. The originator of the LPEfx is identified by the AL\_PS in character 4 (x value). When an 42 L\_Port has been bypassed, it may have lost its AL\_PA (e.g., the L\_Port is required to relinquish its AL\_PA upon 43 recognizing LIP). Therefore, LPEfx allows these L\_Ports (which no longer have an AL\_PA) to be enabled on the Loop. 44 (See annex I.)

46 When LPEfx is recognized, the L\_Port shall set BYPASS to FALSE(0).

48 Each L\_Port in the MONITORING, ARBITRATING, NORMAL-INITIALIZE, LOOP-FAIL-ERR\_INIT, LOOP-FAIL-49 ERR\_INIT-2, OPEN-INIT-SELECT-MASTER, or SLAVE-WAIT-FOR-MASTER state shall retransmit the received LPEfx. 50 When LPEfx is received by the originator (i.e., x = AL\_PA of the L\_Port), the LPEfx shall be replaced with the CFW. 51

## 1 7.8 Loop Initialization Primitive Sequences (LIP)

If an L\_Port receives three consecutive identical Ordered Sets whose first two characters (fully decoded) are equal to 4 the values shown in table 3, then the L\_Port shall recognize a Loop Initialization Primitive Sequence. If character 3 is 5 equal to hex 'F7', then a normal LIP (LIP(F7)) shall be recognized; if character 3 is equal to hex 'F8', then a Loop Failure 6 LIP (LIP(F8)) shall be recognized; if character 3 is equal to the AL\_PA of the L\_Port, then a reset LIP (LIPyx) shall be 7 recognized; and, if character 3 is equal to hex 'FF', then a reset all LIP (LIPfx) shall be recognized.

<sup>9</sup> Loop Initialization (LIP) is a Primitive Sequence used by an L\_Port to detect if it is part of a Loop or to recover from 10 certain Loop errors (see 8.4.3, item 21 and item 23 and clause 10).

12 The LIP contains information on why the LIP was transmitted in the right-most two characters (characters 3 and 4). Other 13 L\_Ports may make decisions based on this information (e.g., inform an operator of a Loop Failure).

#### 15 7.8.1 Loop Initialization no valid AL\_PA

17 Loop Initialization (LIP(F7,F7)) is used by the originating L\_Port to acquire an AL\_PA.

# 19 7.8.2 Loop Initialization Loop Failure; no valid AL\_PA 20

21 Loop Initialization (LIP(F8,F7)) is used by the originating L\_Port to indicate that a Loop Failure has been detected at its 22 receiver (hex 'F8'); hex 'F7' is used to indicate that the L\_Port does not have a valid AL\_PA.

# 24 **7.8.3** Loop Initialization valid AL\_PA 25

26 Loop Initialization (LIP(F7,AL\_PS)) is used by the originating L\_Port (identified by AL\_PS) to reinitialize the Loop. The 27 L\_Port may have noticed a performance degradation (e.g., it has been arbitrating longer than it deemed reasonable) and 28 is trying to restore the Loop into a known state.

#### 29 30 **7.8.4** Loop Initialization Loop Failure; valid AL\_PA

32 Loop Initialization (LIP(F8,AL\_PS)) is used by the originating L\_Port (identified by AL\_PS) to indicate that a Loop Failure 33 has been detected at its receiver.

#### 35 7.8.5 Loop Initialization reset L\_Port

36
37 Loop Initialization (LIP(AL\_PD,AL\_PS)) is used by the originating L\_Port (identified by AL\_PS) to reset the NL\_Port
38 (identified by AL\_PD). All L\_Ports shall treat this LIP as specified in 7.8.3, however, the NL\_Port at AL\_PD shall also
39 perform a vendor specific reset. If AL\_PD = hex 'FF', a vendor specific reset shall be performed by all L\_Ports (including
40 those without an AL\_PA, but not the one at AL\_PS).

## 28 L\_Port operation

5

7

8

9 10 11

12

13

16

20

24

32

36

37 38

39

41

43

47

48 49

50

51

52

56

4 To simplify L Port design and minimize Transmission Word propagation delay, the following rules apply:

- all routing decisions by the LPSM (except during initialization) shall be made based on the AL\_PA in the Primitive Signals (i.e., during normal operation, no LPSM routing decisions are made based on frame content);
- logging errors that are detected when retransmitting Transmission Words is optional; and,

NOTE — While an L\_Port is not required to log errors encountered while retransmitting Transmission Words, fault isolation and error analysis may be enhanced by doing so.

14 — Transmission Words are not routed to the FC-2 of the NL\_Port in the ARBITRATING and MONITORING states unless REPLICATE is set to TRUE(1) (see 7.3).

17 The maximum delay of a Transmission Word through an L\_Port in the MONITORING or ARBITRATING state shall not 18 exceed six (6) Transmission Word periods except when in clock skew management deletion pending state (see annex 19 A).

21 The following steps provide an example for how an L\_Port transfers one or more ANSI X3, FC-PH-x frames on a Loop: 22

- 23 (1) The L\_Port requests the LPSM to obtain access to the Loop.
- 25 (2) The LPSM enters the ARBITRATING state and transmits its ARB(AL\_PA) in place of the appropriate received Fill
  Word (see 7.1) until a matching ARB(AL\_PA) is received. When the matching ARB(AL\_PA) is received, the L\_Port
  opens the Loop (i.e., stops retransmitting received Transmission Words).
- The LPSM transmits OPNy to establish a point-to-point Loop circuit on the Loop with another L\_Port. OPNy may be followed by ANSI X3, FC-PH-x frame(s). The number of frames that can immediately be transmitted is based on BB\_Credit (see 8.3.4).
- Either L\_Port (of the Loop circuit) may transmit CLS when the L\_Port desires to close the Loop circuit. When an L\_Port receives CLS, it completes transmitting its frame(s), retransmits the CLS, and closes its end of the Loop circuit. When the CLS returns to the L\_Port which originated the CLS, this L\_Port closes its end of the Loop circuit.

NOTE — Since either open L\_Port may transmit CLS, an L\_Port must be prepared to handle CLS simultaneously with or on the next Transmission Word after entering the XMITTED CLOSE state.

## 40 8.1 History variables

#### 42 8.1.1 Access fairness history

44 The access fairness algorithm requires four memory elements that shall be maintained and used by each L\_Port (see 45 8.4 for management requirements of each memory element):
46

- a) ACCESS the value of this variable is used by an L\_Port to determine the status of the fairness window (i.e., whether the L\_Port may arbitrate for access to the Loop). If ACCESS is FALSE(0), then an L\_Port which is using the fairness algorithm, shall not arbitrate for access to the Loop; if ACCESS is TRUE(1), then an L\_Port may arbitrate for access to the Loop and the L\_Port may use the TRANSFER state to open a Loop circuit with another L\_Port.
- b) **ARB\_WON** the value of this variable is used by an L\_Port to indicate that this L\_Port has won arbitration. If ARB\_WON is FALSE(0), then the L\_Port did not win arbitration; if ARB\_WON is TRUE(1), then the L\_Port won arbitration.
- c) **ARB\_PEND** the value of this variable is used by an L\_Port which has been opened while arbitrating to remember that it has transmitted one or more ARB(AL\_PA) Primitive Signals. If ARB\_PEND is FALSE(0), then the L\_Port was not arbitrating; if ARB\_PEND is TRUE(1), the L\_Port was arbitrating.

NOTE — This history variable forces the L\_Port to finish arbitrating even if the L\_Port no longer desires access to the Loop to assure that the fairness window is reset.

4 5

6

7

d) **XMIT 2 IDLES** — the value of this variable is used by an L. Port to remember that after receiving ARB(F0), two (2) Idles shall be transmitted when Idle is received. The current Fill Word when set to Idle shall not be modified until XMIT 2 IDLES is FALSE(0).

8 10

NOTE — Since the Idle is used to reset the fairness window, by transmitting two Idles, the probability of at least one Idle traversing the Loop is increased. If only one Idle is transmitted, it could be removed by another L\_Port if that L\_Port needs to delete a Fill Word for clock skew.

11 12

#### 13 8.1.2 Duplex mode history

15 The OPEN, OPENED and RECEIVED CLOSE state requires one memory element, called DUPLEX, to determine 16 whether the L Port is allowed to originate Data frames. If DUPLEX is FALSE(0), the Loop circuit is operating in half-17 duplex mode; if DUPLEX is TRUE(1), the Loop circuit is operating in full-duplex mode (see 8.4 for management 18 requirements of DUPLEX).

19

#### 20 8.1.3 Replicate mode history

22 The MONITORING and ARBITRATING states require one memory element, called REPLICATE, to remember if OPNr 23 had been received. If REPLICATE is FALSE(0), the states operate normally; if REPLICATE is TRUE(1), all received 24 Transmission Words (except for normal Fill Word processing - updating the CFW appropriately) shall be retransmitted 25 and also shall be provided to the FC-2 of the NL Port for further processing. (See 7.3 and 8.4.3, item 13 and item 14.)

26

27 The OPEN state requires REPLICATE to remember that OPNr was transmitted in the ARBITRATION WON or 28 TRANSFER state. If REPLICATE is FALSE(0), the state operates normally; if REPLICATE is TRUE(1), the L\_Port may 29 originate additional OPNr's; the L\_Port shall not use BB\_Credit management. (See 7.3 and 8.4.3, item 15 and item 16.)

30

#### 31 8.1.4 Operational mode history

32

33 An L Port uses two memory elements to record the L Port's operational mode:

35 36

a) PARTICIPATE — set TRUE(1) if the L\_Port has an AL\_PA, set FALSE(0) if the L\_Port does not have an AL\_PA.

37 38 b) **BYPASS** — set TRUE(1) if the L Port activates its optional Port Bypass Circuit, set FALSE(0) if the L Port deactivates its optional Port Bypass Circuit.

39

40 REPEAT is a symbol that is defined to simplify the LPSM description. REPEAT is TRUE(1), if PARTICIPATE is 41 FALSE(0) or BYPASS is TRUE(1) or both. REPEAT is FALSE(0), if PARTICIPATE is TRUE(1) and BYPASS is 42 FALSE(0). When REPEAT is TRUE(1), the LPSM repeats most incoming transmission words (except for normal Fill 43 Word processing--updating the CFW appropriately) without responding to them. When REPEAT is FALSE(0), the LPSM 44 actively participates on the Loop.

45

47

46 The combined values of the PARTICIPATE and BYPASS variables record the four L Port operational modes:

48 49 50

1) Participating (PARTICIPATE = 1, BYPASS = 0) — the L\_Port has an AL\_PA and is enabled into the Loop. The L Port may use the Loop and respond to all requests directed to it. This is the normal operational mode in which most Loop access occurs. In this mode, REPEAT is FALSE(0).

51 53

52 2) Non-Participating (PARTICIPATE = 0, BYPASS = 0) — the L Port does not have an AL PA, but is enabled into the Loop. The L Port repeats transmission words (except for normal Fill Word processing--updating the CFW appropriately) and only responds to a limited number of requests such as Loop Initialization. If the L Port wishes to obtain an AL\_PA and participate in the Loop, the L\_Port may initiate Loop Initialization; it shall attempt to obtain an AL\_PA if Loop Initialization occurs. In this mode, REPEAT is TRUE(1).

56 57 58

59

60

54 55

> 3) Participating Bypassed (PARTICIPATE = 1, BYPASS = 1) — the L\_Port has an AL\_PA, but is bypassed (i.e., not enabled) from the Loop. The L\_Port activates its optional Port Bypass Circuit if one is present. The L\_Port also repeats transmission words (except for normal Fill Word processing--updating the CFW appropriately) in case no

Port Bypass Circuit is present. The L\_Port shall respond to an LPEyx directed to its AL\_PA. In this mode, REPEAT 1 2 is TRUE(1).

3 4

5

6

4) Non-Participating Bypassed (PARTICIPATE = 0, BYPASS = 1) — the L Port does not have an AL PA and is bypassed (i.e., not enabled) from the Loop. The L\_Port activates its optional Port Bypass Circuit if one is present. The L\_Port also repeats transmission words (except for normal Fill Word processing--updating the CFW appropriately) in case no Port Bypass Circuit is present. The L Port does not respond to any Primitive Signal or Primitive Sequences directed to a specific AL PA. In this mode, REPEAT is TRUE(1).

7 8

#### 10 8.1.5 DHD received history

12 The OPENED state requires one memory element if DHD is supported, called DHD RCV. This variable is set to 13 TRUE(1) if DHD is received. The variable is checked when the L\_Port in the OPENED state has completed all 14 transmissions to the L Port in the OPEN state. If DHD RCV is FALSE(0), then the L Port may continue to wait to 15 receive CLS (normal operation) or it may transmit CLS. If DHD\_RCV is TRUE(1), then the L\_Port shall transmit CLS. 16 (See annex C.)

17

### 18 8.1.6 Error Initialization history

19

20 The LOOP-FAIL-INITIALIZE state may use one memory element, called ERR INIT. The variable is checked by the 21 L Port in the LOOP-FAIL-INITIALIZE state to determine whether Loop Initialization (see clause 10) should be continued 22 or delayed (to avoid initializing in 10.5 when there is a low probability that it will complete). If LIP(F8) is received and 23 ERR INIT is FALSE(0), Loop Initialization shall be attempted; if ERR INIT is TRUE(1), then Loop Initialization shall be 24 delayed. (See 8.4, item 13 and item 21 and 8.4.4.)

#### 26 **8.1.7 ARB(FF)** history

27

28 The MONITORING state uses a memory element, called ARBf SENT, to indicate that the L Port has requested the 29 LPSM to modify its CFW to ARB(FF) from Idles. If ARBf\_SENT is FALSE(0), the current Fill Word is managed normally; 30 if ARBf SENT is TRUE(1), then the current Fill Word shall remain ARB(FF) until an ARB(AL PA) is received or ARB(F0) 31 (if REPEAT is TRUE(1)) is received. (See 8.4.)

32

#### **33 8.2 Timeouts**

## 35 8.2.1 FC-PH timeout values

37 Timeout values (e.g., R T TOV) and related timeout procedures in ANSI X3, FC-PH-x, 29.2, shall be used as 38 appropriate.

39

#### 40 8.2.2 Arbitrated Loop timeout value

42 The Arbitrated Loop timeout value (AL\_TIME) is 15 ms, which represents two times the worst case round-trip latency 43 for a very large Loop. AL\_TIME is based on twice the sum of the following values: 44

45 — 134 times an L Port internal latency of six (6) Transmission Word periods at 1,062 5 Gbits/sec of the L Port and 46

47 — 134 times 10 km, the cable latency (5 ns/meter). 48

49 AL TIME is primarily used during the INITIALIZATION process to control events that require a Loop round-trip latency 50 to complete. The sequencing of these events must be coordinated between multiple L Ports, which requires that all 51 L Ports use AL TIME consistently. During the INITIALIZATION process, L Ports shall measure AL TIME with a 52 tolerance of -0%, +20% (i.e., an AL\_TIME timeout shall expire from a minimum of 15ms up to a maximum of 18ms).

53

NOTE — It is conceivable that the maximum round-trip delay of a Loop configuration is greater than the AL TIME. However, determining 55 interoperability when using a different AL\_TIME value is outside the scope of this standard.

#### 1 8.2.3 Loop timeout value

12

14

19

21 22

23

27

29

35

3 The Loop timeout value (LP\_TOV) is 2 seconds. LP\_TOV is used to keep a Loop from deteriorating due to protocol 4 errors or lost Ordered Sets. For example, LP\_TOV is used to reset the fairness window (see 4.3) and during the 5 INITIALIZATION process to time start-up events (see 10.5.4).

### **7 8.3 Operational characteristics**

## 9 8.3.1 Transmission Word processing

#### 11 8.3.1.1 Power-on Transmission Words

13 At power-on, the L\_Port shall turn off its transmitter until it is ready to participate in Loop Initialization.

#### 15 8.3.1.2 Invalid Transmission Words and Transmission Characters

17 An L\_Port shall make substitutions for invalid received Transmission Words and Transmission Characters (see 8.4) as 18 follows:

20 — in the MONITORING or ARBITRATING states:

- if an invalid Transmission Word is detected, the L\_Port shall substitute the CFW for that Transmission Word.
- if an invalid Beginning Running Disparity is detected on an Ordered Set, the L\_Port shall substitute the CFW.
- 26 in any other state the L\_Port shall follow the rules defined in ANSI X3, FC-PH-x, 24.3.5, and clause 29.

#### 28 8.3.2 Clock skew management

30 When an L\_Port implements receive and transmit clocks with different reference sources, a buffer is required between 31 the receiver and transmitter logic to manage the clock frequency and phase differences (see annex G for clock design 32 options). When a buffer is required, the L\_Port shall implement the buffer as defined in annex A. To prevent buffer 33 over-run or under-run, the L\_Port shall use the clock skew management rules defined in annex A to control the level of 34 data.

36 When processing Transmission Words between frames, any ARByx shall be treated the same as Idle. Fill Words or any 37 Ordered Set defined for use as a Primitive Sequence shall be treated equally. (See clause 7; ANSI X3, FC-PH-x, clause 38 17; and, annex A and G.)

#### 40 8.3.3 Error detection and recovery

42 Each state in 8.4 contains the procedures for handling failures. State transitions are considered to take place 43 instantaneously and no error detection takes place during a state transition. Any failure or subsequent state request that 44 occurs during a state transition shall be detected in the subsequent state.

46 Following recovery from a failure, the L\_Port shall comply with the provisions for Sequence integrity, error detection, 47 and Sequence recovery specified in ANSI X3, FC-PH-x, 24.3.5 and clause 29.

## 49 8.3.4 BB\_Credit and Available\_BB\_Credit

51 BB\_Credit and Available\_BB\_Credit are used when transmitting a SOFc1, a Class 2, or a Class 3 frame. Before Login, 52 the "Alternate BB\_Credit Management" bit (see ANSI X3, FC-PH-x, 23.6.3 and 26.5) and BB\_Credit shall be set to 0 and 53 one (1) in the OLD-PORT state and to 1 and zero (0) in the OPEN-INIT-START state, respectively (see 8.4.3 item 21 54 and item 23, and 10.5.4). During Login, BB\_Credit shall be set to a value that represents the number of receive buffers 55 that the L\_Port shall guarantee to have available when a Loop circuit is established.

Fibre Channel - Arbitrated Loop

1 When on a Loop, L\_Ports have unique characteristics (unlike point-to-point or Fabric-attached N\_Ports):

23 — Loop circuits are dynamic;

4

7

10

12

30

36 37

38

39

41 42

43

44

45

48

- 5 if not properly managed, an L\_Port may have frames in the receive buffers from the previous Loop circuit when a new Loop circuit is established; even a BB\_Credit equal to one (1) may overrun the receive buffers;
- 8 using BB\_Credit equal to zero (0) requires a turn-around delay and impedes performance at the beginning of each Loop circuit; and,
- 11 balancing BB\_Credit at the end of a Loop circuit may impede performance.

13 "Alternate BB\_Credit Management" is used to achieve the best performance while addressing these unique Loop 14 characteristics. To avoid a turn-around delay at the beginning of a Loop circuit, L\_Ports may take advantage of the 15 BB\_Credit which is established during Login. Although balancing BB\_Credit is not required (receive buffers may be 16 emptied after the Loop circuit is closed), the BB\_Credit value represents the number of receive buffers that an L\_Port 17 is assumed to have available when the next Loop circuit is established. Therefore, an L\_Port shall not enter the 18 MONITORING state until the number of available receive buffers is at least equal to the largest BB\_Credit value which 19 the L\_Port disseminated during Login.

21 BB\_Credit in the following discussion is identified as *open* BB\_Credit (i.e., the BB\_Credit of the L\_Port which transmits 22 the OPNy) and *opened* BB\_Credit (i.e., the BB\_Credit of the L\_Port which receives the OPNy) (see annex F).

24 A positive opened BB\_Credit allows the L\_Port to follow OPNy with frames, without waiting for an R\_RDY (i.e., there 25 is no round-trip delay).

NOTE — "Alternate BB\_Credit Management" is written from the view of the L\_Port which transmits the OPNy. This L\_Port knows the opened BB\_Credit and its open BB\_Credit, but it has no knowledge of what the opened L\_Port will use for the open BB\_Credit. The L\_Port which receives the OPNy may choose to use the open BB\_Credit, or immediately use Available\_BB\_Credit.

#### 31 8.3.4.1 BB\_Credit management per Loop circuit

33 For each Loop circuit, BB\_Credit for the L\_Ports in the OPEN and OPENED state is any value less than or equal to the 34 BB\_Credit which the other L\_Port in the Loop circuit advertised during Login. L\_Ports shall not have more than 255 35 outstanding R\_RDYs during any Loop circuit.

NOTE — If the L\_Port in the OPEN state is using an opened BB\_Credit of zero (0), a Loop turn-around delay is required (i.e., an R\_RDY must be received) before the L\_Port is allowed to transmit the first frame.

#### 40 The L\_Port which transmits OPNy shall obey the following rules for transmitting R\_RDYs:

NOTE — Since a minimum of six (6) Fill Words are required between the OPNy and the first frame, the L\_Port may transmit one R\_RDY instead of one Fill Word without any performance penalty. The number of R\_RDYs which the L\_Port transmits before the first frame is a balance between delaying the transmission of the first frame and delaying receiving frames.

- 46 if the open BB\_Credit equals zero (0), the L\_Port shall transmit one R\_RDY for each currently available receive
   47 buffer.
- 49 if the open BB\_Credit is greater than zero (0), the L\_Port shall transmit one R\_RDY for each BB\_Credit which this
   50 L\_Port advertised plus one R\_RDY for each additional available receive buffer.
   51
- 52 If CLS is received before all R\_RDYs have been transmitted, the remaining R\_RDYs are not required to be transmitted in the Loop circuit.
  54

55 The L\_Port may transmit the number of frames specified by the opened BB\_Credit before receiving an R\_RDY. The 56 L\_Port shall discard one received R\_RDY for each of these frames sent. When the number of discarded R\_RDYs equals 57 the opened BB\_Credit, the L\_Port shall use Available\_BB\_Credit management.

#### 1 The L\_Port which receives OPNy shall obey the following rules for transmitting R\_RDYs:

NOTE — The number of R\_RDYs which the L\_Port transmits before the first frame is a balance between delaying the transmission of the first frame and delaying receiving frames.

4 5 6

6 — if the opened BB\_Credit equals zero (0), the L\_Port shall transmit one R\_RDY for each currently available receive buffer.

8

— if the opened BB\_Credit equals zero (0), the L\_Port may transmit CLS if there are no available receive buffers.

10

11 — if the opened BB\_Credit is greater than zero (0), the L\_Port shall transmit one R\_RDY for each BB\_Credit which this L\_Port advertised plus one R\_RDY for each additional available receive buffer.

13

14 — If CLS is received before all R\_RDYs have been transmitted, the remaining R\_RDYs are not required to be 15 transmitted in the Loop circuit.

16

17 The L\_Port shall initialize the open BB\_Credit to zero (0). If the L\_Port can determine the open BB\_Credit, it may 18 transmit the number of frames specified by the open BB\_Credit. If the L\_Port transmitted frames based on the open 19 BB\_Credit, it shall discard one received R\_RDY for each of these frames sent. When the number of discarded R\_RDYs 20 equals the open BB\_Credit, the L\_Port shall use Available\_BB\_Credit management.

21

#### 22 8.3.4.2 Available BB Credit management per Loop circuit

23

24 Once the L\_Port has discarded the same number of R\_RDYs as BB\_Credit, the L\_Port shall use Available\_BB\_Credit 25 for transmitting additional frames.

26

27 Available\_BB\_Credit is one of the following values:

28

29 — zero (0) – the initial value until one or more R\_RDYs have been received; or. 30

31 — the number of R RDYs received less the number of frames transmitted.

- 32
  33 The L\_Port may transmit the number of frames specified by Available\_BB\_Credit. For each frame sent, 34 Available BB Credit is decremented by one (1); for each R RDY received, Available BB Credit is incremented by one
- 35 (1). As long as Available BB Credit greater than zero, the L Port may transmit frames during this Loop circuit.

### 1 8.4 Loop Port State Machine (LPSM)

3 The Loop Port State Machine (LPSM) shall be used to define the behavior of the L\_Ports when they require access to 4 and use of a Loop. The following subclauses specify the state names, state diagram, and item references for the LPSM.

#### **6 8.4.1 State names**

2

14

15

17

20

23

26

28

30

33

38

8 The state names and numbers used in the LPSM, along with a brief description, are given below. Reference items for 9 each state are considered part of each state. The reference item numbers are identified in the L\_Port state machine 10 diagram in 8.4.2. The reference item text follows the state machine diagram in 8.4.3.

12 **MONITORING (0):** The LPSM is transmitting received Transmission Words and, if it is in the Participating mode, monitoring the Loop for certain Ordered Sets (e.g., OPNy and OPNr). This is the

default state of any L\_Port.

16 **ARBITRATING (1):** The LPSM is arbitrating for control of the Loop.

18 **ARBITRATION WON (2):** The LPSM has received a matching ARB(AL\_PA) (i.e., AL\_PA = AL\_PA of this L\_Port)

while arbitrating.

21 **OPEN (3):** The LPSM has transmitted OPNy while in the ARBITRATION WON state. Normal FC-2

22 protocol follows.

24 **OPENED (4):** The LPSM has received a matching OPNy (i.e., y = AL\_PA of this L\_Port) while in the

25 MONITORING or ARBITRATING state. Normal FC-2 protocol follows.

27 **XMITTED CLOSE (5):** The LPSM has transmitted CLS and intends to relinquish control of the Loop.

29 **RECEIVED CLOSE (6):** The LPSM has received CLS.

31 **TRANSFER (7):** The LPSM, while in the OPEN state, has transmitted CLS and requires the Loop to

32 communicate with another L\_Port.

36 **OLD-PORT (A):** The LPSM has determined that it wants to operate in a point-to-point mode utilizing ANSI

37 X3, FC-PH-x protocol without FC-AL.

34 INITIALIZATION process (8): The LPSM is initializing or re-initializing.<sup>3</sup>

<sup>3</sup>The INITIALIZATION process encompasses the INITIALIZING and OPEN-INIT states that were defined in the first publication of this standard.

# $\begin{array}{ccc} 1 & \textbf{8.4.2} & \textbf{State diagram} \\ 2 & \end{array}$

3 The state diagram is shown in figure 3. The numbered reference items for states and state transitions in 8.4.3 are 4 normative parts of the LPSM definition. If the details were in the state diagrams, the diagrams would be difficult to read 5 and interpret.

7 States are identified with a single letter or digit followed by a single colon character (e.g., 6:). Transitions identified as 8 "(Xn):", where *n* is a single digit or letter, represent valid transitions from multiple states to the ending state, *n*, caused 9 by an event outside the steady state operation of the LPSM. A transition identified as "(mn):", where *m* and *n* are single 10 digits or letters, represents a transition from state *m* to state *n*. Each transition and state is accompanied by detailed 11 specifications and requirements identified by the numbered reference item.



Figure 3 State Diagram

#### 1 8.4.3 Reference items

2

3 For detailed information about a state or state transition, refer to the item number in the list below.

5 For conditions that are not explicitly listed in this section as causing state changes to occur, the LPSM shall remain in 6 the current state.

8 **Transition (X8):** This transition<sup>4</sup> shall be made at power-on of an L Port, after detecting a failure (see clause 10 and ANSI X3, FC-PH-x, clause 23), when a LIP is recognized, or from any state when the L Port requests it (see 10.5.3). 9

10 11

All fibre-type dependent operations shall be complete before making this transition (e.g., Open Fibre Control) (see ANSI X3, FC-PH-x, clauses 5 to 10).

12 13

14 2 Transition (0A:; (8A): The LPSM shall make the transition to the OLD-PORT state (if supported) (see item 13, item 15 23, and 10.5.4).

16

17 3 **Transition (01):** The LPSM shall make the transition to the ARBITRATING state (see item 13 and item 14).

18

19 4 **Transitions (51):**, **(61):** The LPSM shall make the transition to the ARBITRATING state (see item 14, item 18, and 20 item 19).

21

22 5 Transition (12): The LPSM shall make the transition to the ARBITRATION WON state (see item 14 and item 15).

23

24 6 **Transition (23):** The LPSM shall make the transition to the OPEN state (see item 15 and item 16).

25

26 7 Transitions (04):, (14): The LPSM shall make the transition to the OPENED state (see item 13, item 14, and item 27 17).

28

29 8 Transitions (35):, (45): The LPSM shall make the transition to the XMITTED CLOSE state (see item 15, item 16, 30 item 17 and item18).

31

32 9 Transitions (36):, (46): The LPSM shall make the transition to the RECEIVED CLOSE state (see item 16, item 17, 33 and item 19).

34

35 10 **Transition (37):** The LPSM shall make the transition to the TRANSFER state (see item 16 and item 20).

36

37 11 **Transition (73):** The LPSM shall make the transition to the OPEN state (see item 16 and item 20).

38

39 12 Transitions (X0):, (50):, (60):, (70): The LPSM shall make the transition to the MONITORING state (see item 13, item 15, item 18, and item 20). 40

<sup>&</sup>lt;sup>4</sup>Some implementations may choose to allow an L\_Port to exit the INITIALIZATION process without completing initialization. These L\_Ports 'initialize' outside the scope of this standard.

|                          | TC-AL-2 lev 0.6, Testuary 3, 1777                                                                                                                                                                                                                                                                                                                              |
|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 13<br>2<br>3<br>4<br>5 | <b>State 0 (MONITORING) actions (</b> table 4 and the following text describe the MONITORING state): The LPSM shall set ERR_INIT to FALSE(0), DUPLEX to FALSE(0), ARB_WON to FALSE(0), ARB_PEND to FALSE(0), ARBf_SENT to FALSE(0), and REPLICATE to FALSE(0). The LPSM shall retransmit all received Transmission Words unless specifically stated otherwise. |
| 6<br>7<br>8              | If PARTICIPATE is FALSE(0), the L_Port does not have an AL_PA. Therefore, the tests for val = AL_PA, $x = AL_PA$ , or $y = AL_PA$ are ignored and the entries for val <> AL_PA, $x <> AL_PA$ , or $y <> AL_PA$ shall be followed.                                                                                                                              |
| 9                        | If Idle is received, the CFW shall be modified as follows:                                                                                                                                                                                                                                                                                                     |
| 10<br>11                 | — if REPEAT is FALSE(0) and:                                                                                                                                                                                                                                                                                                                                   |
| 12<br>13                 | <ul> <li>if ARBf_SENT is FALSE(0), the CFW shall be set to Idle and ACCESS shall be set to TRUE(1) or</li> </ul>                                                                                                                                                                                                                                               |
| 14<br>15                 | <ul><li>if ARBf_SENT is TRUE(1), the CFW shall be changed to ARB(FF).</li></ul>                                                                                                                                                                                                                                                                                |
| 16<br>17                 | — if REPEAT is TRUE(1), the CFW shall be set to Idle.                                                                                                                                                                                                                                                                                                          |
| 18<br>19                 | If ARByx is received, the CFW shall be modified as follows:                                                                                                                                                                                                                                                                                                    |
| 20<br>21                 | — if ARByx = ARB(F0) and the CFW is Idle or ARB(FF):                                                                                                                                                                                                                                                                                                           |
| 22<br>23                 | <ul><li>if REPEAT is FALSE(0), the CFW shall not be changed;</li></ul>                                                                                                                                                                                                                                                                                         |
| 24<br>25<br>26           | <ul> <li>if REPEAT is TRUE(1), the CFW shall be changed to ARB(F0), ARBf_SENT shall be set to FALSE(0), and<br/>XMIT_2_IDLES shall be set to TRUE(1);</li> </ul>                                                                                                                                                                                               |
| 27<br>28<br>29<br>30     | NOTE — If an L_Port is in the MONITORING state while the Loop is in the Initialization process as described in clause 10, then PARTICIPATE must remain FALSE(0) or BYPASS must remain TRUE(1) until ARB(F0) is received by every L_Port. ARB(F0) during the Initialization process indicates that a LIM has been selected                                      |
| 31<br>32<br>33           | <ul> <li>if ARByx = ARB(F0) and the CFW is neither Idle nor ARB(FF), the CFW shall be set to ARB(F0), ARBf_SENT shall be set to FALSE(0), and XMIT_2_IDLES shall be set to TRUE(1);</li> </ul>                                                                                                                                                                 |
| 34<br>35                 | — if ARByx = ARB(FF), the CFW shall be changed to ARB(FF);                                                                                                                                                                                                                                                                                                     |
| 36<br>37                 | — if ARByx <> ARB(val) (i.e., y <> x), the CFW should not be changed; <sup>5</sup> or,                                                                                                                                                                                                                                                                         |
| 38<br>39                 | — if ARByx = ARB(val):                                                                                                                                                                                                                                                                                                                                         |
| 40 41                    | - if val <> AL_PA of the L_Port and:                                                                                                                                                                                                                                                                                                                           |
| 42<br>43<br>44           | <ul> <li>if the CFW is not Idle or XMIT_2_IDLES is FALSE(0), the CFW shall be set to ARB(val) and ARBf_SENT<br/>shall be set to FALSE(0) or</li> </ul>                                                                                                                                                                                                         |
| 45<br>46                 | - if the CFW is Idle and XMIT_2_IDLES is TRUE(1), the CFW shall not be changed.                                                                                                                                                                                                                                                                                |
| 47<br>48                 | <ul> <li>if val = AL_PA of the L_Port, the CFW shall be set to Idle, ARBf_SENT shall be set to FALSE(0).</li> </ul>                                                                                                                                                                                                                                            |
| 49<br>50<br>51<br>52     | If a Fill Word is to be transmitted, the CFW shall be used. If the CFW is Idle and XMIT_2_IDLES is TRUE(1), XMIT_2_IDLES shall be set to FALSE(0) after two Idles are transmitted.                                                                                                                                                                             |

 $<sup>^5</sup>$ Some L\_Ports may set the CFW to the received ARByx, but this practice is not recommended.

## If REPEAT is FALSE(0):

a) if REPLICATE is TRUE(1), the LPSM shall receive (i.e., present to the FC-2 of the NL\_Port for further processing) and retransmit all Transmission Words (except for normal Fill Word processing - updating the CFW appropriately);

b) if OPNfr is received, the LPSM of the NL\_Port shall set REPLICATE to TRUE(1) and shall retransmit the received OPNfr:

c) if OPNyr is received, where y = AL PA of the NL Port, the LPSM shall set REPLICATE to TRUE(1) and shall retransmit the received OPNyr;

d) if OPNy is received, where y = AL PA of the L Port, the LPSM shall make the transition to the OPENED state (see item 7 and item 17);

e) if any other OPNy is received, it shall be retransmitted;

f) if MRKtx is received and:

if x = AL PA of the L Port, the LPSM shall transmit the CFW; the MRKtx is discarded;

 if the MK\_TP and AL\_PS match the expected values, the action identified by MK\_TP shall be performed;

if x <> AL PA of the L Port, the received MRKtx shall be retransmitted.

a) if CLS is received while REPLICATE is TRUE(1), the LPSM shall set REPLICATE to FALSE(0) and retransmit the received CLS:

h) if the L Port requests arbitration (REQ(arb own AL PA)) and ACCESS is TRUE(1), the LPSM shall make the transition to the ARBITRATING state (see item 3 and item 14);

if LP TOV has elapsed since the L Port began requesting arbitration (REQ(arb own AL PA)), ACCESS may be set to TRUE(1); or,

if the L Port requests to transmit a MRKtx (REQ(mark as tx)), the LPSM shall transmit one MRKtx at the next Fill Word (see clause 7), unless REQ(mark as tx) is removed before MRKtx is transmitted.

If LIP is recognized:

 if BYPASS is FALSE(0), the LPSM shall make the transition to the OPEN-INIT-START state (see item 1, item. 21, and clause 10); or,

— if BYPASS is TRUE(1), the L Port shall relinquish its AL PA, shall set PARTICIPATE to FALSE(0), and shall remain in the MONITORING state.

If LPByx (y = AL\_PA of the L\_Port) or LPBfx is recognized or the L\_Port requests to be bypassed (REQ(bypass L Port)), the LPSM shall set BYPASS to TRUE(1); shall set REPLICATE to FALSE(0); and, shall retransmit the LPB, if one was received.

If LPEyx (y = AL\_PA of the L\_Port) or LPEfx is recognized or the L\_Port requests to be enabled (REQ(enable L Port)), the LPSM shall set BYPASS to FALSE(0); and, shall retransmit the LPE, if one was received.

The LPSM shall retransmit all other received Transmission Words on the Loop (see 8.3.1).

Invalid Transmission Character substitution shall be performed as specified in 8.3.1.

If the L\_Port requests to transmit ARB(FF) (REQ(arbitrate (FF))) the LPSM shall set ARBf\_SENT to TRUE(1) after 

six (6) Idles have been forwarded.

6 7 8

9 10 11

12

13

14 15 16

17

18

> 23 24 25

> 26 27 28

If the L\_Port requests initialization (REQ(initialize)), the LPSM shall make the transition to the NORMAL-INITIALIZE state (see item 1, item 21, and clause 10).

If the L\_Port requests to use the point-to-point protocol as defined in FC-PH-x (REQ(old-port)), the LPSM shall make the transition to the OLD-PORT-REQ state (see item 2, item 23, and 10.5.4.3).

If the LPSM detects a Loop Failure on its inbound fibre and:

- if REPEAT is FALSE(0), the LPSM shall make the transition to the INITIALIZATION process (see item 21 and 10.5.4).
- if REPEAT is TRUE(1), the LPSM shall transmit LIP(F8) until the Loop recovers from the failure. The L Port shall remain in the MONITORING state.

If the L Port requests not to participate on the Loop (REQ(nonparticipat.)), it shall relinquish its AL PA; set PARTICIPATE to FALSE(0). The LPSM may transmit LIPs (with the right-most two characters equal to hex 'F7F7') to invoke the Loop Initialization procedure and allow another L Port to acquire the relinquished AL PA. If LIPs are transmitted, the L\_Port shall transmit at least 12 LIPs. The LIPs are only transmitted once for each REQ(nonparticipat.) to allow this request to be active until the L\_Port requests to participate (REQ(participating)).

NOTE — The L\_Port may arbitrate for the Loop (using ARB(AL\_PA) in order to quiesce any ongoing activity before transmitting LIP.

If the L\_Port requests to participate on the Loop (REQ(participating)), the LPSM shall make the transition to the NORMAL-INITIALIZE state (see item 1, item 21, and clause 10).

NOTE — The L\_Port may arbitrate for the Loop (using ARB(val) where val is a trusted AL\_PA) in order to quiesce any ongoing activity before transmitting LIP.

State 1 (ARBITRATING) actions (table 5 and the following text describe the ARBITRATING state): The LPSM shall retransmit all received Transmission Words unless specifically stated otherwise. The LPSM shall transmit an ARB(AL\_PA) (where AL\_PA is the AL\_PA of the L\_Port) when either an Idle or a lower priority ARB(AL\_PA), ARB(F0), or ARB(FF) is received. Once the LPSM has transmitted its own ARB(AL\_PA), it shall set ARB\_PEND to TRUE(1) and shall not transmit a lower-priority ARB(AL\_PA).

If Idle is received and:

if XMIT\_2\_IDLES is FALSE(0), the CFW shall be set to ARB(AL\_PA) (where AL\_PA is the AL\_PA of the L\_Port) or

— if XMIT\_2\_IDLES is TRUE(1), the CFW shall be set to Idle.

If ARByx is received, where ARByx  $\ll$  ARB(val) or ARByx = ARB(val) and val does not equal the AL\_PA of the L\_Port, the CFW shall be modified as follows:

— if XMIT 2 IDLES is FALSE(0) or the CFW is not Idle and:

if ARByx = ARB(val) where val < AL\_PA of the L\_Port, the CFW shall be changed to the received ARB(val);</li>

if ARByx = ARB(val) where val = hex 'F0', the CFW shall be changed to ARB(AL\_PA) (where AL\_PA is the AL\_PA of the L\_Port) and XMIT\_2\_IDLES shall be set to TRUE(1);

 if ARByx = ARB(val) where val > AL\_PA of the L\_Port, the CFW shall be changed to ARB(AL\_PA) (where AL\_PA is the AL\_PA of the L\_Port); or,

if ARByx <> ARB(val), the CFW should not be changed.<sup>6</sup>

— if XMIT 2 IDLES is TRUE(1) and the CFW is Idle, the CFW shall not be changed.

If a Fill Word is to be transmitted, the CFW shall be used. If the CFW is Idle and XMIT\_2\_IDLES is TRUE(1), XMIT\_2\_IDLES shall be set to FALSE(0) after two Idles are transmitted.

If ARB(val) is received, where val = AL\_PA of the L\_Port, the LPSM shall make the transition to the ARBITRATION WON state (see item 5 and item 15).

If REPLICATE is TRUE(1), the LPSM shall receive (i.e., present to the FC-2 of the NL\_Port for further processing) and retransmit all Transmission Words (except for normal Fill Word processing - updating the CFW appropriately);

NOTE — To avoid a "broadcast storm", an FL\_Port does not propagate any Transmission Words into the Fabric.

If OPNfr is received, the LPSM of the NL\_Port shall set REPLICATE to TRUE(1) and shall retransmit the received OPNfr.

If OPNyr is received, where  $y = AL_PA$  of the NL\_Port, the LPSM shall set REPLICATE to TRUE(1) and shall retransmit the received OPNyr.

If OPNy is received, where y = AL\_PA of the L\_Port, the LPSM shall make the transition to the OPENED state (see item 7 and item 17).

If any other OPNy or OPNr is received, it shall be retransmitted.

If CLS is received and REPLICATE is TRUE(1), REPLICATE shall be set to FALSE(0). The CLS shall be retransmitted.

<sup>&</sup>lt;sup>6</sup>Some L\_Ports may set the CFW to the received ARByx, this practice is not recommended.

If MRKtx is received and:

 — if  $x = AL_PA$  of the L\_Port, the LPSM shall transmit the CFW; the MRKtx is discarded;

if the MK\_TP and AL\_PS match the expected values, the action identified by MK\_TP shall be performed; or,

— if x <> AL\_PA of the L\_Port, the received MRKtx shall be retransmitted.

If LIP is recognized, the LPSM shall make the transition to the OPEN-INIT-START state (see item 1, item 21, and clause 10).

If LPByx (y = AL\_PA of the L\_Port) or LPBfx is recognized, the LPSM shall set BYPASS to TRUE(1) and shall make the transition to the MONITORING state (see item 12 and item 13).

Invalid Transmission Word substitution shall be performed as specified in 8.3.1; any other received Transmission Words shall be retransmitted on the Loop.

If the LPSM detects a Loop Failure on its inbound fibre or the L\_Port requests initialization (REQ(initialize)), the LPSM shall make the transition to the INITIALIZATION process (see item 1, item 21, and clause 10).

If the L\_Port requests to transmit a MRKtx (REQ(mark as tx)), the LPSM shall transmit one MRKtx at the next Fill Word (see clause 7), unless REQ(mark as tx) is removed before MRKtx is transmitted.

5

7

8

10

11

12 13

| 1 15 | State 2 (ARBITRATION WON) <sup>7</sup> actions (table 6 and the following text describe the ARBITRATION WON state) |
|------|--------------------------------------------------------------------------------------------------------------------|
| 2    | This is a transition state during which Transmission Words are not received.                                       |

The ARB(val) which was received in the ARBITRATING state, is replaced with the appropriate OPN as follows:

- if the L\_Port requires access to the Loop (REQ(open yx), REQ(open yy), REQ(open fr), or REQ(open yr)), the LPSM shall transmit OPNy or the requested OPNr and shall make the transition to the OPEN state (see item 6 and item 16). If OPNr is transmitted, REPLICATE shall be set to TRUE(1).
- if the L\_Port does not need access to the Loop (REQ(close)), the LPSM shall transmit OPNyy (where y = AL\_PA of the L\_Port) and shall make the transition to the OPEN state (see item 6 and item 16).

NOTE — The L\_Port transitions through the OPEN state in order to properly manage the fairness window.

<sup>&</sup>lt;sup>7</sup>The ARBITRATION WON state is a documentation artifact and may not be defined in some implementations. In FC-AL (ANSI X3.272:1996), a decision was made in this state whether to open the Loop or not; in this standard, the only decision is whether to open this L\_Port (and to close the Loop without sacrificing the fairness window), to open another L\_Port (normal operation), or to initialize.

1 16 State 3 (OPEN) actions (table 7 and the following text describe the OPEN state): To identify this as the L\_Port that won arbitration, the LPSM shall set ARB\_WON to TRUE(1), ARB\_PEND to FALSE(0), DUPLEX to TRUE(1), and the CFW to ARB(F0). If the L Port is using the access fairness algorithm, ACCESS shall be set to FALSE(0); if the 3 L Port is not using the access fairness algorithm, ACCESS shall be set to TRUE(1). The LPSM shall transmit at 4 least six (6) Ordered Sets (i.e., CFWs and R RDYs) before transmitting any frames or CLS (see 8.3.4.1). 5

6 7

NOTE — The six (6) Ordered Sets maintain the ANSI X3, FC-PH-x spacing before SOF; R\_RDYs allow the OPENED L\_Port to transmit frame(s) without using BB\_Credit. One R\_RDY does not take any extra bandwidth.

8 9 10

11

The L\_Port shall process, and shall not retransmit subsequent Transmission Words received on its inbound fibre. The L\_Port shall transmit Primitive Signals, Primitive Sequences, or frames as specified in ANSI X3, FC-PH-x (see 8.3.4).

12 13 14

If Idle is received, the CFW shall be set to Idle and ACCESS shall be set to TRUE(1).

15 16

If ARB(F0) is received, the CFW shall be set to Idle and XMIT\_2\_IDLES shall be set to TRUE(1).

17 18

NOTE — Receiving ARB(F0) indicates that no other L\_Port is now arbitrating (i.e., no L\_Port changed ARB(F0) to ARB(val)).

19 20

If a Fill Word is to be transmitted, the CFW shall be used. If the CFW is Idle and XMIT 2 IDLES is TRUE(1), XMIT\_2\_IDLES shall be set to FALSE(0) after two Idles are transmitted.

21 22 23

If CLS is received, the LPSM shall make the transition to the RECEIVED CLOSE state (see item 9 and item 19).

24 25

If MRKtx is received, where the MK\_TP and AL\_PS match the expected values, the action identified by MK\_TP shall be performed. The received MRKtx shall not be retransmitted.

26 27 28

If REPLICATE is TRUE(1) and the L Port requests a broadcast replicate (REQ(open fr) or another selective replicate REQ(open vr)), the LPSM shall transmit OPN(fr) or one OPN(vr) for each request at the next appropriate Fill Word. respectively.

33

34

If ACCESS is TRUE(1) and the L\_Port requests a transfer (REQ(transfer)), the LPSM shall transmit CLS instead of the appropriate Fill Word and then shall make the transition to the TRANSFER state (see item 10 and item 20). If ACCESS is FALSE(0), the request to transfer is treated as a request to close. If a Class 1 connection exists, the L Port shall remove the Class 1 connection before transmitting CLS; only the L Port which received EOFdt shall transmit the first CLS.

39

40

41

42

The LPSM may begin to close the Loop (REQ(close)) or REQ(send DHD) by transmitting CLS or DHD instead of the next appropriate Fill Word. If CLS is transmitted, the LPSM shall make the transition to the XMITTED CLOSE state or the TRANSFER state. If DHD is transmitted, the LPSM shall remain in the OPEN state, shall set DUPLEX to FALSE(0) and shall not transmit Data frames. If a Class 1 connection exists, the L Port shall remove the Class 1 connection before transmitting CLS; only the L Port which received EOFdt shall transmit CLS (see item 8 and item 18 or item 20).

43 44 45

NOTE — Reasons for transmitting CLS or DHD include, but are not limited to:

46 47 48

49

50 51

- ARB(val) was detected to indicate that another L\_Port is arbitrating (the OPEN L\_Port may close the Loop at a convenient time);
- frame transmission is required with a different L\_Port;
- the L\_Port has not received any credit to transmit frames before a timeout occurred (an appropriate value would be AL\_TIME since this L Port is the originator of the Loop circuit);
- there are no additional frames to transmit to the other L\_Port; or,
- the L\_Port is making the transition to the Non-Participating mode.

52 53 54

If LIP is recognized, the LPSM shall make the transition to the OPEN-INIT-START state (see item 1, item 21, and clause 10).

| 1 |  |
|---|--|
| 2 |  |

If LPB is recognized:

3 4

— if x = AL\_PA of the L\_Port, the L\_Port should stop transmitting LPB; the received LPByx shall be discarded, or

5

— if y = AL\_PA of the L\_Port or hex 'FF', the LPSM shall set BYPASS to TRUE(1) and transition to the MONITORING state (see item 12 and item 13).

6 7 8

If REPLICATE is TRUE(1), received Transmission Words shall not be forwarded; they shall either be processed or be discarded.

9 10 11

If the L Port requests another L Port to be bypassed (REQ(bypass L Port y) or REQ(bypass all)) or enabled (REQ(enable L Port y) or REQ(enable all)), the LPSM shall begin to transmit LPB or LPE at the next Fill Word, until the Primitive Sequence is received.

13 14

12

If the LPSM detects a Loop Failure on its inbound fibre or the L Port requests initialization (REQ(initialize)), the 15 LPSM shall make the transition to the INITIALIZATION process (see item 1, item 21, and clause 10). 16

17

18 If the L\_Port requests to transmit a MRKtx (REQ(mark as tx)), the LPSM shall transmit one MRKtx at the next Fill 19 Word (see clause 7), unless REQ(mark as tx) is removed before MRKtx is transmitted.

1 17 State 4 (OPENED) actions (table 8 and the following text describe the OPENED state): The LPSM shall set ARB\_WON to FALSE(0), REPLICATE to FALSE(0), DHD\_RCV to FALSE(0), and shall transmit the CFW to replace the received OPNy. The L Port shall transmit at least six (6) Ordered Sets (CFWs and R RDYs) before transmitting any frames or CLS (see 8.3.4.1). If the opened BB Credit is zero (0), and the L Port has no available receive buffers, the L Port may transmit CLS and make the transition to the XMITTED CLOSE state (see item 8 and item18). The L Port shall process, and shall not retransmit subsequent Transmission Words received on its inbound fibre. The L Port shall transmit Primitive Signals, Primitive Sequences, or frames as specified in ANSI X3, FC-PH-x (see 8.3.4). If OPNyx was received, DUPLEX shall be set to TRUE(1); if OPNyy was received, DUPLEX shall be set to FALSE(0) and no Data frames shall be transmitted. 

If ARB\_PEND is TRUE(1) and if the L\_Port no longer needs access to the Loop (e.g., it was able to complete the transmission of all its frames), then the L\_Port may set ARB\_PEND to FALSE(0). Subsequent to setting ARB\_PEND to FALSE(0), the L\_Port shall change the CFW to the next received Fill Word and then transmit a minimum of six (6) CFWs before transmitting CLS.

If Idle is received and:

— if ARB\_PEND is FALSE(0), the CFW shall be set to Idle and ACCESS shall be set to TRUE(1) or

 — if ARB\_PEND is TRUE(1) and:

 if XMIT\_2\_IDLES is FALSE(0), the CFW shall be changed to ARB(val) (where val = AL\_PA of the L\_Port) or

if XMIT\_2\_IDLES is TRUE(1), the CFW shall be changed to Idle.

If ARB(F0) is received and:

— if the CFW is not Idle or XMIT\_2\_IDLEs is FALSE(0), XMIT\_2\_IDLES shall be set to TRUE(1) and:

if ARB\_PEND is FALSE, the CFW shall be set to ARB(F0) or

- if ARB\_PEND is TRUE(1), the CFW shall be set to ARB(AL\_PA) (where AL\_PA is the AL\_PA of the L\_Port)

if the CFW is Idle and XMIT\_2\_IDLEs is TRUE(1), the CFW shall not be changed.

If ARByx is received and ARByx <> ARB(val), the CFW should not be changed.8

If ARByx is received, where ARByx = ARB(val) and either XMIT\_2\_IDLES is FALSE(0) or the CFW is not Idle, then:

— if ARB\_PEND is FALSE(0), the CFW shall be modified as follows:

if ARByx = ARB(val) where val = AL\_PA of the L\_Port, the CFW shall be changed to Idle or

  if ARByx = ARB(val) where val <> AL\_PA of the L\_Port, the CFW shall be changed to the received ARB(val).

— if ARB\_PEND is TRUE(1), the CFW shall be modified as follows:

 if ARByx = ARB(val) where val >= AL\_PA of the L\_Port, the CFW shall be changed to ARB(AL\_PA) (where AL\_PA is the AL\_PA of the L\_Port) or

if ARByx = ARB(val) where val < AL\_PA of the L\_Port, the CFW shall be changed to the received ARB(val).</li>

If a Fill Word is to be transmitted, the CFW shall be used. If the CFW is Idle and XMIT\_2\_IDLES is TRUE(1), XMIT\_2\_IDLES shall be set to FALSE(0) after two Idles are transmitted.

<sup>&</sup>lt;sup>8</sup>Some L\_Ports may set the CFW to the received ARByx, this practice is not recommended.

4 5 6

7

8 9 10

11 12 13

19

18

<u>2</u>9

30 31 32

> 33 34 35

36

37 38 39

40 41

If DHD is received and if DHD is supported, the LPSM shall set DHD\_RCV to TRUE(1). Receiving DHD is an indication to this L\_Port that the LPSM in the OPEN state has no more Data frames to transmit. The L\_Port shall respond to DHD by transmitting frames or CLS.

If DHD RCV is TRUE(1) and the L Port has completed all transfers (or it had nothing to transmit when it received DHD) to the L Port in the OPEN state, it shall REQ(close) to begin closing the Loop circuit (see annex C).

If CLS is received, the LPSM shall make the transition to the RECEIVED CLOSE state (see item 9 and item 19).

If MRKtx is received, where the MK\_TP and AL\_PS match the expected values, the action identified by MK\_TP shall be performed. The received MRKtx shall not be retransmitted.

The LPSM may begin to close the Loop (REQ(close)) by transmitting CLS instead of the next appropriate Fill Word and then shall make the transition to the XMITTED CLOSE state. If a Class 1 connection exists, the L Port shall remove the Class 1 connection before transmitting CLS; only the L Port which received EOFdt shall transmit the first CLS (see item 8 and item 18).

NOTE — Before transmitting CLS and transitioning to the XMITTED CLOSE state, the L\_Port should ensure that it has enough buffers for the current outstanding credit plus the maximum BB\_Credit which the L\_Port distributed during Login..

Reasons for transmitting CLS include, but are not limited to:

If OPNr or OPNy are received, they shall be discarded.

- frame transmission is required with a different L\_Port;
- the L\_Port was opened full-duplex and has not received any credit to transmit frames before a timeout occurred (an appropriate value would be LP\_TOV since this L\_Port is the responder in the Loop circuit);
- the L Port was opened half-duplex and the L Port has Data frames to transmit to the other L Port: or.
- the L\_Port is making the transition to the Non-Participating mode.

If LIP is recognized, the LPSM shall make the transition to the OPEN-INIT-START state (see item 1, item 21, and clause 10).

If LPByx (y = AL PA of the L Port) or LPBfx is recognized, the LPSM shall set BYPASS to TRUE(1), and transition to the MONITORING state (see item 12 and item 13).

If the LPSM detects a Loop Failure on its inbound fibre or the L Port requests initialization (REQ(initialize)), the LPSM shall make the transition to the INITIALIZATION process (see item 1, item 21, and clause 10).

If the L\_Port requests to transmit a MRKtx (REQ(mark as tx)), the LPSM shall transmit one MRKtx at the next Fill Word (see clause 7), unless REQ(mark as tx) is removed before MRKtx is transmitted.

1 18 State 5 (XMITTED CLOSE) actions (table 9 and the following text describe the XMITTED CLOSE state): The LPSM shall set DUPLEX to FALSE(0) and transmit only the CFW (except MRKtx). The L\_Port shall process, but shall not retransmit subsequent Transmission Words received on its inbound fibre (except MRKtx). If the L\_Port does not receive CLS in less than LP\_TOV, the LPSM may make the transition to the NORMAL-INITIALIZE state to transmit LIP(F7). If Idle is received and: — if ARB\_PEND is FALSE(0), the CFW shall be set to Idle and ACCESS shall be set to TRUE(1) or — if ARB\_PEND is TRUE(1) and: if XMIT\_2\_IDLES is FALSE(0), the CFW shall be changed to ARB(val) (where val = AL\_PA of the L\_Port) if XMIT\_2\_IDLES is TRUE(1), the CFW shall be changed to Idle. If ARB(F0) is received and: — if the CFW is not Idle or XMIT\_2\_IDLEs is FALSE(0), XMIT\_2\_IDLES shall be set to TRUE(1) and: if ARB WON is TRUE(1), the CFW shall be set to Idle or NOTE — Receiving ARB(F0) indicates that no other L\_Port is now arbitrating (i.e., no L\_Port changed ARB(F0) to ARB(val)). if ARB WON is FALSE(0), the CFW shall be modified as follows: - if ARB\_PEND is FALSE(0), the CFW shall be changed to ARB(F0) or - if ARB PEND is TRUE(1), the CFW shall be changed to ARB(val) (where val = AL PA of the L Port). — if the CFW is Idle and XMIT\_2\_IDLEs is TRUE(1), the CFW shall not be changed. If ARByx is received and ARByx <> ARB(val) (i.e., y <> x), the CFW should not be changed.9 If ARByx is received, ARB WON is FALSE(0), ARB PEND is TRUE(1), and either XMIT 2 IDLES is FALSE(0) or the CFW is not Idle, then the CFW shall be modified as follows: — if ARByx = ARB(val) where val >= AL PA of the L Port, the CFW shall be changed to ARB(AL PA) (where AL PA is the AL PA of the L Port) or — if ARByx = ARB(val) where val < AL\_PA of the L\_Port, the CFW shall be changed to the received ARB(val). If ARByx is received, ARB WON is FALSE(0), ARB PEND is FALSE(0), and either XMIT 2 IDLES is FALSE(0) or the CFW is not Idle, then the CFW shall be modified as follows: — if ARByx = ARB(val) where val = AL PA of the L Port, the CFW shall be changed to Idle or — if ARByx = ARB(val) where val <> AL\_PA of the L\_Port, the CFW shall be changed to the received ARB(val). If a Fill Word is to be transmitted, the CFW shall be used. If the CFW is Idle and XMIT 2 IDLES is TRUE(1), XMIT\_2\_IDLES shall be set to FALSE(0) after two Idles are transmitted.

<sup>&</sup>lt;sup>9</sup>Some L\_Ports may set the CFW to the received ARByx, this practice is not recommended.

If CLS is received and:

If MRKtx is received and:

replaced with the CFW.

clause 10).

state (see item 12 and item13).

state (see item 4 and item 13).

if ARB\_PEND is FALSE(0), the LPSM shall transmit the CFW and shall make the transition to the MONITORING

if ARB PEND is TRUE(1), the LPSM shall transmit the CFW and shall make the transition to the ARBITRATING

— if the MK\_TP and AL\_PS match the expected values, the action identified by MK\_TP shall be performed; or,

If LIP is recognized, the LPSM shall make the transition to the OPEN-INIT-START state (see item 1, item 21, and

If LPByx (y = AL\_PA of the L\_Port) or LPBfx is recognized, the LPSM shall set BYPASS to TRUE(1) and shall make

the transition to the MONITORING state (see item 12 and item 13). If any other LPByx is received, it shall be

If the LPSM detects a Loop Failure on its inbound fibre or the L Port requests initialization (REQ(initialize)), the

If the L Port requests to transmit a MRKtx (REQ(mark as tx)), the LPSM shall transmit one MRKtx at the next Fill

LPSM shall make the transition to the INITIALIZATION process (see item 1, item 21, and clause 10).

Word (see clause 7), unless REQ(mark as tx) is removed before MRKtx is transmitted.

that the number of available buffers at least equal BB\_Credit before making the transition to the MONITORING state.

— if x = AL\_PA of the L\_Port, the LPSM shall transmit the CFW; the MRKtx is discarded;

— if x <> AL\_PA of the L\_Port, the received MRKtx shall be retransmitted.

NOTE — If ARB WON is TRUE(1) and if the L Port had advertised a BB Credit > 0, in order to avoid any over-runs, it is advisable

8 9 10

11 12 13

14

15 16

17 18

19 20

21 22

23 24 25

31

26 27

28 29 30

| 1 19<br>2<br>3<br>4<br>5<br>6<br>7 | State 6 (RECEIVED CLOSE) actions (table 10 and the following text describe the RECEIVED CLOSE state): The L_Port may continue to transmit frames until Available_BB_Credit or EE_Credit is exhausted. Any frame or R_RDY received from the other L_Port shall be discarded. The LPSM shall process and shall not retransmit subsequent Transmission Words received on its inbound fibre. The L_Port shall transmit Primitive Signals, Primitive Sequences, or frames as specified in ANSI X3, FC-PH-x. The L_Port should promptly transmit any remaining frames (if any) and then transmit CLS. |
|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8                                  | NOTE — The other L_Port participating in the Loop circuit may timeout receipt of this L_Port's CLS after LP_TOV.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 9                                  | When the LPSM transmits CLS (REQ(close)):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 11<br>12<br>13                     | — if ARB_PEND is FALSE(0), the LPSM shall transition to the MONITORING state (see item 12 and item 13).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 14<br>15<br>16<br>17               | NOTE — Before transmitting CLS, if the L_Port had advertised a BB_Credit > 0, in order to avoid any overruns, it is advisable that the number of available buffers at least equal BB_Credit before making the transition to the MONITORING state.                                                                                                                                                                                                                                                                                                                                               |
| 17<br>18<br>19                     | — if ARB_PEND is TRUE(1), the LPSM shall transition to the ARBITRATING state (see item 4 and item 13).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 20<br>21<br>22<br>23               | If ARB_PEND is TRUE(1) and if the L_Port no longer needs access to the Loop (e.g., it was able to complete the transmission of all its frames), then the L_Port may set ARB_PEND to FALSE(0). Subsequent to setting ARB_PEND to FALSE(0), the L_Port shall change the CFW to the next received Fill Word and then transmit a minimum of six (6) CFWs before transmitting CLS.                                                                                                                                                                                                                   |
| 24<br>25                           | If Idle is received and:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 26<br>27                           | — if ARB_PEND is FALSE(0), the CFW shall be set to Idle and ACCESS shall be set to TRUE(1) or                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 28<br>29                           | — if ARB_PEND is TRUE(1) and:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 30<br>31<br>32                     | <ul> <li>if XMIT_2_IDLES is FALSE(0), the CFW shall be changed to ARB(val) (where val = AL_PA of the L_Port) or</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 33<br>34<br>35                     | <ul> <li>if XMIT_2_IDLES is TRUE(1), the CFW shall be changed to Idle.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 36                                 | If ARB(F0) is received and:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 37<br>38                           | — if the CFW is not Idle or XMIT_2_IDLEs is FALSE(0), XMIT_2_IDLES shall be set to TRUE(1) and:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 39<br>40                           | <ul> <li>if ARB_WON is TRUE(1), the CFW shall be set to Idle or</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 41<br>42<br>43                     | NOTE — Receiving ARB(F0) indicates that no other L_Port is now arbitrating (i.e., no L_Port changed ARB(F0) to ARB(val)).                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 44<br>45                           | <ul> <li>if ARB_WON is FALSE(0), the CFW shall be modified as follows:</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 46<br>47                           | - if ARB_PEND is FALSE(0), the CFW shall be changed to ARB(F0) or                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 48<br>49                           | - if ARB_PEND is TRUE(1), the CFW shall be changed to ARB(val) (where val = AL_PA of the L_Port).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 50<br>51                           | <ul> <li>if the CFW is Idle and XMIT_2_IDLEs is TRUE(1), the CFW shall not be changed.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 52<br>53                           | If ARByx is received and ARByx <> ARB(val) (i.e., y <> x), the CFW should not be changed. <sup>10</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 54<br>55<br>56<br>57               | If ARByx is received, ARB_WON is FALSE(0), ARB_PEND is TRUE(1), and either XMIT_2_IDLES is FALSE(0) or the CFW is not Idle, then the CFW shall be modified as follows:                                                                                                                                                                                                                                                                                                                                                                                                                          |

 $<sup>^{10}\</sup>mbox{Some L\_Ports}$  may set the CFW to the received ARByx, this practice is not recommended.

11

12 13

14

15 16 17

18

19

| 1 2         | <ul> <li>if ARByx = ARB(val) where val &gt;= AL_PA of the L_Port, the CFW shall be changed to ARB(AL_PA) (where AL_PA is the AL_PA of the L_Port) or</li> </ul>         |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3<br>4<br>5 | — if ARByx = ARB(val) where val < AL_PA of the L_Port, the CFW shall be changed to the received ARB(val)                                                                |
| 6<br>7<br>8 | If ARByx is received, ARB_WON is FALSE(0), ARB_PEND is FALSE(0), and either XMIT_2_IDLES is FALSE(0) or the CFW is not Idle, then the CFW shall be modified as follows: |

- if ARByx = ARB(val) where val = AL\_PA of the L\_Port, the CFW shall be changed to Idle or
- If a Fill Word is to be transmitted the CFW shall be used. If the CFW is Idle and YMIT 2 IDLES is TRUE(1)

— if ARByx = ARB(val) where val <> AL PA of the L Port, the CFW shall be changed to the received ARB(val).

- If a Fill Word is to be transmitted, the CFW shall be used. If the CFW is Idle and XMIT\_2\_IDLES is TRUE(1), XMIT\_2\_IDLES shall be set to FALSE(0) after two Idles are transmitted.
- If MRKtx is received, where the MK\_TP and AL\_PS match the expected values, the action identified by MK\_TP shall be performed. The received MRKtx shall not be retransmitted.
- If LIP is recognized, the LPSM shall make the transition to the OPEN-INIT-START state (see item 1, item 21, and clause 10).
- 23 If LPByx (y = AL\_PA of the L\_Port) or LPBfx is recognized, the LPSM shall set BYPASS to TRUE(1) and transition to the MONITORING state (see item 12 and item 13).
- If the LPSM detects a Loop Failure on its inbound fibre or the L\_Port requests initialization (REQ(initialize)), the LPSM shall make the transition to the INITIALIZATION process (see item 1, item 21, and clause 10).
- If the L\_Port requests to transmit a MRKtx (REQ(mark as tx)), the LPSM shall transmit one MRKtx at the next Fill Word (see clause 7), unless REQ(mark as tx) is removed before MRKtx is transmitted.

State 7 (TRANSFER) actions (table 11 and the following text describe the TRANSFER state): The L\_Port shall set
 DUPLEX to FALSE(0). The LPSM shall transmit only the CFW (except MRKtx). The L\_Port shall process, but shall not retransmit subsequent Transmission Words received on its inbound fibre (except MRKtx).

4 5

If the L\_Port does not receive CLS in less than LP\_TOV, the LPSM may make the transition to the NORMAL-INITIALIZE state to transmit LIP(F7).

If Idle is received, the CFW shall be set to Idle and ACCESS shall be set to TRUE(1).

If ARB(F0) is received, the CFW shall be set to Idle and XMIT\_2\_IDLES shall be set to TRUE(1).

NOTE — Receiving ARB(F0) indicates that no other L\_Port is now arbitrating (i.e., no L\_Port changed ARB(F0) to ARB(val)).

If a Fill Word is to be transmitted, the CFW shall be used. If the CFW is Idle and XMIT\_2\_IDLES is TRUE(1), XMIT\_2\_IDLES shall be set to FALSE(0) after two Idles are transmitted.

#### If CLS is received and:

 the L\_Port still requires access to the Loop (REQ(open yx) or REQ(open yy), the LPSM shall transmit OPNy to replace the received CLS, shall set REPLICATE to FALSE(0), and shall make the transition to the OPEN state (see item 11 and 16);

 the L\_Port still requires access to the Loop (REQ(open fr) or REQ(open yr)), the LPSM shall transmit OPNr to replace the received CLS, shall set REPLICATE to TRUE(1), and shall make the transition to the OPEN state (see item 11 and 16); or,

 the L\_Port no longer needs access to the Loop (REQ(monitor)), the LPSM shall make the transition to the MONITORING state (see item 12 and item 13).

NOTE — If the L\_Port had advertised a BB\_Credit > 0, in order to avoid any overruns, it is advisable that the number of available buffers at least equal BB\_Credit before making the transition to the OPEN or MONITORING state.

#### If MRKtx is received and:

— if  $x = AL_PA$  of the L\_Port, the LPSM shall transmit the CFW; the MRKtx is discarded;

— if the MK\_TP and AL\_PS match the expected values, the action identified by MK\_TP shall be performed; or,

— if x <> AL PA of the L Port, the received MRKtx shall be retransmitted.

If LIP is recognized, the LPSM shall make the transition to the OPEN-INIT-START state (see item 1, item 21, and clause 10).

If LPByx (y = AL\_PA of the L\_Port) or LPBfx is recognized, the LPSM shall set BYPASS to TRUE(1) and shall make the transition to the MONITORING state (see item 12 and item 13). If any other LPByx is received, it shall be replaced by the CFW.

If the LPSM detects a Loop Failure on its inbound fibre or the L\_Port requests initialization (REQ(initialize)), the LPSM shall make the transition to the INITIALIZATION process (see item 1, item 21, and clause 10).

If the L\_Port requests to transmit a MRKtx (REQ(mark as tx)), the LPSM shall transmit one MRKtx at the next Fill Word (see clause 7), unless REQ(mark as tx) is removed before MRKtx is transmitted.

1 21 Process 8 (INITIALIZATION process) actions (table 12 and the following text describe the entry actions for the INITIALIZATION process, and the state diagrams and text of 10.5.4 describe the detailed actions in these states): The LPSM shall set BYPASS to FALSE(0); shall transmit the Transmissions Words as defined in 10.5.4; and, shall 3 not retransmit received Transmission Words except LPB and LPE or as required by 10.5.4. 4

5 6 7

NOTE — The INITIALIZATION process encompasses the INITIALIZING state that was defined in the first publication of this standard.

8

#### 9 22 Reserved

10 11

NOTE — The INITIALIZATION process encompasses the OPEN-INIT state that was defined in the first publication of this standard.

12

14 15

16

17 18

13 23 State A (OLD-PORT) actions (table 14 and the following text describe the entry actions to the optional OLD-PORT state; the state diagrams and text of 10.5.4 describe the detailed actions in the OLD-PORT state): The LPSM shall set the CFW to Idle; the L Port shall process, but the LPSM shall not retransmit Transmission Words received on its inbound fibre. The L\_Port shall transmit Primitive Signals, Primitive Sequences, or frames as specified in ANSI X3, FC-PH-x. Before Login<sup>11</sup>, the "Alternate BB\_Credit Management" bit shall be set to 0 and the BB\_Credit shall be set to one (1).

<sup>&</sup>lt;sup>11</sup>Private NL\_Ports only support NL\_Port Login.

## 2 9 L\_Port state transition tables

8

9 10

11

12

13 14

15 16

17

18 19 20

21 22

23 24

25

26 27

28 29

30 31

32

33 34

35

36 37

38 39

40

41

42

43 44

45

46

47 48

58

4 The following tables provide complimentary and necessary information to the text in 8.4. The tables show the transitions 5 from one state to the next in the LPSM that are based directly on receipt of information from the inbound fibre or from 6 L\_Port controls. All inputs affecting the LPSM are repeated in each table to provide an exhaustive list of related outputs 7 and transitions.

The following notations, conventions, and abbreviations are used in table 4 through table 14:

- The ENTRY ACTIONS in the top block of tables 4-14 shall be completed before the LPSM shall accept any condition specified in the column labeled 'INPUT.' The column labeled 'ACTION / OUTPUT' typically represents the action taken based on the received Transmission Word and identifies the next Transmission Word which shall be transmitted on the Loop. In addition, there is minimal descriptive text as to what action should be taken (e.g., 'Receive Word' states that this Transmission Word is to be received by the L\_Port).
- When XMIT\_2\_IDLES is TRUE(1) and the LPSM has transmitted two (2) Idles, the LPSM shall set XMIT\_2\_IDLES to FALSE(0).
- L\_Port requests typically cause Transmission Words to be transmitted asynchronously to the request. Therefore, the column labeled 'ACTION / OUTPUT' for L\_Port requests may not relate to a Transmission Word.
- 'None/Inst.' indicates that no Transmission Word is transmitted in this state.
- when ... BB\_Credit' implies that the number of receive buffers equals the advertised BB\_Credit Login value of the L\_Port.
- 'same word' implies that the Transmission Word which was received is retransmitted.
- 'receive word' implies that the Transmission Word is presented to FC-2 of the L\_Port for further processing.
- Each Primitive Sequence entry represents the point of recognition (i.e., the third consecutive Transmission Word
  of the same Ordered Set has been received).
- If PARTICIPATE is FALSE(0), the L\_Port does not have an AL\_PA. Therefore, the entries for val = AL\_PA, x = AL\_PA, or y = AL\_PA are ignored and the entries for val <> AL\_PA, x<> AL\_PA, or y <> AL\_PA shall be followed.
- Requests to an L\_Port which are not appropriate inputs may be ignored. Some implementations may choose
  to report an error status to the L\_Port for these requests.
- The entry labeled "ANY OTHER O.S." addresses the first and second Ordered Set of each Primitive Sequence. (See ANSI X3, FC-PH-x, 16.4.1.)
- The entry labeled "ANY OTHER O.S." is used to process an Ordered Set which is a valid Transmission Word, but which is not specifically accounted for in the state tables. This allows new Ordered Sets to be defined without disrupting previous implementations.

```
49
50
    app. appropriate
                                                          N/A
                                                                Not Applicable to this state
51
     DISP Disparity
                                                          N/C
                                                                 No Change
52
     FC-2 ANSI X3, FC-PH-x FC-2 Protocol
                                                          Opt.
                                                                Optionally
53
     FP
           Framing Protocol
                                                          O.S. Ordered Set
54
    f-d
           full-duplex
                                                          PSeq FC-PH Primitive Sequence(s)
           half-duplex
                                                          PSig FC-PH Primitive Signal(s)
55
    h-d
           Instantaneous (i.e., no Transmission
                                                          REQd Required
56
    Inst.
            Words are transmitted in this state)
57
```

| Table                                                            |                                             | sitions                                          |
|------------------------------------------------------------------|---------------------------------------------|--------------------------------------------------|
|                                                                  | ENTRY ACTIONS                               |                                                  |
| ACCESS := N/C<br>ARB_PEND := 0<br>ARB_WON := 0<br>ARBf_SENT := 0 | DUPLEX := 0<br>REPLICATE := 0<br>CFW := N/C | DHD_RCV := N/C<br>BYPASS := N/C<br>ERR_INIT := 0 |
| INPUT                                                            | ACTION / OUTPUT                             | NEXT STATE                                       |
| LOSS of SYNC. < R_T_TOV                                          | Idle or CFW <sup>12</sup>                   | MONITORING                                       |
| Loop Failure<br>REPEAT = 0<br>REPEAT = 1                         | None/Inst.<br>LIP(F8)                       | LOOP-FAIL-INITIALIZ<br>MONITORING                |
| INVALID TRANS. WORD                                              | CFW                                         | MONITORING                                       |
| RUNNING DISP at O.S.                                             | CFW                                         | MONITORING                                       |
| ELASTICITY WORD REQd                                             | CFW                                         | MONITORING                                       |
| VALID DATA WORD FL_Port NL_Port                                  | Same Word                                   | MONITORING                                       |
| REPLICATE = 0<br>REPLICATE = 1                                   | Same Word<br>Receive Word<br>Same Word      | MONITORING  MONITORING                           |
| VALID TRANS. WORD = 0.S.                                         | Carrie Word                                 | WONTONING                                        |
| FRAME DELIMITER                                                  |                                             |                                                  |
| FL_Port<br>NL Port                                               | Same Word                                   | MONITORING                                       |
| SOFxx<br>REPLICATE = 0<br>REPLICATE = 1                          | Same Word<br>Receive Word<br>Same Word      | MONITORING  MONITORING                           |
| EOFxx<br>REPLICATE = 0<br>REPLICATE = 1                          | Same Word<br>Receive Word                   | MONITORING                                       |
| KEI LIOKTE – T                                                   | Same Word                                   | MONITORING                                       |
| PRIMITIVE SIGNALS                                                |                                             |                                                  |
| Idle<br>REPEAT = 0<br>ARBf_SENT = 0                              | CFW := Idle<br>ACCESS := 1                  |                                                  |
| ARBf_SENT = 1                                                    | CFW := ARB(FF)                              | MONITORING                                       |
| REPEAT = 1                                                       | CFW := Idle<br>CFW                          | MONITORING  MONITORING                           |
| R_RDY                                                            | Same Word                                   | MONITORING                                       |
| ARByx                                                            | CFW <sup>13</sup>                           | MONITORING                                       |

<sup>&</sup>lt;sup>12</sup>The previous version of this standard used Idle for the Output. Implementors felt it was simpler to use the current Fill Word.

 $<sup>^{13}</sup>$ Some L\_Ports may set the CFW to the received ARByx, however, it is recommended that the CFW is not changed.

|                            | INPUT                                                             | ACTION / OUTPUT                                                                          | NEXT STATE                                           |
|----------------------------|-------------------------------------------------------------------|------------------------------------------------------------------------------------------|------------------------------------------------------|
| 1<br>2                     | ARB(FF)                                                           | CFW := ARB(FF)<br>CFW                                                                    | MONITORING                                           |
| 3<br>4<br>5<br>6<br>7<br>8 | ARB(F0)<br>CFW = Idle   ARB(FF)<br>REPEAT = 0<br>REPEAT = 1       | XMIT_2_IDLES :=1 CFW CFW := ARB(F0) ARBf_SENT := 0                                       | MONITORING                                           |
| 9<br>10<br>11<br>12<br>13  | CFW <> Idle   ARB(FF)                                             | XMIT_2_IDLES := 1<br>CFW<br>CFW := ARB(F0)<br>ARBf_SENT := 0<br>XMIT_2_IDLES := 1<br>CFW | MONITORING  MONITORING                               |
| 14<br>15<br>16<br>17<br>18 | ARB(val) val <> AL_PA CFW <> Idle   XMIT_2_IDLES = 0              | CFW := ARB(val)<br>ARBf_SENT := 0<br>CFW                                                 | MONITORING                                           |
| 20<br>21<br>22<br>23<br>24 | CFW = Idle &<br>XMIT_2_IDLES = 1<br>val = AL_PA                   | ARBf_SENT := 0<br>CFW<br>CFW := Idle<br>ARBf_SENT := 0<br>CFW                            | MONITORING  MONITORING                               |
| 25<br>26<br>27<br>28<br>29 | OPNr (OPNfr   OPNyr) PARTICIPATE = 1 FL_Port NL_Port f = hex 'FF' | Same Word                                                                                | MONITORING                                           |
| 30<br>31<br>32<br>33       | REPEAT = 0<br>REPEAT = 1<br>y = AL_PA                             | REPLICATE := 1 Same Word Same Word                                                       | MONITORING<br>MONITORING                             |
| 34<br>35<br>36<br>37<br>38 | REPEAT = 0  REPEAT = 1  All other OPNr  PARTICIPATE = 0           | REPLICATE := 1 Same Word Same Word Same Word Same Word                                   | MONITORING<br>MONITORING<br>MONITORING<br>MONITORING |
| 39<br>40<br>41<br>42<br>43 | OPNy<br>REPEAT = 0<br>y = AL_PA<br>y <>AL_PA<br>REPEAT = 1        | None/Inst.<br>Same Word<br>Same Word                                                     | OPENED<br>MONITORING<br>MONITORING                   |
| 44<br>45<br>46<br>47       | CLS<br>REPLICATE = 0<br>REPLICATE = 1                             | Same Word<br>REPLICATE := 0<br>Same Word                                                 | MONITORING MONITORING                                |
| 48                         | DHD                                                               | Same Word                                                                                | MONITORING                                           |
| 49<br>50<br>51             | MRKtx<br>x = AL_PA<br>x <>AL_PA                                   | CFW<br>Same Word                                                                         | MONITORING<br>MONITORING                             |

| INPUT                                                            | ACTION / OUTPUT                                                                         | NEXT STATE                                           |
|------------------------------------------------------------------|-----------------------------------------------------------------------------------------|------------------------------------------------------|
| PRIMITIVE SEQUENCES                                              |                                                                                         |                                                      |
| LIP<br>BYPASS = 0<br>BYPASS = 1                                  | None/Inst. PARTICIPATE := 0 Same Word                                                   | OPEN-INIT-START MONITORING                           |
| LPB (LPByx   LPBfx)  x = AL_PA y <>AL_PA y = AL_PA  f = hex 'FF' | CFW Same Word REPLICATE := 0 BYPASS := 1 Same Word REPLICATE := 0 BYPASS := 1 Same Word | MONITORING MONITORING MONITORING MONITORING          |
| LPE (LPEyx   LPEfx)  x = AL_PA y <>AL_PA y = AL_PA f = hex 'FF'  | CFW Same Word BYPASS := 0 Same Word BYPASS := 0 Same Word                               | MONITORING<br>MONITORING<br>MONITORING<br>MONITORING |
| ANY OTHER O.S.                                                   | Same Word                                                                               | MONITORING                                           |

| 1                        |
|--------------------------|
| 2                        |
| 3<br>4<br>5<br>6<br>7    |
| 8<br>9<br>10<br>11<br>12 |
| 13                       |
| 14                       |
| 15                       |
| 16                       |
| 17                       |
| 18                       |
| 19                       |
| 20                       |
| 21                       |
| 22                       |
| 23<br>24<br>25           |
| 26<br>27                 |
| 28                       |
| 29                       |
| 30                       |
| 31                       |
| 32                       |
| 33                       |

| INPUT                                                              | ACTION / OUTPUT                                          | NEXT STATE                             |  |  |
|--------------------------------------------------------------------|----------------------------------------------------------|----------------------------------------|--|--|
| L_Port CONTROLS                                                    | L_Port CONTROLS                                          |                                        |  |  |
| REQ(monitor)                                                       | None/Inst.                                               | MONITORING                             |  |  |
| REQ(arb own AL_PA) ACCESS = 0 ACCESS = 1 REPEAT = 0 REPEAT = 1     | None/Inst. None/Inst. None/Inst.                         | MONITORING  ARBITRATING MONITORING     |  |  |
| REQ(arbitrate FF)  REPEAT = 0  CFW = Idle  CFW <> Idle  REPEAT = 1 | ARBf_SENT := 1 (when 6 Idles sent) None/Inst. None/Inst. | MONITORING<br>MONITORING<br>MONITORING |  |  |
| REQ(open yx) f-d                                                   | None/Inst.                                               | MONITORING                             |  |  |
| REQ(open yy) h-d                                                   | None/Inst.                                               | MONITORING                             |  |  |
| REQ(open fr)                                                       | None/Inst.                                               | MONITORING                             |  |  |
| REQ(open yr)                                                       | None/Inst.                                               | MONITORING                             |  |  |
| REQ(close)                                                         | None/Inst.                                               | MONITORING                             |  |  |
| REQ(send DHD)                                                      | None/Inst.                                               | MONITORING                             |  |  |
| REQ(transfer)                                                      | None/Inst.                                               | MONITORING                             |  |  |
| REQ(old-port)                                                      | None/Inst.                                               | OLD-PORT-REQ                           |  |  |
| REQ(participating)                                                 | None/Inst.                                               | NORMAL-INITIALIZE                      |  |  |
| REQ(nonparticipat.)                                                | Optionally Transmit 12 LIPs<br>PARTICIPATE := 0          | MONITORING                             |  |  |
| REQ(mark as tx)<br>REPEAT = 0<br>REPEAT = 1                        | MRKtx at the next Fill Word None/Inst.                   | MONITORING<br>MONITORING               |  |  |
| REQ(bypass L_Port)                                                 | REPLICATE := 0<br>BYPASS := 1                            | MONITORING                             |  |  |
| REQ(bypass L_Port y)                                               | None/Inst.                                               | MONITORING                             |  |  |
| REQ(bypass all)                                                    | None/Inst.                                               | MONITORING                             |  |  |
| REQ(enable L_Port)                                                 | BYPASS := 0                                              | MONITORING                             |  |  |
| REQ(enable L_Port y)                                               | None/Inst.                                               | MONITORING                             |  |  |
| REQ(enable all)                                                    | None/Inst.                                               | MONITORING                             |  |  |
| REQ(initialize)                                                    | None/Inst.                                               | NORMAL-INITIALIZE                      |  |  |

| Table                                                                  |                                               | nsitions                                           |
|------------------------------------------------------------------------|-----------------------------------------------|----------------------------------------------------|
|                                                                        | ENTRY ACTIONS                                 |                                                    |
| ACCESS := N/C<br>ARB_PEND := N/C<br>ARB_WON := N/C<br>ARBf_SENT := N/C | DUPLEX := 0<br>REPLICATE := N/C<br>CFW := N/C | DHD_RCV := N/C<br>BYPASS := N/C<br>ERR_INIT := N/C |
| INPUT                                                                  | ACTION / OUTPUT                               | NEXT STATE                                         |
| LOSS of SYNC. < R_T_TOV                                                | Idle or CFW                                   | ARBITRATING                                        |
| Loop Failure                                                           | None/Inst.                                    | LOOP-FAIL-INITIALIZE                               |
| INVALID TRANS. WORD                                                    | CFW                                           | ARBITRATING                                        |
| RUNNING DISP at O.S.                                                   | CFW                                           | ARBITRATING                                        |
| ELASTICITY WORD REQd                                                   | CFW                                           | ARBITRATING                                        |
| VALID DATA WORD FL_Port NL_Port:                                       | Same Word                                     | ARBITRATING                                        |
| REPLICATE = 0<br>REPLICATE = 1                                         | Same Word<br>Receive Word<br>Same Word        | ARBITRATING ARBITRATING                            |
| VALID TRANS. WORD =0.S.                                                |                                               |                                                    |
| FRAME DELIMITER                                                        |                                               |                                                    |
| FL_Port<br>NL_Port:<br>SOFxx                                           | Same Word                                     | ARBITRATING                                        |
| REPLICATE = 0<br>REPLICATE = 1                                         | Same Word<br>Receive Word<br>Same Word        | ARBITRATING ARBITRATING                            |
| EOFxx<br>REPLICATE = 0<br>REPLICATE = 1                                | Same Word<br>Receive Word                     | ARBITRATING                                        |
|                                                                        | Same Word                                     | ARBITRATING                                        |
| PRIMITIVE SIGNALS                                                      |                                               |                                                    |
| Idle<br>XMIT_2_IDLES = 0                                               | CFW := ARB(AL_PA)<br>ARB_PEND := 1            |                                                    |
| XMIT_2_IDLES = 1                                                       | CFW<br>CFW := Idle<br>CFW                     | ARBITRATING ARBITRATING                            |
| R_RDY                                                                  | Same Word                                     | ARBITRATING                                        |
| ARByx<br>y <> x                                                        | CFW <sup>14</sup>                             | ARBITRATING                                        |

 $<sup>^{14}\</sup>mbox{While}$  some L\_Ports may set the CFW to the received ARByx, it is recommended that the CFW is not changed.

| INPUT                           | ACTION / OUTPUT                    | NEXT STATE            |
|---------------------------------|------------------------------------|-----------------------|
| ARB(val)                        |                                    |                       |
| CFW <> IDLE                     |                                    |                       |
| XMIT_2_IDLES = 0<br>val < AL_PA | CFW := ARB(val)                    |                       |
| Val < AL_FA                     | CFW := ARB(vai)                    | ARBITRATING           |
| val = hex 'F0'                  | CFW := ARB(AL_PA)                  | 7118111011110         |
|                                 | ARB_PEND := 1                      |                       |
|                                 | XMIT_2_IDLES := 1                  |                       |
| vol. AL DA                      | CFW ADD(AL DA)                     | ARBITRATING           |
| val > AL_PA                     | CFW := ARB(AL_PA)<br>ARB_PEND := 1 |                       |
|                                 | CFW                                | ARBITRATING           |
| val = AL_PA                     | None/Inst.                         | ARBITRATION WON       |
| CFW = IDLE &                    |                                    |                       |
| XMIT_2_IDLES = 1                | CFW                                | ARBITRATING           |
| OPNr (OPNfr   OPNyr)            | <b></b> .                          |                       |
| FL_Port                         | Same Word                          | ARBITRATING           |
| NL_Port<br>f = hex 'FF'         | REPLICATE := 1                     |                       |
| 1 – 110% 1 1                    | Same Word                          | ARBITRATING           |
| $y = AL_PA$                     | REPLICATE := 1                     |                       |
| All 11 0531                     | Same Word                          | ARBITRATING           |
| All other OPNr                  | Same Word                          | ARBITRATING           |
| OPNy                            |                                    | 0051150               |
| y = AL_PA<br>y <>AL_PA          | None/Inst.<br>Same Word            | OPENED<br>ARBITRATING |
|                                 | Same Word                          | ANDITIATING           |
| CLS<br>REPLICATE = 0            | Same Word                          | ARBITRATING           |
| REPLICATE = 1                   | REPLICATE := 0                     | ANDITIVATING          |
| -                               | Same Word                          | ARBITRATING           |
| DHD                             | Same Word                          | ARBITRATING           |
| MRKtx                           |                                    |                       |
| $x = AL_PA$                     | CFW                                | ARBITRATING           |
| x <>AL_PA                       | Same Word                          | ARBITRATING           |
| PRIMITIVE SEQUENCES             |                                    |                       |
| LIP                             | None/Inst.                         | OPEN-INIT-START       |
| LPB (LPByx   LPBfx)             |                                    |                       |
| $x = AL_PA$                     | CFW<br>Sama Ward                   | ARBITRATING           |
| y <>AL_PA<br>y = AL_PA          | Same Word<br>BYPASS := 1           | ARBITRATING           |
| y - AL_1 A                      | None/Inst.                         | MONITORING            |
| f = hex 'FF'                    | BYPASS := 1                        |                       |
|                                 | None/Inst.                         | MONITORING            |
|                                 |                                    |                       |
| LPE (LPEyx   LPEfx)             | Same Word                          | ARBITRATING           |

| 1  |
|----|
| 2  |
| 3  |
| 4  |
| 5  |
| 6  |
| 7  |
| 8  |
| 9  |
| 10 |
| 11 |
| 12 |
| 13 |
| 14 |
| 15 |
| 16 |
| 17 |
| 18 |
| 19 |
| 20 |
| 21 |

| INPUT                | ACTION / OUTPUT             | NEXT STATE        |  |  |
|----------------------|-----------------------------|-------------------|--|--|
| L_Port CONTROLS      |                             |                   |  |  |
| REQ(monitor)         | None/Inst.                  | ARBITRATING       |  |  |
| REQ(arb own AL_PA)   | None/Inst.                  | ARBITRATING       |  |  |
| REQ(open yx) f-d     | None/Inst.                  | ARBITRATING       |  |  |
| REQ(open yy) h-d     | None/Inst.                  | ARBITRATING       |  |  |
| REQ(open fr)         | None/Inst.                  | ARBITRATING       |  |  |
| REQ(open yr)         | None/Inst.                  | ARBITRATING       |  |  |
| REQ(close)           | None/Inst.                  | ARBITRATING       |  |  |
| REQ(send DHD)        | None/Inst.                  | ARBITRATING       |  |  |
| REQ(transfer)        | None/Inst.                  | ARBITRATING       |  |  |
| REQ(old-port)        | None/Inst.                  | ARBITRATING       |  |  |
| REQ(participating)   | None/Inst.                  | ARBITRATING       |  |  |
| REQ(nonparticipat.)  | None/Inst.                  | ARBITRATING       |  |  |
| REQ(mark as tx)      | MRKtx at the next Fill Word | ARBITRATING       |  |  |
| REQ(bypass L_Port)   | None/Inst.                  | ARBITRATING       |  |  |
| REQ(bypass L_Port y) | None/Inst.                  | ARBITRATING       |  |  |
| REQ(bypass all)      | None/Inst.                  | ARBITRATING       |  |  |
| REQ(enable L_Port)   | None/Inst.                  | ARBITRATING       |  |  |
| REQ(enable L_Port y) | None/Inst.                  | ARBITRATING       |  |  |
| REQ(enable all)      | None/Inst.                  | ARBITRATING       |  |  |
| REQ(initialize)      | None/Inst.                  | NORMAL-INITIALIZE |  |  |

| 1 | Table 6 | <b>ARBITRATION WON (State 2) transitions</b> |  |
|---|---------|----------------------------------------------|--|
| 2 |         | ENTRY ACTIONS                                |  |

| l able 6                                                               | ARBITRATION WON (State 2) tran                  | isitions                                           |  |  |
|------------------------------------------------------------------------|-------------------------------------------------|----------------------------------------------------|--|--|
|                                                                        | ENTRY ACTIONS                                   |                                                    |  |  |
| ACCESS := N/C<br>ARB_PEND := N/C<br>ARB_WON := N/C<br>ARBf_SENT := N/C | DUPLEX := N/C<br>REPLICATE := N/C<br>CFW := N/C | DHD_RCV := N/C<br>BYPASS := N/C<br>ERR_INIT := N/C |  |  |
| INPUT                                                                  | ACTION / OUTPUT                                 | NEXT STATE                                         |  |  |
| LOSS of SYNC. < R_T_TOV                                                | N/A                                             | N/A                                                |  |  |
| Loop Failure                                                           | N/A                                             | N/A                                                |  |  |
| INVALID TRANS. WORD                                                    | N/A                                             | N/A                                                |  |  |
| RUNNING DISP at O.S.                                                   | N/A                                             | N/A                                                |  |  |
| ELASTICITY WORD REQd                                                   | N/A                                             | N/A                                                |  |  |
| VALID DATA WORD                                                        | N/A                                             | N/A                                                |  |  |
| VALID TRANS. WORD =0.S.                                                |                                                 |                                                    |  |  |
| FRAME DELIMITERS                                                       |                                                 |                                                    |  |  |
| SOFxx<br>EOFxx                                                         | N/A<br>N/A                                      | N/A<br>N/A                                         |  |  |
| PRIMITIVE SIGNALS                                                      |                                                 |                                                    |  |  |
| Idle                                                                   | N/A                                             | N/A                                                |  |  |
| R_RDY                                                                  | N/A                                             | N/A                                                |  |  |
| ARByx                                                                  | N/A                                             | N/A                                                |  |  |
| OPNr                                                                   | N/A                                             | N/A                                                |  |  |
| OPNy                                                                   | N/A                                             | N/A                                                |  |  |
| CLS                                                                    | N/A                                             | N/A                                                |  |  |
| DHD                                                                    | N/A                                             | N/A                                                |  |  |
| MRKtx                                                                  | N/A                                             | N/A                                                |  |  |
| PRIMITIVE SEQUENCES                                                    |                                                 |                                                    |  |  |
| LIP                                                                    | N/A                                             | N/A                                                |  |  |
| LPB (LPByx   LPBfx)                                                    | N/A                                             | N/A                                                |  |  |
| LPE (LPEyx   LPEfx)                                                    | N/A                                             | N/A                                                |  |  |
| ANY OTHER O.S.                                                         | N/A                                             | N/A                                                |  |  |

| 1      |
|--------|
| 2      |
| 3      |
| 4      |
| 5      |
| 6<br>7 |
| 8<br>9 |
| 10     |
| 11     |
| 12     |
| 13     |
| 14     |
| 15     |
| 16     |
| 17     |
| 18     |
| 19     |
| 20     |
| 21     |
| 22     |
| 23     |

| INPUT                | ACTION / OUTPUT              | NEXT STATE        |  |  |
|----------------------|------------------------------|-------------------|--|--|
| L_Port CONTROLS      |                              |                   |  |  |
| REQ(monitor)         | N/A                          | N/A               |  |  |
| REQ(arb own AL_PA)   | N/A                          | N/A               |  |  |
| REQ(open yx) f-d     | OPNyx                        | OPEN              |  |  |
| REQ(open yy) h-d     | OPNyy                        | OPEN              |  |  |
| REQ(open fr)         | REPLICATE:=1<br>OPNfr        | OPEN              |  |  |
| REQ(open yr)         | REPLICATE:=1<br>OPNyr        | OPEN              |  |  |
| REQ(close)           | OPNyy (y := AL_PA of L_Port) | OPEN              |  |  |
| REQ(send DHD)        | N/A                          | N/A               |  |  |
| REQ(transfer)        | N/A                          | N/A               |  |  |
| REQ(old-port)        | N/A                          | N/A               |  |  |
| REQ(participating)   | N/A                          | N/A               |  |  |
| REQ(nonparticipat.)  | N/A                          | N/A               |  |  |
| REQ(mark as tx)      | N/A                          | N/A               |  |  |
| REQ(bypass L_Port)   | N/A                          | N/A               |  |  |
| REQ(bypass L_Port y) | N/A                          | N/A               |  |  |
| REQ(bypass all)      | N/A                          | N/A               |  |  |
| REQ(enable L_Port)   | N/A                          | N/A               |  |  |
| REQ(enable L_Port y) | N/A                          | N/A               |  |  |
| REQ(enable all)      | N/A                          | N/A               |  |  |
| REQ(initialize)      | None/Inst.                   | NORMAL-INITIALIZE |  |  |

| <u> </u>                                                                                                    | able 7 OPEN (State 3) transition                                                                 | <del></del>                                        |
|-------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|----------------------------------------------------|
| ACCESS := 0 if using fairness ACCESS := 1 if not using fairness ARB_PEND := 0 ARB_WON := 1 ARBf_SENT := N/C | DUPLEX := 1 REPLICATE := N/C CFW := ARB(F0)                                                      | DHD_RCV := N/C<br>BYPASS := N/C<br>ERR_INIT := N/C |
| INPUT                                                                                                       | ACTION / OUTPUT                                                                                  | NEXT STATE                                         |
| LOSS of SYNC. < R_T_TOV                                                                                     | FC-2 FP/PSig/PSeq                                                                                | OPEN                                               |
| Loop Failure                                                                                                | None/Inst.                                                                                       | LOOP-FAIL-INITIALIZ                                |
| INVALID TRANS. WORD                                                                                         | FC-2 FP/PSig/PSeq                                                                                | OPEN                                               |
| RUNNING DISP at O.S.                                                                                        | FC-2 FP/PSig/PSeq                                                                                | OPEN                                               |
| ELASTICITY WORD REQd                                                                                        | N/A                                                                                              | OPEN                                               |
| VALID DATA WORD                                                                                             | FC-2 FP/PSig/PSeq                                                                                | OPEN                                               |
| VALID TRANS. WORD =0.S.                                                                                     | •                                                                                                | •                                                  |
| FRAME DELIMITERS                                                                                            |                                                                                                  |                                                    |
| SOFxx                                                                                                       | FC-2 FP/PSig/PSeq                                                                                | OPEN                                               |
| EOFxx                                                                                                       | FC-2 FP/PSig/PSeq                                                                                | OPEN                                               |
| PRIMITIVE SIGNALS                                                                                           |                                                                                                  |                                                    |
| Idle                                                                                                        | CFW := Idle<br>ACCESS := 1<br>FC-2 FP/PSig/PSeq                                                  | OPEN                                               |
| R_RDY                                                                                                       | FC-2 FP/PSig/PSeq                                                                                | OPEN                                               |
| ARB(F0)                                                                                                     | CFW := Idle<br>XMIT_2_IDLES := 1<br>FC-2 FP/PSig/PSeq                                            | OPEN                                               |
| ARByx                                                                                                       | FC-2 FP/PSig/PSeq                                                                                | OPEN                                               |
| OPNr                                                                                                        | FC-2 FP/PSig/PSeq                                                                                | OPEN                                               |
| OPNy                                                                                                        | FC-2 FP/PSig/PSeq                                                                                | OPEN                                               |
| CLS                                                                                                         | FC-2 FP/PSig/PSeq                                                                                | RECEIVED CLOSE                                     |
| DHD                                                                                                         | FC-2 FP/PSig/PSeq                                                                                | OPEN                                               |
| MRKtx                                                                                                       | FC-2 FP/PSig/PSeq                                                                                | OPEN                                               |
| PRIMITIVE SEQUENCES                                                                                         |                                                                                                  |                                                    |
| LIP                                                                                                         | None/Inst.                                                                                       | OPEN-INIT-START                                    |
| LPB(LPByx   LPBfx)                                                                                          | FC-2 FP/PSig/PSeq<br>FC-2 FP/PSig/PSeq<br>BYPASS := 1<br>None/Inst.<br>BYPASS := 1<br>None/Inst. | OPEN OPEN  MONITORING  MONITORING                  |
| LPE (LPEyx   LPEfx)                                                                                         | FC-2 FP/PSig/PSeq                                                                                | OPEN                                               |
| ANY OTHER O.S.                                                                                              | FC-2 FP/PSig/PSeq                                                                                | OPEN                                               |

|                      | INPUT                                          | ACTION / OUTPUT                                               | NEXT STATE                                             |
|----------------------|------------------------------------------------|---------------------------------------------------------------|--------------------------------------------------------|
| 1                    | L_Port CONTROLS                                | •                                                             |                                                        |
| 2                    | REQ(monitor)                                   | None/Inst.                                                    | OPEN                                                   |
| 3                    | REQ(arb own AL_PA)                             | None/Inst.                                                    | OPEN                                                   |
| 4                    | REQ(open yx) full-duplex                       | None/Inst.                                                    | OPEN                                                   |
| 5                    | REQ(open yy) half-duplex                       | None/Inst.                                                    | OPEN                                                   |
| 6<br>7<br>8          | REQ(open fr)<br>REPLICATE = 0<br>REPLICATE = 1 | None/Inst. OPNfr at the next app. Fill Word                   | OPEN<br>OPEN (when OPNfr sent)                         |
| 9<br>10<br>11        | REQ(open yr)<br>REPLICATE = 0<br>REPLICATE = 1 | None/Inst.<br>OPNyr at the next app. Fill Word                | OPEN<br>OPEN (when OPNyr sent)                         |
| 12                   | REQ(close)                                     | CLS at the next app. Fill Word                                | XMITTED CLOSE (when CLS sent)                          |
| 13<br>14<br>15       | REQ(send DHD) DUPLEX = 0 DUPLEX = 1            | None/Inst. DUPLEX := 0 DHD at the next app. Fill Word         | OPEN OPEN (when DHD sent)                              |
| 16<br>17<br>18<br>19 | REQ(transfer)<br>ACCESS = 0<br>ACCESS = 1      | CLS at the next app. Fill Word CLS at the next app. Fill Word | XMITTED CLOSE (when CLS sent) TRANSFER (when CLS sent) |
| 20                   | REQ(old-port)                                  | None/Inst.                                                    | OPEN                                                   |
| 21                   | REQ(participating)                             | None/Inst.                                                    | OPEN                                                   |
| 22                   | REQ(nonparticipat.)                            | None/Inst.                                                    | OPEN                                                   |
| 23                   | REQ(mark as tx)                                | MRKtx at the next Fill Word                                   | OPEN                                                   |
| 24                   | REQ(bypass L_Port)                             | None/Inst.                                                    | OPEN                                                   |
| 25                   | REQ(bypass L_Port y)                           | LPByx at the next Fill Word                                   | OPEN                                                   |
| 26                   | REQ(bypass all)                                | LPBfx at the next Fill Word                                   | OPEN                                                   |
| 27                   | REQ(enable L_Port)                             | None/Inst.                                                    | OPEN                                                   |
| 28                   | REQ(enable L_Port y)                           | LPEyx at the next Fill Word                                   | OPEN                                                   |
| 29                   | REQ(enable all)                                | LPEfx at the next Fill Word                                   | OPEN                                                   |
| 30                   | REQ(initialize)                                | None/Inst.                                                    | NORMAL-INITIALIZE                                      |
| 31                   |                                                |                                                               |                                                        |

| 1                                                              |
|----------------------------------------------------------------|
| 2                                                              |
| 3                                                              |
| 4<br>5                                                         |
| 6                                                              |
| 7                                                              |
| 8                                                              |
| 9                                                              |
| 10                                                             |
| 11                                                             |
| 12                                                             |
| 13                                                             |
| 14                                                             |
| 15                                                             |
| 16<br>17                                                       |
| 18                                                             |
| 19<br>20<br>21<br>22<br>23<br>24<br>25<br>26<br>27             |
| 28                                                             |
| 29<br>30<br>31<br>32<br>33<br>34<br>35<br>36<br>37<br>38<br>39 |
| 40                                                             |

| Table 8 | OPENED  | (State 4)             | transitions |
|---------|---------|-----------------------|-------------|
| Iable u | OI LILD | (Otale <del>T</del> ) | uansinons   |

| ENTRY ACTIONS                                                                                    |                                                                                                                            |                                                  |  |
|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|--|
| ACCESS := N/C<br>ARB_PEND := N/C<br>ARB_WON := 0<br>ARBf_SENT := N/C                             | DUPLEX := 0 if OPNyy DUPLEX := 1 if OPNyx REPLICATE := 0 CFW := N/C                                                        | DHD_RCV := 0<br>BYPASS := N/C<br>ERR_INIT := N/C |  |
| INPUT                                                                                            | ACTION / OUTPUT                                                                                                            | NEXT STATE                                       |  |
| LOSS of SYNC. < R_T_TOV                                                                          | FC-2 FP/PSig/PSeq                                                                                                          | OPENED                                           |  |
| Loop Failure                                                                                     | None/Inst.                                                                                                                 | LOOP-FAIL-INITIALIZE                             |  |
| INVALID TRANS. WORD                                                                              | FC-2 FP/PSig/PSeq                                                                                                          | OPENED                                           |  |
| RUNNING DISP at O.S.                                                                             | FC-2 FP/PSig/PSeq                                                                                                          | OPENED                                           |  |
| ELASTICITY WORD REQd                                                                             | N/A                                                                                                                        | OPENED                                           |  |
| VALID DATA WORD                                                                                  | FC-2 FP/PSig/PSeq                                                                                                          | OPENED                                           |  |
| VALID TRANS. WORD = O.S.                                                                         |                                                                                                                            |                                                  |  |
| FRAME DELIMITERS                                                                                 |                                                                                                                            |                                                  |  |
| SOFxx<br>EOFxx                                                                                   | FC-2 FP/PSig/PSeq<br>FC-2 FP/PSig/PSeq                                                                                     | OPENED<br>OPENED                                 |  |
| PRIMITIVE SIGNALS                                                                                |                                                                                                                            |                                                  |  |
| Idle  ARB_PEND = 0  ARB_PEND = 1  XMIT_2_IDLES = 0  XMIT_2_IDLES = 1                             | CFW := Idle ACCESS := 1 FC-2 FP/PSig/PSeq  CFW := ARB(AL_PA) FC-2 FP/PSig/PSeq CFW := Idle FC-2 FP/PSig/PSeq               | OPENED OPENED OPENED                             |  |
| R RDY                                                                                            | FC-2 FP/PSig/PSeq                                                                                                          | OPENED                                           |  |
| ARB(F0) CFW <> Idle   XMIT_2_IDLES = 0 ARB_PEND = 0  ARB_PEND = 1  CFW = Idle & XMIT_2_IDLES = 1 | CFW := ARB(F0) XMIT_2_IDLES := 1 FC-2/FP/PSig/PSeq CFW := ARB(AL_PA) XMIT_2_IDLES := 1 FC-2/FP/PSig/PSeq FC-2/FP/PSig/PSeq | OPENED OPENED OPENED OPENED                      |  |
| ARByx<br>y <> x                                                                                  | FC-2 FP/PSig/PSeq <sup>15</sup>                                                                                            | OPENED                                           |  |

 $<sup>^{15}\</sup>mbox{While}$  some L\_Ports may set the CFW to the received ARByx, it is recommended that the CFW is not changed.

| INPUT                                                   | ACTION / OUTPUT                                           | NEXT STATE            |
|---------------------------------------------------------|-----------------------------------------------------------|-----------------------|
| ARB(val)  CFW <> Idle    XMIT_2_IDLES = 0  ARB PEND = 0 |                                                           |                       |
| val = AL PA                                             | CFW := ARB(val)<br>FC-2 FP/PSig/PSeq<br>CFW := Idle       | OPENED                |
| ARB_PEND = 1<br>val >=AL_PA                             | FC-2 FP/PSig/PSeq CFW := ARB(AL_PA)                       | OPENED                |
| val < AL_PA                                             | FC-2 FP/PSig/PSeq<br>CFW := ARB(val)<br>FC-2 FP/PSig/PSeq | OPENED OPENED         |
| CFW = Idle &<br>XMIT_2_IDLES = 1                        | FC-2 FP/PSig/PSeq                                         | OPENED                |
| OPNr                                                    | FC-2 FP/PSig/PSeq                                         | OPENED                |
| OPNy                                                    | FC-2 FP/PSig/PSeq                                         | OPENED                |
| CLS                                                     | FC-2 FP/PSig/PSeq                                         | RECEIVED CLOSE        |
| DHD                                                     | DHD_RCV := 1<br>FC-2 FP/PSig/PSeq                         | OPENED                |
| MRKtx                                                   | FC-2 FP/PSig/PSeq                                         | OPENED                |
| PRIMITIVE SEQUENCES                                     |                                                           |                       |
| LIP                                                     | None/Inst.                                                | OPEN-INIT-START       |
| LPB (LPByx   LPBfx) y <>AL_PA y = AL_PA                 | FC-2 FP/PSig/PSeq<br>BYPASS := 1                          | OPENED                |
| f = hex 'FF'                                            | None/Inst.<br>BYPASS := 1<br>None/Inst.                   | MONITORING MONITORING |
| LPE (LPEyx LPEfx)                                       | FC-2 FP/PSig/PSeq                                         | OPENED                |
| ANY OTHER O.S.                                          | FC-2 FP/PSig/PSeq                                         | OPENED                |

| 1  |
|----|
| 2  |
| 3  |
| 4  |
| 5  |
| 6  |
| 7  |
| 8  |
|    |
| 9  |
| 10 |
| 11 |
| 12 |
| 13 |
| 14 |
| 15 |
| 16 |
| 17 |
| 18 |
| 19 |
| 20 |

| INPUT                | ACTION / OUTPUT                | NEXT STATE                    |
|----------------------|--------------------------------|-------------------------------|
| L_PORT CONTROLS      |                                |                               |
| REQ(monitor)         | None/Inst.                     | OPENED                        |
| REQ(arb own AL_PA)   | None/Inst.                     | OPENED                        |
| REQ(open yx) f-d     | None/Inst.                     | OPENED                        |
| REQ(open yy) h-d     | None/Inst.                     | OPENED                        |
| REQ(open fr)         | None/Inst.                     | OPENED                        |
| REQ(open yr)         | None/Inst.                     | OPENED                        |
| REQ(close)           | CLS at the next app. Fill Word | XMITTED CLOSE (when CLS sent) |
| REQ(send DHD)        | None/Inst.                     | OPENED                        |
| REQ(transfer)        | None/Inst.                     | OPENED                        |
| REQ(old-port)        | None/Inst.                     | OPENED                        |
| REQ(participating)   | None/Inst.                     | OPENED                        |
| REQ(nonparticipat.)  | None/Inst.                     | OPENED                        |
| REQ(mark as tx)      | MRKtx at the next Fill Word    | OPENED                        |
| REQ(bypass L_Port)   | None/Inst.                     | OPENED                        |
| REQ(bypass L_Port y) | None/Inst.                     | OPENED                        |
| REQ(bypass all)      | None/Inst.                     | OPENED                        |
| REQ(enable L_Port)   | None/Inst.                     | OPENED                        |
| REQ(enable L_Port y) | None/Inst.                     | OPENED                        |
| REQ(enable all)      | None/Inst.                     | OPENED                        |
| REQ(initialize)      | None/Inst.                     | NORMAL-INITIALIZE             |

| 1        |  |
|----------|--|
| 1 2      |  |
| 3        |  |
| 4        |  |
| 5<br>6   |  |
| 7        |  |
| 8        |  |
| 9        |  |
| 10       |  |
| 11       |  |
| 12       |  |
| 13       |  |
| 14       |  |
| 15       |  |
| 16       |  |
| 17       |  |
| 18       |  |
| 19       |  |
| 20<br>21 |  |
| 22       |  |
| 23<br>24 |  |
| 25<br>26 |  |
| 27       |  |
| 28       |  |
| 29<br>30 |  |
| 31       |  |
| 32<br>33 |  |
| 34       |  |
| 35<br>36 |  |
| 37       |  |
| 38<br>39 |  |
| 40       |  |

| Table 9 | <b>XMITTED</b> | CLOSE | (State 5) | transitions |
|---------|----------------|-------|-----------|-------------|
|         |                |       |           |             |

| ENTRY ACTIONS                                                                                                                 |                                                                                                                         |                                                                           |  |
|-------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|--|
| ACCESS := N/C<br>ARB_PEND := N/C<br>ARB_WON := N/C<br>ARBf_SENT := N/C                                                        | DUPLEX := 0<br>REPLICATE := N/C<br>CFW := N/C                                                                           | DHD_RCV := N/C<br>BYPASS := N/C<br>ERR_INIT := N/C                        |  |
| INPUT                                                                                                                         | ACTION / OUTPUT                                                                                                         | NEXT STATE                                                                |  |
| LOSS of SYNC. < R_T_TOV                                                                                                       | Idle or CFW                                                                                                             | XMITTED CLOSE                                                             |  |
| Loop Failure                                                                                                                  | None/Inst.                                                                                                              | LOOP-FAIL-INITIALIZE                                                      |  |
| INVALID TRANS. WORD                                                                                                           | CFW                                                                                                                     | XMITTED CLOSE                                                             |  |
| RUNNING DISP at O.S.                                                                                                          | CFW                                                                                                                     | XMITTED CLOSE                                                             |  |
| ELASTICITY WORD REQd                                                                                                          | N/A                                                                                                                     | XMITTED CLOSE                                                             |  |
| VALID DATA WORD                                                                                                               | CFW                                                                                                                     | XMITTED CLOSE                                                             |  |
| VALID TRANS. WORD =0.S.                                                                                                       |                                                                                                                         |                                                                           |  |
| FRAME DELIMITERS                                                                                                              |                                                                                                                         |                                                                           |  |
| SOFxx                                                                                                                         | CFW                                                                                                                     | XMITTED CLOSE                                                             |  |
| EOFxx                                                                                                                         | CFW                                                                                                                     | XMITTED CLOSE                                                             |  |
| PRIMITIVE SIGNALS                                                                                                             |                                                                                                                         |                                                                           |  |
| Idle ARB_PEND = 0  ARB_PEND = 1 XMIT_2_IDLES = 0  XMIT_2_IDLES = 1                                                            | CFW := Idle ACCESS := 1 CFW  CFW := ARB(AL_PA) CFW CFW := Idle CFW                                                      | XMITTED CLOSE  XMITTED CLOSE  XMITTED CLOSE                               |  |
| R_RDY                                                                                                                         | CFW                                                                                                                     | XMITTED CLOSE                                                             |  |
| ARB(F0)  CFW <> Idle    XMIT_2_IDLE = 0  ARB_WON = 1  ARB_WON = 0  ARB_PEND = 0  ARB_PEND = 1  CFW = Idle &  XMIT_2_IDLEs = 1 | CFW := Idle XMIT_2_IDLES := 1 CFW  CFW := ARB(F0) XMIT_2_IDLES := 1 CFW CFW := ARB(AL_PA) XMIT_2_IDLES := 1 CFW CFW CFW | XMITTED CLOSE  XMITTED CLOSE  XMITTED CLOSE  XMITTED CLOSE  XMITTED CLOSE |  |
| ARByx<br>y <> x                                                                                                               | CFW <sup>16</sup>                                                                                                       | XMITTED CLOSE                                                             |  |

 $<sup>^{16}</sup>$ While some L\_Ports may set the CFW to the received ARByx, it is recommended that the CFW is not changed.

| INPUT                                                                                                        | ACTION / OUTPUT                                                            | NEXT STATE                                                                       |
|--------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------------|
| ARB(val)  ARB_WON = 1  ARB_WON = 0  CFW <> Idle                                                              | CFW                                                                        | XMITTED CLOSE                                                                    |
| XMIT_2_IDLES = 0<br>ARB_PEND = 0<br>val <>AL_PA<br>val = AL_PA<br>ARB_PEND = 1<br>val >=AL_PA<br>val < AL_PA | CFW := ARB(val) CFW CFW := Idle CFW  CFW := ARB(AL_PA) CFW CFW := ARB(val) | XMITTED CLOSE  XMITTED CLOSE  XMITTED CLOSE                                      |
| CFW = Idle &<br>XMIT_2_IDLES = 1                                                                             | CFW                                                                        | XMITTED CLOSE  XMITTED CLOSE                                                     |
| OPNr                                                                                                         | CFW                                                                        | XMITTED CLOSE                                                                    |
| OPNy                                                                                                         | CFW                                                                        | XMITTED CLOSE                                                                    |
| CLS  ARB_WON = 0  ARB_PEND = 0  ARB_PEND = 1  ARB_WON = 1  ARB_PEND = 0  ARB_PEND = 1                        | CFW<br>CFW<br>CFW                                                          | MONITORING ARBITRATING  MONITORING (when BB_Credit) ARBITRATING (when BB_Credit) |
| DHD                                                                                                          | CFW                                                                        | XMITTED CLOSE                                                                    |
| MRKtx<br>x = AL_PA<br>x <>AL_PA<br>PRIMITIVE SEQUENCES                                                       | CFW<br>Same Word                                                           | XMITTED CLOSE<br>XMITTED CLOSE                                                   |
| LIP                                                                                                          | None/Inst.                                                                 | OPEN-INIT-START                                                                  |
| LPB (LPByx   LPBfx)  x = AL_PA y <>AL_PA y = AL_PA f = hex 'FF'                                              | CFW CFW BYPASS := 1 None/Inst. BYPASS := 1 None/Inst.                      | XMITTED CLOSE XMITTED CLOSE MONITORING MONITORING                                |
| LPE (LPEyx   LPEfx)                                                                                          | CFW                                                                        | XMITTED CLOSE                                                                    |
| ANY OTHER O.S.                                                                                               | CFW                                                                        | XMITTED CLOSE                                                                    |

| 1  |
|----|
| 2  |
| 3  |
| 4  |
| 5  |
| 6  |
| 7  |
| 8  |
| 9  |
| 10 |
| 11 |
| 12 |
| 13 |
| 14 |
| 15 |
| 16 |
| 17 |
| 18 |
| 19 |
| 20 |
| 21 |

| INPUT                | ACTION / OUTPUT             | NEXT STATE        |
|----------------------|-----------------------------|-------------------|
| L_Port CONTROLS      |                             |                   |
| REQ(monitor)         | None/Inst.                  | XMITTED CLOSE     |
| REQ(arb own AL_PA)   | None/Inst.                  | XMITTED CLOSE     |
| REQ(open yx) f-d     | None/Inst.                  | XMITTED CLOSE     |
| REQ(open yy) h-d     | None/Inst.                  | XMITTED CLOSE     |
| REQ(open fr)         | None/Inst.                  | XMITTED CLOSE     |
| REQ(open yr)         | None/Inst.                  | XMITTED CLOSE     |
| REQ(close)           | None/Inst.                  | XMITTED CLOSE     |
| REQ(send DHD)        | None/Inst.                  | XMITTED CLOSE     |
| REQ(transfer)        | None/Inst.                  | XMITTED CLOSE     |
| REQ(old-port)        | None/Inst.                  | XMITTED CLOSE     |
| REQ(participating)   | None/Inst.                  | XMITTED CLOSE     |
| REQ(nonparticipat.)  | None/Inst.                  | XMITTED CLOSE     |
| REQ(mark as tx)      | MRKtx at the next Fill Word | XMITTED CLOSE     |
| REQ(bypass L_Port)   | None/Inst.                  | XMITTED CLOSE     |
| REQ(bypass L_Port y) | None/Inst.                  | XMITTED CLOSE     |
| REQ(bypass all)      | None/Inst.                  | XMITTED CLOSE     |
| REQ(enable L_Port)   | None/Inst.                  | XMITTED CLOSE     |
| REQ(enable L_Port y) | None/Inst.                  | XMITTED CLOSE     |
| REQ(enable all)      | None/Inst.                  | XMITTED CLOSE     |
| REQ(initialize)      | None/Inst.                  | NORMAL-INITIALIZE |

| 1 2                                                                                    |  |
|----------------------------------------------------------------------------------------|--|
| 3                                                                                      |  |
| 4<br>5                                                                                 |  |
| 6                                                                                      |  |
| 7                                                                                      |  |
| 8                                                                                      |  |
| 9                                                                                      |  |
| 10                                                                                     |  |
| 11                                                                                     |  |
| 12                                                                                     |  |
| 13                                                                                     |  |
| 14                                                                                     |  |
| 15                                                                                     |  |
| 16                                                                                     |  |
| 17                                                                                     |  |
| 18                                                                                     |  |
| 19<br>20<br>21<br>22<br>23<br>24<br>25<br>26<br>27                                     |  |
| 28                                                                                     |  |
| 29<br>30<br>31<br>32<br>33<br>34<br>35<br>36<br>37<br>38<br>39<br>40<br>41<br>42<br>43 |  |
| 44                                                                                     |  |

| Table 10 RECEIVED CLOSE (State 6) tra |
|---------------------------------------|
|---------------------------------------|

| ENTRY ACTIONS                                                                             |                                                                                           |                                |
|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--------------------------------|
| ACCESS := N/C                                                                             | ENTRY ACTIONS  DUPLEX :=N/C                                                               | DHD_RCV := N/C                 |
| ARB_PEND := N/C                                                                           | REPLICATE := N/C                                                                          | BYPASS := N/C                  |
| ARB_WON := N/C<br>ARBf_SENT := N/C                                                        | CFW := N/C                                                                                | ERR_INIT := N/C                |
| INPUT                                                                                     | ACTION / OUTPUT                                                                           | NEXT STATE                     |
| LOSS of SYNC. < R_T_TOV                                                                   | FC-2 FP/PSig/PSeq                                                                         | RECEIVED CLOSE                 |
| Loop Failure                                                                              | None/Inst.                                                                                | LOOP-FAIL-INITIALIZE           |
| INVALID TRANS. WORD                                                                       | FC-2 FP/PSig/PSeq                                                                         | RECEIVED CLOSE                 |
| RUNNING DISP at O.S.                                                                      | FC-2 FP/PSig/PSeq                                                                         | RECEIVED CLOSE                 |
| ELASTICITY WORD REQd                                                                      | N/A                                                                                       | RECEIVED CLOSE                 |
| VALID DATA WORD                                                                           | FC-2 FP/PSig/PSeq                                                                         | RECEIVED CLOSE                 |
| VALID TRANS. WORD =0.S.                                                                   |                                                                                           |                                |
| FRAME DELIMITERS                                                                          |                                                                                           |                                |
| SOFxx                                                                                     | FC-2 FP/PSig/PSeq                                                                         | RECEIVED CLOSE                 |
| EOFxx                                                                                     | FC-2 FP/PSig/PSeq                                                                         | RECEIVED CLOSE                 |
| PRIMITIVE SIGNALS                                                                         |                                                                                           |                                |
| Idle<br>ARB_PEND = 0                                                                      | CFW := Idle<br>ACCESS := 1<br>FC-2 FP/PSig/PSeq                                           | RECEIVED CLOSE                 |
| ARB_PEND = 1<br>XMIT_2_IDLES = 0<br>XMIT_2_IDLES = 1                                      | CFW := ARB(AL_PA) FC-2 FP/PSig/PSeq CFW := Idle FC-2/FP/PSig/PSeq                         | RECEIVED CLOSE  RECEIVED CLOSE |
| R RDY                                                                                     | FC-2 FP/PSig/PSeq                                                                         | RECEIVED CLOSE                 |
| ARB(F0<br>CFW <> Idle  <br>XMIT_2_IDLES = 0<br>ARB_WON = 1<br>ARB_WON = 0<br>ARB_PEND = 0 | CFW := Idle<br>XMIT_2_IDLES := 1<br>FC-2 FP/PSig/PSeq<br>CFW := ARB(F0)                   | RECEIVED CLOSE                 |
| ARB_PEND = 1                                                                              | XMIT_2_IDLES := 1 FC-2 FP/PSig/PSeq CFW := ARB(AL_PA) XMIT_2_IDLES := 1 FC-2 FP/PSig/PSeq | RECEIVED CLOSE                 |
| CFW = Idle &<br>XMIT_2_IDLES = 1                                                          | FC-2/FP/PSig/PSeq                                                                         | RECEIVED CLOSE                 |
| ARByx<br>y <> x                                                                           | FC-2 FP/PSig/PSeq <sup>17</sup>                                                           | RECEIVED CLOSE                 |

 $<sup>^{17}</sup>$ While some L\_Ports may set the CFW to the received ARByx, it is recommended that the CFW is not changed.

| INPUT                                                                                         | ACTION / OUTPUT                                                                                                     | NEXT STATE                                          |  |
|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--|
| ARB(val)<br>ARB_WON = 1<br>ARB_WON = 0<br>CFW <> Idle                                         | FC-2 FP/PSig/PSeq                                                                                                   | RECEIVED CLOSE                                      |  |
| XMIT_2_IDLES = 0 ARB_PEND = 0 val <>AL_PA  val = AL_PA  ARB_PEND = 1 val >=AL_PA  val < AL_PA | CFW := ARB(val) FC-2 FP/PSig/PSeq CFW := Idle FC-2 FP/PSig/PSeq CFW := ARB(AL_PA) FC-2 FP/PSig/PSeq CFW := ARB(val) | RECEIVED CLOSE RECEIVED CLOSE RECEIVED CLOSE        |  |
| CFW = Idle &<br>XMIT_2_IDLES = 1                                                              | FC-2 FP/PSig/PSeq FC-2 FP/PSig/PSeq                                                                                 | RECEIVED CLOSE RECEIVED CLOSE                       |  |
| OPNr                                                                                          | FC-2 FP/PSig/PSeq                                                                                                   | RECEIVED CLOSE                                      |  |
| OPNy                                                                                          | FC-2 FP/PSig/PSeq                                                                                                   | RECEIVED CLOSE                                      |  |
| CLS                                                                                           | FC-2 FP/PSig/PSeq                                                                                                   | RECEIVED CLOSE                                      |  |
| DHD                                                                                           | FC-2 FP/PSig/PSeq                                                                                                   | RECEIVED CLOSE                                      |  |
| MRKtx                                                                                         | FC-2 FP/PSig/PSeq                                                                                                   | RECEIVED CLOSE                                      |  |
| PRIMITIVE SEQUENCES                                                                           |                                                                                                                     |                                                     |  |
| LIP                                                                                           | None/Inst.                                                                                                          | OPEN-INIT-START                                     |  |
| LPB (LPByx   LPBfx)                                                                           | FC-2 FP/PSig/PSeq<br>FC-2 FP/PSig/PSeq<br>BYPASS := 1<br>None/Inst.<br>BYPASS := 1<br>None/Inst.                    | RECEIVED CLOSE RECEIVED CLOSE MONITORING MONITORING |  |
| LPE (LPEyx   LPEfx)                                                                           | FC-2 FP/PSig/PSeq                                                                                                   | RECEIVED CLOSE                                      |  |
| ANY OTHER O.S.                                                                                | FC-2 FP/PSig/PSeq                                                                                                   | RECEIVED CLOSE                                      |  |

| 1                  |
|--------------------|
| 2                  |
| 3                  |
| 4                  |
| 5                  |
| 6                  |
| 7                  |
| 8<br>9<br>10<br>11 |
| 12                 |
| 13                 |
| 14                 |
| 15                 |
| 16                 |
| 17                 |
| 18                 |
| 19                 |
| 20                 |
| 21                 |
| 22                 |
| 23                 |
| 24                 |

| INPUT                                      | ACTION / OUTPUT                                                                | NEXT STATE                  |
|--------------------------------------------|--------------------------------------------------------------------------------|-----------------------------|
| L_Port CONTROLS                            |                                                                                |                             |
| REQ(monitor)                               | None/Inst.                                                                     | RECEIVED CLOSE              |
| REQ(arb own AL_PA)                         | None/Inst.                                                                     | RECEIVED CLOSE              |
| REQ(open yx) f-d                           | None/Inst.                                                                     | RECEIVED CLOSE              |
| REQ(open yy) h-d                           | None/Inst.                                                                     | RECEIVED CLOSE              |
| REQ(open fr)                               | None/Inst.                                                                     | RECEIVED CLOSE              |
| REQ(open yr)                               | None/Inst.                                                                     | RECEIVED CLOSE              |
| REQ(close)<br>ARB_PEND = 0<br>ARB_PEND = 1 | When BB_Credit, CLS at the next app. Fill Word When BB_Credit, CLS at the next | MONITORING (when CLS sent)  |
|                                            | app. Fill Word                                                                 | ARBITRATING (when CLS sent) |
| REQ(send DHD)                              | None/Inst.                                                                     | RECEIVED CLOSE              |
| REQ(transfer)                              | None/Inst.                                                                     | RECEIVED CLOSE              |
| REQ(old-port)                              | None/Inst.                                                                     | RECEIVED CLOSE              |
| REQ(participating)                         | None/Inst.                                                                     | RECEIVED CLOSE              |
| REQ(nonparticipat.)                        | None/Inst.                                                                     | RECEIVED CLOSE              |
| REQ(mark as tx)                            | MRKtx at the next Fill Word                                                    | RECEIVED CLOSE              |
| REQ(bypass L_Port)                         | None/Inst.                                                                     | RECEIVED CLOSE              |
| REQ(bypass L_Port y)                       | None/Inst.                                                                     | RECEIVED CLOSE              |
| REQ(bypass all)                            | None/Inst.                                                                     | RECEIVED CLOSE              |
| REQ(enable L_Port)                         | None/Inst.                                                                     | RECEIVED CLOSE              |
| REQ(enable L_Port y)                       | None/Inst.                                                                     | RECEIVED CLOSE              |
| REQ(enable all)                            | None/Inst.                                                                     | RECEIVED CLOSE              |
| REQ(initialize)                            | None/Inst.                                                                     | NORMAL-INITIALIZE           |

|                                                                        | ENTRY ACTIONS                                              |                                                    |
|------------------------------------------------------------------------|------------------------------------------------------------|----------------------------------------------------|
| ACCESS := N/C<br>ARB_PEND := N/C<br>ARB_WON := N/C<br>ARBf_SENT := N/C | DUPLEX := 0<br>REPLICATE := N/C<br>CFW := N/C              | DHD_RCV := N/C<br>BYPASS := N/C<br>ERR_INIT := N/C |
| INPUT                                                                  | ACTION / OUTPUT                                            | NEXT STATE                                         |
| LOSS of SYNC. < R_T_TOV                                                | Idle or CFW                                                | TRANSFER                                           |
| Loop Failure                                                           | None/Inst.                                                 | LOOP-FAIL-INITIALIZ                                |
| INVALID TRANS. WORD                                                    | CFW                                                        | TRANSFER                                           |
| RUNNING DISP at O.S.                                                   | CFW                                                        | TRANSFER                                           |
| ELASTICITY WORD REQd                                                   | N/A                                                        | TRANSFER                                           |
| VALID DATA WORD                                                        | CFW                                                        | TRANSFER                                           |
| VALID TRANS. WORD =0.S.                                                |                                                            | •                                                  |
| FRAME DELIMITERS                                                       |                                                            |                                                    |
| SOFxx                                                                  | CFW                                                        | TRANSFER                                           |
| EOFxx                                                                  | CFW                                                        | TRANSFER                                           |
| PRIMITIVE SIGNALS                                                      |                                                            |                                                    |
| Idle                                                                   | CFW := Idle<br>ACCESS := 1<br>CFW                          | TRANSFER                                           |
| R_RDY                                                                  | CFW                                                        | TRANSFER                                           |
| ARB(F0)                                                                | CFW := Idle<br>XMIT_2_IDLE := 1<br>CFW                     | TRANSFER                                           |
| ARByx                                                                  | CFW                                                        | TRANSFER                                           |
| OPNr                                                                   | CFW                                                        | TRANSFER                                           |
| OPNy                                                                   | CFW                                                        | TRANSFER                                           |
| CLS                                                                    | Per applicable request under L_Port CONTROLS in this table | OPEN / MONITORING                                  |
| DHD                                                                    | CFW                                                        | TRANSFER                                           |
| MRKtx<br>x = AL_PA<br>x <>AL_PA                                        | CFW<br>Same Word                                           | TRANSFER<br>TRANSFER                               |
| PRIMITIVE SEQUENCES                                                    |                                                            |                                                    |
| LIP                                                                    | None/Inst.                                                 | OPEN-INIT-START                                    |
| LPB (LPByx   LPBfx)  x = AL_PA y <> AL_PA y = AL_PA f = hex 'FF'       | CFW<br>CFW<br>BYPASS := 1<br>None/Inst.<br>BYPASS := 1     | TRANSFER<br>TRANSFER<br>MONITORING                 |
|                                                                        | None/Inst.                                                 | MONITORING                                         |
| LPE (LPEyx   LPEfx)                                                    | CFW                                                        | TRANSFER                                           |

| 1              |
|----------------|
| 2              |
| 3              |
| 4              |
| 5              |
| 6              |
| 7              |
| 8<br>9         |
| 10             |
| 11<br>12<br>13 |
|                |
| 14             |
| 15             |
| 16             |
| 17             |
| 18             |
| 19             |
| 20             |
| 21             |
| 22             |
| 23             |
| 24             |
| 25             |
| 26             |
| 27             |

| INPUT                | ACTION / OUTPUT                                      | NEXT STATE                  |
|----------------------|------------------------------------------------------|-----------------------------|
| ANY OTHER O.S.       | CFW                                                  | TRANSFER                    |
| L_Port CONTROLS      | •                                                    |                             |
| REQ(monitor)         | CFW when CLS received                                | MONITORING (when BB_Credit) |
| REQ(arb own AL_PA)   | None/Inst.                                           | TRANSFER                    |
| REQ(open yx) f-d     | When CLS received and BB_Credit REPLICATE := 0 OPNyx | OPEN                        |
| REQ(open yy) h-d     | When CLS received and BB_Credit REPLICATE := 0 OPNyy | OPEN                        |
| REQ(open fr)         | When CLS received and BB_Credit REPLICATE := 1 OPNfr | OPEN                        |
| REQ(open yr)         | When CLS received and BB_Credit REPLICATE := 1 OPNyr | OPEN                        |
| REQ(close)           | None/Inst.                                           | TRANSFER                    |
| REQ(send DHD)        | None/Inst.                                           | TRANSFER                    |
| REQ(transfer)        | None/Inst.                                           | TRANSFER                    |
| REQ(old-port)        | None/Inst.                                           | TRANSFER                    |
| REQ(participating)   | None/Inst.                                           | TRANSFER                    |
| REQ(nonparticipat.)  | None/Inst.                                           | TRANSFER                    |
| REQ(mark as tx)      | MRKtx at the next Fill Word                          | TRANSFER                    |
| REQ(bypass L_Port)   | None/Inst.                                           | TRANSFER                    |
| REQ(bypass L_Port y) | None/Inst.                                           | TRANSFER                    |
| REQ(bypass all)      | None/Inst.                                           | TRANSFER                    |
| REQ(enable L_Port)   | None/Inst.                                           | TRANSFER                    |
| REQ(enable L_Port y) | None/Inst.                                           | TRANSFER                    |
| REQ(enable all)      | None/Inst.                                           | TRANSFER                    |
| REQ(initialize)      | None/Inst.                                           | NORMAL-INITIALIZE           |

| 1 |  |
|---|--|
| 2 |  |
| 3 |  |
| 4 |  |
| 6 |  |
| 7 |  |

| Tuble 12                                                         | INTIALIZATION process (otate o) t                              |                                                                                       |
|------------------------------------------------------------------|----------------------------------------------------------------|---------------------------------------------------------------------------------------|
|                                                                  | ENTRY ACTIONS                                                  |                                                                                       |
| ACCESS := 1<br>ARB_PEND := 0<br>ARB_WON := 0<br>ARBf_SENT := N/C | DUPLEX := 0<br>REPLICATE := 0<br>CFW := Idle<br>BB_Credit := 0 | DHD_RCV := 0<br>BYPASS := N/C<br>ERR_INIT := (see 10.5.4)<br>Alternate BB_Credit := 1 |
| INPUT                                                            | ACTION / OUTPUT                                                | NEXT STATE                                                                            |
| Described in 10.5.4                                              |                                                                |                                                                                       |

# Table 13 Reserved

NOTE — This table was removed and is now incorporated into the Initialization state diagrams of clause 10.

### Table 14 OLD-PORT (State A) transitions (optional)

|                                                                        | ENTRY ACTIONS                                                      |                                                                                                  |
|------------------------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| ACCESS := N/C<br>ARB_PEND := N/C<br>ARB_WON := N/C<br>ARBf_SENT := N/C | DUPLEX := N/C<br>REPLICATE := N/C<br>CFW := Idle<br>BB_Credit := 1 | DHD_RCV := N/C<br>BYPASS := (see 10.5.4)<br>ERR_INIT := (see 10.5.4)<br>Alternate BB_Credit := 0 |
| INPUT                                                                  | ACTION / OUTPUT                                                    | NEXT STATE                                                                                       |
| Described in 10.5.4                                                    |                                                                    |                                                                                                  |

# 2 10 Loop Initialization procedure

4 Loop Initialization is a logical procedure used by an L\_Port to determine its environment and to validate an AL\_PA. 5 During the procedure, the L\_Port uses the LPSM and FC-2 protocol to discover its environment and react appropriately. 6 At least a 132 byte receive buffer shall be available to receive each of the following Loop Initialization frames (see 10.5): 7 LIFA, LIPA, LIHA, LISA, LIRP, and LILP; all other frames (i.e., LISM) may be discarded if the L Port cannot accept the 8 frame (e.g., buffers are full).

# 10 10.1 Loop Initialization summary

13

17

19 20

24

28

31

32 33

34

38 39

40

41 42 43

44

45

47 48

49 50

12 A general summary of Loop Initialization follows (see 8.4.3, item 21, table 12, and 10.5.4):

During Loop Initialization, one L Port shall win as Loop Initialization Master (LIM) to manage the initialization 14 procedure. All FL Ports shall be capable of performing this function; NL Ports may perform this function. 15 16 However, if no L Port is selected as the LIM during the LISM sequence, then the Loop is inoperative.

During Loop Initialization, only SOFiL shall be used to precede the Loop Initialization Sequences. R RDYs shall 18 not be used for flow-control and shall not be transmitted. If an R RDY is received, it shall be discarded.

21 — If a non-L Port is attached point-to-point to the L Port, the L Port may complete the initialization procedure described in ANSI X3, FC-PH-x, the OLD-PORT state. While in the OLD-PORT state, only FC-2 specified 22 communication shall be used between the L Port and the non-L Port without further use of the Loop protocol. 23

If two or more L Ports are connected in a Loop without any non-L Ports present, one FL Port and up to 126 25 **—** NL Ports may finish the initialization procedure in the MONITORING state and in the Participating mode. FC-2 26 27 specified communication is used as permitted by the Loop LPSM.

29 **—** If one or more non-L\_Ports are connected in a Loop with one or more L\_Ports, the Loop is not operational. 30

Arbitrary positioning of non-L\_Ports on a Loop may cause one or more L\_Ports to discover that at least one upstream L\_Port is an L\_Port. However, the L\_Ports are unable to successfully complete the remaining portions of the initialization procedure and remain in the initialization procedure.

If more than one FL Port or more than 126 NL Ports are connected to a Loop, only one FL Port and up to 126 35 **—** NL Ports may enter the Participating mode. The remaining L Ports operate in the MONITORING state and in the 36 37 Non-Participating mode.

The initialization procedure permits a Non-Participating L Port to attempt Loop Initialization after waiting an implementation-selected time or when a Participating L Port voluntarily yields its AL PA. This allows the limited number of available AL PAs to be shared.

NOTE — If an L\_Port in the Participating mode goes to the Non-Participating mode, it may invoke the Loop Initialization procedure to allow another L\_Port to use its AL\_PA (see 8.4.3, item 13).

46 — If an FL Port exits the initialization procedure in the Participating mode, its AL PA shall be hex '00' and it shall accept a D ID of hex 'FFFFFE' as specified in ANSI X3, FC-PH-x. An NL Port on the Loop may form a Loop circuit with AL\_PA hex '00' and shall receive normal Fabric topology responses from the FL\_Port as specified in ANSI X3, FC-PH-x.

51 — If a Public NL\_Port exits the initialization procedure in the Participating mode, it attempts Login (if required in 52 10.5.3, step (6)) with the well-known address hex 'FFFFFE' through AL\_PA hex '00' to obtain its native address identifier (see ANSI X3, FC-PH-x, 21.4.7 and 23.3.1). The S ID = hex '0000'||AL PA or 'xxxx'||AL PA where 'xxxx' 53 54 is the previous Login value. 55

Fibre Channel - Arbitrated Loop

1 — If an NL\_Port exits the initialization procedure in the Participating mode and detects that an FL\_Port is not in the Participating mode on the Loop, it may accept the responsibility of providing Fibre Channel services (e.g., accept well-known addresses hex 'FFFFF0' to hex 'FFFFFE'). An NL\_Port in this mode (known as an F/NL\_Port) shall accept an alias AL\_PA of hex '00' (in addition to its normal AL\_PA) and detect OPN(00,x), but shall not transmit ARB(00,00).

If an FL\_Port initializes later than this F/NL\_Port, the NL\_Port shall no longer respond to alias AL\_PA hex '00'.

# 9 10.2 Loop Initialization introduction

11 An L\_Port starts the Loop Initialization procedure by making the transition to the NORMAL-INITIALIZE state.

NOTE — Loop Initialization may be disruptive (i.e., frames may be lost if frames are being transmitted). To minimize this disruption, the Loop may be quiesced by transmitting ARB(val) (where val is a trusted AL\_PA of the L\_Port) to win access to the Loop prior to issuing the first LIP. If the L\_Port wins arbitration, the L\_Port may assume that the Loop is not being used by another L\_Port and the L\_Port may begin transmitting LIPs.

18 Reasons for entering Loop Initialization include:

- to acquire an AL\_PA so that the L\_Port may participate on the Loop. The AL\_PA of a Participating L\_Port, and the corresponding priority of an NL\_Port, may change each time the initialization procedure is invoked. The priority of the FL\_Port is always the same;
- 24 provide notification of a possible configuration change; and,
- 26 error recovery.

6 7

8

10

12 13

14

15

16

17

19

25

27

36

42

44

48

51

28 When BYPASS is FALSE(0), an L\_Port shall enter the OPEN-INIT-START state whenever any LIP is detected. This 29 may interrupt two communicating L\_Ports, but normal FC-PH error recovery (after returning to the MONITORING state) 30 may be used to restore any exchanges in progress.

32 Figure P.1 (see annex P) provides a flowchart-like view of the Loop Initialization procedure; 10.5 provides a detailed set 33 of state diagrams for the INITIALIZATION process.

## 35 10.3 Loop Initialization timers

37 The INITIALIZATION process times the completion of many events using multiples of AL\_TIME (see 8.2.2). The 38 notation *n*xAL\_TIME denotes a timer whose nominal expiration occurs at *n* times the value of AL\_TIME. 39

40 In some cases a timer expiration triggers a specific event. In others, the timer represents the minimum or maximum 41 time to wait for an event. These are denoted as follows:

- 43 **Start(nxAL\_TIME)** the starting of the timer;
- expire(nxAL\_TIME) an event that shall occur no earlier than n times the value of AL\_TIME and no later than n times the value of AL\_TIME plus 20% (e.g., expire(2xAL\_TIME) denotes an event that shall occur between 30ms and 36ms from Start(2xAL\_TIME));
- 49 **minimum(nxAL\_TIME)** an event that shall occur no earlier than *n* times the value of AL\_TIME (e.g., minimum(1xAL\_TIME)) denotes an event that shall occur no earlier than 15ms from Start(1xAL\_TIME)); and,
- maximum(nxAL\_TIME) an event that shall occur no later than n times the value of AL\_TIME plus 20% (e.g., maximum(4xAL\_TIME) denotes an event that shall occur no later than 72ms from Start(4xAL\_TIME)).

# 1 10.4 Node-initiated L\_Port initialization

3 This procedure is entered for one of the following reasons:

- 5 to decide if a Loop is present and to acquire an AL\_PA at power-on;
- 7 at the discretion of the Node (e.g., for Loop Failures);
- $9\,$  whenever the AL\_PA is modified during Fabric Login to the well-known address hex 'FFFFE'; or,  $10\,$
- 11 to acquire an AL\_PA after a previous attempt was unsuccessful. (This would be the case if more than 126 NL\_Ports or more than one FL\_Port existed on the Loop.)
- NOTE Loop Initialization may be disruptive (unless the Loop is quiesced before Loop Initialization begins). For this reason initializing should be used infrequently and the time delay between retrying is recommended to be in minutes.
- 17 to relinquish an AL\_PA when going to the Non-Participating mode.
- 19 The L\_Port that is attempting to initialize shall make the transition to the NORMAL-INITIALIZE state (REQ(initialize)) 20 (see 10.5). If the L\_Port recognizes LIP, it shall transfer to the OPEN-INIT-START state (see 10.5.4.6). If the LIP is not 21 recognized within minimum(2xAL\_TIME) while the received signal is valid, the LPSM may remain in the NORMAL-22 INITIALIZE state or if supported, shall make the transition to the OLD-PORT state.

23

16

18

6

### 1 10.5 L\_Port initialization

8

20

43

44

45

**76** 

3 After the L\_Port has performed the entry actions for the OPEN-INIT-START state (see 10.5.4.6), the L\_Port shall 4 continue the initialization procedure as defined in 10.5.3, steps (1) to (6). This initialization procedure shall use the Loop 5 Initialization Sequences as defined in figure 4.

### 7 10.5.1 Loop Initialization Sequences

9 Start\_of\_Frame delimiter - 4 bytes 10 SOFiL 11 Frame Header - 24 bytes 12 22XXXXXX 00xxxxxx 01380000 0000000 FFFFFFF 0000000 where 'XXXXXX' is hex '000000' for an FL\_Port and hex '0000EF' for an NL\_Port or F/NL\_Port, or some other value specified by a 14 future standard.18 15 **Payload** - 12, 20, or 132 bytes 8-byte Port\_Name LI\_ID and 16-byte AL\_PA bit map LI\_FL 128-byte AL\_PA position map (1-byte offset followed by up to 127 AL\_PAs)

where LI\_ID and LI\_FL contain the following:

EOFt

| 21<br>22                   | LI_ID (Id<br>Va | lentifiers)<br>alue (hex | . ,            | Name          | Description               | on                             | Payload size) |
|----------------------------|-----------------|--------------------------|----------------|---------------|---------------------------|--------------------------------|---------------|
| 23                         | '11             | 101'                     |                | LISM          | Select Mas                | ster based on 8-byte Port_Name | (12-byte)     |
| 24                         | '11             | 102'                     |                | LIFA          |                           | ign AL_PA bit map              | (20-byte)     |
| 25                         |                 | 103'                     |                | LIPA          |                           | Acquired AL_PA bit map         | (20-byte)     |
| 26                         |                 | 104'                     |                | LIHA          | •                         | gned AL_PA bit map             | (20-byte)     |
| 27                         |                 | 105'                     |                | LISA          |                           | ned AL_PA bit map              | (20-byte)     |
| 24<br>25<br>26<br>27<br>28 |                 | 106'                     |                | LIRP          | Report AL_PA position map |                                | (132-byte)    |
| 29                         | '11             | 107'                     |                | LILP          |                           | PA position map                | (132-byte)    |
| 30                         |                 |                          |                |               |                           | r                              | (             |
| 30<br>31                   | LI FL (F        | lag) (16 b               | oits: all 'r's | are reserved  | not check                 | ed, but originated as zero)    |               |
| 32                         | _ `             |                          | Flag           | Mask (bin     |                           | Meaning                        |               |
| 33                         |                 | SM                       | -              | rrrr rrrr rrr | • /                       | reserved                       |               |
| 34                         | LI              | FA                       | _              | rrrr rrrr rrr | r rrrr                    | reserved                       |               |
| 35<br>36                   | LI              | PA                       | _              | rrrr rrrr rrr | r rrrr                    | reserved                       |               |
| 36                         | LI              | HA                       | -              | rrrr rrrr rrr | r rrrr                    | reserved                       |               |
| 37                         | LI              | SA                       | 8              | rrrr rrr1 rrr | r rrrr                    | LIRP and LILP supported        |               |
| 38                         | LI              | RP                       | -              | rrrr rrrr rrr | r rrrr                    | reserved                       |               |
| 39                         | LI              | LP                       | -              | rrrr rrrr rrr | r rrrr                    | reserved                       |               |
| 40                         | Cyclic Redu     | undanc                   | y Check        | - 4 bytes     |                           |                                |               |
| 41                         | CRO             | C                        |                |               |                           |                                |               |
| 42                         | End_of_Fra      | ame del                  | limiter        | - 4 bytes     |                           |                                |               |

Figure 4 Loop Initialization Sequences

<sup>&</sup>lt;sup>18</sup>To allow a future NL\_Port to win as LIM, the NL\_Port may use a LISM frame with a D\_ID of hex '000000' and S\_ID of hex 'XXXXXX' (where 'XXXXXX' is to be defined, however, the right-most bit is reserved). These NL\_Ports will yield to FL\_Ports with an S\_ID of hex '000000'; existing NL\_Ports will yield to D\_ID of hex '000000'.

```
1 The ANSI X3, FC-PH-x rules for valid frames apply to transmitting the Loop Initialization Sequences which are shown
2 in figure 4. When an L_Port receives these Loop Initialization Sequences, the L_Port shall discard or not process all
3 frames which contain the following errors:
5 — code violations;
   — CRC errors:
6
7 — LISM frames with invalid D ID and S ID; and,

    payload violations (i.e., a payload which does adhere to the payloads described in figure 4).

10 The one Loop Initialization Sequence that carries an 8-byte Port Name is:
     LISM ) Select Master: used to select a LIM.
12
13
14 The four Loop Initialization Sequences that carry a 16-byte AL_PA bit map are:
15
     LIFA ) Fabric Assigned: used to gather all Fabric Assigned AL_PAs.
16
17
18
     LIPA ) Previously Acquired: used to gather all Previously Acquired AL_PAs.
19
20
     LIHA ) Hard Assigned: used to gather all Hard Assigned AL_PAs (e.g., configuration switches (see annex K)).
21
     LISA ) Soft Assigned: used to assign any remaining bits as a Soft Assigned AL PA.
22
23
24 The two Loop Initialization Sequences that carry a 128-byte AL_PA position map are:
25
     LIRP ) Report Position: used to collect the relative positions of all Participating L Ports on the Loop.
26
27
28
     LILP ) Loop Position: used to inform all L_Ports of the relative positions of all Participating L_Ports on the Loop
29
              from the perspective of the LIM.
30
```

# 1 10.5.2 Assigned AL\_PA values

3 All AL\_PAs that are used in the Loop protocol are specified in table 1. The AL\_PAs are assigned to the 16-byte AL\_PA 4 bit maps of figure 5 as shown in table 15.

Table 15 AL\_PA mapped to bit maps

| AL_PA | Bit  | Ма       |
|-------|------|----------|-------|------|----------|-------|------|----------|-------|------|----------|
| (hex) | Word | p<br>Bit |
|       | 0    | 31       | 3C    | 1    | 31       | 73    | 2    | 31       | B3    | 3    | 31       |
| 00    | 0    | 30       | 43    | 1    | 30       | 74    | 2    | 30       | B4    | 3    | 30       |
| 01    | 0    | 29       | 45    | 1    | 29       | 75    | 2    | 29       | B5    | 3    | 29       |
| 02    | 0    | 28       | 46    | 1    | 28       | 76    | 2    | 28       | B6    | 3    | 28       |
| 04    | 0    | 27       | 47    | 1    | 27       | 79    | 2    | 27       | B9    | 3    | 27       |
| 08    | 0    | 26       | 49    | 1    | 26       | 7A    | 2    | 26       | BA    | 3    | 26       |
| 0F    | 0    | 25       | 4A    | 1    | 25       | 7C    | 2    | 25       | BC    | 3    | 25       |
| 10    | 0    | 24       | 4B    | 1    | 24       | 80    | 2    | 24       | C3    | 3    | 24       |
| 17    | 0    | 23       | 4C    | 1    | 23       | 81    | 2    | 23       | C5    | 3    | 23       |
| 18    | 0    | 22       | 4D    | 1    | 22       | 82    | 2    | 22       | C6    | 3    | 22       |
| 1B    | 0    | 21       | 4E    | 1    | 21       | 84    | 2    | 21       | C7    | 3    | 21       |
| 1D    | 0    | 20       | 51    | 1    | 20       | 88    | 2    | 20       | C9    | 3    | 20       |
| 1E    | 0    | 19       | 52    | 1    | 19       | 8F    | 2    | 19       | CA    | 3    | 19       |
| 1F    | 0    | 18       | 53    | 1    | 18       | 90    | 2    | 18       | CB    | 3    | 18       |
| 23    | 0    | 17       | 54    | 1    | 17       | 97    | 2    | 17       | CC    | 3    | 17       |
| 25    | 0    | 16       | 55    | 1    | 16       | 98    | 2    | 16       | CD    | 3    | 16       |
| 26    | 0    | 15       | 56    | 1    | 15       | 9B    | 2    | 15       | CE    | 3    | 15       |
| 27    | 0    | 14       | 59    | 1    | 14       | 9D    | 2    | 14       | D1    | 3    | 14       |
| 29    | 0    | 13       | 5A    | 1    | 13       | 9E    | 2    | 13       | D2    | 3    | 13       |
| 2A    | 0    | 12       | 5C    | 1    | 12       | 9F    | 2    | 12       | D3    | 3    | 12       |
| 2B    | 0    | 11       | 63    | 1    | 11       | A3    | 2    | 11       | D4    | 3    | 11       |
| 2C    | 0    | 10       | 65    | 1    | 10       | A5    | 2    | 10       | D5    | 3    | 10       |
| 2D    | 0    | 9        | 66    | 1    | 9        | A6    | 2    | 9        | D6    | 3    | 9        |
| 2E    | 0    | 8        | 67    | 1    | 8        | A7    | 2    | 8        | D9    | 3    | 8        |
| 31    | 0    | 7        | 69    | 1    | 7        | A9    | 2    | 7        | DA    | 3    | 7        |
| 32    | 0    | 6        | 6A    | 1    | 6        | AA    | 2    | 6        | DC    | 3    | 6        |
| 33    | 0    | 5        | 6B    | 1    | 5        | AB    | 2    | 5        | E0    | 3    | 5        |
| 34    | 0    | 4        | 6C    | 1    | 4        | AC    | 2    | 4        | E1    | 3    | 4        |
| 35    | 0    | 3        | 6D    | 1    | 3        | AD    | 2    | 3        | E2    | 3    | 3        |
| 36    | 0    | 2        | 6E    | 1    | 2        | AE    | 2    | 2        | E4    | 3    | 2        |
| 39    | 0    | 1        | 71    | 1    | 1        | B1    | 2    | 1        | E8    | 3    | 1        |
| ЗА    | 0    | 0        | 72    | 1    | 0        | B2    | 2    | 0        | EF    | 3    | 0        |

NOTE — '--' is reserved for the L\_bit (Fabric Login required);  $AL_PA = '00'$  is reserved for the FL\_Port

### 1 10.5.3 Loop Initialization steps

3 The following initialization steps shall be performed. From the time the LIM is selected and sends the first ARB(F0) until 4 the CLS at the end of the INITIALIZATION process has gone around the Loop, AL\_PAs are unstable and any addressed 5 Primitive Sequence (e.g., LPByx) may not be acted upon by the desired L\_Port.

### 7 1) Select initial Native Address Identifiers (D\_ID and S\_ID)

Each FL\_Port shall choose an initial value for its Native Address Identifier of hex '000000' to be used in its LISM frame (see 10.5.1).

Each NL\_Port shall choose an initial value for its Native Address Identifier of hex '0000EF' to be used in its LISM frame (see 10.5.1).

Until an L\_Port has acquired an AL\_PA by completing Loop Initialization (or through some other means), it cannot be uniquely distinguished with an LPByx. If an L\_Port has a trusted AL\_PA, it may respond to this AL\_PA (e.g., as in LPB or LPE) until the AL\_PA is determined not to be usable by this L\_Port (see 10.5.4.1).

If an NL\_Port implements the LIM function, the NL\_Port shall continue at step (2); otherwise, the NL\_Port shall continue at step (3).

### 22 2) Select a Loop Initialization Master (LIM)

The L\_Port shall transmit at least one Loop Initialization Sequence (LI\_ID='LISM') per Loop Initialization attempt. The Loop Initialization Sequence (LI\_ID='LISM') shall be formatted as shown in figure 4. Successive Loop Initialization Sequences shall be separated by six or more Idles.

NOTE — Frames are sent continuously because they may be discarded by any L\_Port that does not have a receive buffer available (flow control is not used during Loop Initialization).

The L\_Port shall continue to transmit its own Loop Initialization Sequence (LI\_ID='LISM') until a valid Loop Initialization Sequence (LI\_ID='LISM') is received whose D\_ID, S\_ID, and Port\_Name compare to the transmitted frames as follows:

- a) if the received D\_ID, S\_ID, and Port\_Name are equal to the transmitted D\_ID, S\_ID, and Port\_Name, respectively, then the L\_Port shall become the LIM. The LIM shall continue at step (4).
- b) if the received D\_ID is lower than the transmitted D\_ID, then the received Loop Initialization Sequence is algebraically lower. The L\_Port shall continue at step (3).
- c) if the received D\_ID is equal to the transmitted D\_ID and the received S\_ID is lower than the transmitted S\_ID, then the received Loop Initialization Sequence is algebraically lower. The L\_Port shall continue at step (3).
- d) if the received D\_ID is equal to the transmitted D\_ID, the received S\_ID is equal to the transmitted S\_ID, and the received Port\_Name is algebraically lower than the transmitted Port\_Name, then the received Loop Initialization Sequence is algebraically lower. The L\_Port shall continue at step (3).

48 If a LIM is not selected before LP\_TOV expires, the L\_Port shall make the transition to the NORMAL-INITIALIZE state 49 to transmit LIP(F7).

### 51 3) Wait for a Loop Initialization Master

The L\_Port shall repeat all frames that it receives until the L\_Port receives ARB(F0). When ARB(F0) is received, PARTICIPATE shall be set to FALSE(0) and the L\_Port shall continue at step (5). An L\_Port shall wait a minimum of LP\_TOV for ARB(F0). If LP\_TOV expires before ARB(F0) is received (no LIM was selected), the L\_Port shall make the transition to the NORMAL-INITIALIZE state to transmit LIP(F7).

NOTE — Frames may be originated or repeated at a faster or slower rate than they are received. Frames may be forwarded without any qualification or error checking.

Fibre Channel - Arbitrated Loop

### 1 4) LIM transmit remaining Loop Initialization Sequences

- a) The LIM shall transmit ARB(F0) a minimum of LP\_TOV or until ARB(F0) is received. When ARB(F0) is received, PARTICIPATE shall be set to FALSE(0). If LP\_TOV expires before ARB(F0) is received, the LIM shall make the transition to the NORMAL-INITIALIZE state to transmit LIP(F7).
- b) The LIM shall transmit the Loop Initialization Sequences (LI\_ID='LIFA', 'LIPA', 'LIPA', and 'LISA'). These Loop Initialization Sequences contain a 16-byte AL\_PA bit map in the payload. Each bit represents one AL\_PA (see figure 4, figure 5, and table 15).

|      | Bits                                                                   |
|------|------------------------------------------------------------------------|
| Word | 3322 2222 2222 1111 1111 11<br>1098 7654 3210 9876 5432 1098 7654 3210 |
| 0    | <b>r</b> 0000 0000 0000 0000 0000 0000 0000 00                         |
| 1    | 0000 0000 0000 0000 0000 0000 0000 0000                                |
| 2    | 0000 0000 0000 0000 0000 0000 0000 0000                                |
| 3    | 0000 0000 0000 0000 0000 0000 0000                                     |
|      | where 'L' is the Fabric Login Required bit (L_bit)                     |

Figure 5 Loop Initialization Sequence AL\_PA bit map

Except for the L\_bit, each bit in figure 5 represents a valid AL\_PA (according to tables 1 and 15). The L\_bit shall only be set by the FL\_Port or F/NL\_Port to indicate that a new Fabric Login is required.

The LIM shall transmit the four Loop Initialization Sequences that contain the 16-byte AL\_PA bit maps as follows:

- LIFA The LIM shall prime the AL\_PA bit map with binary zero (0) and shall set to one (1) the bit that corresponds to its Fabric Assigned AL\_PA. If the LIM is an FL\_Port, it shall set the bit associated with AL\_PA hex '00'. The L\_bit may be set if the FL\_Port requires a Fabric Login. The L\_bit shall be set if this is the first initialization attempt by an NL\_Port that has assumed the role of an F/NL\_Port.
- LIPA The LIM shall prime the AL\_PA bit map with the AL\_PA bit map of the previously received Loop Initialization Sequence (LI\_ID='LIFA'). The LIM shall check if the bit that corresponds to its Previously Acquired AL\_PA is set. If it is not set to 1, the LIM shall set the bit to 1 (unless a bit was set in LIFA); if the bit is already set to 1, the LIM may attempt a Hard Assigned AL\_PA.
- LIHA The LIM shall prime the AL\_PA bit map with the AL\_PA bit map of the previously received Loop Initialization Sequence (LI\_ID='LIPA'). The LIM shall check if the bit that corresponds to its Hard Assigned AL\_PA is set. If it is not set to 1, the LIM shall set the bit to 1 (unless a bit was set in LIFA or LIPA); if the bit is already set to 1, the LIM may attempt a Soft Assigned AL\_PA.
- LISA The LIM shall prime the AL\_PA bit map with the AL\_PA bit map of the previously received Loop Initialization Sequence (LI\_ID='LIHA'). The LIM shall set the AL\_PA position map, Flag 8 in LI\_FL, to one(1). The LIM may set any available bit to 1 (unless a bit was set in LIFA, LIPA, or LIHA) which corresponds to its Soft Assigned AL\_PA. If a bit was available, the LIM shall adjust its AL\_PA according to which bit it set and shall continue in step c. If no bits were available, the LIM shall continue in step c (the L\_Port may attempt to re-initialize at 10.4 at the request of the Node).

- c) If the LIM has set to 1 a bit in one of the previous Loop Initialization Sequences, it shall set PARTICIPATE to TRUE(1). When the LISA Sequence is received, the LIM shall check Flag 8 in LI\_FL. If Flag 8 is set to one (1), the LIM shall transmit two additional Loop Initialization Sequences as follows:
  - LIRP The LIM shall set the AL\_PA position map to all hex 'FF'. If the LIM has an AL\_PA, the AL\_PA position map shall be set to hex '01xxFFFFFF...FF' (where 'xx' is the AL\_PA of the LIM). If the LIM does not have an AL\_PA, the AL\_PA position map that the LIM originates shall be set to hex '00FF...FF'.
  - **LILP** The LIM shall transmit the AL\_PA position map which was received in the previous Loop Initialization Sequence (LI\_ID='LIRP').
- d) When the last Loop Initialization Sequence (LI\_ID='LISA' or 'LILP') is returned, the LIM shall transmit CLS to place all L\_Ports into the MONITORING state. When CLS is received by the LIM, the LIM shall make the transition to the MONITORING state (either in the Participating mode if it has a valid AL\_PA or in the Non-Participating mode) and relinquish its LIM role. At this time, all possible AL\_PA values have been assigned for the number of L\_Ports and every L\_Port that has a valid AL\_PA shall be in Participating mode.

NOTE — If the LIM advertised BB\_Credit > 0, it should assure that sufficient receive buffers are available for the next Loop circuit before transmitting CLS.

If the LIM detects an invalid or unexpected Loop Initialization Sequence, the L\_Port shall make the transition to the NORMAL-INITIALIZE state to transmit LIP(F7).

The LIM shall use LP\_TOV to wait for each of the above Loop Initialization Sequences and the CLS. If LP\_TOV expires before each transmitted Loop Initialization Sequence or CLS is received, the LIM shall make the transition to the NORMAL-INITIALIZE state to transmit LIP(F7).

The LIM shall continue at step (6).

# 30 5) Non-Loop Initialization Master L\_Port select unique AL\_PA 31

A non-Loop Initialization Master L\_Port shall retransmit any received ARB(F0) when it is prepared to receive (e.g., empty its receive buffers) and retransmit the following Loop Initialization Sequences (LI\_ID='LIFA', 'LIPA', 'LIPA', 'LIRP', and 'LILP'), followed by CLS.

The Loop Initialization Sequences are updated as follows (see figure 4, figure 5, and table 15):

- **LIFA** The L\_Port shall check if the bit that corresponds to its Fabric Assigned AL\_PA is set. If it is not set to 1, the L\_Port shall set the bit to 1; if the bit is already set to 1, the L\_Port may attempt setting a bit in LIPA. The L\_Port shall retransmit the Loop Initialization Sequence.
- LIPA The L\_Port shall check if the bit that corresponds to its Previously Acquired AL\_PA is set. If it is not set to 1, the L\_Port shall set the bit to 1 (unless a bit was set in LIFA); if the bit is already set to 1, the L\_Port may attempt setting a bit in LIHA. The L\_Port shall retransmit the Loop Initialization Sequence.
- LIHA The L\_Port shall check if the bit that corresponds to its Hard Assigned AL\_PA is set. If it is not set to 1, the L\_Port shall set the bit to 1 (unless a bit was set in LIFA or LIPA); if the bit is already set to 1, the L\_Port shall either attempt setting a bit in LISA or go to the Non-Participating mode. The L\_Port shall retransmit the Loop Initialization Sequence.
- LISA The L\_Port shall set any available bit to 1 (unless a bit was set in LIFA, LIPA, or LIHA) that corresponds to its Soft Assigned AL\_PA. The L\_Port shall set any flags in LI\_FL to zero(0) which it does not recognize (or support). Flag 8 in LI\_FL (LIRP and LILP supported) shall be supported. If a bit was available, the L\_Port shall adjust its AL\_PA according to which bit was set. If no bits are available, the L\_Port shall go to the Non-Participating mode. The L\_Port shall retransmit the Loop Initialization Sequence.
- If the L\_Port has set to 1 a bit in one of the previous Loop Initialization Sequences, it shall set PARTICIPATE to TRUE(1).

Fibre Channel - Arbitrated Loop

| FO               | C-AL-2 | rev 6.8, February 5, 1999                                                                                                                                                                                                                                |
|------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1<br>2<br>3<br>4 | LIRP   | If LIRP is received, if the L_Port has an AL_PA, it shall read the left-most byte (offset), increment it by one, store the offset, and store its AL_PA into the offset position. The L_Port shall retransmit the Loop Initialization Sequence.           |
| 5<br>6<br>7<br>8 | LILP   | If LILP is received, the L_Port may use the AL_PA position map to save the relative positions of all Participating L_Ports on the Loop. This information may be useful for error recovery. The L_Port shall retransmit the Loop Initialization Sequence. |
| 9<br>10<br>1     |        | _Port detects an invalid or unexpected Loop Initialization Sequences, the L_Port may make the transition to<br>DRMAL-INITIALIZE state to transmit LIP(F7).                                                                                               |
| 2                |        | _Port shall use LP_TOV to wait for each Loop Initialization Sequence and the CLS. If LP_TOV expires before                                                                                                                                               |

each Loop Initialization Sequence or CLS is received, the L\_Port shall make the transition to the NORMAL-INITIALIZE state to transmit LIP(F7).

14 15 16

17

18

When CLS is received, the L\_Port shall retransmit CLS and make the transition to the MONITORING state (either in the Participating or the Non-Participating mode). If the L\_Port is in the Participating mode, it shall continue at step (6); if the L\_Port is in the Non-Participating mode, it has completed Loop Initialization (the L\_Port may attempt to reinitialize at 10.4 at the request of the Node).

19 20 21

NOTE — If the L Port advertised BB Credit > 0, it should assure that sufficient receive buffers are available for the next Loop circuit before transmitting CLS.

22 23

### 24 6) Select final AL PA and exit Loop Initialization

25 26

a) If an FL\_Port is in Participating mode, it has completed the initialization procedure with an AL\_PA of hex '00' and shall exit the Loop Initialization.

28 29 30

27

b) If a Private NL\_Port is in Participating mode, the NL\_Port has completed the initialization procedure with an AL\_PA in the range of hex '01' through hex 'EF' and shall exit Loop Initialization.

31 32

c) If a Public NL\_Port is in Participating mode, the NL\_Port shall have acquired an AL\_PA in the range of hex '01' through hex 'EF'. If one of the following occurred, the NL\_Port shall implicitly logout with the Fabric:

33 34 35

— the NL\_Port detected that the L\_bit (Login required) was set to 1 in the Loop Initialization Sequence (LI\_ID= 'LISA').

36 37 38

— the NL Port was unable to set to 1 its Fabric Assigned AL PA bit or its Previously Acquired AL PA bit in the Loop Initialization Sequence (LI ID='LIFA' or 'LIPA') (i.e., another NL Port is using the AL PA); or,

39 40 41

— the NL Port has not previously executed a Fabric Login.

42 43

Normal responses to a Fabric Login request are:

44 45 46

 the transmitted OPN(00,AL PS) is returned to the NL Port. No L Port on the Loop has accepted the OPNy. The NL Port shall set its native address identifier to hex '0000XX' (where 'XX' is its AL PA).

If the NL\_Port is capable of providing Fabric services in the absence of an FL\_Port (i.e., the NL\_Port accepts the well-known address hex 'FFFFFE' as well as its own native address identifier), this NL Port (known as an F/NL\_Port) shall accept OPN(00,x) in addition to its own AL\_PA. If this is the first time that the NL\_Port is assuming the responsibility of an F/NL\_Port, to ensure that all previous Login requests are reset, the F/NL\_Port shall make the transition to the NORMAL-INITIALIZE state (REQ(initialize)) and set the L\_bit (Login required) to 1 in the Loop Initialization Sequence (LI\_ID='LIFA');

53 54 55

51

52

NOTE — To prevent another L\_Port from winning arbitration, this F/NL\_Port should not relinquish control of the Loop (i.e., not transmit CLS or make the transition to the NORMAL-INITIALIZE state) until it is prepared to receive OPN(00,AL\_PS).

56 57

If the NL Port is not capable of becoming an F/NL Port, the NL Port shall exit Loop Initialization.

- the NL\_Port receives an Accept (ACC) Link Service Sequence. The NL\_Port shall use the D\_ID in the ACC Sequence as its native address identifier and bits 7-0 of the D\_ID as its Fabric Assigned AL\_PA. The NL\_Port shall compare the Fabric Assigned AL\_PA in the ACC sequence with the AL\_PA acquired prior to step (5):
  - if they are equal, the NL\_Port shall exit Loop Initialization or
  - if they are unequal, the NL\_Port shall make the transition to the NORMAL-INITIALIZE state (REQ(initialize)) to re-initialize and acquire the Fabric Assigned AL\_PA value.

### 10 10.5.4 Loop Initialization state diagram

2

3

4

5 6 7

8

9

16

20

25

12 The following text provides a detailed state diagram of the INITIALIZATION process. In clause 10, in case of conflicts 13 between text and figures, the following precedence shall be used: figures and then text. 10.5.4 takes precedence over 14 clause 9 table 12 and table 14, which takes precedence over 8.4.3 item 21 and item 23, which takes precedence over 15 10.5.3.

17 All state diagrams in this subclause use the style shown in figure 6.



Figure 6 Loop Initialization state diagram example

18 These state diagrams are represented using vertical staffs to represent states and horizontal arrows to represent state 19 transitions.

21 Time elapses only within discrete states with instantaneous transitions between states. Transitions are illustrated with 22 triggering conditions located above the transition arrow and any actions on transition located below the transition arrow.

23 Transition actions are performed while remaining in the previous state, before entry into the new state. The state name 24 appears above the vertical staff representing the state, immediately followed by entry actions if any.

26 Entry actions are executed every time a state is started. This means that a transition that points back to the same state 27 shall repeat the actions from the beginning. All the actions started upon entry complete before any tests are made to exit 28 the state.

29
30 Optional states are depicted with a broken box around the state. Entries to an optional state are shown as solid lines
31 to depict that they are mandatory if the state is implemented. If there is a broken transition line into an optional state
32 this is an optional transition even when the state is implemented.

34 Broken line transitions into required states, indicate optional transitions. 35

Fibre Channel - Arbitrated Loop

4

6 7

8

10 11

12

14

21

24

32

46

1 The following event-processing sequence is assumed:

3 a) Evaluate all transition conditions from the current state.

5 b) If a transition condition is satisfied, then:

- 1) perform the associated transition actions in the current state;
- 2) enter the new state; and,
- 3) perform entry actions, if any for the new state.

13 There are four additional memory elements used in this state diagram definition:

15 **lip\_type** This is an 8-bit byte that contains a hexadecimal value of the next LIP to be generated.

17 **lip\_addr** This is an 8-bit byte that contains the hexadecimal value of the address field for the next LIP to be sent.

19 **prev\_addr** This is an 8 bit byte that contains the previously acquired address if one exists. This is used during the address selection phase of Loop Initialization.

This is the 8 bit address that this L\_Port uses when comparing LIP, LPB, and LPE addresses, and when originating LIPs. It is set to hex 'F7' when it is not valid.

25 The following state diagrams only define the states necessary to perform Loop Initialization. They do not attempt to 26 document the normal Loop Port State Machine (LPSM) that is documented in a state diagram in clause 8 and in table 27 format in clause 9 of this specification. These state diagrams define the operation of the INITIALIZATION process and 28 the OLD-PORT state.

30 Transitions notes with the state diagrams, describe transitions that enter or leave state diagrams or need additional 31 clarification.

### 33 10.5.4.1 Validity of AL\_PA

35 During Loop Initialization, the AL\_PA that an L\_Port had previously acquired becomes unstable. This subclause defines 36 the point where the AL\_PA is valid for various uses.

38 Initially, an L\_Port does not have an AL\_PA. This means that the L\_Port cannot respond to addressed LPB, LPE, or 39 LIPyx. Additionally, this L\_Port is not participating in normal Loop operation. When Loop Initialization begins, the L\_Port 40 may attempt to acquire an AL\_PA during the Hard Assigned or Soft Assigned phases of Loop Initialization.

42 After an L\_Port has completed Loop Initialization once with PARTICIPATE is TRUE(1), it has an acquired AL\_PA (this 43 value shall be stored in prev\_addr and my\_addr upon the transition to MONITORING state). This AL\_PA also becomes 44 a fabric assigned AL\_PA if FLOGI is completed. At this point in time the L\_Port may respond to addressed LPB, LPE, 45 LIPyx, in addition to participating in normal Loop operation.

47 If LIP occurs, all AL\_PAs must be revalidated. Because AL\_PAs may change during this process, the following rules 48 apply:
49

- An L\_Port may respond to addressed LPB, LPE, and LIPyx until it has forwarded an ARB(F0). The L\_Port shall use the value in my\_addr to validate the address in these Primitive Sequences. After an ARB(F0) has been forwarded, the AL\_PA is considered unstable, my\_addr is set to hex 'F7', and shall therefore only allow the L\_Port to validate the address of LPB, LPE, or LIPyx to all L\_Ports (i.e., y = hex 'FF') until Loop Initialization has been completed with the CLS being both received and transmitted, at which point the AL\_PA acquired during this Loop Initialization is be placed in my\_addr, and may be used to validate the addresses in recognized LPB, LPE, and LIPyx Primitive Sequences.
- An L\_Port may attempt to regain its current AL\_PA, which is stored in prev\_addr, during either the Fabric Assigned (if FLOGI has been completed) or Previously Acquired phase of Loop Initialization. This AL\_PA may be used for

regaining the current AL\_PA until some other L\_Port claims it during Loop Initialization. At this point in time prev\_addr is set to hex 'FF' to indicate that it is no longer valid. When Loop Initialization is completed, either the L\_Port has a new acquired AL\_PA, or is Non-Participating with no AL\_PA. If the L\_Port is Non-Participating, it shall not recognize any addressed Primitive Signal or Primitive Sequences.

5

1

2

3

6 If REQ(nonparticipat.) is asserted in the INITIALIZATION process, an immediate transition to the MONITORING state 7 shall be made with the transition actions being: PARTICIPATE is FALSE(0); my\_addr = hex 'F7'; and, prev\_addr = 8 hex 'FF'.

9

10 If REQ(bypass L\_Port) is asserted or if LPBfx is recognized in the INITIALIZATION process and the state transitions are 11 not explicitly identified, an immediate transition to the MONITORING state shall be made with the transition actions 12 being: BYPASS is TRUE(1); PARTICIPATE is FALSE(0); my\_addr = hex 'F7'; and, prev\_addr = hex 'FF'.

13

14 In all states of the INITIALIZATION process, except P0, Loop Failure causes a transition to the F0 state as defined by 15 All:F0. REQ(initialize) shall be removed upon entry into the NORMAL-INITIALIZE state, unless the L\_Port is attempting 16 to bypass or enable other L\_Ports. REQ(old port) shall be removed upon entry into OLD-PORT state.

17

### 18 10.5.4.2 POWER-ON state diagram

19

20 Figure 7 shows the POWER-ON state diagram. This state diagram maintains the transmitter off until the L\_Port is 21 capable of initializing, and accomplishes the transition to the NORMAL-INITIALIZE or MONITORING state.



Figure 7 POWER-ON state diagram

### 22 POWER-ON state diagram notes:

23

24 Transmitter off requires that for copper links the transmitter is either tri-stated, or driven to a constant value. For optical 25 links, the optical output should be zero. It is not sufficient for optical links to drive a constant intermediate power level, 26 as this may cause the receiver which has very high gain to mistakenly perceive that the remote L\_Port is actually 27 transmitting data.

28

29 **Transition All:P0** This transition is taken from any state within the LPSM at power-on.

This transition is taken to the NORMAL-INITIALIZE state when REQ(initialize) is asserted if REQ(old-port) is not asserted.

Transition P0:M

This optional transition is taken by an L\_Port that does not use Loop Initialization to acquire and verify an AL\_PA. If Loop Initialization is not used to acquire and verify AL\_PAs, my\_addr and prev\_addr shall be assigned by a method outside the scope of this standard. It is the responsibility of the implementation to assure AL\_PAs are valid and that there are no conflicts. Even if the L\_Port does not use Loop Initialization to acquire and verify an AL\_PA, it shall

participate in Loop Initializations initiated by other L. Ports on the Loop.

10

### 11 10.5.4.3 OLD-PORT state diagram

12

9

13 Figure 8 shows the OLD-PORT state diagram. In the OLD-PORT state, the LPSM is not running except to respond to 14 recognized LIPs. The Port State Machine is operating as defined in ANSI X3, FC-PH-x.



Figure 8 OLD-PORT state diagram

| 1 OLD-PORT state diag                 | gram notes:                                                                                                                                                                   | - |
|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| 3 Transition I0:OP0                   | This transition is taken from the NORMAL-INITIALIZE state to the optional OLD-PORT state after minimum(3xAL_TIME).                                                            | - |
| 6 Transition All:OP0 7 8              | This transition is taken from the OPEN-INIT-SELECT-MASTER or SLAVE-WAIT-FOR-MASTER state to the optional OLD-PORT state after minimum(1xAL_TIME) if OLS or NOS is recognized. |   |
| 9 <b>Transition M:OP1</b><br>10<br>11 | This transition is taken when REQ(old-port) is asserted and REQ(initialize) is not asserted in the MONITORING state.                                                          |   |
| 12 Transition OP0:I0b                 | This transition shall be taken to the NORMAL-INITIALIZE state when REQ(initialize) is asserted.                                                                               |   |
| 14 <b>Transition OP0:l0a</b> 15 16    | This transition is taken to the NORMAL-INITIALIZE state when NOS or OLS are recognized, after expire(1xAL_TIME).                                                              | I |
| 17 <b>Transition OP0:OI0f</b> 18 19   | This transition to the OPEN-INIT-START state is taken when LIP(F7), LIPyx, or LIPfx is recognize after expire(1xAL_TIME).                                                     |   |
| 20 Transition OP0:Ol0g 21 22          | This transition to the OPEN-INIT-START state is taken when LIP(F8) is recognized after expire(1xAL_TIME).                                                                     |   |
| 23 Transition OP0:F0                  | This transition is taken when a Link Failure is detected as defined in ANSI X3, FC-PH-x.                                                                                      |   |
| 25 <b>Transition OP1:10b</b> 26       | This transition is taken to the NORMAL-INITIALIZE state when REQ(initialize) is asserted.                                                                                     | 1 |

### 1 10.5.4.4 Loop Failure Initialization state diagram

3 Figure 9 shows the Loop Failure Initialization state diagram. This state diagram attempts to initialize the Loop when a 4 Loop Failure has been detected.



Figure 9 Loop Fail Initialization state diagram

### 5 Loop Fail Initialization state diagram notes:

7 **Transition All:F0**This transition is taken from any state other than P0:POWER-ON-INIT when a Loop Failure is detected and BYPASS is FALSE(0).

| 1 Transition F0:I0 2 3                                                                                              | This transition is taken from the LOOP-FAIL-INITIALIZE state to the NORMAL-INITIALIZE state when REQ(initialize) is asserted.                                                                                                                                                                                                                                                                                                                                                             |  |
|---------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 4 Transition All:F1 5 6 7                                                                                           | This transition is taken from the OPEN-INIT-SELECT-MASTER or the SLAVE-WAIT-FOR-MASTER state when LIP(F8) continues to be recognized after the Loop should be flushed of LIPs and ERR_INIT is TRUE(1). This indicates that there is still an error condition on the Loop.                                                                                                                                                                                                                 |  |
| 8 <b>Transition F0:Ol0b</b> 9 10                                                                                    | This transition is taken from the LOOP-FAIL-INITIALIZE state to the OPEN-INIT-START state when LIP(F7), LIPyx, or LIPfx has been recognized by this L_Port, and the remainder of the INITIALIZATION process may be attempted.                                                                                                                                                                                                                                                             |  |
| 11<br>12 <b>Transition F0:Ol0c</b><br>13<br>14<br>15                                                                | This transition is taken from the LOOP-FAIL-INITIALIZE state to the OPEN-INIT-START state when LIP(F8) has been recognized by this L_Port, and the remainder of the INITIALIZATION process may be attempted. On this transition, the optional ERR_INIT memory element is set TRUE(1).                                                                                                                                                                                                     |  |
| 17 <b>Transition F0:I0</b> 18 19 20                                                                                 | This transition is taken from the LOOP-FAIL-INITIALIZE state to the NORMAL-INITIALIZE state when NOS or OLS are recognized. This allows for waiting expire(3xAL_TIME) before transitioning to the optional OLD-PORT state.                                                                                                                                                                                                                                                                |  |
| 21 <b>Transition F0:M</b> 22 23 24                                                                                  | This transition is taken from the LOOP-FAIL-INITIALIZE state to the MONITORING state when LPB for this AL_PA or LPBfx is recognized. The L_Port shall remain in the MONITORING state until it is enabled on the Loop and recognizes LIP, or REQ(initialize) is asserted.                                                                                                                                                                                                                  |  |
| 25 Transition F1:Ol0b<br>26<br>27                                                                                   | This transition is taken from the LOOP-FAIL-ERR_INIT state to the OPEN-INIT-START state after error initialization has been started and LIP(F7), LIPyx, or LIPfx is recognized.                                                                                                                                                                                                                                                                                                           |  |
| 28 <b>Transition F2:Ol0b</b> 29 30                                                                                  | This transition is taken from the LOOP-FAIL-ERR_INIT-2 state to the OPEN-INIT-START state after error initialization has been started and LIP(F7), LIPyx, or LIPfx is recognized.                                                                                                                                                                                                                                                                                                         |  |
| 31 Transition F0a:F0a 32 33                                                                                         | When LPB that is not addressed to this L_Port or LPE is recognized it shall be forwarded, and the LPSM shall remain in the LOOP-FAIL-INITIALIZE state.                                                                                                                                                                                                                                                                                                                                    |  |
| 34 <b>Transition F0b:F0b</b> 35 36 37                                                                               | If any Transmission Word other than those explicitly identified in the state transitions from LOOP-FAIL-INITIALIZE is recognized, LIP(lip_type, lip_addr) shall be originated and the LPSM shall remain in the LOOP-FAIL-INITIALIZE state.                                                                                                                                                                                                                                                |  |
| 38 <b>Transition F1a:F1a</b> 39 40                                                                                  | When LPB that is not addressed to this L_Port or LPE is recognized it shall be forwarded, and the LPSM shall remain in the LOOP-FAIL-ERR_INIT state.                                                                                                                                                                                                                                                                                                                                      |  |
| 41 <b>Transition F1b:F1b</b> 42 43 44                                                                               | If any Transmission Word other than those explicitly identified in the state transitions from LOOP-FAIL-ERR_INIT is recognized, a LIP(lip_type, lip_addr) shall be originated and the LPSM shall remain in the LOOP-FAIL-ERR_INIT state.                                                                                                                                                                                                                                                  |  |
| 45 <b>Transition F2a:F2a</b> 46 47                                                                                  | When LPB that is not addressed to this L_Port or LPE is recognized it shall be forwarded, and the LPSM shall remain in the LOOP-FAIL-ERR_INIT-2 state.                                                                                                                                                                                                                                                                                                                                    |  |
| 48 <b>TransitionF2b:F2b</b> 49 50 51                                                                                | If any Transmission Word other than those explicitly identified in the state transitions from LOOP-FAIL-ERR_INIT-2 is recognized, a LIP(lip_type, lip_addr) shall be originated and the LPSM shall remain in the LOOP-FAIL-ERR_INIT-2 state.                                                                                                                                                                                                                                              |  |
| 52 <b>LOOP-FAIL-ERR_INIT</b> 53 perform Loop Initialization 54 can use the ERR_INIT 55 after LIP(F8) is recognited. | state: This state is used by multi-Loop L_Ports that do not desire to use bandwidth to continually on on a Loop that has a failure while attached to another Loop that is operational. These L_Ports process to periodically test and see if the Loop has become operational. By setting ERR_INIT ized after expire(1xAL_TIME), these L_Ports can limit the time spent in the OPEN-INIT-START hall set ERR_INIT and wait in the LOOP-FAIL-ERR_INIT state for minimum(LP_TOV) for LIP(E7). |  |

56 state. These L\_Ports shall set ERR\_INIT and wait in the LOOP-FAIL-ERR\_INIT state for minimum(LP\_TOV) for LIP(F7). 57 If LIP(F7) is not recognized, this L\_Port shall generate LIP(F7) until expire(2xAL\_TIME) or until LIP(F7) is recognized. 58 After expire(2xAL\_TIME), the L\_Port shall transition through LOOP-FAIL-INITIALIZE back to the LOOP-FAIL-ERR\_INIT

Fibre Channel - Arbitrated Loop

1 state and wait another LP\_TOV. This allows the L\_Port to only attempt initialization every LP\_TOV, limiting the amount 2 of time spent in the INITIALIZATION process.

# 4 10.5.4.5 Normal Initialization state diagram

6 Figure 10 shows the normal initialization state diagram. This state diagram attempts to circulate LIP around the Loop 7 before the address selection phase of initialization is begun.



Figure 10 Normal Initialization state diagram

### 1 Normal Initialization state diagram notes:

3 Unless this L\_Port is attempting to manage other L\_Port's Port Bypass Circuits, REQ(initialize) shall be removed upon 4 entering the NORMAL-INITIALIZE state.

6 Transition All:10a

This transition is made from subsequent states of the INITIALIZATION process when an error in initialization is detected. The errors that are detected are protocol errors or LP\_TOV timeout. The transition may actually be controlled from outside the LPSM, and therefore, may take an extended time.

9

8

11 Transition All:10b

This transition is taken from any state when REQ(initialize) is asserted and REQ(old-port) is not asserted. The type of LIP to be generated is indicated in the request.

12 13

14 Transition I0:Ol0b

This transition from the NORMAL-INITIALIZE state to the OPEN-INIT-START state is taken when LIP(F7), LIPyx, or LIPfx has been recognized, and the address selection phase of initialization can be started.

16 17

18 Transition I0:Ol0c

This transition is taken when LIP(F8) has been recognized, and the address selection phase of initialization can be started. The LIP that was recognized indicates that there may still be a Loop Failure. If ERR INIT is supported, it shall be set to TRUE(1) on this transition.

20 21

23

19

22 Transition I0:OP0

This transition from the NORMAL-INITIALIZE state to the optional OLD-PORT state is taken when LIP(F7) has been transmitted until expire(3xAL\_TIME) without LIP being recognized and none of the listed REQs being asserted.

24 25

27

26 Transition I0:M

This transition from the NORMAL-INITIALIZE state to the MONITORING state is taken when LPByx (where y = AL\_PA of the L\_Port) or LPBfx is recognized; or when REQ(bypass L\_Port) is asserted. The L\_Port shall remain in the MONITORING state until it is enabled on the Loop and recognizes LIP or REQ(initialize) is asserted while REQ(old-port) is not asserted.

28 29 30

31 Transition I0a:I0a

When LPB that is not addressed to this L\_Port or LPE is recognized, it shall be forwarded and the LPSM shall remain in the NORMAL-INITIALIZE state if none of the specified REQs are asserted.

32 33 34

35 Transition I0b:I0b

If a request to bypass or enable (REQ(bypass L\_Port y), REQ(bypass all), REQ(enable L\_Port y), or REQ(enable all)) is asserted, and if LPB addressed to this L\_Port is not recognized, the L\_Port shall originate the requested LPB or LPE and remain in the NORMAL-INITIALIZE state.

37 38

40

36

39 Transition I0c:I0c

If any Transmission Word other than those explicitly identified in the state transitions from NORMAL-INITIALIZE is recognized while none of the specified REQs are asserted, a LIP(lip\_type, lip\_addr) shall be originated and the LPSM shall remain in the NORMAL-INITIALIZE state.

### 1 10.5.4.6 OPEN-INIT state diagram

3 Figure 11 shows the OPEN-INIT state diagram. The OPEN-INIT state diagram is where the Loop Initialization Master 4 (LIM) is determined for this Loop Initialization.



Figure 11 OPEN-INIT state diagram

| 1 2 | OPEN-INIT state diagram notes: |                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
|-----|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| _   | Transition All:Ol0a            | This transition is taken from any Loop Initialization state if LIP is recognized after the LIM has been selected.                                                                                                                                                                                                                                                           |  |  |  |  |  |
|     | Transition All:Ol0b            | This transition is the normal entrance to the OPEN-INIT-START state upon recognition of $LIP(F7)$ , $LIPyx$ , or $LIPfx$ .                                                                                                                                                                                                                                                  |  |  |  |  |  |
|     | Transition All:Ol0c            | This transition is the entrance to the OPEN-INIT-START state upon recognition of LIP(F8), when ERR_INIT is FALSE(0), in the LOOP-FAIL-INITIALIZE, NORMAL-INITIALIZE, OPEN-INIT-SELECT-MASTER, or SLAVE-WAIT-FOR-MASTER states.                                                                                                                                              |  |  |  |  |  |
|     | Transition All:Ol0d            | This is the re-entrance to the OPEN-INIT-START state upon the recognition of LIP(F7), LIPyx, or LIPfx after expire(1xAL_TIME) without successfully selecting a LIM.                                                                                                                                                                                                         |  |  |  |  |  |
|     | Transition All:Ol0e            | This is the re-entrance to the OPEN-INIT-START state upon the recognition of LIP(F8) when ERR_INIT is FALSE after expire(1xAL_TIME) without successfully selecting a LIM.                                                                                                                                                                                                   |  |  |  |  |  |
|     | Transition OP0:Ol0f            | This is the entrance to the OPEN-INIT-START state upon the recognition of LIP(F7), LIPyx, or LIPfx after expire(1xAL_TIME) in OLD-PORT state.                                                                                                                                                                                                                               |  |  |  |  |  |
|     | Transition OP0:Ol0g            | This is the entrance to the OPEN-INIT-START state upon the recognition of LIP(F8) after expire(1xAL_TIME) in OLD-PORT state.                                                                                                                                                                                                                                                |  |  |  |  |  |
|     | Transition OI0:S0              | This transition from the OPEN-INIT-START state to the SLAVE-WAIT-FOR-MASTER state is taken after forwarding at least 12 received LIPs if the L_Port is not capable of performing the LIM functions.                                                                                                                                                                         |  |  |  |  |  |
|     | Transition Ol1a:M              | This transition from the OPEN-INIT-SELECT-MASTER state to the MONITORING state is taken when LPByx (where $y = AL_PA$ of the L_Port) or LPBfx is recognized; or when REQ(bypass L_Port) is asserted. The L_Port shall remain in the MONITORING state until it is enabled on the Loop and recognizes LIP or REQ(initialize) is asserted while REQ(old-port) is not asserted. |  |  |  |  |  |
|     | Transition Ol1b:M              | This transition from the OPEN-INIT-SELECT-MASTER state to the MONITORING state is taken when an FL_Port does not become a LIM.                                                                                                                                                                                                                                              |  |  |  |  |  |
|     | Transition OI1:I0a             | This transition from the OPEN-INIT-SELECT-MASTER state to the NORMAL-INITIALIZE state is taken when the L_Port after minimum(LP_TOV) while trying to select a LIM. This takes the L_Port back to attempting initialization.                                                                                                                                                 |  |  |  |  |  |
|     | Transition OI1:S0              | This transition is taken when this L_Port has determined that it is not the LIM.                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
|     | Transition OI1:M0              | This transition is taken when this L_Port has determined that it is the LIM.                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
|     | Transition OI1:F1              | This transition from the OPEN-INIT-SELECT-MASTER state to the LOOP-FAIL-INITIALIZE state is taken when LIP(F8) is recognized after expire(1xAL_TIME) and ERR_INIT is TRUE(1).                                                                                                                                                                                               |  |  |  |  |  |
|     | Transition OI1:OP0             | This transition from the OPEN-INIT-SELECT-MASTER state to the optional OLD-PORT state is taken when OLS or NOS is recognized after expire(1xAL_TIME).                                                                                                                                                                                                                       |  |  |  |  |  |
|     | Transition Ol1a:Ol1a           | If a request to bypass or enable (REQ(bypass L_Port y), REQ(bypass all), REQ(enable L_Port y), or REQ(enable all)) is asserted, and if LPB addressed to this L_Port is not recognized, the L_Port shall originate the requested LPB or LPE and remain in the OPEN-INIT-SELECT-MASTER state.                                                                                 |  |  |  |  |  |
|     | Transition Ol1b:Ol1b           | When an LPB that is not addressed to this L_Port or an LPE is recognized, it shall be forwarded and the LPSM shall remain in the OPEN-INIT-SELECT-MASTER state, if none of the REQs are asserted.                                                                                                                                                                           |  |  |  |  |  |

1 **Transition Ol1c:Ol1c** If any Transmission Word other than those explicitly identified in the state transitions from the OPEN-INIT-SELECT-MASTER state is recognized while none of the specified REQs are asserted, LIP(lip\_type, lip\_addr) shall be originated and the LPSM shall remain in the OPEN-INIT-SELECT-MASTER state.

4 5

### 6 10.5.4.7 Slave Initialization state diagram

8 Figure 12 shows the Slave Initialization state diagram. This machine is where the L\_Port acquires an address if it is not 9 the LIM. The L\_Port enters this state when it has determined that there is another L\_Port with higher priority on the Loop 10 or the LIM function is not supported by this L\_Port.



Figure 12 Slave Initialization state diagram



Figure 12 (concluded) Slave Initialization state diagram

#### 1 Slave Initialization state diagram notes:

2

3 **State S0: SLAVE-WAIT-FOR-MASTER** is used to forward received LISM frames. Implementations may directly forward 4 frames as they are received; however, not all LISM frames will necessarily be received due to buffer limitations. 5 Additionally, the L\_Port may store the most recently received LISM frame and transmit it interspersed with Idles until 6 another LISM is received and stored in the buffer. This may yield LISM transmission at a different rate than reception.

8 **State S1: SLAVE-FLUSH-BUFFERS** is used to ensure that the L\_Port is ready to receive the LIFA frame that may be 9 received shortly after forwarding the ARB(F0) around the Loop. In this state, the L\_Port should complete sending any 10 frame that it was transmitting when ARB(F0) was received and transmit Idle until it has a buffer to receive the LIFA 11 frame. Upon reception of LIP in this state, the transition All:Ol0a shall be taken back to the OPEN-INIT-START state.

Fibre Channel - Arbitrated Loop

| 1 Transition Ol0:S0 2 3                      | This transition is the starting point for the Slave Initialization state diagram when the LIM is not supported. It is reached directly from the OPEN-INIT-START state.                                                                                                                                                                                                                                              |  |
|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 4 <b>Transition OI1:S0</b> 5 6 7             | This transition is the starting point for the Slave Initialization state diagram when the LIM is supported (but the L_Port yielded to another L_Port). It is reached when the L_Port determines in the OPEN-INIT-SELECT-MASTER state that it is not the LIM.                                                                                                                                                        |  |
| 8 Transition S0:Ol0d 9 10                    | This transition is taken when LIP(F7), LIPyx, or LIPfx is recognized in the SLAVE-WAIT-FOR-MASTER state after expire(1xAL_TIME). This causes the L_Port to return to the OPEN-INIT-START state.                                                                                                                                                                                                                     |  |
| 12 <b>Transition S0:Ol0e</b> 13 14 15        | This transition is taken when the L_Port recognized LIP(F8) when ERR_INIT is FALSE(0) after expire(1xAL_TIME). This transition sets the ERR_INIT flag to TRUE(1) if ERR_INIT is supported.                                                                                                                                                                                                                          |  |
| 16 <b>Transition All:Ol0a</b> 17 18 19 20 21 | This transition is taken when any LIP is recognized in the SLAVE-FLUSH-BUFFERS, SLAVE-LIFA-WAIT, SLAVE-LIFA, SLAVE-LIPA, SLAVE-LIPA, SLAVE-LIHA-WAIT, SLAVE-LIHA, SLAVE-LISA-WAIT, SLAVE-LISA, SLAVE-CLS-WAIT, SLAVE-CLS states. This causes the L_Port to return to the OPEN-INIT-START state and set ERR_INIT to TRUE(1) if the lip_type is hex 'F8' and if ERR_INIT is supported.                                |  |
| 22 <b>Transition S0:F1</b> 23 24             | This transition to the LOOP-FAIL-ERR-INIT state is taken when LIP(F8) is recognized and ERR_INIT is TRUE(1).                                                                                                                                                                                                                                                                                                        |  |
| 25 <b>Transition S0:OP0</b> 26 27            | This transition from the SLAVE-WAIT-FOR-MASTER state to the optional OLD-PORT state is taken when OLS or NOS is recognized after expire(1xAL_TIME).                                                                                                                                                                                                                                                                 |  |
| 28 <b>Transition All:10a</b> 29 30 31 32 33  | This transition occurs in any of the indicated states when an error is detected in the address selection machine. The errors that are detected are protocol errors or LP_TOV timeouts. The transition may actually be controlled from outside the LPSM, and therefore, may take an extended time. These transitions go back to the NORMAL-INITIALIZE state and attempt to begin initialization again using LIP(F7). |  |
| 34 <b>Transition S10:SL0</b> 35 36 37        | This transition is made after all addresses have been assigned, and all L_Ports are capable of generating an AL_PA position map. This transition is to the SLAVE-LOOP-MAP-START state in the Slave AL_PA position map generation state diagram.                                                                                                                                                                     |  |
| 38 <b>Transition S11:M</b> 39 40 41 42       | This transition to the MONITORING state is the completion of Loop Initialization. At this point the L_Port is participating in the Loop if PARTICIPATE is TRUE(1), or it remains in the MONITORING state and forgets any previously acquired AL_PA as a Non-Participating L_Port if PARTICIPATE is FALSE(0).                                                                                                        |  |
| 43 <b>Transition SL3:S11</b> 44 45 46        | This transition is from the SLAVE-LILP-CLS state in the Slave AL_PA position map state diagram after it has received CLS. It transitions here, generates CLS and finishes the INITIALIZATION process.                                                                                                                                                                                                               |  |
| 47 <b>Transition S0a:S0a</b> 48 49           | When an LPB that is not addressed to this L_Port or an LPE is recognized it shall be forwarded, and the LPSM shall remain in the SLAVE-WAIT-FOR-MASTER state.                                                                                                                                                                                                                                                       |  |
| 50 <b>Transition S0b:S0b</b> 51 52 53        | If any Transmission Word other than those explicitly identified in the state transitions from SLAVE-WAIT-FOR-MASTER is recognized, received LISMs are forwarded and the LPSM shall remain in the SLAVE-WAIT-FOR-MASTER state.                                                                                                                                                                                       |  |

#### 1 10.5.4.8 Slave AL\_PA position map state diagram

3 Figure 13 shows the Slave AL\_PA position map state diagram. All FC-AL-2 L\_Ports must implement this; however, if 4 there are FC-AL-1 L\_Ports on the Loop this state diagram may not be used.



Figure 13 Slave AL\_PA position map state diagram

#### 5 Slave AL\_PA position map state diagram notes: 6 7 Transition S10:SL0 This is the main entry point to the Slave AL\_PA position map state diagram from the Slave Initialization state diagram. 8 9 10 Transition All:Ol0a This transition is taken when LIP is recognized in the SLAVE-LOOP-MAP-START, SLAVE-LILP-WAIT, SLAVE-LILP, SLAVE-LILP-CLS states. This causes the L Port to return to the 11 OPEN-INIT-START state. 12 13 14 Transition All:10a This transition is taken when an error is detected in any of the indicated states of the address selection machine. The errors that are detected are protocol errors or LP\_TOV timeouts. The 15 transition may actually be controlled from outside the LPSM, and therefore, may take an 16 17 extended time. These transitions go back to the NORMAL-INITIALIZE state and attempt to begin initialization again. 18 19 20 Transition SL3:S11 This transition is taken to S11:SLAVE-CLS, when the AL\_PA position map process is completed and CLS has been received. It is the final transition before Loop Initialization is completed in 21 22 the Slave Initialization state diagram.

#### 1 10.5.4.9 Master Initialization state diagram

3 Figure 14 shows the Master Initialization state diagram. This machine is where the  $L_P$ ort acquires an  $AL_PA$  if it is the 4 LIM. The  $L_P$ ort enters this state when it has received its own LISM frame back.



Figure 14 Master Initialization state diagram



Figure 14 (concluded) Master Initialization state diagram

## 1 Master Initialization state diagram notes: 2

3 Transition Ol1:M0 This transition is the starting point for the Master Initialization state diagram. It is reached when 4 the L Port determines in the OPEN-INIT-SELECT-MASTER state that it is the LIM. 5 6 Transition All:Ol0a This transition is taken when LIP is recognized in the MASTER-LIFA, MASTER-LIFA-WAIT, 7 MASTER-LIPA, MASTER-LIPA-WAIT, MASTER-LIHA, MASTER-LIHA-WAIT, MASTER-LISA, MASTER-LISA-WAIT, MASTER-CLS, MASTER-CLS-WAIT states. This causes the L\_Port to 8 9 return to the OPEN-INIT-START state. 10 11 Transition All:10a This transition is taken when an error is detected in any of the indicated states of the address 12 13

selection machine. The errors that are detected are protocol errors or LP\_TOV timeouts. The transition may actually be controlled from outside the LPSM, and therefore, may take an extended time. These transitions go back to the NORMAL-INITIALIZE state and attempt to begin initialization again.

17 **Transition M8:ML0** This transition to the MASTER-LOOP-MAP-START state is taken after all addresses have been assigned, and all L\_Ports are capable of generating an AL\_PA position map.

14

15

1 2 **Transition M10:M** 3 4 5 6

**Transition ML3:M9** 

8

9

This transition to the MONITORING state is the completion of Loop Initialization. At this point the L\_Port is participating in the Loop if PARTICIPATE is TRUE(1), or it remains in the MONITORING state and forgets any previously acquired AL\_PA as a Non-Participating L\_Port if PARTICIPATE is FALSE(0).

This transition is taken from the MASTER-LILP-WAIT state, and indicates that Loop Initialization is ready to be completed. The LIM must generate CLS to complete Loop Initialization.

#### 10 10.5.4.10 Master AL\_PA position map state diagram

12 Figure 15 shows the Master AL\_PA position map state diagram. All FC-AL-2 L\_Ports shall implement this; however, 13 if there are FC-AL-1 L\_Ports on the Loop this state diagram may not be used.



Figure 15 Master AL PA position map state diagram

#### 14 Master AL\_PA position map state diagram notes:

16 Transition M8:ML0 17 18 This is the main entry point to the Master AL\_PA position map state diagram from the Master Initialization state diagram.

19 Transition All:Ol0a 20

This transition is taken when LIP is recognized in the MASTER-LOOP-MAP-START, MASTER-LIRP-WAIT, MASTER-LILP, MASTER-LILP-WAIT states. This causes the L\_Port to return to the OPEN-INIT-START state.

22 **T** 

21

24

25

15

23 Transition All:10a

This transition is taken when an error is detected in any of the indicated states of the address selection machine. The errors that are detected are protocol errors or LP\_TOV timeouts. The transition may actually be controlled from outside the LPSM, and therefore, may take an extended time. These transitions go back to the NORMAL-INITIALIZE state and attempt to begin initialization again.

26 27 28

29 Transition ML3:M9

This transition is taken to MASTER-CLS, when the AL\_PA position map process is completed.

3

4

5

6

8 This annex defines the L Port elastic buffer and the clock skew management rules for inserting and deleting Fill Words. 9 The elasticity buffer provides buffering between the receiver input and the transmitter to prevent over-run and under-run 10 conditions at the transmitter. To prevent L Ports from being starved of opportunities to delete and minimize buffer

12 a description of the elasticity buffer function and example see annex G.

13

### 14 A.1 L Port elasticity buffer implementation

15 16 The elasticity buffer shall be implemented as a first-in-first-out (FIFO) device with the input coming from the receiver

17 logic and the output going to the transmitter logic. An example of the elasticity buffer is illustrated in figure A.1. 18 Buffering required for clock resynchronization is not shown.

Input

Level 1 Fill Word insert

Level 4 Level 3 Level 2

> Figure A.1 Elasticity buffer

x

Annex A

(normative)

L Port Elasticity buffer management

11 requirements in all L Ports, a two priority algorithm for clock skew management delete operations is incorporated. For

20 Only valid Transmission Words are entered into the elasticity buffer. The information content of the valid Transmission 21 Words entered into the buffer is called *valid information*. The buffer is divided into four levels. Each level represents 22 buffering for a clock skew management state.

23

24 The buffer may be implemented either in bit, character, half word (two characters), or word wide units. The amount of 25 valid information in the buffer is a count of the units entered into the buffer minus the units removed at the output.

26 27

28

29

31

38 over-run. 39

NOTE — It is recommended to use either a character or half word wide buffer. Bit wide implementations require a very high logic speeds for implementation. Word wide implementations do not provide a fine enough unit of measuring the level of valid information in the buffer.

### 30 A.2 Clock skew management

32 Clock skew management inserts and deletes Transmission Words to control the amount of valid information in the buffer. 33 These operations are performed outside of FC-2 frames to allow the frames to be forwarded without modification. For 34 clock skew management, Fill Words or any Ordered Set defined for use as a Primitive Sequence shall be treated equally.

36 The insertion of Fill Words is required when the receive clock is slower than the transmit clock to prevent buffer 37 under-run. Deletion of Fill Words is required when the receive clock is faster than the transmit clock to prevent buffer

Fibre Channel - Arbitrated Loop

#### 1 A.3 Clock skew management states

3 Clock skew management has 4 states as shown in figure A.2: insertion pending, quiescent, low priority deletion pending, 4 and high priority deletion pending. The current state is determined by the amount of valid information in the buffer.



Figure A.2 Clock skew management states

### 6 A.3.1 Insertion pending

8 To allow an FC-2 frame to be transmitted unmodified, at least a minimum amount of valid information must be in the 9 buffer to ensure buffer under-run will not occur during the frame transmission.

11 Rule for insertion: When the amount of valid information is less than level 2, in level 1, the L\_Port shall insert the current 12 Fill Word immediately after any Fill Word.

#### 14 A.3.2 Quiescent

15

21

28

32

34

16 When the amount of valid information in the buffer is greater than the level requiring an insertion and less than the level 17 requiring a deletion, in level 2, the clock skew management algorithm is in the quiescent state. No requests to change 18 the buffer depth are pending. This is the nominal state of the clock skew management.

#### 20 A.3.3 Deletion pending

22 At least a minimum of free space must be in the buffer to prevent buffer over-run during frame retransmission. 23 Transmission Words may be deleted to reduce the depth of the buffer to provide free space. 24

25 Deletion of Transmission Words is more difficult than insertion. When a deletion is required between frames, e.g., in 26 an inter-frame gap, a minimum number of Primitive Signals shall be maintained between frames to meet ANSI X3, 27 FC-PH-x requirements and the Idle Primitive Signals which reset the fairness window shall be propagated.

29 When frames are originated onto the Loop, the FC-PH requirement of six Primitive Signals between frames is followed. 30 The inter-frame gap may be reduced to 2 Fill Words plus other Primitive Signals by clock skew management. To prevent 31 Ports from being starved of opportunities to delete, a two priority algorithm shall be used.

#### 33 A.3.3.1 Low priority deletion pending

35 When the amount of valid information in the buffer triggers a request to delete, the low priority rules for deletion are 36 followed. The low priority rules protect some Fill Words in inter-frame gaps for L\_Ports requiring a more critical delete 37 after all the low priority deletes have occurred.

```
1 Low Priority Rules: When the amount of valid information reaches level 3, the L_Port shall:
 2
   — after 4 Fill Words with no intervening non-Ordered Set (data words), the L_Port deletes the next Fill Word and
 4
 5
               NOTE — A non-Ordered Set indicates an intervening frame. By detecting non-Ordered Sets, the L_Port is not required
               to detect SOF and EOF frame delimiters. New frame delimiters may be defined in the future.
 7
   — if the CFW changes to Idle while a delete is pending, the L_Port shall not delete the first Idle.
 9
10
               NOTE — This Idle is protected to allow the LPSM to manage the fairness window as required.
11
12 After a low priority Transmission Word delete, the L_Port shall:
13
14 — enter the low priority state and wait 4 Fill Words before another delete or
15
16 — enter the quiescent state with no delete pending.
17
18 Examples:
19
20
21
22
23
24
25
26
27
28
29
30
31
32
       EOF FW FW FW FW FW SOF
                                          May delete one for low priority
      EOF AR AR AR ID ID SOF
                                          May delete one for low priority
      EOF AR AR AR ID ID ID SOF
                                          May delete one for low priority
       EOF FW FW RR FW FW RR FW FW SOF
                                          May delete one for low priority
       Legend:
       EOF = End of Frame
                                                  AR = ARByx
       SOF = Start of Frame
                                                  ID = Idle
       FW = Fill Word (ARByx or Idle)
                                                  RR = R_RDY
33
34 A.3.3.2 High priority deletion pending
36 L_Ports that are close to over-running their buffers follow the high priority rules for deletion.
37
38 High Priority Rules: When the amount of valid information reaches level 4, the L_Port shall:
39
40 — after 2 Fill Words with no intervening non-Ordered Set (data words), the L_Ports deletes the next Fill Word and
41
42 — if the CFW changes to Idle while a delete is pending, the L Port shall not delete the first Idle
43
44 After a high priority Transmission Word delete, the L_Port shall:
45
46 — enter the low priority state and wait 4 Fill Words before another delete or
47
```

48 — re-enter the high priority state and wait 2 Fill Words before another delete depending on buffer free space.

#### 1 Examples:

```
EOF FW FW FW FW FW SOF
                                    May delete one for high priority
      EOF AR AR AR ID ID ID SOF
                                    May delete one for high priority
      EOF FW FW RR FW FW RR FW FW SOF
                                    May delete one for high priority
     EOF FW FW FW FW FW SOF
                                    May delete both (third and sixth) for high priority
      Legend:
     EOF = End of Frame
                                          AR = ARByx
     SOF = Start of Frame
                                           ID = Idle
18
      FW = Fill Word (ARByx or Idle)
                                         RR = R_RDY
19
```

#### 20 A.4 Buffer size

21

28

32

34

22 The size of the elasticity buffer allows for maximum phase and frequency mismatch between the transmitter and receiver 23 for the length of the largest frame size and the number of frames before a deletion opportunity occurs. See annex G 24 for a description of the worst case period between clock skew management operations. The objective is to keep the size 25 of the elasticity buffer to a minimum. This will ensure minimum Port latency and maximize Loop performance.

27 The size of the buffer is the sum of space required for each clock skew management state.

29 The L\_Port shall implement a buffer space of at least .25 word (1 character) in level 1 for the insertion pending state. 30

31 The L\_Port shall implement a buffer space of at least 1 word (4 characters) in level 2 for the quiescent state.

33 The L\_Port shall implement a buffer space of at least 1 word (4 characters) in level 3 for the low priority deletion state.

35 The L\_Port shall implement a buffer space of at least 1 word (4 characters) in level 4 for the high priority deletion state.

1 2 Annex B 3 (informative) 4 5 **Loop Port State Machine examples** 6 8 The two examples in this annex use seven of the nine states in the LPSM and twelve of the twenty-two state transitions 9 as defined in 8.4. Of the ten unused state transitions, four are for rare events or error handling. Therefore, much of the 10 Loop protocol is covered in these two simple examples. 12 B.1 L Port initialization example 13 14 The general, error free procedure for taking the LPSM of a Public NL Port through Loop Initialization to the point of 15 Fabric Login follows (see clause 8 for reference items and LPSM transitions): — The NL Port powers on and attempts to join the Loop: 17 18 19 — The NL\_Port may use a trusted AL\_PA (since it does not have a valid AL\_PA) to instruct the LPSM to arbitrate (REQ(arb own AL PA)) and to initialize (REQ(initialize)). 20 21 22 The LPSM makes transition (01); 23 24 — The LPSM, now in the ARBITRATING state, begins to replace any Idle or ARB(val) (where val is higher than the trusted AL PA) with ARB(val) (where val is a trusted AL PA). The LPSM monitors its inbound fibre for the ARB(val) 25 26 which it transmitted. (See 8.4.3 item 14 for details); 27 The LPSM makes transition (12); 28 29 30 — The LPSM, now in the ARBITRATION WON state, detects (REQ(initialize)) (see 8.4.3 item 15 for details);. 31 32 The LPSM makes transition (28); 33 34 — The LPSM, now in the INITIALIZATION process, performs Loop Initialization as described in clause 10 and waits 35 for CLS to indicate that the INITIALIZATION process has completed. 36 37 The LPSM detects CLS. 38 39 The LPSM makes transition (80): 40 41 — The NL\_Port, now in the MONITORING state, is ready to execute a Fabric Login if it is a Public NL\_Port (see 10.5, 42 step (5)). 43 44 The complete list of state transitions and states in the order used is: (01), 1: ARBITRATING; (12) 2: ARBITRATION

46

45 WON; (28), 8: INITIALIZATION process; (80), 0: MONITORING.

### 1 B.2 N\_Port Login example

3 After the NL\_Port initialization procedure has completed (see 10.5), and the NL\_Port has a native address identifier (and 4 an AL\_PA) and is in Participating mode, a general, error-free procedure for performing NL\_Port Login with another 5 NL\_Port is described below. In this example, one NL\_Port AL\_PA is hex '26'; the other NL\_Port AL\_PA is hex '32'. The 6 example assumes: there is no Participating FL\_Port; the arbitrating NL\_Port is using the access fairness algorithm; 7 BB\_Credit is the default value zero (0) for both NL\_Ports; and, both NL\_Ports start from the MONITORING state.

8

9 — NL\_Port 26 arbitrates to access the Loop (REQ(arbitrate as 26)). Assume that the variable ACCESS is set to TRUE(1) (see 8.4.3, item 14 for details).

11

The LPSM makes transition (01);

12 13

NL\_Port 26, now in the ARBITRATING state, can arbitrate because its access window has been reset (ACCESS is
 TRUE(1). The LPSM begins replacing all Idles and lower priority ARB(val) with its own ARB(26,26) (see 8.4.3, item
 14 for details).

17 18

The LPSM monitors for ARB(26,26) on its inbound fibre.

19

Assuming no higher priority NL\_Port is arbitrating, ARB(26,26) is received.

21

The LPSM makes transition (12);

23

24 — NL\_Port 26, now in the ARBITRATION WON state, must decide whether to open the Loop or not. ACCESS is set to FALSE(0). In this example, the Loop is to be opened (REQ(open 32,26)). (See 8.4.3, item 15 for details.)

The NL\_Port 26 transmits OPN(32,26) to cause the other NL\_Port to go to the OPENED state in full-duplex mode.

28 29 The LPSM makes transition (23);

30

NL\_Port 26, now in the OPEN state in full-duplex mode, follows OPN(32,26) with one or more R\_RDY (one for each available receive buffer) and the CFW until a frame is transmitted. ARB\_WON is set to TRUE(1). (See 8.4.3, item 16 for details.)

34

Concurrently, NL\_Port 32, in the MONITORING state, receives OPN(32,26) and goes to the OPENED state.

35 36

The LPSM for NL Port 32 makes transition (04);

37 38

39 — NL\_Port 32, now in the OPENED state, transmits the CFW to replace OPN(32,26) on the Loop, followed by one or more R\_RDYs (one for each available receive buffer) and the CFW until a frame is transmitted. ARB\_WON is set to FALSE(0). DUPLEX is set to TRUE(1). (See 8.4.3, item 17 for details);

42

43 — NL Port 26 is in the OPEN state and NL Port 32 is in the OPENED state.

44 45

46

A Loop circuit has been established between the two NL\_Ports. Since BB\_Credit was zero (0), at least one R\_RDY must be received before a frame may be transmitted by each NL\_Port (i.e., normal ANSI X3, FC-PH-x Login protocol can now be used);

47 48

NL\_Port 26 and NL\_Port 32 have previously (during L\_Port initialization) determined that there is no Fabric.
 NL\_Port 26 transmits an N\_Port Login Sequence with D\_ID of hex '000032' and S\_ID of hex '000026'. Both
 NL\_Ports recognize these as legitimate native address identifiers for a Loop without an FL\_Port. The CFW again follows transmission of the Sequence.

53

The N\_Port Login Sequence arrives at NL\_Port 32 and is processed; an R\_RDY is transmitted when the receive buffer becomes available;

1 — NL\_Port 32 transmits an Accept response to NL\_Port 26 honoring its requested native address identifier and 2 confirming its own native address identifier. 3 NL\_Port 26 receives the Accept Sequence and begins to close the Loop (REQ(close)) by transmitting CLS, followed 4 by the CFW (note that an R\_RDY was not required) (see 8.4.3, item 18 for details). 5 The LPSM for NL\_Port 26 makes transition (35) to the XMITTED CLOSE state; 7 8 9 The CLS is received by NL Port 32. 10 11 The LPSM for NL\_Port 32 makes transition (46); 12 13 — The LPSM for NL Port 32, now in the RECEIVED CLOSE state, transmits CLS (REQ(close)) (see 8.4.3, item 19 for details). 14 15 The LPSM for NL Port 32 makes transition (60); 16 17 18 — The LPSM for NL Port 32, now in the MONITORING state, has completed its work for the Loop circuit. NL Port 19 32 may begin arbitrating to carry out its own work; 20 21 — The LPSM for NL\_Port 26, now in the XMITTED CLOSE state, monitors its inbound fibre for CLS (see 8.4.3, item 22 18 for details). 23 The CLS is received on its inbound fibre. 24 25 26 The LPSM for NL\_Port 26 makes transition (50); 27 The LPSM for NL Port 26, now in the MONITORING state, has completed its work for the Loop circuit. If NL Port 28 — 26 is a fair L Port, it must now wait until an Idle is seen (i.e., ACCESS is TRUE(1)) before it can attempt to arbitrate 29 30 again. 31 32 NOTE — NL\_Port 26 could have used the TRANSFER state if it required further use of the Loop. 33 34 The complete list of state transitions and states in the order used are: 35 NL Port 26 NL Port 32 36 0: MONITORING, (04) 37 0: MONITORING, (01) 1: ARBITRATING, (12) 4: OPENED, (46) 38 2: ARBITRATION WON, (23) 6: RECEIVED CLOSE, (60) 39 3: OPEN, (35) 0: MONITORING 40 5: XMITTED CLOSE, (50) 41 0: MONITORING 42

3

4

5

6

7

13

14

16 17

20

22

28 29

30

33

35 36

37 39

42

49 50

51

Annex C (informative)

Dynamic Half-Duplex

8 Although Fibre Channel is by nature a full-duplex link (i.e., Data frames may travel in both directions in the fibre pairs 9 simultaneously), some L Port implementations can only support one-directional data transfers. There are two types of 10 L Ports possible:

- 12 1) Full-duplex L\_Ports are those that may simultaneously transmit and receive Data frames (this type of Data frame transfer is referred to bi-directional transfer).
- 15 2) Half-duplex L\_Ports are those which can transmit or receive Data frames, but not at the same time (this type of Data frame transfer is referred to as simplex transfer).
- 18 This annex describes a method to minimize the number of arbitration cycles for a full-duplex L Port by using the 19 established Loop circuit more efficiently. The description is independent of which Class of Service is being used.

### 21 C.1 Close initiative description

- 23 Although, not required by this standard, the L\_Port in the OPEN state normally transmits the first CLS to close the Loop. 24 When a full-duplex Loop circuit exists (i.e., OPNyx was transmitted and the L Port in the OPENED state receives CLS, 25 it may continue to transmit frames until it has no more credit (i.e., Available\_BB\_Credit=0 or EE\_Credit=0). Once the 26 OPENED L\_Port is no longer able to transmit any frames, it must forward CLS. This assumes that both L\_Ports may 27 have transferred Data frames in opposite directions when a full-duplex Loop circuit exists.
  - NOTE An L\_Port which has transmitted CLS is not allowed to transmit any frames or R\_RDYs.
- 31 There are at least two cases where it may be useful to transfer the close initiative rather than transmitting CLS to allow 32 the L\_Port which holds the close initiative to transmit the first CLS.
- 34 1) Some implementation are not able to handle simultaneous transmit and receive Data frames at the node. Often, these nodes have Data frames pending for the OPEN L\_Port, but because of the implementation, cannot take advantage of the bi-directional Loop circuit which exists.
- 38 2) Even if full-duplex data transfers are possible, if the OPEN L Port transmits CLS, the OPENED L Port can only transmit Data frames based on existing credit.
- 40 41 Both of these cases would require a re-arbitration to transmit the Data frames which an L. Port was unable to transmit...
- 43 To avoid this extra re-arbitration cycle, the DHD Primitive Signal is provided. Transmitting DHD allows the OPEN L Port 44 to continue to transmit R RDYs and Link Control frames (but no Data frames). The OPENED L Port remembers that 45 it has received DHD by setting DHD RCV to TRUE(1). If DHD RCV is TRUE(1), the OPENED L Port holds the close 46 initiative and is expected to transmit the first CLS when it has no more frames to transmit to the OPEN L Port. The 47 OPEN L Port may transmit CLS at any time following transmission of DHD, although it would normally wait until it 48 received the CLS from the OPENED L Port.

#### 1 C.2 Dynamic Half-Duplex examples

3 Table C.1 describes how two L\_Ports (**A** in the OPEN state and **B** in the OPENED state) may make better use of a full-4 duplex Loop circuit by using DHD. Table C.1 shows both R\_RDY and Link\_Control frame flow control. If the Class of 5 Service does not use one or the other, these would be absent from the table.

NOTE — Once the close initiative is transferred from one L\_Port to the other via DHD, the OPEN L\_Port is only allowed to transmit Link\_Control frames (e.g., ACKs) and R\_RDYs (i.e., Data frames may not be transmitted once DHD has been transmitted).

Table C.1 Dynamic Half-Duplex

| L_Port A (OPEN state)                                                                                                                                                                                    | Transmits                                                     | L_Port B (OPENED state)                                                                                                                                                                                                                                                           |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Full-duplex L_Port (able to transmit and receive Data frames simultaneously) - Transmit n-1 Data frames.                                                                                                 | OPNyx ==> R_RDYs ==> frame(s) ==> <== R_RDYs <== frames       | Full-duplex L_Port (able to transmit and receive Data frames simultaneously)  - Transmit R_RDY and Link_Control frames (if any)  - Transmit Data frames                                                                                                                           |
| <ul> <li>Transmit last frame         If Login DHD is FALSE(0), transmit CLS.         Loop circuit is closednext arbitrating L_Port wins Loop.</li> <li>If Login DHD is TRUE(1), transmit DHD.</li> </ul> | frame(n) ==><br>CLS ==><br><== frame(s)<br><== CLS<br>DHD ==> | <ul> <li>CLS received, continue transmitting frames until Available_BB_Credit=0 or EE_Credit=0).</li> <li>Transmit CLS (a new arbitration cycle is required to transmit remaining frames).</li> <li>DHD received, continue transmitting frame; set DHD_RCV to TRUE(1).</li> </ul> |
| Continue to transmit R_RDYs and Link_Control frames (if any)  Transmit CLS to close Loop circuit.                                                                                                        | <== frames R_RDYs ==> <==R_RDYs  <== frame(n)                 | <ul> <li>Transmit n-1 Data frames</li> <li>Transmit R_RDYs and Link_Control frames (if any)</li> <li>Transmit last frame</li> <li>Transmit CLS</li> <li>Loop circuit is closednext arbitrating L_Port wins Loop.</li> </ul>                                                       |

NOTE — Table C.1 shows frame transfers based on R\_RDY flow control. For certain Classes of service (e.g., unbuffered Class 1), the R\_RDYs would not be used (except on the first frame) and all flow control would be based on End-to-end-Credit.

40 FC-AL allows an L\_Port in the OPEN state to use the TRANSFER state to make a connection to another L\_Port without the re-arbitrating. When DHD is transmitted by the OPEN L\_Port, it normally would not transmit the first CLS. However, the based on the access fairness algorithm (i.e., when to use the TRANSFER state), if ACCESS is TRUE(1), the L\_Port in the OPEN state may still go to the TRANSFER state by transmitting CLS (assuming this is done before the L\_Port 44 received CLS).

### Annex D (informative)

4 5

3

### Access unfairness

6

8 This annex describes how access unfairness might be used to improve Loop performance, and how access unfairness 9 can be used to allow an NL Port to reclaim ACK buffers when they become full.

10

### 11 **D.1** Improving Loop performance

12

13 One possible use of the Loop is a serial version of a conventional single-Initiator parallel Small Computer System 14 Interface (SCSI) bus. In this configuration, there is only one Initiator and many Target devices connected to the Loop. 15 If all NL\_Ports on the Loop, including the Initiator, follow the access fairness algorithm, then the Initiator may not be able 16 to obtain sufficient Loop bandwidth to optimize overall performance by achieving a high level of parallelism among its 17 Targets. A specific example is the situation where the Initiator transmits READ commands to all Targets. The Targets 18 may take some time to locate the read data and then the Targets need to transmit the data to the Initiator.

20 Once a Target acquires the Loop and transmits its read data, it may be inactive unless it is given another command. 21 If the Initiator follows the access fairness algorithm, it will wait for all Targets that have read data pending to access the 22 Loop, before it can access the Loop and transmit a new command to the Target. To reduce the time that a Target is 23 inactive, the Initiator may want to unfairly acquire the Loop and transmit a new command to the Target. The Target can 24 then start locating the data for the new command.

### 26 D.2 Emptying ACK buffers

27

28 With a Loop topology, a low-cost NL Port may need to buffer outbound ACKs in Class 2.

30 One example occurs if a simple First-In-First-Out (FIFO) ACK buffer is used. The ACKs destined for the currently 31 connected NL\_Port cannot be sent because they are queued behind ACKs for other NL\_Ports in the ACK FIFO.

33 Another example occurs in a full-duplex Loop circuit. If NL\_Port A transmits CLS to NL\_Port B at the same time that 34 NL\_Port B transmits Data frames to NL\_Port A, then NL\_Port A must buffer ACKs for the Data frames that it receives 35 after it has sent the CLS. This occurs because NL\_Port A will receive Data frames after it has sent the CLS and made 36 the transition to the XMITTED CLOSE state. NL\_Port A cannot transmit frames (including ACKs) or R\_RDYs in the 37 XMITTED CLOSE state. Using DHD (instead of CLS), allows the L\_Port in the OPEN state to continue to transmit ACKs 38 for the received Data frames.

39

40 Alternatively, if the ACK buffer becomes full, NL\_Port A may choose to unfairly arbitrate and acquire the Loop so that 41 it can transmit the gueued ACKs and reclaim its ACK buffer space. NL Port A may use the TRANSFER state to speed 42 up the process.

1 2 3

# Annex E (informative)

4 5

# Half-duplex operation

6 7

8 This annex describes where half-duplex mode may be used to prevent ACK buffers from overflowing during Class 2 9 operation.

10

11 The operational characteristics of the Loop differ slightly from a point-to-point or from a Fabric topology. When an 12 N\_Port is directly connected to an F\_Port, it can transmit an ACK frame whenever buffer-to-buffer credit is available. 13 With the Loop, not only is Available\_BB\_Credit required, but the Loop must also have a circuit open with the correct 14 L\_Port before an ACK can be sent. At times, an NL\_Port may need to buffer ACKs because it cannot access the Loop 15 to transmit them.

16

17 Depending upon how ACK buffering is implemented, an NL\_Port that is receiving Data frames may not be able to 18 transmit the corresponding ACKs. If a simple FIFO is used to buffer ACKs, the ACKs for the currently connected 19 NL\_Port cannot be sent because they are queued behind ACKs for other NL\_Ports in the ACK FIFO.

20

21 Another example where an NL\_Port must buffer ACKs is in a full-duplex Loop circuit. If NL\_Port A transmits CLS to 22 NL\_Port B at the same time that NL\_Port B transmits Data frames to NL\_Port A, then NL\_Port A must buffer ACKs for 23 the Data frames that it receives after it has sent the CLS. This occurs because NL\_Port A will receive Data frames after 24 it has sent the CLS and made the transition to the XMITTED CLOSE state. NL\_Port A cannot transmit frames (including 25 ACKs) or R\_RDYs in the XMITTED CLOSE state.

26

27 When an N\_Port is connected directly to an F\_Port, if it experiences a resource shortage to buffer ACKs, it will not 28 transmit R\_RDYs to the F\_Port. The F\_Port cannot transmit any frames to the N\_Port without BB\_Credit and therefore 29 the N\_Port will not owe EE\_Credit and will not have to buffer the ACKs. The N\_Port may continue to transmit ACKs and 30 once sufficient ACK buffering is available the N\_Port will transmit R\_RDY to enable the F\_Port to transmit frames.

31

32 On a Loop, an NL\_Port has two techniques that can be used to reduce or prevent the receipt of Data frames and 33 therefore, the number of ACKs it must buffer. The first technique is similar to the Fabric example above, where the 34 NL\_Port withholds R\_RDYs when a Loop circuit is opened. For example, an NL\_Port can specify at Login that it has 35 an BB\_Credit of zero (0). When the NL\_Port receives OPNy, it will not transmit any R\_RDYs, preventing the opening 36 NL\_Port from transmitting any frames. The NL\_Port will therefore not have to buffer ACKs.

37

38 A second technique, which an NL\_Port can use to reduce or prevent the receipt of Data frames, is to establish a Loop 39 circuit in half-duplex mode. When the opened NL\_Port receives the OPNyy, it is not allowed to transmit Data frames, 40 only Link\_Control frames. This guarantees that the NL\_Port that established the Loop circuit, will not receive Data 41 frames and therefore will not be required to buffer ACKs.

Annex F (informative)

4 5 6

### BB Credit and Available BB Credit management example

7 8 The following is an example implementation using BB Credit and Available BB Credit which was described in 8.3.4. 9 Assume two L Ports, A and B, and that A arbitrated and won and plans to open B; full-duplex is used; and, both A and 10 B have frames to transmit. L Port A has sixteen receive buffers available and a BB Credit Login value of two for L Port 11 B. L Port B has eight receive buffers available and a BB Credit Login value of one for L Port A.

12 14

18

23

27

29

31

35

#### 13 **L\_Port A**:

15 1) looks up the opened BB\_Credit Login value for B (two); 16

- 17 2) checks to see how many receive buffers it has available (sixteen);
- 19 3) transmits OPN(B,A), CFW, CFW, R\_RDY, CFW, CFW, R\_RDY, CFW, R\_RDY, and two Fill Words, followed 20 by two frames (opened BB\_Credit Login value for B). Note that had the opened BB\_Credit been zero (0), no frames 21 could have been sent by A. The remaining thirteen R RDYS are transmitted after the first frame and subsequent 22 frames:
- 24 4) receives and counts the R RDYs sent by B (eight). Once L Port A has received and discarded the two R RDYs (which are for the frames already shipped against the opened BB Credit in 3 above), L Port A has an 25 Available\_BB\_Credit of six that it may use to transmit up to six additional frames; 26
- 28 5) transmits one frame for each Available BB Credit;
- 30 6) receives R\_RDYs sent by B and increments Available\_BB\_Credit;
- 32 7) receives the number of frames sent by B into the receive buffer(s):
- 33 34 8) transmits one R\_RDY for each receive buffer that has been made available
- 36 9) repeats steps 5 through 8 until all frames have been sent;

37

- 38 10) transmits CLS; 39
- 40 11) continues to receive frames from B, but transmits no R RDYs or frames; and, 41
- 42 12) receives CLS and closes its end of the Loop.

43

45

47

49

#### 44 **L\_Port B**:

- 46 1) receives OPN(B,A) and opens the Loop;
- 48 2) looks up the open BB Credit for A (one);

50 3) checks to see how many receive buffers it has available (eight);

51

52 4) transmits CFW, CFW, R RDY, CFW, CFW, R RDY, CFW, R RDY and two Fill Words, followed by one frame (open BB Credit Login value for A). Note that had the open BB Credit been zero(0), no frames could have 53 54 been sent by B until the first R\_RDY was received from A. The remaining five R\_RDYs are transmitted after the first frame. Once L\_Port B has received and discarded one R\_RDY (which is for the frame already shipped against 55 the open BB\_Credit) and counted the other R\_RDYs from A, L\_Port B has an Available\_BB\_Credit of fifteen that 56 57 it may use to transmit up to fifteen additional frames;

- 1 5) receives and counts the R\_RDYs sent by A by increasing Available\_BB\_Credit by one for each R\_RDY. L\_Port B can now transmit an additional frame for each R\_RDY that it has received;
- 4 6) receives the number of frames sent by A into the receive buffer(s);
- 6 7) transmits an R\_RDY for each receive buffer that has been made available;
- 8 8) repeats steps 5 through 7 until CLS is received from A; and,
- may continue to transmit frames until Available\_BB\_Credit or EE\_Credit is exhausted, followed by CLS. When the CLS is sent, L\_Port B closes its end of the Loop.
- 13 There are several variations on the previous example.

7

12

14

27

- Data frame transfer is only from A to B even though OPN(B,A) (full-duplex) is used. L\_Port A transmits three R\_RDYs followed by the number of frames represented by the opened BB\_Credit Login value. In this case, B has no Data frames to transmit, but transmits one R\_RDY for each available receive buffer and Link\_Control frames (e.g., ACKs) to A. Note that B may limit the number of frames that A can transmit by transmitting one R\_RDY for each available receive buffer, followed by CLS. Once L\_Port A has received the CLS, it can then only transmit frames until its Available\_BB\_Credit is exhausted before it must close its end of the Loop;
- 22 2) Both open and opened BB\_Credit is zero (0). In this case, neither A nor B can transmit any frames until at least one R\_RDY is received. For each R\_RDY received, a frame may be sent. Note that when BB\_Credit is zero (0), a Loop turn-around delay is required at A before transmitting the first (and possibly the only) frame. By guaranteeing a minimum number of receive buffers (as indicated by BB\_Credit), this turn-around delay may be eliminated;
- L\_Port A transmits OPN(B,A) (full-duplex), followed by at least one R\_RDY, followed by two frames (the opened BB\_Credit Login value for L\_Port B). L\_Port B does not look up the open BB\_Credit for A, and transmits at least one R\_RDY (one for each available receive buffer). L\_Port B waits for the first R\_RDY from A. When at least one R\_RDY is received (i.e., Available\_BB\_Credit is one (1)), B can transmit one frame;
- L\_Port A transmits OPN(B,B) (half-duplex). In this case, L\_Port B cannot identify A and must wait for the first frame from A to transmit any frames (note: since this is a half-duplex OPNyy, no Data frames may be transmitted by B).

  Once a frame is received, the S\_ID in the frame header may be used to determine the AL\_PA of A. B can then establish the open BB\_Credit for A. If B is using a minimum Loop value for the open BB\_Credit, the AL\_PA of A is not required; and,
- 39 5) L\_Port A transmits OPN(B,B) (half-duplex). In this case, L\_Port B must wait for the first R\_RDY from A. Once at least one R RDY is received (i.e., Available BB Credit is one (1)), B can transmit one Link Control frame to A.

### Annex G

(informative)

### L\_Port clock design options

 ${f 8}$  This annex describes two approaches to clock implementations for L\_Port design.

### 10 G.1 L\_Port synchronous clock design

11

12 When the L\_Port uses the receive clock for transmission, the design is synchronous. A buffer is not required between 13 the receiver and the transmitter. An example is shown in figure G1. This design approach is not recommended for the 14 L\_Port design operating at FC-PH specified frequencies. Some of the jitter properties of the received clock are 15 transferred to the output even when reconditioning or filtering is used. This transfer of jitter makes the number of L\_Ports 16 that may be connected in a Loop undetermined.



Figure G.1 Example of a synchronous L\_Port design

17

### 18 G.2 L\_Port asynchronous clock design

9

20 When the L\_Port uses a local reference clock for transmission, the design is asynchronous. An elasticity buffer is 21 required between the receive logic and the transmitter. This buffer is necessary because of the clock frequency 22 difference between the receiver and transmitter. The receiver is recovering its clock from the input data stream. The 23 transmitter clock is generated from an oscillator at the L\_Port. This buffer is also required by an L\_Port if the receive 24 data is resynchronized to a local clock such as the transmit clock.

25

26 The elasticity buffer expands and contracts to control the over-run and under-run conditions resulting from the clock 27 frequency difference. The buffer control directs the insertion and removal of Fill Words outside FC-2 frames to prevent 28 over-run and under-run conditions from occurring in FC-2 frames. This control is called *clock skew management*.

29

30 An example of an asynchronous design is shown in figure G.2. This design approach is recommended for L\_Ports. The 31 use of a stable local clock for transmission provides isolation from the receive clock jitter.



Figure G.2 Example of an asynchronous L\_Port design

#### 1 G.2 Clock skew management function periodicity

3 The period between clock skew management operations is dependent on the possible difference between the receive 4 and transmit clocks. ANSI X3, FC-PH-x specifies the allowed clock deviations of + or - 100 ppm (parts per million), 5 independent of the frequency. 7 Assuming a worst case frequency mismatch between two connected Ports (i.e., 200 ppm), the maximum duration for 8 a frame is based on the total frame length of 2156 characters (i.e., 2112 (data field) + 24 (FC-2 header) + 12 (SOF, EOF, 9 and CRC) + 8 (two Fill Words)). The net elasticity needed for a maximum size frame is: 10 2156 Characters \* 10 bits/char \* 200 ppm = 4,3 bits per frame. 11 12 13 This means that before a frame is transmitted, the elasticity buffer must have at least 4,3 bits of data and free space to 14 ensure against buffer under-run and over-run. 15 16 Since L Ports are required to maintain word synchronization and clock skew management is only valid at Transmission 17 Word boundaries, a clock skew adjustment may be required every: 18 19 40 bits / 4,3 bits per frame = 9,3 frames. 20

3 4 Annex H (informative)

5

### Mark Synchronization examples

6

8 This annex describes two examples of how the Mark (MRKtx) Primitive Signal may be used on a Loop. Since some 9 states do not retransmit MRKtx, the only way to guarantee that the originator receives the transmitted MRKtx is for the 10 originator to be in the OPEN state and for all other L Ports to be in the MONITORING or ARBITRATING states.

### 12 H.1 Clock synchronization

13

14 When the type of mark (MK\_TP) is clock synchronization (e.g., hex '00'), the Mark Primitive Signal may be used to 15 synchronize clocks between a number of processors. Through configuration or implementation, one processor is 16 assigned the task of providing a Master clock. It is the responsibility of this processor to generate enough MRKtx 17 Primitive Signals to keep the other processors within a prespecified clock tolerance.

18

19 The processor with the Master clock transmits one MRKtx (with t = hex '00' and x = its AL\_PA) instead of a Fill Word 20 for each REQ(mark as tx). Each recipient of the MRKtx checks the AL PA to synchronize on the correct Master clock 21 (since the AL PA is used to identify the originator, this allows multiple Master clock originators). If the AL PA matches 22 the one being used for synchronization, the receiving processor adjusts (if necessary) its clock and retransmits the 23 MRKtx. If the MRKtx is returned to the originator, the originator replaces it with the CFW.

24

25 Because the MRKtx may not be inserted onto the Loop except during normal Fill Word transmission, it is possible that 26 a MRKtx may not be originated or retransmitted. If the processors can accept a missing MRKtx, the MRKtx provides 27 a low-cost method (does not require a separate clock synchronization interface) for keeping clocks synchronized. To 28 obtain an initial clock value, the ANSI X3, FC-PH-x defined Time Server at well-known address hex 'FFFFB' may be 29 used. Once every processor has this initial clock value, the MRKtx may be used to maintain clock synchronization. The 30 Time Server function may be provided by an F/NL\_Port in the absence of a Fabric.

32 If the originator of the MRKtx receives the MRKtx, it may calculate the latency for the MRKtx to traverse the Loop. If 33 this latency is greater than the clock synchronization tolerance, a system administrator may be informed that the MRKtx 34 is unpredictable in the configured environment.

35

### **36 H.2 Disk spindle synchronization**

37

38 When the type of mark (MK\_TP) is disk spindle synchronization (e.g., hex '01'), the Mark Primitive Signal may be used 39 to synchronize disk spindles between a number of disk drives. Through configuration or implementation, one disk drive 40 is assigned the task of providing a Master clock. It is the responsibility of this disk drive to generate enough MRKtx 41 Primitive Signals to keep the other disk drives within a prespecified spindle synchronization tolerance.

42

43 The disk drive with the Master clock transmits one MRKtx (with t = hex '01' and x = its AL PA) instead of a Fill Word for 44 each REQ(mark as tx). The recipient of the MRKtx checks the AL PA to synchronize on the correct Master disk spindle 45 (since the AL PA is used to identify the originator, this allows multiple Master spindle synchronization originators). If 46 the AL PA matches the one being used for synchronization, the receiving disk drive adjusts (if necessary) its spindle 47 motor and retransmits the MRKtx. If the MRKtx is returned to the originator, the originator replaces it with the CFW.

48

49 Because the MRKtx may not be inserted onto the Loop except during normal Fill Word transmission, it is possible that 50 a MRKtx may not be originated or retransmitted. If the disk drives can accept a missing MRKtx, the MRKtx provides 51 a low-cost method (does not require a separate spindle synchronization interface) for keeping disk spindles synchronized.

52

53 If the originator of the MRKtx receives the MRKtx, it may calculate the latency for the MRKtx to traverse the Loop. If 54 this latency is greater than the disk spindle synchronization tolerance, a system administer may be informed that the 55 MRKtx is unpredictable in the configured environment.

Annex I (informative)

4 5

### Port Bypass Circuit example and usage

6 7

8 This annex describes a Port Bypass Circuit which may be used to keep a Loop operating when an L\_Port location is 9 physically removed or not populated; L\_Ports are powered-off; or, a failing L\_Port is present. A Port Bypass Circuit 10 provides the means to route the serial channel signal past an L\_Port. Also described are the L\_Port Bypass/Enable (LPB 11 or LPE) Primitive Sequences. The main purpose of these Primitive Sequences is to physically control the Port Bypass 12 Circuit and logically control the L\_Port (i.e., the LPSM is forced into and held in the MONITORING state). LPB and LPE 13 are Primitive Sequences which are usually transmitted for 2xAL\_TIMEs or until the transmitted Primitive Sequence is 14 received.

15

### 16 I.1 Port Bypass Circuit

17

18 Figure I.1 shows an example Port Bypass Circuit. The input from the previous L\_Port, *n*-1, feeds a multiplexer (MUX) 19 and the local L\_Port. The other input to the multiplexer is from the local L\_Port. A select signal determines whether the 20 input from L\_Port *n*-1 or the input from the local L\_Port is transmitted to the next L\_Port, *n*+1. The Port Bypass Circuit 21 is an asynchronous switch (i.e., when it switches, it may cause a loss of synchronization at the next L\_Port). To avoid 22 unnecessary reinitializations and error counters to overflow, L\_Ports and Port Bypass Circuits should be used which 23 avoid counting this loss of synchronization as an error and going to the LOOP-FAIL-INITIALIZE state.



Figure I.1 Example Port Bypass Circuit

#### 24 I.1.1 Default bypass

25

26 The Port Bypass Circuit for an unpopulated location or a powered-off L\_Port defaults to the Port Bypass Circuit being 27 set (i.e., the input from *n*-1 passes through the multiplexer to *n*+1).

28

#### 29 I.1.2 Power-on reset bypass

30

31 At power-on, an L\_Port leaves the Port Bypass Circuit set and enters the MONITORING state with PARTICIPATE set 32 to FALSE(0) (i.e., in Non-Participating mode). This allows the Loop to continue to function while the L\_Port performs 33 a self-test. When the L\_Port is ready to enter the Participating mode, the L\_Port deactivates its Port Bypass Circuit and 34 enters the NORMAL-INITIALIZE state.

18

33

38

### 2 I.2 Using a Port Bypass Circuit

4 Any L\_Port may accept the role of Loop manager to execute diagnostics and to recover a failing Loop. The selection 5 criteria of a Loop manager should include the ability to report failures to an operator or system log. A "Loop manager" 6 in the context of this discussion is an L\_Port that has the ability to diagnose a Loop (i.e., uses LPB and LPE to bypass 7 and enable other L\_Ports).

#### 9 I.2.1 Diagnostic Test of the Port Bypass Circuit

11 Loop Initialization must be completed before the Port Bypass Circuit may be tested. L\_Ports must be in the Participating 12 mode (i.e., have an AL\_PA) for the test to be effective.

14 The Loop manager arbitrates for the Loop; transmits OPNyy (where y is the AL\_PA of the Loop manager); and, transmits 15 the L\_Port Bypass Primitive Sequence (LPByx, where y = AL\_PA of the L\_Port under test and x is its AL\_PA) until the 16 Primitive Sequence is received. This allows any receiver, affected by an L\_Port switching out of the Loop, to 17 synchronize to the new input. The Loop manager removes all LPBs that it originated.

19 In order to verify that the Port Bypass Circuit is present and operating, the Loop manager may: transmit CLS and enter 20 the TRANSFER state; when CLS is received, transmit OPNyx (where y = AL\_PA of the L\_Port under test). If the OPNyx 21 is received by the Loop manager, the Port Bypass Circuit is functioning normally.

23 The Loop manager completes the test by transmitting the L\_Port Enable Primitive Sequence (LPEyx where y is the 24 AL\_PA of the bypassed L\_Port and x is its AL\_PA) until the Primitive Sequence is received. The Loop manager removes 25 all LPEs that it originated. In order to verify that the L\_Port is no longer bypassed the Loop manager may: transmit CLS 26 and enter the TRANSFER state; when CLS is received, transmit OPNyx (where y = AL\_PA of the L\_Port under test). 27 If the OPNyx is not received by the Loop manager within AL\_TIME, the Port Bypass Circuit has been deactivate and is 28 functioning normally. The Loop manager may then transmit CLS and wait for the CLS to be returned. If other Port 29 Bypass Circuits are to be tested, the Loop manager may use the TRANSFER state until all AL\_PAs have been tested.

31 If at any time during the above test, the Loop manager recognizes a LIP, the AL\_PA of the bypassed L\_Port has been 32 relinquished. The Loop manager then can only use LPEfx to enable a previously bypassed L\_Port.

#### 34 I.2.2 Recovery from Loop Failure

36 If an L\_Port detects a Loop Failure, it may use the following recovery procedure. Waiting for R\_T\_TOV, allows recovery 37 from transient conditions.

39 After the Loop Failure is detected, the L\_Port may perform an optional Loop-back self test. If the Loop-back test fails, 40 the L\_Port may request to be bypassed (REQ(bypass L\_Port)) to allow the Loop to recover. If the Loop-back test passes, 41 the L\_Port requests to go to the LOOP-FAIL-INITIALIZE state where it transmits a LIP(F8) (see 7.8.2 or 7.8.4) for up to 42 2xAL\_TIMEs or until LIP is recognized.

44 If LIP is recognized, the L\_Port goes to the OPEN-INIT-START state and transmits at least twelve of the received LIPs 45 (see 7.8.1 or 7.8.3).

47 If LIP is not recognized within 2xAL\_TIMEs, the L\_Port transmits LPByx to bypass the failing L\_Port (identified by the 48 y value). The Loop manager may use the AL\_PA position map from the most recent Loop Initialization to identify the 49 failing L\_Port (it is the L\_Port adjacent to the L\_Port that detects the Loop Failure). If this AL\_PA position map is not 50 available, the Loop manager may attempt all valid AL\_PAs (excluding its own), bypassing all L\_Ports until the failing 51 L\_Port is identified. The Loop manager may also transmit LPBfx to bypass all L\_Ports (even those that do not have a 52 valid AL\_PA). The Loop manager transmits each LPByx for up to 2xAL\_TIMEs or until the Primitive Sequence is 53 recognized to allow any receiver affected by a Port switching out of the Loop to synchronize to the new input. Once the 54 failing L\_Port has been bypassed, if any other L\_Ports had been bypassed, they should be reenabled with LPEyx. If the 55 Loop Failure occurs during a time when the failing L\_Port does not have a valid AL\_PA, manual intervention may be 56 required to find the failing L\_Port or LPBfx may be used to bypass all L\_Ports and if successful, one L\_Port at a time 57 may be reenabled with LPEyx until the failing L\_Port can be identified.

#### 1 I.2.3 Power-on with a failing L\_Port

3 An L\_Port that is unable to pass its self-test does not deactivate its Port Bypass Circuit. If an L\_Port has an AL\_PA 4 which it previously saved in non-volatile storage, it follows the same procedure as if the Loop failed after being 5 operational (see I.2.2).

7 In a Loop without valid AL\_PAs, recovery of the Loop may require manual intervention (e.g., physically removing one 8 L\_Port after another until the failing L\_Port is identified), unless the failing L\_Port can initiate a bypass (REQ(bypass 9 L\_Port)).

#### 11 I.2.4 Reconfiguring a Loop with LPB and LPE

13 A Loop manager may elect to use the Port Bypass Circuit to physically switch Participating L\_Ports in and out of the 14 Loop. When an L\_Port is enabled on the Loop, the Loop manager should begin Loop Initialization to ensure that there 15 are no AL\_PA conflicts.

### 3 4

# 5

## 6

### Annex J (informative)

Public L Ports and Private NL\_Ports on a Loop

8 This annex describes how Public L Ports and Private NL Ports may be used on a Public Loop. Figure J.1 shows an 9 example of such a configuration. Two advantages of connecting L Ports in this fashion are: security (Private NL Ports 10 may not be addressed by Ports not on the Loop) and the Private NL Ports may be lower cost.



Public L\_Ports and Private NL\_Ports on a Loop Figure J.1

12

13 In this example, an NFS (Network File System) client on the left transmits an NFS command through the Fabric to the 14 NFS server (the NFS client only knows that the NFS server has access to the requested data, but does not know the 15 location of the data). The NFS server is also a SCSI initiator and it knows which SCSI target has the data. A SCSI 16 command is sent by the NFS server (SCSI initiator) to any of the SCSI targets on the Loop. When the SCSI target has 17 the requested data, it transmits the data to the SCSI initiator, which in turn transmits it via an NFS response to the NFS 18 client.

19

20 As shown in this example, Private NL\_Ports (SCSI targets) do not communicate with any Port not on the Loop, including 21 the FL\_Port. However, the Public NL\_Port (SCSI target) may be addressed by both the NFS server (SCSI initiator) and 22 the SCSI initiator on the other side of the Fabric.

Annex K (informative)

**Assigned Loop Identifier** 

8 This annex shows in table K.1 how a 7-bit Loop Identifier (e.g., a switch) may be used to represent the Hard Assigned 9 AL PA as used in clause 10.5. If there are no conflicts or an attached Fabric does not reassign the AL PA, the value 10 represented by this Assigned Loop Identifier will be the AL PA of the L Port. (See also table 15.)

| 12<br>13<br>14                                                                                                          |  |
|-------------------------------------------------------------------------------------------------------------------------|--|
|                                                                                                                         |  |
| 15<br>167<br>189<br>190<br>1223<br>1224<br>1226<br>1226<br>1238<br>1338<br>1338<br>1338<br>1338<br>1338<br>1338<br>1338 |  |
| 20<br>21<br>22<br>23                                                                                                    |  |
| 24<br>25<br>26                                                                                                          |  |
| 28<br>29<br>30                                                                                                          |  |
| 31<br>32<br>33<br>34                                                                                                    |  |
| 35<br>36<br>37                                                                                                          |  |
| 38<br>39                                                                                                                |  |

NOTE — The values are intentionally from lowest to highest priority. AL\_PA = 00 is reserved for an FL\_Port; '--' is not available.

### Annex L (informative)

4 5

### Selective replicate for parallel query acceleration

6 7

8 This annex describes a relational database example that benefits from the selective replicate capability of FC-AL. 9 Because gueries are ad hoc, it is not known in advance which Ports will take part in a given multicast group, and the 10 group can change with each guery. This annex illustrates how OPNyr is preferable to using traditional multicast groups, 11 which must be set up in advance. OPNyr significantly speeds up the execution of parallel queries.

12

13 The examples show a sort-merge join which is a technique employed by several database vendors. An example of a 14 hypothetical parallel guery engine is provided in clause L.2 and a specific example of a guery is provided in clause L.3.

15

#### 16 L.1 Parallel query technology

17

18 Parallel guery is a technique for significantly reducing the response time of complex gueries against very large 19 databases. The basic technique divides the query among multiple CPUs, where each CPU applies the query against 20 a partitioned, disjoint subset of the database tables selected in the query. Most parallel query algorithms focus on joins, 21 where row pieces from one or more tables are combined on some matching attribute.

22

#### 23 L.2 Shared disk cluster

24

25 A cluster composed of multiple hosts accessing a large shared disk pool is illustrated in figure L.1. There are n database 26 servers accessing a shared database striped across all drives that are attached via one or more Loops. Every server 27 has direct access to any partition of the database on the shared disk pool. The Loops serve a dual role in the cluster. 28 First, they function as a high speed disk channel for SCSI traffic between servers and disk. Second, they function as 29 a high bandwidth, low-latency port-to-port interconnect for IP (Internet Protocol) traffic between servers. As this example 30 shows, many database blocks are passed directly between servers during the parallel query.



Figure L.1 FC-AL parallel query server

### 2 L.3 Parallel query example

24

36

4 To illustrate a complex query typical of a direct marketing application often found in DSS (Decision Support Systems) 5 or Data Warehousing, the following query is used as an example of how a parallel query could be executed to take 6 advantage of selective replicate on the above configuration:

```
7
8
                  Select customer, address, num purchases
9
          2
                         From R, S
10
          3
                         Where R.a = S.b
          4
                         and num_purchases > 10
11
          5
                         and (area code = 415
12
13
                            or area code = 408
14
                            or area code = 510)
15
```

25 Relations R and S are striped across all disk drives, D, in the cluster. Assume that there are m hosts available to 26 participate in the query, where  $m \le n$ .

28 When the query is submitted to the cluster, a processor (e.g., B) is selected as the query coordinator. The query 29 coordinator determines how the query will be executed and elects the other processors to participate in the parallel query. 30 The decision as to which processor and how many processors will participate is made at run time. It is based on such 31 factors as the load at each individual processors, the type of query being submitted, and the privilege of the user. For 32 example, Tony CEO may be allowed to use all processors while Joe Clerk may only use 4 processors. The *m* 33 participating processors form a multicast group that is dynamically created when the query is parsed. The query 34 coordinator determines that relation R is too small to parallelize, since the overhead of parallelism will outweigh any 35 speedup.

37 The query plan generated by the coordinator is illustrated by the following pseudo-code:

```
38
39
                    CPU B (query coordinator)
                            notify all participants 1 to m-1
40
41
           1
                            multicast query plan
                                                             // includes split table
42
                            scan R
                                                             // read all tuples in R
43
                            apply predicate to R -> R'
                            sort R' -> R"
44
                                                             // sort on joining attribute R.a
45
           2
                            multicast R"
                            wait for "scan S done" messages 1 to m-1
46
           3
47
                            multicast "do join" messages" 1 to m-1
48
                            wait for "join done" messages 1 to m-1
                            done!
49
                    CPU 1 to m-1 (query slaves)
50
                            receive query plan
51
                            scan S / (m-1) -> S'
52
                                            // partitioned on tuple ID into m-1 buckets
53
                            for each tuple
54
55
                                    apply predicate
56
                                    hash lookup in split table -> I
57
                                             // hashed on phone # into m-1 buckets
                                    if I <> me
58
59
                                            transmit to CPU I
```

#### FC-AL-2 rev 6.8, February 5, 1999

| 1 | transmit "scan S done" message to B            |
|---|------------------------------------------------|
| 2 | when "do join" message received                |
| 3 | sort S' -> S" // sort on joining attribute S.a |
| 4 | while not at end of S"                         |
| 5 | for each tuple in R"                           |
| 6 | lookup R".a in S"                              |
| 7 | if match write to join result                  |
| 8 | transmit "join done" message to B              |
| 9 | done!                                          |
| 0 |                                                |

11 The selective FC-AL Primitive Signal, OPNyr, is used by the query coordinator in lines 1 to 3 above. In line 1, the query 12 plan must be sent to all participants. It tells each CPU which partition of relation S it should scan, and the hash function 13 and split table values to use for each bucket. Line 2 is used to transmit the sorted relation R" to all participants. Line 14 3 is used to synchronize the completion of the scan phase with the start of the join phase.

15

16 This example demonstrates the utility of the selective replicate Primitive Signal for different uses. It can be employed 17 to synchronize multiple CPUs with control messages (1 and 3). More importantly, it can be used to replicate large blocks 18 of data between coordinating CPUs (2). In addition, the low overhead of forming constantly changing multicast groups 19 allows efficient schedulers to determine the appropriate level of parallelism for each task at run time.

### Annex M

(informative)

4 5 6

### **Controlled FC-AL configurations**

8 This annex describes FC-AL implementations that require control of address assignments, the ability to control when 9 and if Loop Initialization occurs, and uninterrupted processing while L Ports are being inserted and removed from a 10 Loop. One example of such an implementation is a disk storage subsystem. The degree of configuration control varies 11 from implementation to implementation. These implementations are allowed by this standard, but may not interoperate 12 with other L\_Ports. The implementor of controlled configurations is responsible for functionality.

13

#### 14 M.1 Address Control

15

16 FC-AL devices may have an interface connector for attachment to backplanes in storage cabinets. This connector 17 provides 7 pins for delivering an address to the device. Annex K provides a mapping of these addresses: assigned Loop 18 identifiers, to AL PAs. The AL PAs selected by these addresses are defined as Hard Addresses. The degree of address 19 control required may vary between implementations.

20

#### 21 M.1.1 Preferred Hard Addressing

22

23 In some implementations, the Hard Address may simply be a desired starting point for AL\_PA determination using the 24 Loop Initialization procedure. If there are no conflicts for the Hard Address the device obtains this AL PA and 25 participates. If there is a conflict for the Hard Address, the device may accept a Soft Address and participates. The host 26 system must be capable in these implementations to dynamically determine the identity of the device at each AL\_PA, 27 since AL\_PAs of the device may change with configuration changes.

28

#### 29 M.1.2 Required Hard Addressing

30

31 In some implementations, the use of the Hard Address may be required. These implementations want the device at a 32 Hard Address for device identification. Identification may be for maintenance or to insure devices are located in proper 33 cooling and power distribution zones (e.g., in RAID configurations).

34

35 The cabinet may have device numbers affixed at device locations or slots. With the address fixed to a location, the 36 device at a given AL\_PA may be easily identified for removal and replacement. If the device is unable to obtain its Hard 37 Address during Loop Initialization, the device is directed to become non-participating (i.e., it does not select a Soft 38 Address). The device may attempt to obtain its Hard Address during the next Loop Initialization.

39

40 The direction to require hard addressing is outside the scope of this standard.

41

### 42 M.2 Configuration Change Control

44 FC-AL provides dynamic configuration changes with in-band control of Port Bypass Circuits and Loop Initialization to 45 verify or obtain AL PAs. Enabling an L Port onto a Loop and Loop Initialization may be disruptive.

46 48

#### 47 M.2.1 Port Bypass Circuit Control

49 The switching of a Port Bypass Circuit causes the receiver of the next L\_Port in the Loop to resynchronize to a new serial 50 input. During this process, FC-2 transfers or control information may be lost and error recovery may be required.

52 Implementations may control devices when to enable their L\_Ports into the Loop. This method may use the Loop Port 53 Enable (LPE) Primitive Sequence or provide control of the Port Bypass Circuits external to the L\_Port. A controlling 54 L Port may win arbitration, open itself, and then switch the Port Bypass Circuits to not disrupt normal Loop transfers.

56 If the LPE is used, the AL PA in the LPE may be the Hard Address, if required hard addressing is used in the 57 configuration, or the enable all, hex 'FF'. Multiple L Ports may be enabled if there are duplicate AL PAs or enable all 58 is used.

1 The direction to not enable the L\_Port until LPE is recognized is outside the scope of this standard.

2
3 M.2.2 Loop Initialization Control
4
5 An L\_Port requesting initialization may also disrupt Transmission Words between other L\_Ports and cause information 6 loss and error recovery. L\_Ports are not required to request initialization if address determination and verification is by 7 a method outside the scope of the standard.

8
9 Devices may be configured to not request initialization when their L\_Ports are enabled into the Loop. The host may 10 periodically, or at operator intervention, begin Loop Initialization. Loop Initialization is not required if the implementor

11 disables the use of Soft Addresses and ensures there are no Hard Address conflicts.

1 2 3 Annex N (Informative) 5 6 Insertion modes of Hubs

8 There are several different ways that Hubs insert Loop Segments into a Loop. A Loop Segment is a portion of a Loop 9 which includes one or more L\_Ports. The following are four examples and are not considered to be an exhaustive list.

- 11 1. Hubs may insert a Loop Segment when periodic K28.5 characters are received for a minimum time period. If an L\_Port transmits Idle, LIP, or any other Ordered Set containing a K28.5 character during power-up, this type of Hub would switch the Loop Segment into the Loop before the L\_Port(s) were ready to participate. This would make the Loop non-functional while the L\_Port(s) are becoming ready.
- Hubs may insert a Loop Segment when any valid Transmission Word is received. If an L\_Port transmits Idle, LIP, any other Ordered Set containing a K28.5 character, or any other valid 8B/10B encoded character during power-up, this type of Hub would switch the Loop Segment into the Loop before the L\_Port(s) were ready to participate. This would make the Loop non-functional while the L\_Port(s) are becoming ready.
- 21 3. "Smart" Hubs may use more sophisticated methods to determine when to insert a Loop Segment. Since this
   22 behavior is Hub dependent it should not be used to determine the power-up operation of an L\_Port.
   23
- 24 4. Hubs may also wait for a management function to insert a Loop Segment into the Loop. 25
- 26 Additionally, while these are some ways that Hubs may operate for the purpose of inserting a Loop Segment into a Loop, 27 it is not possible for an L\_Port to determine which type of Hub it is attached to.

| 1                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 3 Annex O                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 4 (Informative)                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 5                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 6 L_Port power-on conside                                                                                                                                 | erations                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 7                                                                                                                                                         | Consideration of the constitution of the const |
| 8 When looking at the power-on condition of an L_Port, there are three dif                                                                                | rerent cases which must be considered:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 10 1. An L_Port connected directly in a Loop;                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 11 2. An L_Port connected in a cabinet (e.g., Just-a-Bunch-of-Disks (JBOI                                                                                 | )) or disk array): and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 12.3. An L Port connected to a Hub.                                                                                                                       | b) of disk diray), dira,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 13                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 14 An NL_Port should power on with its transmitter disabled until it is able to                                                                           | either begin the INITIALIZATION process or                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 15 enter the MONITORING state in Non-Participating mode.                                                                                                  | , i                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 16                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 17 In Case 1, the Loop will not be operational until the L_Port turns on its                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 18 INITIALIZE state or the MONITORING state. However, the Loop was n                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 19 Waiting some additional time to get the Loop operational should not pre-                                                                               | sent a problem in this case.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 20                                                                                                                                                        | than I. Danier a bish a fill i ann thia I. Danier Mithe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 21 In Case 2, there is a Port Bypass Circuit that is controlled externally or by                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 22 Loop until some external event indicates that it should be inserted into the 23 before the L_Port powers up, and remains enabled until the L_Port turn |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 24 INITIALIZE state or MONITORING state, there will be no disruption to the                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 25                                                                                                                                                        | le Loop.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 26 In Case 3, all Hubs should be capable of bypassing an L_Port when its trans                                                                            | mitter is off: since this is equivalent to either                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 27 no L_Port connected, or an L_Port connected with its power turned off. By                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 28 the off condition until the L_Port is ready to enter the NORMAL-INITIALIZE                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 29 L_Port bypassed until the L_Port is capable of participating in the loop.                                                                              | ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 30                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

3 4 5

6

### **L\_Port** initialization flow diagram

Annex P

(Informative)

8 Figure P.1 provides a high-level flowchart-like view of the Loop Initialization procedure. The processes are represented 9 as rectangles. The flows are represented as directed lines. The text in the diagram is brief and highly abbreviated. The 10 major steps for clause 10 are identified in the upper right-hand corner of selected process blocks. 11



Figure P.1 L Port initialization flow diagram

3

### Annex Q

(informative)

4 5

### **Examples of Switch Port Initialization**

6 7

> 8 This annex presents some example scenarios that may occur during Switch Port Initialization. This aids in the 9 understanding of how to use the OLD-PORT state diagram to achieve two operational switches when connected together.

10

NOTE — This annex is a modification and a clarification of an annex published in FC-SW.

11 12

#### 13 Q.1 Example 1: two E/F/FL\_Port-capable Switch Ports 14

15 In this example, two Switch Ports that are E/F/FL\_Port-capable (i.e., this Port may be used as an E\_Port, an F\_Port, or 16 an FL Port) are attached to each other. Figure Q.1 illustrates this example.



Figure Q.1 **Switch Initialization example 1** 

21

17 According to the initialization algorithm, since both Switch Ports are E/F/FL\_Port-capable, they start the process with 18 Loop Initialization. LIPs are sent and recognized, and each Switch Port starts sending LISM frames. When Switch Port 19 X receives LISM from Switch Port Y, it sees that its Port\_Name is lower than the Port\_Name in the Payload, and 20 continues sending the same LISM.

22 On the other hand, when Switch Port Y receives LISM from Switch Port X, it sees that its Port\_Name is higher than the 23 Port Name in the Payload. This causes Switch Port Y to start sending the LISM it received, with the Port Name 24 belonging to Switch Port X. Switch Port Y also transitions to the MONITORING state with PARTICIPATE = FALSE(0), 25 because only one FL Port may be Participating on a Loop.

26

27 Switch Port X receives its LISM and assumes the role of Loop Master. Switch Port X then proceeds to send all of the 28 other Loop Initialization Sequences, and by the end of Loop Initialization, discovers that it is the only L Port on the Loop. 29 Because there may be a Non-Participating Switch Port on the Loop, Switch Port X knows it must attempt Link 30 Initialization. Switch Port X begins Link Initialization by REQ(old-port). Switch Port X transitions to the OLD-PORT-REQ 31 state and begins transmitting LIP; this causes Switch Port Y to begin Loop Initialization. Switch Port Y transmits a 32 minimum of 12 of the received LIPs in the OPEN-INIT-START state and transitions to the OPEN-INIT-SELECT-MASTER When Switch Port X recognizes LIP, it transitions to the OLD-PORT state and transmits OLS for 34 minimum(2xAL TIME). After a maximum(1xAL TIME), Switch Port Y recognizes ANSI X3, FC-PH-x Primitive 35 Sequences (OLS, NOS) and transitions from the FL Port operating mode to E/F Port mode. The Link protocol continues 36 to completion and a point-to-point Link is now active.

37

38 Switch Port X and Switch Port Y may now attempt to Exchange Link Parameters and establish an Inter-Switch Link.

#### 1 Q.2 Example 2: two E/F/FL\_Port-capable Switch Ports and one Nx\_Port

3 In this example, two Switch Ports that are E/F/FL\_Port-capable are attached to each other as in the first example, but 4 there is also an N/NL\_Port on the Loop. Figure Q.2 illustrates this example.



Figure Q.2 Switch Initialization example 2

5 According to the initialization algorithm, since both Switch Port are E/F/FL\_Port-capable and Port Z is N/NL\_Port-6 capable, they start the process with normal Loop Initialization. LIPs are sent and recognized, and each Switch Port and 7 the N/NL\_Port start sending LISM frames. As in the first example, Switch Port X receives LISM from Switch Port Y, it 8 sees that its Port\_Name is lower than the Port\_Name in the Payload, and continues sending the same LISM.

10 When Port Z receives the LISM from Switch Port X, Port Z finds a D\_ID of zero, meaning that the originator is an 11 FL\_Port. Since an FL\_Port always wins as a Loop Master, the NL\_Port continues sending the received LISM from 12 Switch Port X. When Switch Port Y receives Switch Port X's LISM from Port Z, it sees that its Port\_Name is higher than 13 the Port\_Name in the Payload. This causes Switch Port Y to start sending the LISM it received, with the Port\_Name 14 belonging to Switch Port X. Switch Port Y also transitions to the MONITORING state in Non-Participating mode, because 15 only one FL\_Port may be Participating on a Loop.

17 Switch Port X receives its LISM and assumes the role of Loop Master. Switch Port X then proceeds to send all of the 18 other Loop Initialization Sequences, and by the end of Loop Initialization, discovers that there is only one other L\_Port 19 on the Loop. Because that one other L\_Port may be capable of point-to-point operation, Switch Port X knows it must 20 attempt Link Initialization.

22 Switch Port X begins Link Initialization by asserting REQ(old-port) which begins transmitting LIP in the OLD-PORT-REQ 3 state, and causes Port Z to begin Loop Initialization. Port Z transmits a minimum of 12 received LIPs in the OPEN-INIT-24 START state (which causes Switch Port Y to begin Loop Initialization) and transitions to either the OPEN-INIT-SELECT-25 MASTER or the SLAVE-WAIT-FOR-MASTER state. Switch Port Y transmits a minimum of 12 received LIPs in the 26 OPEN-INIT-START state and transitions to the OPEN-INIT-SELECT-MASTER state. Switch Port X recognizes LIP, 27 transitions to the OLD-PORT state and transmits OLS for minimum(2xAL\_TIME). If after minimum(1xAL\_TIME), Port 28 Z recognizes OLS and reacts to it, it transitions to the OLD-PORT state and transmits LR in response. Switch Port Y 9 being in the OPEN-INIT-SELECT-MASTER state does not recognize LR, and continues with the INITIALIZATION 30 process; thereby blocking LR to Switch Port X. Switch Port X will fail Link Initialization; it should remove REQ(old-port) 31 to allow Loop Initialization to complete. When Loop Initialization completes successfully, and Switch Port X operates 32 as an FL\_Port, and Port Z operates as an NL\_Port. Switch Port Y stays Non-Participating until a system administrator 33 comes to save it from oblivion.

34
35 Note that if Port Z had been bypassed, the process would have completed as in example 1, because the Primitive 36 Sequences would have been ignored by Port Z. At a later time, when Port Z is enabled, Loop Initialization begins (i.e., 37 Port Z starts sending LIP to get an AL\_PA), and things sort themselves out as described in example 2. If Switch Port 38 Y had been bypassed, then Switch Port X would have become an F\_Port in a point-to-point Link with N\_Port Z.

16

1 If Port Z was L\_Port capable only when it went to the OPEN-INIT-START state, it would stall in either the OPEN-INIT-2 SELECT-MASTER or SLAVE-WAIT-FOR-MASTER state transmitting LISM or waiting for an ARB(F0). This would cause 3 Switch Port X to fail at Link Initialization, and then go back to Loop Initialization. Again, Switch Port Y stays Non-4 Participating until a system administrator comes to save it from oblivion.

#### 6 Q.3 Example 3: one E/F/FL\_Port-capable Port and one E/F\_Port-capable Port



Figure Q.3 Switch Initialization example 3

7 In this example, a Switch Port that is E/F/FL\_Port-capable is attached to a Switch Port that is E/F\_Port-capable. Figure 8 Q.3 illustrates this example. According to the initialization algorithm, the Switch Port that is E/F/FL\_Port-capable starts 9 the process with normal Loop Initialization. However, the Switch Port that is E/F\_Port-capable starts the process with 10 Link Initialization as defined in ANSI X3, FC-PH-x. Switch Port X sends LIP; Switch Port Y sends OLS Primitive 11 Sequences. If Switch Port X recognizes OLS during Loop Initialization, it transitions to the OLD-PORT state after 12 expire(2xAL\_TIME) and completes Link Initialization.

14 Switch Port X and Switch Port Y may now attempt to Exchange Link Parameters and establish an Inter-switch Link.

1 2 4 Index 6 ACCESS x, xv, 3, 5, 8, 10, 11, 15, 18, 21, 24, 25, 30, 33, 34, 38, 39, 41, 43, 45, 47, 50, 53, 54, 57, 59-61, 64, 67, 70, 72, 74, 106, 107, 109-111, 120, 122 10 AL\_PA3-7, 10-13, 15, 16, 18, 19, 21-26, 30, 33-38, 40-47, 49, 51-56, 58-71, 73-86, 89, 91, 93, 96-100, 105, 106, 113, 116, 118, 119, 121, 125, 131 18 annex A . . . . . . ix, 24, 27, 101 24 annex G . . . . . . . . . x, 27, 101, 104, 114 31 ARB(F0) . . . . . . . . . . . . ii, 10, 18, 25, 26, 33, 36, 39, 41, 43, 45, 47, 51, 59, 61, 64, 67, 70, 79-81, 84, 95, 132 38 Arbitrated Loop ......i, iii, xiii, xv, 1-3, 5, 10, 11, 13, 26 39 ARBITRATING . . . . ii, 7, 8, 10, 11, 13, 18-25, 27, 30, 32, 34, 36, 38, 39, 43-45, 47, 53-56, 65, 69, 105-107, 109, 116 41 Available BB Credit .......x, 5, 12, 27-29, 45, 108, 109, 111-113 42 BB\_Credit ...... x, 5, 12, 24, 25, 27-29, 39, 41, 42, 44, 45, 47-49, 65, 69, 71, 72, 81, 82, 106, 108, 109, 111-113 46 BYPASS x, xi, 5-7, 17, 21, 22, 25, 26, 33, 34, 37, 40, 42, 44, 46-48, 50, 52-72, 74, 85, 88, 91, 93, 117-119, 125, 128 47 CFW ii, 5, 19, 21, 22, 25-27, 33, 34, 36, 37, 39, 41, 43-48, 50-55, 57, 59, 61, 62, 64, 65, 67, 68, 70-72, 103, 106, 107, 112, 116 52 CLS5, 17, 19, 20, 24, 26, 28-30, 34, 36, 39, 41-45, 47, 51, 55, 57, 59, 60, 62, 63, 65, 68-71, 79, 81, 82, 84, 96, 97, 99, 100, 105, 107-113, 118 53 

| 1 DUD                     | ;; F C 47 20 2C 20 44 42 F0 F4 F2 72 400 440                                       |
|---------------------------|------------------------------------------------------------------------------------|
|                           | ii, 5, 6, 17, 20, 26, 39, 41, 42, 50, 51, 53-72, 108-110                           |
|                           |                                                                                    |
| 3 diagnostic manager      |                                                                                    |
| 4 disparity               |                                                                                    |
|                           | 17-20, 25, 33, 39, 41-43, 47, 49, 50, 54, 57, 59-61, 64, 67, 70, 72, 106, 108-113  |
| 6 E_Port                  |                                                                                    |
|                           |                                                                                    |
|                           | ix, 101, 104, 114, 115                                                             |
|                           |                                                                                    |
| 10 F_Port                 | xi, xv, 1, 3, 8, 9, 12, 111, 130-132                                               |
| 11 Fabric                 | xv, 1-4, 6, 8-12, 16, 19, 28, 36, 73, 75-78, 80-84, 105, 106, 111, 116, 120, 121   |
| 12 fair                   |                                                                                    |
| 13 fairness               |                                                                                    |
| 14 FC-1                   |                                                                                    |
| 15 FC-2                   |                                                                                    |
| 16 FC-4                   |                                                                                    |
| 17 FC-PH xv, 1-0          |                                                                                    |
| 18 Fibre Channel services | 3, 74                                                                              |
|                           |                                                                                    |
| 20 figure 10              |                                                                                    |
|                           |                                                                                    |
|                           | 94, 95                                                                             |
|                           |                                                                                    |
|                           |                                                                                    |
|                           |                                                                                    |
|                           |                                                                                    |
|                           |                                                                                    |
|                           |                                                                                    |
|                           |                                                                                    |
| 20 figure 6               |                                                                                    |
|                           |                                                                                    |
|                           |                                                                                    |
|                           |                                                                                    |
|                           |                                                                                    |
|                           |                                                                                    |
|                           |                                                                                    |
|                           |                                                                                    |
|                           |                                                                                    |
|                           |                                                                                    |
|                           |                                                                                    |
|                           |                                                                                    |
|                           |                                                                                    |
|                           |                                                                                    |
|                           |                                                                                    |
|                           |                                                                                    |
|                           | 20, 24-26, 28, 33, 34, 36, 37, 39-47, 50, 53, 56, 60, 63, 66, 69, 71, 102-104, 116 |
|                           | 12, 15, 16, 19, 36, 50, 51, 54, 55, 73-76, 78-80, 82, 93, 106, 120, 121, 130-132   |
|                           |                                                                                    |
| •                         |                                                                                    |
| •                         |                                                                                    |
|                           |                                                                                    |
|                           | 5-7, 24-26                                                                         |
|                           |                                                                                    |
|                           |                                                                                    |
|                           |                                                                                    |
|                           |                                                                                    |
|                           |                                                                                    |
| 57 Item 1                 |                                                                                    |
|                           |                                                                                    |
|                           |                                                                                    |
| 60 Item 12                |                                                                                    |

| 1 Item 13                       |                                                                                                                                                                  |
|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2 Item 14                       |                                                                                                                                                                  |
|                                 |                                                                                                                                                                  |
|                                 |                                                                                                                                                                  |
|                                 |                                                                                                                                                                  |
|                                 |                                                                                                                                                                  |
|                                 |                                                                                                                                                                  |
| 7 Item 19                       |                                                                                                                                                                  |
| 8 Item 2                        |                                                                                                                                                                  |
|                                 |                                                                                                                                                                  |
|                                 | 23, 26, 27, 34, 35, 37, 39, 40, 42, 44, 46, 47, 73, 83                                                                                                           |
|                                 | 23, 27, 32, 35, 83                                                                                                                                               |
|                                 |                                                                                                                                                                  |
|                                 |                                                                                                                                                                  |
|                                 | 44, 45                                                                                                                                                           |
| 14 Item 5                       |                                                                                                                                                                  |
| 15 Item 6                       |                                                                                                                                                                  |
|                                 | 34, 36                                                                                                                                                           |
|                                 |                                                                                                                                                                  |
|                                 |                                                                                                                                                                  |
|                                 |                                                                                                                                                                  |
| 19 <b>L_bit</b>                 |                                                                                                                                                                  |
|                                 | 6, 76, 80, 81                                                                                                                                                    |
| 21 LI ID                        |                                                                                                                                                                  |
|                                 |                                                                                                                                                                  |
|                                 | 6, 73, 76, 77, 80, 81, 96, 99                                                                                                                                    |
|                                 |                                                                                                                                                                  |
|                                 |                                                                                                                                                                  |
|                                 | 6, 33, 73, 76, 77, 79-81, 92-94, 96, 98-100                                                                                                                      |
|                                 | 34, 35, 37, 39, 42-44, 46, 47, 50, 52, 55, 57, 59, 62, 65, 68, 70, 74, 75, 79-82, 84, 87, 89-                                                                    |
| 27                              | 91, 93-97, 99, 100, 118, 127, 130-132<br>                                                                                                                        |
| 28 LIPA                         |                                                                                                                                                                  |
| 29 LIRP                         | 6, 73, 76, 77, 81, 82, 100                                                                                                                                       |
|                                 | 6, 73, 76, 77, 80, 81, 96, 99                                                                                                                                    |
|                                 |                                                                                                                                                                  |
| 31 LISIVI                       |                                                                                                                                                                  |
| 32 Login                        | ii, x, 4, 5, 12, 20, 27, 28, 42, 48, 49, 73, 75, 78, 80, 82, 105, 106, 109, 111-113                                                                              |
| 33 Logout                       | 82                                                                                                                                                               |
| 34 Loop circuit                 |                                                                                                                                                                  |
| 35 Loop Failure                 | x, 3, 15, 23, 35, 37, 40, 42, 44, 46, 47, 50, 54, 57, 59, 61, 64, 67, 70, 85, 88, 91, 118                                                                        |
| 361 oop Identifier              | x 121                                                                                                                                                            |
| 37 Loop Initializationyi 6 7 12 | x, 121 15, 17, 18, 23, 25-27, 35, 73-77, 79-86, 89, 92, 93, 96, 97, 100, 105, 118, 119, 125, 126,                                                                |
|                                 | 129-132                                                                                                                                                          |
| 38                              |                                                                                                                                                                  |
| 39 Loop Initialization master   |                                                                                                                                                                  |
|                                 |                                                                                                                                                                  |
| 41 Loop Port State Machine      | x, 3, 4, 7, 30, 84, 105                                                                                                                                          |
| 42 Loop Segment                 |                                                                                                                                                                  |
| 43 LOSS of SYNC                 |                                                                                                                                                                  |
| 44 I P TOV                      | 6, 10, 27, 34, 42, 43, 45, 47, 79-82, 89-91, 93, 96, 97, 99, 100<br>. 6, 17, 21, 34, 37, 40, 42, 44, 46, 47, 52, 55, 57, 59, 60, 62, 65, 68, 70, 79, 91, 93, 118 |
| 45 L DDvv                       | 6 17 24 24 27 40 42 44 45 47 52 55 57 50 60 60 65 60 70 70 40 240                                                                                                |
| 45 LPDyx                        | 6, 17, 21, 34, 37, 40, 42, 44, 46, 47, 52, 53, 57, 59, 60, 62, 63, 66, 70, 79, 91, 93, 116                                                                       |
|                                 | 6, 15, 17, 22, 34, 52, 55, 57, 59, 60, 62, 65, 68, 70, 118                                                                                                       |
| 47 LPEyx                        | 6, 17, 22, 26, 34, 52, 55, 57, 59, 60, 62, 65, 68, 70, 118                                                                                                       |
| 48 mark                         | x, 7, 17, 18, 20, 21, 34, 37, 40, 42, 44, 46, 47, 53, 56, 58, 60, 63, 66, 69, 71, 116                                                                            |
|                                 |                                                                                                                                                                  |
| 50 MK TP                        |                                                                                                                                                                  |
| 51 MONITORINGII 7 8 12 18       | , 19, 21, 22, 24-28, 30, 32-35, 37, 40, 42, 44-47, 50-53, 55, 59, 62, 65, 68-71, 73, 74, 81,                                                                     |
| 52                              | 82, 84, 85, 87, 89, 91, 93, 96, 100, 105-107, 116, 117, 128, 130, 131                                                                                            |
|                                 | 18, 20, 21, 34, 37, 39, 40, 42-44, 46, 47, 51, 53, 55-57, 59, 60, 62, 63, 65, 66, 68-71, 116                                                                     |
|                                 | 18. ZV. ZT. 34. 37. 39. 40. 4Z-44. 4b. 47. 5T. 53. 55-57. 59. bU. bZ. b3. b5. bb. b8-71. 11b.                                                                    |
|                                 |                                                                                                                                                                  |
|                                 |                                                                                                                                                                  |
| 55 N_Port                       |                                                                                                                                                                  |

| 1 OPEN ii-4, 7, 11, 12, 17-22, 24-30, 32, 34, 37-39, 42, 44, 46-48, 52, 53, 55, 56, 58-60, 62, 63, 65, 66, 68-71, 74-76,        |
|---------------------------------------------------------------------------------------------------------------------------------|
| 2 87, 89, 91-97, 99, 100, 106-113, 116, 118, 125, 130-132                                                                       |
| 3 OPEN-INIT                                                                                                                     |
| 4 OPENED xv, 3, 6, 12, 19-21, 24-26, 28-30, 32, 34, 36, 39, 41, 42, 51, 55, 61-63, 106-109, 111-113                             |
| 5 OPNfr                                                                                                                         |
| 6 OPNr                                                                                                                          |
| 7 OPNy                                                                                                                          |
| 8 OPNyr                                                                                                                         |
| 9 OPNyx                                                                                                                         |
| 11 optional                                                                                                                     |
| 12 Ordered Set 5 17-20 27 49 101 103 127                                                                                        |
| 12 Ordered Set                                                                                                                  |
| 14 participating 4, 7-11, 15, 16, 18-22, 25, 26, 30, 35, 39, 42, 45, 53, 56, 58, 60, 63, 66, 69, 71, 73-75, 77, 81, 82, 84, 85, |
|                                                                                                                                 |
| 15 96, 100, 106, 117-119, 123, 125, 128, 130-132 16 Payload                                                                     |
| 17 Physical Address                                                                                                             |
| 18 Port Bypass Circuit                                                                                                          |
| 19 Port_Name                                                                                                                    |
| 20 Previously Acquired AL_PA                                                                                                    |
| 21 Primitive Sequences 3, 6, 12, 17, 21, 23, 26, 39, 41, 45, 48, 52, 55, 57, 59, 62, 65, 68, 70, 84, 85, 117, 130-132           |
| 22 Primitive Signals                                                                                                            |
| 23 Private Loop       2, 4         24 Private NL_Port       4, 19, 82                                                           |
| 25 Public Loop                                                                                                                  |
| 26 Public NL_Port                                                                                                               |
| 27 R_T_TOV                                                                                                                      |
| 28 RECEIVED CLOSE                                                                                                               |
| 29 REPEAT                                                                                                                       |
| 30 REPLICATE x, 4, 7, 17, 19, 20, 24, 25, 33, 34, 36, 38-41, 47, 50-55, 57-61, 64, 67, 70-72, 122-124                           |
| 31 REQ(arb own AL_PA)                                                                                                           |
| 32 REQ(close)                                                                                                                   |
| 33 REQ(initialize)                                                                                                              |
| 34 REQ(mark as tx)                                                                                                              |
| 35 REQ(monitor)                                                                                                                 |
| 37 REQ(old-port)                                                                                                                |
| 38 REQ(open yr)                                                                                                                 |
| 39 REQ(open yx)                                                                                                                 |
| 40 REQ(open yy)                                                                                                                 |
| 41 REQ(participating)                                                                                                           |
| 42 REQ(transfer)                                                                                                                |
| 43 S_ID                                                                                                                         |
| 44 SCSI initiator                                                                                                               |
| 45 SCSI target                                                                                                                  |
| 46 Select unique AL_PA                                                                                                          |
| 48 skew                                                                                                                         |
| 49 SOFiL                                                                                                                        |
| 50 Soft Assigned AL_PA                                                                                                          |
| 51 state machine                                                                                                                |
| 52 synchronization                                                                                                              |
| 53 table 1                                                                                                                      |
| 54 table 10                                                                                                                     |
| 55 table 11                                                                                                                     |
| 56 table 12                                                                                                                     |
| 57 table 13                                                                                                                     |
| 58 table 14                                                                                                                     |
| 60 table 2                                                                                                                      |
| 00 table 2                                                                                                                      |

| 1 table 3                                                                                                         |
|-------------------------------------------------------------------------------------------------------------------|
| 2 table 4                                                                                                         |
| 3 table 5                                                                                                         |
| 4 table 6                                                                                                         |
| 5 table 7 39, 59                                                                                                  |
| 6 table 8 41, 61                                                                                                  |
| 7 table 9 43, 64                                                                                                  |
| 8 table C.1                                                                                                       |
| 9 table K.1                                                                                                       |
| 0 target                                                                                                          |
| 1 TEST x, 18, 89, 117-119                                                                                         |
| 2 timeout                                                                                                         |
| 3 topology                                                                                                        |
| 4 transceivers                                                                                                    |
| 5 TRANSFER 3, 4, 9, 11, 20, 21, 24, 25, 30, 32, 39, 47, 53, 56, 58, 60, 63, 66, 69-71, 75, 107-110, 113, 114, 118 |
| 6 Transmission Words                                                                                              |
| 7 trusted AL_PA 4, 35, 74, 79, 105                                                                                |
| 8 unfair                                                                                                          |
| 9 valid AL_PA                                                                                                     |
| 0 XMITTED CLOSE                                                                                                   |

#### End of Document

Printed: February 05, 1999 at 10:54PM