# FIBRE CHANNEL

# ARBITRATED LOOP (FC-AL) REV 4.5

working draft proposal American National Standard for Information Technology

June 1, 1995

SECRETARIAT: Computer & Business Equipment Manufacturers Association

ABSTRACT: This standard defines functional requirements for an inter-operable Arbitrated Loop topology to support the Fibre Channel standard.

NOTE: This is an internal working document of X3T11, a Task Group of Accredited Standards Committee X3. As such, this is not a completed standard. The contents are actively being modified by the X3T11 Task Group. This document is made available for review and comment only. For current information on the status of this document contact the individuals shown below:

#### POINTS OF CONTACT:

Roger Cummings (X3T11 Chair)
StorageTek
2270 South 88th Street
Louisville, CO 80028-0211
(303)673-6357 Fax:(303)673-2568
E-Mail: roger\_cummings@stortek.com

I. Dal Allan (Fibre Channel Working Group Chair) 14426 Black Walnut Court Saratoga, CA 95070 (408)867-6630 Fax:(408)867-2115 E-Mail: dal.allan@mcimail.com Carl Zeitler (X3T11 Vice-Chair)
IBM Corporation - AWD, MS 9570
11400 Burnet Road
Austin, TX 78758
(512)838-1797 Fax: (512)838-3822
E-Mail: zeitler@ausvm6.vnet.ibm.com

Horst L Truestedt (Editor)
IBM Corporation - SSD, MS 2C3/114-1
3605 Highway 52 North
Rochester, MN 55901-7829
(507)253-4101 Fax: (507)253-1000
E-Mail: truested@vnet.ibm.com

# draft proposed American National Standard for Information Technology —

# Fibre Channel — Arbitrated Loop

Secretariat

Computer and Business Equipment Manufacturers Association

Approved xxxx xx, 199x

American National Standards Institute, Inc

# **Abstract**

This standard defines functional requirements for an inter-operable Arbitrated Loop topology to support the Fibre Channel standard.

# American National Standard

Approval of an American National Standard requires verification by ANSI that the requirements for due process, consensus, and other criteria for approval have been met by the standard developers.

Consensus is established when, in the judgement of the ANSI Board of Standards Review, substantial agreement has been reached by directly and materially affected interests. Substantial agreement means much more than a simple majority, but not necessarily unanimity. Consensus requires that all views and objections be considered, and that a concerted effort be made toward their resolution.

The use of American National Standards is completely voluntary; their existence does not in any respect preclude anyone, whether he has approved the standards or not, from manufacturing, marketing, purchasing, or using products, processes, or procedures not conforming to the standards.

The American National Standards Institute does not develop standards and will in no circumstances give an interpretation on any American National Standard. Moreover, no person shall have the right or authority to issue an interpretation of an American National Standard in the name of the American National Standards Institute. Requests for interpretations should be addressed to the secretariat or sponsor whose name appears on the title page of this standard.

**CAUTION NOTICE:** This American Nation Standard may be revised or withdrawn at any time. The procedures of the American National Standards Institute require that action be taken periodically to reaffirm, revise, or withdraw this standard. Purchasers of American National Standards may receive current information on all standards by calling or writing the American National Standards Institute.

Published by

American National Standards Institute 11 W. 42nd Street, New York, New York 10036

| Contents                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Page |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| Foreword                                                                                                                                                                                                                                                                                                                                                                                                                                                              | xi   |
| Introduction                                                                                                                                                                                                                                                                                                                                                                                                                                                          | xii  |
| 1 Scope                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1    |
| 2 Normative references                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |
| 3 Definitions and conventions 3.1 Definitions 3.2 Editorial conventions 3.3 Abbreviations and acronyms                                                                                                                                                                                                                                                                                                                                                                |      |
| 4 Structure and concepts 4.1 Overview 4.2 General description 4.3 Access fairness algorithm 4.3.1 Access fairness for NL_Ports 4.3.2 Access unfairness for NL_Ports 4.3.3 Access unfairness for FL_Ports 4.4 Relationship to ANSI X3.230, FC-PH                                                                                                                                                                                                                       |      |
| 5 Addressing                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 10   |
| 6 FC-AL Ordered Sets                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      |
| 7 FC-AL Primitive Signals and Sequences 7.1 Arbitrate Primitive Signals 7.1.1 Arbitrate (ARBx) 7.1.2 Arbitrate (ARB(F0)) 7.2 Open Primitive Signals (OPNy) 7.2.1 Open full-duplex (OPNyx) 7.2.2 Open half-duplex (OPNyy) 7.3 Open Replicate Primitive Signals (OPNr) 7.3.1 Open broadcast replicate (OPNfr) 7.3.2 Open selective replicate (OPNyr) 7.4 Close Primitive Signal (CLS) 7.5 Mark Primitive Signal (MRKtx) 7.6 Loop Port Bypass/Enable Primitive Sequences |      |
| 7.6.1 Loop Port Bypass (LPByx) 7.6.2 Loop Port Enable (LPEyx) 7.6.3 Loop Port Enable all (LPEfx) 7.7 Loop Initialization Primitive Sequences (LIP) 7.7.1 Loop Initialization - no valid AL_PA 7.7.2 Loop Initialization - Loop failure; no valid AL_PA 7.7.3 Loop Initialization - valid AL_PA 7.7.4 Loop Initialization - Loop failure; valid AL_PA 7.7.5 Loop Initialization - reset L Port                                                                         |      |

|        | ort operation                                      |    |
|--------|----------------------------------------------------|----|
| 8.1    | History variables                                  |    |
|        | 8.1.1 Access fairness history                      |    |
|        | 8.1.2 Duplex mode history                          | 19 |
|        | 8.1.3 Replicate mode history                       |    |
|        | 8.1.4 L_Port bypassed history                      | 19 |
| 8.2    | Timeouts                                           | 20 |
|        | 8.2.1 FC-PH timeout values                         |    |
|        | 8.2.2 Arbitrated Loop timeout value                |    |
| 8.3    | Operational characteristics                        |    |
|        | 8.3.1 Modes of operation                           |    |
|        | 8.3.2 Invalid Transmission Word processing         |    |
|        | 8.3.3 Clock skew management                        |    |
|        | 8.3.4 Primitive Signal and Sequence substitution   | 21 |
|        | 8.3.5 Error detection and recovery                 |    |
|        | 8.3.6 BB_Credit and Available_BB_Credit            |    |
|        | 8.3.6.1 BB_Credit management per circuit           |    |
|        | 8.3.6.2 Available_BB_Credit management per circuit |    |
| 8.4    | Loop Port State Machine (LPSM)                     |    |
|        | 8.4.1 State names                                  |    |
|        | 8.4.2 State diagram                                |    |
|        | 8.4.3 Reference items                              | 26 |
|        |                                                    |    |
| 9 L_Po | ort state transition tables                        | 37 |
|        |                                                    |    |
|        | p Initialization procedure                         |    |
|        | 1 Initialization summary                           |    |
|        | 2 Initialization introduction                      |    |
|        | Node-initiated L_Port initialization               |    |
| 10.    | 4 L_Port initialization                            |    |
|        | 10.4.1 Loop Initialization Sequences               |    |
|        | 10.4.2 Assigned AL_PA values                       |    |
|        | 10.4.3 Initialization steps                        | 54 |

| Annexes and Index                                                                                                                                                                                                                                                                                      | Page                             |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
| Annex A ANSI X3.230, FC-PH Alternate BB_Credit Management                                                                                                                                                                                                                                              | 61                               |
| Annex B Loop Port State Machine examples  B.1 Node initialization example                                                                                                                                                                                                                              | 63                               |
| Annex C Multiple Loop examples  C.1 Dual-Port Node  C.2 Shared FC-2 Dual-Loop Node                                                                                                                                                                                                                     | 66                               |
| Annex D Access unfairness                                                                                                                                                                                                                                                                              | 69                               |
| Annex E Half-duplex operation                                                                                                                                                                                                                                                                          | 70                               |
| Annex F BB_Credit and Available_BB_Credit management example                                                                                                                                                                                                                                           | 71                               |
| Annex G Clock skew smoothing function  G.1 Smoothing function requirement  G.2 Smoothing function elasticity buffer  G.3 Smoothing function description                                                                                                                                                | 73<br>73                         |
| Annex H Mark Synchronization examples  H.1 Clock synchronization  H.2 Disk spindle synchronization                                                                                                                                                                                                     | . 77                             |
| Annex I Bypass Circuit example and usage  I.1 Bypass Circuit I.1.1 Default bypass I.1.2 Power-on reset bypass I.2 Using a Bypass Circuit I.2.1 Diagnostic Test of the Bypass Circuit I.2.2 Recovery from Loop Failure I.2.3 Power-on with a failing L_Port I.2.4 Reconfiguring a Loop with LPB and LPE | 79<br>79<br>79<br>80<br>80<br>80 |
| Annex J Public L_Ports and Private NL_Ports on a Loop                                                                                                                                                                                                                                                  | . 82                             |
| Annex K Assigned Loop Identifier                                                                                                                                                                                                                                                                       | . 83                             |
| Annex L Selective replicate for parallel query acceleration  L.1 Parallel query technology  L.2 Shared disk cluster  L.3 Parallel query example                                                                                                                                                        | 84<br>84                         |
| Index                                                                                                                                                                                                                                                                                                  | 87                               |

| Figures                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Page                                                     |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|
| Figure 1 — Examples of the Loop topology Figure 2 — FC-PH with Arbitrated Loop addition Figure 3 — State diagram Figure 4 — Loop Initialization Sequences Figure 5 — Loop Initialization Sequence AL_PA bit map Figure 6 — L_Port initialization procedure Figure C.1 — Multiple Loop examples Figure C.2 — Configuration examples of multiple Loops Figure C.3 — Multiple Loop example for OFC Figure G.1 — Example of a synchronous receiver design Figure G.2 — Example of an asynchronous receiver design Figure G.3 — Example of an asynchronous receiver with smoother Figure G.4 — Example of smoother implementation Figure G.5 — Smoother state diagram Figure I.1 — Example Bypass Circuit Figure J.1 — Public L_Ports and Private NL_Ports on a Loop Figure L.1 — FC-AL parallel query server | 8 25 52 55 66 67 68 74 75 76 76 79 82                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                          |
| Tables                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Page                                                     |
| Tables  Table 1 — 8B/10B characters with neutral disparity Table 2 — Primitive Signals Table 3 — Primitive Sequences Table 4 — MONITORING (State 0) transitions Table 4 (concluded) — MONITORING (State 0) transitions Table 5 — ARBITRATING (State 1) transitions Table 6 — ARBITRATION WON (State 2) transitions Table 7 — OPEN (State 3) transitions Table 8 — OPENED (State 4) transitions Table 9 — XMITTED CLOSE (State 5) transitions Table 10 — RECEIVED CLOSE (State 6) transitions                                                                                                                                                                                                                                                                                                             | 11<br>13<br>13<br>38<br>39<br>40<br>41<br>42<br>43<br>44 |

# Foreword (This foreword is not part of American National Standard X3.272-199x.)

This standard defines functional requirements for an inter-operable Arbitrated Loop topology for Fibre Channel.

This standard was prepared by Task Group X3T11 (formerly X3T9.3) of the Accredited Standards Committee X3 during 1993. The standard process started in 1989. This document includes annexes that are informative and are not considered part of the standard.

Requests for interpretation, suggestions for improvements or addenda, or defect reports are welcome. They should be sent to the X3 Secretariat, Computer and Business Equipment Manufacturers Association, 1250 Eye Street, NW, Suite 200, Washington, DC 20005-3922.

This standard was processed and approved for submittal to ANSI by the Accredited Standards Committee on Information Processing Systems, X3. Committee approval of the standard does not necessarily imply that all committee members voted for approval. At the time it approved this standard, the X3 Committee had the following members:

Richard Gibson, Chair Donald C. Loughry, Vice-Chair Joanne M. Flanagan, Secretary

NOTE: The developers of this standard have requested that holders of patents that may be required for the implementation of the standard, disclose such patents to the publisher. However, neither the developers nor the publishers have undertaken a patent search in order to identify which, if any patents, may apply to this standard. No position is taken with respect to the validity of any claims or any patent rights that may have been disclosed. Details may be obtained from the publisher concerning any statement of patents and willingness to grant a license on a non-discriminatory basis and with reasonable terms and conditions to applicants desiring to obtain such a license.

Organization Represented

Name of Representative

[To be supplied]

# Introduction

This American National Standard specifies an enhancement to the signaling protocol of the Fibre Channel Physical and Signaling Interface (FC-PH), ANSI X3.230, to support communication among two or more Ports without using the Fabric topology. The following diagram shows the relationship of this document to other parts of Fibre Channel. The roadmap is intended to show the general relationship of documents to one another, not a hierarchy, protocol stack, or system architecture.



FC-AL features enhanced Ports, called L\_Ports, that arbitrate to access an Arbitrated Loop. Once an L\_Port wins arbitration, a second L\_Port may be opened to complete a single point-to-point circuit. When the two connected L\_Ports release control of the Arbitrated Loop, another point-to-point circuit may be established. An L\_Port discovers its environment and works properly, without outside intervention, with an F\_Port, an N\_Port, or with other L\_Ports.

There is no change to the framing protocol of ANSI X3.230, FC-PH, however, modification to the Port hardware is required to transmit, receive, and interpret the new Arbitrated Loop Primitive Signals and Sequences.

The clauses in this document are organized as follows:

- Clause 1 describes the scope.
- Clause 2 lists the normative references.
- Clause 3 provides descriptions and conventions.
- Clause 4 provides an overview and general description of FC-AL.
- Clause 5 describes the Arbitrated Loop Physical Address.
- Clause 6 describes the FC-AL Ordered Sets.
- Clause 7 describes the Primitive Signals and Sequences.
- Clause 8 describes the operation of an L\_Port including the state machine.
- Clause 9 provides a table representation of the FC-AL states.
- Clause 10 describes the Port initialization procedure.

# draft proposed American National Standard for Information Technology

# Fibre Channel — Arbitrated Loop Topology (FC-AL)

# 1 Scope

This American National Standard for FC-AL specifies signaling interface enhancements for ANSI X3.230, FC-PH to allow L\_Ports to operate with an Arbitrated Loop topology. This standard defines L\_Ports that retain the functionality of Ports as specified in ANSI X3.230, FC-PH. The Arbitrated Loop topology attaches multiple communicating points in a loop without hubs and switches.

The Arbitrated Loop topology is a distributed topology where each L\_Port includes the minimum necessary function to establish a circuit. A single FL\_Port connected to an Arbitrated Loop allows multiple NL\_Ports to attach to a Fabric.

L\_Ports support the following two operating modes since they may be attached directly to a Fabric topology or in an Arbitrated Loop:

- when an L\_Port is connected with an N\_Port or an F\_Port, the L\_Port follows the protocol defined in ANSI X3.230, FC-PH.
- when an L\_Port is operating in a Loop with at least one other L\_Port, the L\_Port modifies its behavior to use the protocol extensions specified in this standard.

Each L\_Port uses a self-discovering procedure to find the correct operating mode without the need for external controls.

# 2 Normative references

The following standards contain provisions that, through reference in this text, constitute provisions of this standard. At the time of publication the editions shown were valid. All standards are subject to revision, and parties to agreements based on this standard are encouraged to investigate the possibility of applying the most recent editions of the following list of standards. Members of IEC and ISO maintain registers of currently valid international standards.

ANSI X3.xxx-199x - Fibre Channel

- Fabric Requirements (FC-FG)

ANSI X3.230-1994 - Fibre Channel

- Physical and Signaling Interface (FC-PH)

ANSI X3.xxx-199x - Fibre Channel

- Switch Topologies and Switch Control (FC-SW)

# 3 Definitions and conventions

## 3.1 Definitions

For the purpose of this standard, the definitions in clause 3 of ANSI X3.230, FC-PH and the following definitions apply. Definitions in this clause take precedence over any definitions in ANSI X3.230, FC-PH.

- **3.1.1** Alias AL\_PA: Multiple Loop addresses that can be recognized by an L\_Port.
- **3.1.2 Arbitrated Loop:** A Fibre Channel topology where Ports use arbitration to establish a point-to-point circuit.
- **3.1.3 Arbitrated Loop Physical Address (AL\_PA):** A unique one-byte valid value assigned (according to table 1) during Loop Initialization to each NL\_Port or FL\_Port on a Loop.
- **3.1.4 Arbitrated Loop Destination Address (AL\_PD):** The Arbitrated Loop Physical Address of the L\_Port on the Loop that should receive the Primitive Signal. For example, the AL\_PD is the y value of the OPNyx or OPNyy Primitive Signal.
- **3.1.5 Arbitrated Loop Source Address (AL\_PS):** The Arbitrated Loop Physical Address of the L\_Port on the Loop that sent the Primitive Signal. For example, the AL\_PS is the x value of the OPNyx Primitive Signal.
- **3.1.6 circuit:** A bidirectional path that allows communication between two L\_Ports.
- **3.1.7 close:** A procedure used by an L\_Port to relinquish control of a circuit using the Loop protocol.
- **3.1.8 current Fill Word:** The Fill Word currently selected by the LPSM to be transmitted when needed. (See 8.4.)
- **3.1.9 Fill Word:** A Transmission Word which is an Idle or an ARBx Primitive Signal. These words are transmitted between frames, Primitive Signals, and Primitive Sequences to keep a fibre active. (See ANSI X3.230, FC-PH, clause 17.)
- **3.1.10 F/NL\_Port:** An NL\_Port that recognizes OPN(00,x) and provides Fibre Channel services in the absence of an FL Port.
- **3.1.11 full-duplex:** Communication model 2 referred to as *duplex* in ANSI X3.230, FC-PH. Both L\_Ports are allowed to transmit and receive data frames when a circuit has been established on the Loop.
- **3.1.12 half-duplex:** Communication model 1 in ANSI X3.230, FC-PH. Only one L\_Port is allowed to transmit data frames when a circuit has been established on the Loop.
- **3.1.13** Loop: The Arbitrated Loop described in this document.
- **3.1.14 Loop Failure:** Loss of sync for greater than R\_T\_TOV or loss of signal. (See ANSI X3.230, FC-PH, 12.1.3.)
- **3.1.15 L\_Port:** Either an FL\_Port or an NL\_Port as defined in ANSI X3.230, FC-PH, 3.1. Without the qualifier "Public" or "Private," an NL\_Port is assumed to be a Public NL\_Port.
  - **3.1.16 monitor:** A procedure used by an L\_Port to route received Transmission Words.
  - **3.1.17 non-L\_Port:** A Port that does not support the Loop functions defined in this standard. (See *Port* in ANSI X3.230, FC-PH.)
  - **3.1.18 nonparticipating mode:** An L\_Port that is not active on the Loop (i.e., it does not have a valid AL\_PA). (See 8.3.1.)

- **3.1.19** open: A procedure used by an L\_Port to establish a circuit using the Loop protocol.
- **3.1.20** participating mode: An L Port that is active on the Loop (i.e., it does have a valid AL PA). (See 8.3.1.)
- **3.1.21 Port\_Name:** A unique 64-bit identifier as defined in the LOGI or ACC frame. (See ANSI X3.230, 23.6.4.)
- **3.1.22** Private Loop: A Loop that does not include a participating FL\_Port. (See figure 1 and annex J.)
- **3.1.23 Private NL\_Port:** An NL\_Port that shall not attempt a Fabric Login and shall not transmit OPN(00,x). (See figure 1 and 5.2.)
- **3.1.24 Public Loop:** A Loop that includes a participating FL\_Port and may contain both Public and Private NL\_Ports. (See figure 1 and annex J.)
- **3.1.25** Public NL\_Port: An NL\_Port that shall attempt a Fabric Login. (See figure 1 and 5.2.)
- **3.1.26** replicate frame: A Class 3 frame which is received by multiple NL\_Ports. (See 7.3.)
- **3.1.27 transfer:** A procedure used by the L\_Port that is in the OPEN state to establish a circuit with another L\_Port without going through an arbitration cycle (i.e., the L\_Port goes from the OPEN to the TRANSFER to the OPEN state).

## 3.2 Editorial conventions

In FC-AL, many conditions, mechanisms, sequences, events or similar terms are printed with the first letter of each word in upper case and the rest lower case (e.g., Loop). States are defined in all upper case letters. Any lower case words not defined in 3.1 have the normal technical English meaning.

In case of conflicts between text, tables, and figures, the following precedence shall be used: text, tables, figures.

The word, *shall*, when used in this standard, states a mandatory rule or requirement. The word, *may*, when used in this standard, states an optional rule.

Each individual entry that appears within parentheses behind the Primitive Signals ARBx and OPNy represents the hexadecimal values of an AL\_PA.

# 3.3 Abbreviations and acronyms

**ACCESS** A two-valued variable (i.e., 0/1) to indicate access fairness history

AL\_PA Arbitrated Loop Physical Address (e.g., the x value in ARBx)

AL PD Arbitrated Loop Destination Physical Address (e.g., the y value in OPNyx and OPNyy)

**AL\_PS** Arbitrated Loop Source Physical Address (e.g., the x value in OPNyx)

**AL\_TIME** Arbitrated Loop timeout value (See 8.2.2.)

**ARBx** Arbitrate Primitive Signal (x is the AL\_PA of the arbitrating L\_Port)

**ARB(F0)** Arbitrate Primitive Signal (special ARBx used for access fairness and during Loop Initialization)

**ARB WON** A two-valued variable (i.e., O/I) that identifies the L Port that won arbitration

**Available\_BB\_Credit** The difference between the number of R\_RDYs received and the number of frames sent in a single circuit.

**BB\_Credit** Buffer-to-buffer credit - the Login credit which represents the number of frames that may be transmitted

before receiving an R\_RDY.

**CLS** Close Primitive Signal

**DUPLEX** A two-valued variable (i.e., 0/1) to indicate half-duplex or full-duplex mode, respectively.

**EE Credit** End-to-end credit - the Login credit which represents the number of receive buffers that the recipient L Port

has allocated to this originating L\_Port.

LIP Loop Initialization Primitive Sequence

**LPByx** Loop Port Bypass Primitive Sequence - used to bypass an  $L_Port$  at  $y = AL_PA$ 

LPE Loop Port Enable Primitive Sequence - either LPEfx or LPEyx.

**LPEfx** Loop Port Enable Primitive Sequence - used to enable all bypassed L\_Ports (f = hex 'FF')

**LPEyx** Loop Port Enable Primitive Sequence - used to enable a bypassed L\_Port at  $y = AL_PA$ 

LISM Loop Initialization Select Master - Loop Initialization Sequence

LIFA Loop Initialization Fabric Assigned - Loop Initialization Sequence

LILP Loop Initialization Loop Position - Loop Initialization Sequence

LIPA Loop Initialization Previously Acquired - Loop Initialization Sequence

LIHA Loop Initialization Hard Assigned - Loop Initialization Sequence

LIRP Loop Initialization Report Position - Loop Initialization Sequence

LISA Loop Initialization Soft Assigned - Loop Initialization Sequence

**LP BYPASS** A two valued variable (i.e., O/I) to indicate if an L Port has been bypassed.

LPSM Loop Port State Machine

MRKtx Mark Primitive Signal

MK\_TP Mark Type

**OPNr Open** Replicate Primitive Signal - either OPNfr or OPNyr

**OPNfr Open** Primitive Signal - broadcast replicate

**OPNyr Open** Primitive Signal - selective replicate

**OPNy Open** Primitive Signal - either OPNyx or OPNyy

**OPNyx Open** Primitive Signal - full-duplex

**OPNyy Open** Primitive Signal - half-duplex

**REPLICATE** A two valued variable (i.e., 0/1) to indicate if the L\_Port has recognized OPNr while in the MONITORING

or ARBITRATING states.

**SOFil** Start of Frame Primitive Signal (K28.5 D21.5 D22.2 D22.2) used during Loop Initialization.

# 4 Structure and concepts

This clause provides an overview of the structure, concepts, and mechanisms that allow two or more L\_Ports to communicate without using a Fabric topology. Readers unfamiliar with FC-AL should read or scan clauses 1 and 4 before attempting to master the detailed material in clauses 5 through 10.

#### 4.1 Overview

FC-AL is a serial data channel, structured for low-cost connectivity, that provides a logical bidirectional, point-to-point service. Each L\_Port represents a communication point. The additional functions, that are added to allow an N\_Port or F\_Port to operate on a Loop, permit the L\_Ports to form a simple, blocking, non-meshed, switching environment.

- Blocking refers to the number of circuits that can be concurrently active. With the Loop only one pair of L\_Ports may communicate at one time although there may be up to 127 participating L\_Ports attached on one Loop. All other communication must wait (i.e., is blocked).
- Non-meshed refers to the attribute of a Loop where there is exactly one path on each Loop between L\_Ports. Non-meshed implies that any single fibre problem may stop all activity on the Loop. Meshed, in this context, means that there may be alternate paths available between L\_Ports.
- Switching refers to the Loop circuitry added to each L\_Port compared to a non-L\_Port. The circuitry acts as a two-port switch where information received on the inbound fibre of the L\_Port is directed to either the local FC-2 function or placed on the outbound fibre for another L\_Port to process.

The Loop supports a maximum of one point-to-point circuit at a time. When two L\_Ports are communicating, the Loop topology supports simultaneous, symmetrical, bidirectional flow between the two L\_Ports. All other L\_Ports are monitoring the Loop.

In relation to ANSI X3.230, FC-PH, additional Primitive Signals and Sequences are used to control the protocol associated with the Loop. The Primitive Signals are used to make and break circuits between exactly two L\_Ports. The Primitive Sequences are used for L\_Port initialization and certain error recovery situations.

Unlike the Fabric topology where a circuit is established only for a dedicated connection, a circuit must be established between two L\_Ports on the Loop before the FC-PH framing protocol may be used. The two L\_Ports may use the framing protocol and any Class of Service appropriate for their implementations and for the FC-4 protocol being used. Other L\_Ports on the same Loop may form their own circuit after the current circuit is closed.

The Loop supports all Classes of Service as specified in ANSI X3.230, FC-PH, 4.3. Individual L\_Ports may choose to implement, at the FC-2 level, only a subset of the Classes of Service available. Such an implementation does not affect the operation of the Loop protocol.

The Loop guarantees in-order delivery of frames in all Classes of Service when the source and destination are on the same Loop. Frames transmitted from an NL\_Port to an FL\_Port are received at the FL\_Port in order. A Fabric connected to the FL\_Port may reorder frames in Class 2 and Class 3 before the frames arrive at their destination. Frames transmitted to a destination within a Loop through an FL\_Port have the characteristic ordering of the Fabric to which the FL\_Port is connected. Frames in Class 2 and Class 3 may arrive out of order at a destination NL\_Port within the Loop from a source outside the Loop, but that out-of-order characteristic is not caused by the FL\_Port or the Loop.

# 4.2 General description

In a Fabric topology, one or more Fabric Element(s) is required to connect more than two Ports together. (See ANSI X3.xxx, FC-FG, for the minimum requirements of a Fabric.)

Figure 1 shows two independent Loop configurations each with multiple L\_Ports connected. Each line in the figure between L\_Ports represents a single fibre. The first configuration shows a Loop that only includes NL\_Ports (i.e., a Private Loop). The second configuration shows a Loop which includes one FL\_Port (i.e., a Public Loop) and three NL\_Ports (either Public or Private NL\_Ports). (See annex J.)



Figure 1 — Examples of the Loop topology

The Loop topology reduces the number of transceivers required to interconnect L\_Ports to one transceiver per L\_Port. Up to 127 L\_Ports may be in participating mode on one Loop.

The different topologies have certain pertinent distinguishing characteristics.

— The **point-to-point topology** is non-blocking. Each N\_Port may transmit frames to the other at any time within the limits of the implemented protocols of the N\_Ports. Although this provides instantaneous access to the other N\_Port, it usually under-utilizes the resources provided by the N\_Ports.

The number of transceivers needed to completely interconnect n N\_Ports using multiple links may be calculated using the formula: t = n (n - 1) where t and n represent the number of transceivers and N\_Ports, respectively. For example, to connect six (6) N\_Ports requires 30 transceivers.

Also, if a link in a point-to-point topology fails, communication between that pair of Ports stops. Communication between other point-to-point connected Ports continues.

— The **Fabric topology** may be configured to be non-blocking between any two N\_Ports. It is commonly recognized that most data processing-type Nodes cannot sustain high-speed data transfer for long periods of time to all peripheral devices (although there may be some exceptions). A Fabric offers a way to take advantage of these natural pauses in communication, allowing fewer interconnects. The available bandwidth is shared between the N\_Ports, but this sharing adds contention and therefore a management function is required.

One advantage for the Fabric topology is that when there is at least one free F\_Port in the Fabric, a new N\_Port can be added to the free F\_Port without disrupting the remaining N\_Ports. The new N\_Port has the potential to communicate with all other N\_Ports in the Fabric. However, adding an N\_Port does not guarantee that the new N\_Port can communicate with any of the currently attached N\_Ports. (See ANSI X3.xxx, FC-FG.)

Because a Fabric topology permits multiple paths between any two F\_Ports in the Fabric (i.e., the meshing capability of the Fabric topology), a Fabric topology may be more robust. For a Node with only one N\_Port, there is always a single point of failure at the link to the Fabric Element.

— The **Loop topology** functions are the result of reducing the Fabric topology to its simplest form. There is exactly one link bandwidth to share among all L\_Ports. This makes the Loop the ultimate blocking topology, yet it retains considerable connectivity. There can be only one active circuit at a time, independent of the number of L\_Ports on a Loop. New L\_Ports can be added at any time, although only a maximum of 127 may be participating. Should any link in a Loop fail, communication between all L\_Ports stops on that Loop. (See annex C.)

Fabric management is reduced to a minimum with the remaining functions distributed in each L\_Port on the Loop. This eliminates the central management function of a Fabric and at least one-half of the transceivers compared to a Fabric topology. Once communication is established between two L\_Ports, the normal ANSI X3.230, FC-PH protocol is used for all operations.

The Loop topology and the Fabric topology together provide a compromise between connectivity and performance. A number of small Loops may be connected through a small Fabric. For example, four sixteen-port Loops (one FL\_Port and fifteen NL\_Ports) may be connected through a four-port Fabric to achieve a connectivity of sixty L\_Ports with better performance than if all sixty NL\_Ports were on one Loop.

# 4.3 Access fairness algorithm

The protocol for the Loop permits each L\_Port to continuously arbitrate to access the Loop. A priority is assigned to each participating L\_Port based on the Arbitrated Loop Physical Address (AL\_PA). As with other prioritized protocols, this could lead to situations where the lower priority L\_Ports cannot gain access to the Loop. The access fairness algorithm sets up an access window in which all L\_Ports are given an opportunity to arbitrate and win access to the Loop. When all L\_Ports have had an opportunity to access the Loop once, a new access window is started. An L\_Port may arbitrate again and eventually win access to the Loop in the new access window. Not every L\_Port is required to access the Loop in any one access window.

When an L\_Port which uses the access fairness algorithm has arbitrated for and won access to the Loop, the L\_Port shall not arbitrate again until at least one Idle has been transmitted by the L\_Port. The time between the first L\_Port to win arbitration and transmitting an Idle is an access window. A special arbitration Primitive Signal (i.e., ARB(F0)) is used to prevent an early reset of the access window. The details of the access fairness algorithm are contained in the Loop state machine.

The access fairness algorithm does not limit the time that an L\_Port controls the Loop once it wins arbitration, just as ANSI X3.230, FC-PH does not limit the time for a Class 1 connection. However, if access is denied longer than E\_D\_TOV, the access window is reset and an L\_Port may begin arbitrating.

Although all NL\_Ports shall implement the fairness algorithm, neither FL\_Ports nor NL\_Ports are required to use the fairness algorithm at all times. For example, if one L\_Port requires more Loop accesses than the other L\_Ports, that L\_Port may choose to be unfair. The decision when to be fair or unfair is beyond the scope of this standard. (See annex D.)

#### 4.3.1 Access fairness for NL\_Ports

To provide equal access to the Loop for all NL\_Ports, it is recommended that each NL\_Port use the access fairness algorithm. When an NL\_Port is using the access fairness algorithm, it is called a *fair* NL\_Port.

When a fair L\_Port has arbitrated for and won access to the Loop and does not detect that another L\_Port is arbitrating, that L\_Port may keep the existing circuit open indefinitely or close that circuit and retain ownership of the Loop (i.e., without rearbitrating) to open another L\_Port on the Loop.

When a fair NL\_Port has access to the Loop and detects that another L\_Port is arbitrating, the NL\_Port may close the Loop at the earliest possible time. The NL\_Port shall close the Loop and arbitrate again in the next access window before opening a different L\_Port.

# 4.3.2 Access unfairness for NL\_Ports

The configuration of some Loops may require that certain NL\_Ports have more access to the Loop than just once per access window. Examples of these NL\_Ports include, but are not limited to, a subsystem controller or a file server.

An NL\_Port may be initialized (or may temporarily choose) not to use the access fairness algorithm. When an NL\_Port is not using the fairness algorithm, it is called an *unfair* NL\_Port. The decision whether to participate in access fairness is beyond the scope of this standard. (See annex D.)

When an unfair L\_Port has arbitrated for and won access to the Loop and does not detect that another L\_Port is arbitrating, that L\_Port may keep the existing circuit open indefinitely or close that circuit and retain ownership of the Loop (i.e., without re-arbitrating) to open another L\_Port on the Loop.

When an unfair NL\_Port controls the Loop and detects that another L\_Port is arbitrating, the unfair NL\_Port may close the Loop at the earliest possible time. The unfair NL\_Port may retain ownership of the Loop (i.e., without re-arbitrating) and open another L\_Port on the Loop.

## 4.3.3 Access unfairness for FL Ports

A participating FL\_Port is always the highest priority L\_Port on the Loop based on its AL\_PA. An FL\_Port is exempted from using access fairness algorithm because the majority of its traffic is with the rest of the Fabric.

When an FL\_Port controls the Loop and detects that another NL\_Port is arbitrating, the FL\_Port may close the Loop at the earliest possible time. Because the FL\_Port has the highest priority and is exempted from fairness, it will always win arbitration. Therefore, if communication is required with another NL\_Port, the FL\_Port may retain its access to the Loop (i.e., without re-arbitrating) and open another NL\_Port on the Loop.

# 4.4 Relationship to ANSI X3.230, FC-PH

If a Port uses FC-AL, it extends the FC-2 and FC-1 functions of ANSI X3.230, FC-PH. Figure 2 shows logically where the Loop (FC-AL) function is located. This functional level does not have a formally defined interface to the other levels.



Figure 2 — FC-PH with Arbitrated Loop addition

When two L\_Ports are communicating, the L\_Ports may use all of the functions specified in ANSI X3.230, FC-PH. The following list is a clause-by-clause analysis of the differences between N\_Ports or F\_Ports and NL\_Ports or FL\_Ports, respectively. The Loop:

- supports communication models 1 and 2 identified in ANSI X3.230, FC-PH, 4.6, but it does not support model 3. Any two L\_Ports may operate in half-duplex mode during one circuit. The direction of the half-duplex mode may be changed by establishing a new circuit in the opposite direction;
- adds new error detection or recovery protocols in 8.3 in addition to those identified in ANSI X3.230, FC-PH, 4.14, and related clauses;

- places no limit on the use of any one type of transmitter (although they shall all be of the same data rate) for the cable plant of a Loop. Some requirements (e.g., Open Fibre Control) may prevent interoperability when mixed on a single Loop. Annex C shows a multiple Loop example to achieve interoperability for all transmitters. (See annex C and ANSI X3.230, FC-PH, clauses 5 through 10);
- specifies that all NL\_Ports and the optional FL\_Port on a Loop shall use the same data rate. (See ANSI X3.230, FC-PH, clause 5.) Also, the normal ANSI X3.230, FC-PH buffer-to-buffer flow control is not used for L\_Ports that are monitoring the Loop. (See 8.3.6);
- expands the number of Ordered Sets beyond those specified in ANSI X3.230, FC-PH, clause 11. (See clause 6);
- expands the number of Primitive Signals and Sequences beyond those specified in ANSI X3.230, FC-PH, clause 16. (See clause 7);
- extends the Ordered Sets that may be deleted to include Idle, ARBx, and all Primitive Sequences. (See 8.3.3);
- specifies the Primitive Signals that may be inserted on a Loop between frames for clock skew management. (See 8.3.3);
- allows clock skew management by L\_Ports on a Loop by requiring that an FL\_Port in the OPEN or OPENED state shall transmit at least six (6) Primitive Signals between Class 2 or Class 3 frames. In a Class 1 connection, the clock skew needs to be managed between the two NL\_Ports (i.e., from one end of the circuit to the other end);
- defines a local physical address and native address identifier assignment algorithms when an FL\_Port is not present on a Loop. (See clause 10);
- requires a minimum payload size of 132 bytes for Loop Initialization. (See 10.4);
- permits an L\_Port to manage a separate BB\_Credit for each L\_Port on the Loop or the L\_Port may choose to use a single value for BB\_Credit. The single value shall be the minimum value for all L\_Ports;
- requires that the L\_Port set the "Alternate BB\_Credit Management" bit to 1 in the N\_Port Common Service Parameters during Login. (See ANSI X3.230, FC-PH, 23.6.3 and annex A);
- permits a circuit to be terminated when Available BB Credit is unbalanced;
- requires that each L\_Port is capable of mapping the S\_ID in each frame it receives to the AL\_PA of the L\_Port that transmitted this frame;
- requires that the destination of a connect request (SOFc1) sent through an FL\_Port is to a Port not on the Loop; the FL\_Port is not able to open another NL\_Port on the same Loop (this would require three open L\_Ports);
- requires a Loop Initialization Extended Link Service Sequence to be used during the initialization procedure;
- allows an NL\_Port (in the absence of an FL\_Port) to act as an F/NL\_Port. The F/NL\_Port shall provide the Fabric Login service associated with well-known address identifier hex 'FFFFFE'. The F/NL\_Port may also provide services associated with other well-known address identifiers.

When a circuit has been established between two L\_Ports (see ANSI X3.230, FC-PH, clause 26 for flow control), FC-2 uses:

- the point-to-point topology model, when both communicating NL Ports are on the same Loop;
- the Fabric topology model, when one communicating port is outside the Loop;
- the Primitive Sequences NOS, OLS, LR, and LRR operate as specified in ANSI X3.230, FC-PH, clause 16.

# 5 Addressing

# 5.1 Arbitrated Loop Physical Address (AL\_PA)

Each L\_Port (if it chooses to participate on the Loop, see 8.3.1) shall be assigned a local Arbitrated Loop Physical Address (AL\_PA) during the initialization procedure. When an FL\_Port is not present on a Loop, the assigned AL\_PA shall be extended and used as its native address identifier. (See clause 10.) The AL\_PA establishes the priority of an arbitrating L\_Port (i.e., the lower the AL\_PA, the higher the priority).

Each L\_Port shall use an AL\_PA value that results in neutral disparity. (See ANSI X3.230, FC-PH, clause 11). The algorithm described below or in table 1 provides a means for the L\_Port to select a valid AL\_PA.

The AL\_PA shall be a valid data character as specified in ANSI X3.230, FC-PH, clause 11 that does not change the current running disparity of a Transmission Word. The algorithm below is dependent on the FC-1 naming convention for an information byte in ANSI X3.230, FC-PH, 11.1 and table 26, identified as Dxx.y. The xx portion of the FC-1 naming convention is based on bits identified as E, D, C, B, and A in ANSI X3.230, FC-PH, 11.1, in that order. The y portion of the FC-1 naming convention is based on bits identified as H, G, and F in ANSI X3.230, FC-PH, 11.1, in that order. A decimal value is assigned to each bit combination with the range of 0 to 31 for xx and 0 to 7 for y, respectively. The entire range for valid data characters using the FC-1 naming convention is D00.0 through D31.7.

Disparity for a valid data character is calculated as follows:

- arrange an information byte in the manner prescribed for the naming convention in ANSI X3.230, FC-PH, 11.1, to obtain the Dxx.y data byte name;
- if the xx portion of a valid data character is (in decimal) 0, 1, 2, 4, 8, 15, 16, 23, 24, 27, 29, 30, or 31, set HI to 1. If the xx portion is (in decimal) 3, 5, 6, 7, 9, 10, 11, 12, 13, 14, 17, 18, 19, 20, 21, 22, 25, 26, or 28, set HI to 0;
- if the y portion of a valid data character is (in decimal) 0, 4, or 7, set LO to 1. If the y portion is (in decimal) 1, 2, 3, 5, or 6, set LO to 0;
- compute the XOR function for HI and LO (i.e., XOR(HI,LO)).

If the computed value of the XOR function is 0, the value is disparity neutral and is a valid AL\_PA. If the computed value of the XOR function is 1, the value is disparity biased and the FC-2 byte is not a valid AL\_PA.

Table 1 identifies with an asterisk (\*) each 8B/10B character that has neutral disparity ordered by the Dxx.y naming convention. The right-most column shows the FC-2 byte notation values for each row with neutral disparity in table 1.

D xx . y У 3 7 0 1 2 4 5 6 Hex value ХX 00 \* 00, 80, ΕO 01, 81, 01 E102 02, 82, E2 03 43, 23, 63, A3, C3 04 84, E4 05 45, 65, A5, C5 46, \* 26, 66, 06 A6, C6 07 \* \* 67, A7, C7 80 08, 88, E8 09 29, 49, 69, A9, C9 10 \* \* 2A, 4A, 6A, AA, CA 11 4B, AB, CB 2B, 6B, \* \* 6C, 12 2C, 4C, AC, 13 \* \* 4D, 2D, 6D, AD, CD 14 \* \* 2E, 4E, 6Ε, AE, CE 15 OF, 8F, 10, 90, 16 FΟ 17 31, 51, 71, B1, D1 52, 18 32, B2, D2 72. \* \* \* 19 33, 53, 73, B3, D3 20 \* \* \* 34, 54, 74, B4, D4 35, 21 55, 75, B5, D5 22 \* 56, 76, B6, D6 36, 17, 97, 23 F7 18, 98, 39, 25 59, 79, B9, D9 26 3A, 5A, 7A, BA, DA 27 1в, 9B, FΒ 3C, 5C, 7C, BC, DC 28 29 1D, 9D, FD \* 30 1E, 9E, FE31 1F, 9F, FF TOTAL 13 19 19 19 13 19 19 13

Table 1 — 8B/10B characters with neutral disparity

LEGEND: \* - character with neutral disparity

The assignment of the 134 neutral disparity values from table 1 within a Loop is as follows:

hex '00': (1) AL\_PA for FL\_Port or alias AL\_PA of F/NL\_Port

134

Highest priority.

AL\_PA hex '00' shall be assigned to the FL\_Port in participating mode. The maximum number of FL\_Ports in participating mode on a single Loop shall not exceed one. Additional FL\_Ports may be present, but they shall be in nonparticipating mode.

If there is no participating FL\_Port on the Loop, a participating NL\_Port may accept this value as an alias AL\_PA for its LPSM, but not as its only AL\_PA.

hex '01' through hex 'EF': (126) AL\_PA for NL\_Ports

Descending priority is assigned as AL\_PA values increase in the range from hex '01' through hex 'EF'. All valid values in this range are lower in priority than hex '00'.

Each participating NL\_Port shall be assigned one valid AL\_PA in this range. The maximum number of participating NL\_Ports on a single Loop shall not exceed 126.

hex 'F0': (1) Value used for fairness

Value hex 'F0' is the next lower priority outside the range hex '00' through hex 'EF'. Hex 'F0' shall only be used for the access fairness algorithm and during Loop Initialization.

hex 'F1' through hex 'F6': (0) Reserved

hex 'F7': (1) Value used as a flag in LIP to indicate L\_Port is initializing (i.e., no AL\_PA).

hex 'F8': (1) Value used as a flag in LIP to indicate error detected at the receiver of the L\_Port.

hex 'F9' through hex 'FE': (3) Reserved

hex 'FF': (1) Value used to address all L\_Ports in OPNfr and LPEfx.

## 5.2 Native Address Identifier

A native address identifier shall be assigned to each participating NL\_Port (up to the maximum of 126 NL\_Ports) with the following characteristics:

- the low-order byte (bits 7-0) of the native address identifier is the AL\_PA of the L\_Port. The AL\_PA shall be unique on a Loop, shall be in the range of hex '01' through hex 'EF', and shall be valid according to table 1.
- all Private NL\_Ports shall have the upper two bytes of their native address identifier (bits 23-8) equal to hex '0000'.
- all Public NL\_Ports shall have the upper two bytes of their native address identifier (bits 23-8) equal to the upper two bytes of the native address identifier of the FL\_Port (hex 'XXXX00'). The FL\_Port shall acquire this value (which shall not equal hex '000000') from its Fabric Element. The upper two bytes shall be unique for each Loop to allow multiple Loops to attach to the same Fabric.

If an FL Port is not present, these upper two bytes shall be set to zero (hex '0000').

- a native address identifier may be assigned to another NL\_Port if a participating NL\_Port enters nonparticipating mode.

12

# 6 FC-AL Ordered Sets

Table 2 specifies the Ordered Sets that shall be used by the Loop as additional Primitive Signals. (See ANSI X3.230, FC-PH, 11.4.) Table 3 specifies the Ordered Sets that shall be used by the Loop as additional Primitive Sequences. (See clause 7.)

**Table 2 — Primitive Signals** 

| Primitive<br>Signal                                                                                                     |                                                             | Beginning<br>RD                                                         | Ordered Set                                                                                                                                                                                                         |
|-------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Arbitrate Arbitrate (F0) Open full-duplex Open half-duplex Open broadcast replicate Open selective replicate Close Mark | (ARBx) (ARBx) (OPNyx) (OPNyy) (OPNfr) (OPNyr) (CLS) (MRKtx) | Negative Negative Negative Negative Negative Negative Negative Negative | K28.5 D20.4 AL PA AL PA<br>K28.5 D20.4 D16.7 D16.7<br>K28.5 D17.4 AL PD AL PS<br>K28.5 D17.4 AL PD AL PD<br>K28.5 D17.4 D31.7 D31.7<br>K28.5 D17.4 AL PD D31.7<br>K28.5 D5.4 D21.5 D21.5<br>K28.5 D31.2 MK_TP AL PS |

The Ordered Set definitions of ARBx and OPNyy require the same valid AL\_PA value in characters 3 and 4. (See 7.1 and 7.2.2.)

The Ordered Set definition of OPNyx requires a valid AL\_PA in characters 3 and 4. (See 7.2.1.)

The Ordered Set definition of OPNfr requires a D31.7 (hex 'FF') in both characters 3 and 4. The Ordered Set definition of OPNyr requires a valid AL PA in character 3 and D31.7 (hex 'FF') in character 4. (See 7.3.1 and 7.3.2.)

The Ordered Set definition of MRKtx requires a valid MK\_TP and AL\_PS in characters 3 and 4, respectively. (See 7.5.)

**Table 3 — Primitive Sequences** 

| Primitive<br>Sequence                                                                                                                                            |                                                                   | Beginning<br>RD                                                         | Ordered Set                                                                                                                                                                                                                                                                                                                                                                                          |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Loop Initialization Loop Initialization Loop Initialization Loop Initialization Loop Initialization reset Loop Port Enable Loop Port Enable all Loop Port Bypass | (LIP)<br>(LIP)<br>(LIP)<br>(LIP)<br>(LPEyx)<br>(LPEfx)<br>(LPByx) | Negative Negative Negative Negative Negative Negative Negative Negative | K28.5       D21.0       D23.7       D23.7         K28.5       D21.0       D24.7       D23.7         K28.5       D21.0       D23.7       AL_PS         K28.5       D21.0       D24.7       AL_PS         K28.5       D21.0       AL_PD       AL_PS         K28.5       D5.0       AL_PD       AL_PS         K28.5       D5.0       D31.7       AL_PS         K28.5       D9.0       AL_PD       AL_PS |

The Ordered Set definition of LIP includes two flags to identify the reason for the LIP. AL\_PS is used to identify the L\_Port that initiated the LIP; AL\_PD is used to identify the L\_Port that should be reset. (See 7.7)

The Ordered Set definitions of LPEyx and LPByx require a valid AL\_PA in characters 3 and 4. Note: LPEfx uses D31.7 (hex 'FF') to indicate that it shall be processed by "all" L\_Ports. (See 7.6.)

# 7 FC-AL Primitive Signals and Sequences

The Arbitrate and Mark Primitive Signals may be transmitted in place of an Idle and therefore, may be removed for clock skew management. All other Primitive Signals defined in this standard shall follow the FC-PH rule for transmitting R\_RDYs (i.e., two (2) Fill Words shall precede and follow these Primitive Signals with at least six (6) Primitive Signals between frames). (See ANSI X3.230, FC-PH, 16.3.2 and clause 6 for a specification of the following Ordered Sets.)

# 7.1 Arbitrate Primitive Signals

#### 7.1.1 Arbitrate (ARBx)

Arbitrate (ARBx) is transmitted on a Loop by a participating L\_Port to request access to the Loop. Each ARBx shall contain the AL\_PA (x value) of the L\_Port making the request.

# 7.1.2 Arbitrate (ARB(F0))

Arbitrate (ARB(F0)) is transmitted on a Loop to manage access fairness. It is also used while selecting a temporary Loop master during Loop initialization.

# 7.2 Open Primitive Signals (OPNy)

An originating L\_Port determines the AL\_PD (y value) of OPNy by checking the D\_ID of the frame. If the left-most two bytes of the D\_ID are the same as the left-most two bytes of the native address identifier of the originating L\_Port or the left-most two bytes of the D\_ID are hex '0000', then the AL\_PD shall be the right most byte of the D\_ID. Otherwise, the AL\_PD shall be hex '00' (the FL\_Port); the D\_ID is addressed to the Fabric or to a Port not on the same Loop.

# 7.2.1 Open full-duplex (OPNyx)

Open full-duplex (OPNyx) is transmitted on a Loop by a participating L\_Port to indicate that it is ready for Data and Link\_Control frame transmission and reception (i.e., full-duplex). (See ANSI X3.230, FC-PH, 4.6, model 2.) The OPNyx shall contain the AL\_PD (destination - y value) of the L\_Port to be opened and the AL\_PS (source - x value) of the L\_Port which transmitted OPNyx.

OPNyx that is received by an L\_Port in the correct state indicates that another participating L\_Port desires to communicate in full-duplex mode with the L\_Port that received OPNyx.

## 7.2.2 Open half-duplex (OPNyy)

Open half-duplex (OPNyy) is transmitted on a Loop by a participating L\_Port to indicate that it is ready for Data and Link\_Control frame transmission and Link\_Control frame reception (i.e., half-duplex). (See ANSI X3.230, FC-PH, 4.6, model 1.) The OPNyy shall contain the AL\_PD (destination - y value) of the L\_Port to be opened.

OPNyy that is received by an L\_Port in the correct state indicates that another participating L\_Port desires to communicate in half-duplex mode with the L\_Port that received OPNyy. The opened L\_Port shall not transmit Data frames.

# 7.3 Open Replicate Primitive Signals (OPNr)

Open Replicate (OPNr) is transmitted on a Loop by a participating L\_Port which desires to communicate with a group of NL\_Ports on the same Loop. The requesting L\_Port has won arbitration and is in the OPEN state. Transmitted frames shall be Class 3, although no buffer-to-buffer flow control (R\_RDY) is used. If R\_RDYs are transmitted by the L\_Port in the OPEN state, they shall be ignored. Frame reception is not guaranteed at each designated NL\_Port (i.e., D\_ID of the frame header may not be recognized by FC-2 or receive buffers may not be available). To avoid overflowing buffers and to assure that all designated NL\_Ports can receive each replicate frame, the requesting L\_Port should limit the number and size of frames that it transmits. The L\_Port in the OPEN state shall discard all received frames.

NOTE — Although an FL\_Port does not replicate frames through the Fabric, an FL\_Port may transmit OPNr to communicate with multiple NL\_Ports.

When an L\_Port is in the MONITORING or ARBITRATING state and recognizes OPNr (where the AL\_PD is either hex 'FF' or the AL\_PA of the NL\_Port), it shall set REPLICATE to TRUE (1). While REPLICATE is TRUE (1), each frame shall be retransmitted to the next L\_Port on the Loop. NL\_Ports shall provide all frames to FC-2 for further processing, however, the FL\_Port shall not propagate any frame through the Fabric.

NOTE — Restricting the FL\_Port prevents duplicate frames from being delivered to an NL\_Port on the same Loop as the originator of the OPNr from a broadcast or multicast server in the Fabric.

When CLS is received, all L\_Ports with REPLICATE set to TRUE (1), shall set REPLICATE to FALSE (0).

If an L\_Port wins arbitration while REPLICATE is TRUE (1) (e.g., the L\_Port which originated the OPNr was removed from the Loop before transmitting CLS), the L\_Port in the Arbitration Won state shall transmit CLS (i.e., causes all L\_Ports to set REPLICATE to FALSE (0)) and shall go to the TRANSFER state. (See 8.4.3, item 15 and table 6.)

# 7.3.1 Open broadcast replicate (OPNfr)

Open broadcast replicate (OPNfr where f and r = hex 'FF') is transmitted on a Loop by a participating L\_Port which desires to communicate with all participating NL\_Ports on the Loop.

#### 7.3.2 Open selective replicate (OPNyr)

Open selective replicate (OPNyr where  $y = AL\_PD$  and r = hex 'FF') is transmitted on a Loop by a participating  $L\_Port$  which desires to communicate with a subset of  $NL\_Ports$  on the Loop. The requesting  $L\_Port$  shall transmit OPNyr (where y is a member of the subset) to each  $NL\_Port$  in the subset group. OPNyr may be transmitted to group members in any order. (See annex L.)

NOTE — The following sequence of events is a valid example and shows some of the versatility of using OPNyr.

Arbitrate and win Send OPN(17,FF), send frame (17 processes) Send OPN(23,FF), send frame (17 and 23 process) Send OPN(76,FF), send frame (17, 23, and 76 process) CLS

# 7.4 Close Primitive Signal (CLS)

Close (CLS) is transmitted on a Loop by a participating L\_Port. Once an L\_Port has transmitted CLS, the L\_Port shall not transmit frames or R\_RDYs in the current circuit. CLS indicates that the transmitting L\_Port is prepared to or has relinquished control of the Loop for the current circuit. (See 8.4.)

# 7.5 Mark Primitive Signal (MRKtx)

Mark (MRKtx) is transmitted on a Loop by a master control point to synchronize other Nodes. (See annex H.) The L\_Port shall request to transmit MRKtx at the appropriate time (REQ(mark as tx)) and the LPSM shall attempt to transmit one MRKtx for this request. Since MRKtx shall only replace a Fill Word, it is possible that the mark window is exceeded (i.e., REQ(mark as tx) is withdrawn) before the MRKtx can be transmitted (i.e., no MRKtx is transmitted).

The type of synchronization (MK\_TP) is expressed in character 3; the AL\_PA of the originator of the MRKtx is in character 4 (x value). MK\_TP is vendor unique and the interpretation and use is beyond the scope of this standard. The value(s) shall be assigned from the neutral disparity characters in table 1.

When MRKtx is received by the originator (i.e.,  $x = AL_PS$ ), the MRKtx shall be replaced with the current Fill Word. All other L\_Ports which are in the MONITORING, ARBITRATING, XMITTED CLOSE, or TRANSFER state shall retransmit the received MRKtx.

NOTE — Since not all states retransmit MRKtx, in order to guarantee that all L\_Ports receive MRKtx, the originator has to be in the OPEN state and no other L\_Ports in the OPENED state (i.e., all other L\_Ports are either in the MONITORING or ARBITRATING state).

# 7.6 Loop Port Bypass/Enable Primitive Sequences

The Loop Port Bypass and Loop Port Enable Primitive Sequences are used to control access of an L\_Port to the Loop as well as the Bypass Circuit (if present). The Bypass Circuit may be used to physically bypass an L\_Port, however, the L\_Port is also logically bypassed (i.e., the L\_Port cannot originate Transmission Words on the Loop). (See 8.1.4 and annex I.)

# 7.6.1 Loop Port Bypass (LPByx)

Loop Port Bypass (LPByx) is transmitted on a Loop to set the Bypass Circuit (if present) and to bypass an L\_Port. The originator of the LPByx (as identified by AL\_PS in character 4 - x value) may be a diagnostic manager or an operating L\_Port that has determined that a "defective" L\_Port (identified by AL\_PD in character 3 - y value) exists on the Loop.

When LPByx is recognized and the Bypass Circuit (if present) has been set, the L\_Port shall not originate Transmission words (except for clock skew). The L\_Port shall only monitor the Loop (as in nonparticipating mode), but shall keep its AL\_PA until it recognizes LIP. When LIP is received, the L\_Port shall assume that its AL\_PA is being used by another L\_Port and it shall enter the nonparticipating mode.. LPByx is primarily used to diagnose the Bypass Circuit and for error recovery. (See annex I.)

Each L\_Port in the MONITORING, ARBITRATING, INITIALIZING, or OPEN-INIT state shall retransmit the received LPByx. When LPByx is received by the originator (i.e.,  $x = AL_PA$ ), the LPByx shall be replaced with the current Fill Word.

Although LPByx may be transmitted in a number of states, not all states retransmit LPByx. To guarantee that the designated L\_Port (as identified by the y value) receives LPByx, the originator shall be in the OPEN state and all other L\_Ports shall be in the MONITORING or ARBITRATING state or all L\_Ports shall be in the OPEN-INIT state.

Once an  $L_P$ ort is bypassed and the Bypass Circuit (if present) has been set, the  $L_P$ ort shall only monitor the Loop for a LPEyx (where  $y = AL_PA$ ) or LPEfx and LIP. LIP is only used as a signal to relinquish its  $AL_PA$ ; the  $L_P$ ort shall not go to the OPEN-INIT state.

16

## 7.6.2 Loop Port Enable (LPEyx)

Loop Port Enable (LPEyx) is transmitted on a Loop to reset the Bypass Circuit (if present) and to enable an L\_Port that had been previously bypassed without an intervening LIP being received. The destination L\_Port is identified by the AL\_PD in character 3 (y value). The originator of the LPEyx is identified by the AL\_PS in character 4 (x value).

When LPEyx is recognized, the previously bypassed L\_Port may participate on the Loop (e.g., originate frames). LPEyx is primarily used to detect if a Bypass Circuit is present and operational and for error recovery. (See annex I.)

Each L\_Port in the MONITORING, ARBITRATING, INITIALIZING, or OPEN-INIT state shall retransmit the received LPEyx. When LPEyx is received by the originator (i.e.,  $x = AL_PA$ ), the LPEyx shall be replaced with the current Fill Word.

Although LPEyx may be transmitted at any time, not all states retransmit LPEyx. To guarantee that the designated L\_Port (as identified by the y value) receives LPEyx, the originator shall be in the OPEN state and all other L\_Ports shall be in the MONITORING or ARBITRATING state or all L\_Ports shall be in the OPEN-INIT state.

## 7.6.3 Loop Port Enable all (LPEfx)

Loop Port Enable all (LPEfx where f = hex 'FF') is transmitted on a Loop to reset all Bypass Circuit(s) (if present) that may have been previously set and to enable all L\_Ports to participate on the Loop (e.g., originate frames). The originator of the LPEfx is identified by the AL\_PS in character 4 (x value). When an L\_Port has been bypassed, it may have lost its AL\_PA (e.g., the L\_Port is required to relinquish its AL\_PA upon recognizing a LIP). Therefore, LPEfx is very useful to allow these L\_Ports (which no longer have an AL\_PA) to be enabled on the Loop.

When LPEfx is recognized, a previously bypassed participating L\_Port may participate on the Loop; a previously nonparticipating L\_Port may perform Loop Initialization. LPEfx is primarily used to detect if a Bypass Circuit is present and operational and for error recovery. (See annex I.)

Each L\_Port in the MONITORING, ARBITRATING, INITIALIZING, or OPEN-INIT state shall retransmit the received LPEfx. When LPEfx is received by the originator (i.e.,  $x = AL_PA$ ), the LPEfx shall be replaced with the current Fill Word.

Although LPEfx may be transmitted at any time, not all states retransmit LPEfx. To guarantee that all L\_Ports receive LPEfx, the originator shall be in the OPEN state and all other L\_Ports shall be in the MONITORING or ARBITRATING state or all L\_Ports shall be in the OPEN-INIT state.

## 7.7 Loop Initialization Primitive Sequences (LIP)

Loop Initialization (LIP) is a Primitive Sequence used by an L\_Port to detect if it is part of a Loop or to recover from certain Loop errors. (See 8.4.3, items 21, 22, and 23 and clause 10.)

The LIP carries with it information on why the LIP was transmitted in the right-most two characters. Other L\_Ports may make decisions based on this information (e.g., inform an operator of a Loop failure).

# 7.7.1 Loop Initialization - no valid AL\_PA

Loop Initialization (LIP(F7,F7)) is used by the originating L\_Port to acquire an AL\_PA.

# 7.7.2 Loop Initialization - Loop failure; no valid AL\_PA

Loop Initialization (LIP(F8,F7)) is used by the originating L\_Port to indicate that a Loop failure has been detected at its receiver. The L Port has not completed initialization, therefore, the hex 'F7' is used instead of a valid AL PA.

## 7.7.3 Loop Initialization - valid AL\_PA

Loop Initialization (LIP(F7,AL\_PS)) is used by the originating L\_Port (identified by AL\_PS) to reinitialize the Loop. The L\_Port may have noticed a performance degradation (e.g., it has been arbitrating longer than it deemed reasonable) and is trying to restore the Loop into a known state.

## 7.7.4 Loop Initialization - Loop failure; valid AL\_PA

Loop Initialization (LIP(F8,AL\_PS)) is used by the originating L\_Port (identified by AL\_PS) to indicate that a Loop failure has been detected at its receiver.

## 7.7.5 Loop Initialization - reset L\_Port

Loop Initialization (LIP(AL\_PD,AL\_PS)) is used by the originating L\_Port (identified by AL\_PS) to reset the NL\_Port (identified by AL\_PD) with a native address identifier of hex '0000XX'. All L\_Ports shall treat this LIP as specified in 7.7.3, however, the Private NL\_Port at AL\_PD shall also perform a vendor specific reset.

# **8** L\_Port operation

To simplify L\_Port design and minimize Transmission Word propagation delay, the following general rules apply:

- all routing decisions by the LPSM (except during initialization) shall be made based on the AL\_PA in the Primitive Signals (i.e., during normal operation, no LPSM routing decisions are made based on frame content);
  - there is no requirement for logging errors that are detected when retransmitting Transmission Words;
  - frame detection shall not be supported in the ARBITRATING and MONITORING states unless REPLICATE is set to TRUE (1) (see 7.3).

The maximum delay of a Transmission Word through an L\_Port in the MONITORING or ARBITRATING state shall not exceed six (6) Transmission Word periods.

The following steps show an example for an L Port to transfer one or more ANSI X3.230, FC-PH frames on a Loop:

- (1) The L Port requests the LPSM to obtain access to the Loop;
- (2) The LPSM transmits ARBx continuously until a matching ARBx is received. When ARBx is received, the L\_Port opens the Loop (i.e., stops retransmitting received Transmission Words);
- (3) The LPSM transmits OPNy to establish a point-to-point circuit on the Loop. OPNy may be followed by ANSI X3.230, FC-PH frame(s). The number of frames that can immediately be transmitted is based on BB\_Credit. (See 8.3.6);
- (4) Either L\_Port may transmit a CLS when it finishes transmitting frames. The receiving L\_Port completes transmitting its frame(s), retransmits the CLS, and closes its end of the Loop. When the CLS returns to the L\_Port which originated the CLS, this L\_Port closes its end of the Loop.

NOTE — Since either open L\_Port may begin a close, an L\_Port must be prepared to handle a CLS simultaneously with or on the next Transmission Word after entering the XMITTED CLOSE state.

18

# 8.1 History variables

#### 8.1.1 Access fairness history

The access fairness algorithm requires two memory elements that shall be maintained and used by each L\_Port:

- (1) **ACCESS** the value of this variable is used by an L\_Port to decide whether to use the fairness algorithm. (See 8.4 for management requirements of ACCESS);
- (2) **ARB\_WON** the value of this variable is used by an L\_Port to identify the L\_Port which won arbitration. (See 8.4 for management requirements of ARB\_WON.)

# 8.1.2 Duplex mode history

The OPENED state requires one memory element, called DUPLEX, to determine how the L\_Port was opened. If DUPLEX is FALSE (0), the circuit is operating in half-duplex mode; if DUPLEX is TRUE (1), the circuit is operating in full-duplex mode. (See 8.4 for management requirements of DUPLEX.)

# 8.1.3 Replicate mode history

The MONITORING and ARBITRATING states require one memory element, called REPLICATE, to remember if an OPNr had been received. If REPLICATE is FALSE (0), the states operate normally; if REPLICATE is TRUE (1), all Transmission Words are received and retransmitted and all frames are provided to FC-2 for further processing. (See 7.3 and 8.4.3, items 13 and 14.)

The OPEN state requires REPLICATE to remember that OPNr was transmitted in the ARBITRATION WON state. If REPLICATE is FALSE (0), the state operates normally; if REPLICATE is TRUE (1), the L\_Port shall discard all received frames. (See 7.3 and 8.4.3, items 15 and 16.)

The ARBITRATION WON state requires REPLICATE to detect that the originator of the OPNr left the circuit without transmitting a CLS. (See 7.3 and 8.4.3, item 15.)

## 8.1.4 L\_Port bypassed history

The MONITORING state requires one memory element, called LP\_BYPASS, to determine whether the L\_Port may originate Transmission Words on the Loop (e.g., ARBx, OPNy, frames, etc.). When LP\_BYPASS is FALSE (0), the L\_Port is "enabled"; if LP\_BYPASS is TRUE (1), the L\_Port is "bypassed."

An L\_Port is bypassed when it recognizes LPByx (where y is the AL\_PA of the L\_Port) or at the request of the L\_Port (REQ(bypass L\_Port)). When an L\_Port is bypassed, it shall set the Bypass Circuit (if present) and shall set LP\_BYPASS to TRUE (1). If an L\_Port recognizes LIP while LP\_BYPASS is TRUE (1), the L\_Port shall relinquish its AL\_PA and shall enter the nonparticipating mode.

An L\_Port is enabled when it recognizes LPEyx (where y is the AL\_PA of the L\_Port) or LPEfx or at the request of the L\_Port (REQ(enable L\_Port)). When an L\_Port is enabled, it shall reset the Bypass Circuit (if present) and shall set LP\_BYPASS to FALSE (0). When an L\_Port is enabled, the L\_Port shall operate normally (i.e., it shall be in the nonparticipating or participating mode, depending on whether it has a valid AL\_PA). (See 8.3.1 and 8.4.3, item 13.)

## 8.2 Timeouts

#### 8.2.1 FC-PH timeout values

Timeout values and related timeout procedures in ANSI X3.230, FC-PH, 29.2, shall be used.

# 8.2.2 Arbitrated Loop timeout value

The Arbitrated Loop timeout (AL TIME) is specified as 15 ms, which represents two times the worst case round-trip latency for a very large Loop. AL\_TIME is based on twice the sum of the following values:

- 134 times an L Port internal latency of six (6) Transmission Word periods at the implemented data rate of the L Port;
- 134 times 10 km, the cable latency (3,5 ns/meter for electrical; 5 ns/meter for optical).

# 8.3 Operational characteristics

## 8.3.1 Modes of operation

An L Port is in one of two operational modes:

#### participating mode:

An L\_Port is in participating mode when it has acquired an AL\_PA through the initialization process. (See clause 10.) Since there is no enforceable limit to the number of L Ports that may be physically connected to a Loop, a maximum of 127 L\_Ports (1 FL\_Port and 126 NL\_Ports) shall be in participating mode on the same Loop at the same time.

NOTE — Some laser safety requirements may further limit the number of L\_Ports that may be connected in a Loop because of propagation delays.

An L\_Port that is in participating mode may voluntarily relinquish control of its AL\_PA and enter nonparticipating mode. This allows another L\_Port to reuse that AL\_PA.

nonparticipating mode: An L\_Port is in nonparticipating mode when it does not have a valid AL\_PA. Reasons for not having an AL\_PA are: the L\_Port was unable to obtain an AL\_PA; the L\_Port voluntarily does not participate, or the L Port has been bypassed and has recognized a LIP. Nonparticipating mode is the default operational mode for an L\_Port. An L\_Port in nonparticipating mode shall not arbitrate for access to and shall not respond to any ARBx, OPNy, or OPNr received on the Loop. (See 8.4.3) MONITORING.)

> NOTE — A nonparticipating L\_Port does not have a valid AL\_PA and can therefore not be bypassed (if a Bypass Circuit is present) by another L\_Port. To prevent a nonparticipating L\_Port from causing a Loop failure, it is recommended that a nonparticipating L\_Port requests a bypass (REQ(bypass L\_Port)).

## 8.3.2 Invalid Transmission Word processing

An L\_Port is capable of retransmitting valid Transmission Words and making substitutions for invalid Transmission Words (see 8.4):

- When the L\_Port is in the MONITORING or ARBITRATING state and
  - an invalid Transmission Character or a misplaced Special Character is detected, the L\_Port shall substitute any valid Transmission Character. (See ANSI X3.230, FC-PH, clause 17);
  - if an invalid Beginning Running Disparity condition is detected on an Ordered Set, the L\_Port shall substitute the current Fill Word.
- When the L\_Port is in any other state. (See ANSI X3.230, FC-PH, 24.3.5, and clause 29.)

# 8.3.3 Clock skew management

For clock skew management (i.e., frequency offset), when processing Transmission Words between frames, any ARBx shall be treated the same as Idle. Fill Words or any Ordered Set defined for use as a Primitive Sequence shall be treated equally. (See clause 7 and ANSI X3.230, FC-PH, clause 17.) If an L\_Port is required to remove one of these Transmission Words, the L\_Port shall transmit at least two of these Transmission Words before removing the next one of these Transmission Words. (See annex G.)

NOTE — Although two Fill Words are transmitted between R\_RDYs, an L\_Port is not guaranteed to receive two Fill Words between each R\_RDY. (See ANSI X3.230, FC-PH, 16.3.2.)

If it becomes necessary to add a Fill Word for clock skew management, the L\_Port shall normally transmit the current Fill Word. However, if the last received Transmission Word is LR or LRR (which is used during certain ANSI X3.230, FC-PH, 16.4 Primitive Sequences), LR or LRR shall be transmitted, respectively. See each state in 8.4 for the procedure to determine the current Fill Word.

NOTE — Because of clock skew management, when 8.4.3 and clause 9 mention that the current Fill Word is to be transmitted, it may not actually be transmitted (i.e., it may be absorbed by the clock skew management circuit).

### 8.3.4 Primitive Signal and Sequence substitution

An L\_Port shall be capable of FC-AL Primitive Signal substitution:

- when an L\_Port is in the MONITORING or ARBITRATING state, FC-AL Primitive Signal substitution shall be used as specified in each state in 8.4;
- when an L\_Port is in any other state, FC-AL Primitive Signals are either processed or discarded by the L\_Port as specified in each state in 8.4.
- LIP, LPE, and LPB processing is specified independently in each state in 8.4.

#### 8.3.5 Error detection and recovery

Each state in 8.4 contains the procedures for handling failures. State transitions are considered to take place instantaneously and no error detection takes place during a state transition. Any failure or subsequent state request that occurs during a state transition shall be detected in the subsequent state.

Following recovery from a failure, the L\_Port shall comply with the provisions for Sequence integrity, error detection, and Sequence recovery specified in ANSI X3.230, FC-PH, 24.3.5 and clause 29.

## 8.3.6 BB\_Credit and Available\_BB\_Credit

BB\_Credit and Available\_BB\_Credit are used when transmitting a SOFc1, a Class 2, or a Class 3 frame. Before Login, the "Alternate BB\_Credit Management" bit and BB\_Credit shall be set to 0 and one (1) in the OLD\_PORT state and to 1 and zero (0) in the OPEN-INIT state, respectively. (See 8.4.3, items 22 and 23, and annex A.) During Login, BB\_Credit shall be set to a value that represents the number of receive buffers that an L\_Port shall guarantee to have available when a circuit is established.

When on a Loop, L\_Ports have unique characteristics (unlike point-to-point or Fabric-attached N\_Ports):

- circuits are dynamic;
- an L\_Port may have frames in the receive buffers from the previous circuit when a new circuit is established. Even a BB\_Credit equal to one (1) may overrun the receive buffers;
- using BB\_Credit equal to zero (0) requires a turn-around delay and impedes performance at the beginning of each circuit;
- balancing BB\_Credit at the end of a circuit impedes performance.

"Alternate BB\_Credit Management" is used to achieve the best performance while addressing these unique Loop characteristics. To avoid a turn-around delay at the beginning of a circuit, L\_Ports may take advantage of the BB\_Credit Login value. Although balancing BB\_Credit is not required (receive buffers may be emptied after the circuit is closed), the BB\_Credit value represents the number of receive buffers that an L\_Port is assumed to have available when the next circuit is established. Therefore, an L\_Port shall not close a Loop unless the number of available receive buffers is at least equal to the largest BB\_Credit Login value that the L\_Port disseminated during Login.

A positive BB\_Credit allows the opening L\_Port to follow OPNy with frames, without waiting for an R\_RDY. Once the number of R\_RDYs discarded equals the number of frames that have been transmitted, Available\_BB\_Credit is used to transmit subsequent frames. Annex F provides an example of how these credits may be used.

NOTE — "Alternate BB\_Credit Management" is written from the view of the L\_Port that transmits the OPNy. The receiving L\_Port may choose to identify the opening L\_Port's BB\_Credit, or immediately use Available\_BB\_Credit.

# 8.3.6.1 BB\_Credit management per circuit

After sending OPNy, an L\_Port may transmit one R\_RDY for each free receive buffer before transmitting any frames. Since a minimum of six (6) Fill Words shall be transmitted between the OPNy and the first frame, if a receive buffer is available and the L\_Port is ready to receive a frame from the L\_Port that received the OPNy, at least one R\_RDY shall be transmitted prior to the first frame. Subsequent R\_RDYs may be transmitted to provide a balance between transmitting frames and transmitting R\_RDYs.

After receiving OPNy, an L\_Port shall transmit at least one R\_RDY or the L\_Port shall transmit CLS. CLS indicates that there are no free receive buffers or that the L\_Port desires to close the circuit (i.e., has no frames to transmit).

The BB\_Credit for each circuit is one of the following values:

- zero (0) (default value);
  - NOTE If BB\_Credit is zero (0), a Loop turn-around delay is required (i.e., an R\_RDY must be received) before the opening L\_Port is allowed to transmit the first frame.
- the minimum value of the BB\_Credit of all L\_Ports that are currently logged-in; or,
- the specific Login value of the other L\_Port.

The L\_Port may transmit the number of frames specified by BB\_Credit. The L\_Port shall discard one R\_RDY for each of these frames sent. When the number of R\_RDYs discarded equals the number of frames sent, the L\_Port shall use Available\_BB\_Credit management.

#### 8.3.6.2 Available\_BB\_Credit management per circuit

Once the L\_Port has discarded the same number of R\_RDYs as it has transmitted frames using the BB\_Credit value, the L\_Port shall use Available\_BB\_Credit for transmitting additional frames.

Available\_BB\_Credit is one of the following values:

- zero (0) the initial value until an R\_RDY is received;
- the number of R\_RDYs received less the number of frames transmitted.

The L\_Port may transmit the number of frames specified by Available\_BB\_Credit. For each frame sent, Available\_BB\_Credit is decremented by one (1); for each R\_RDY received, Available\_BB\_Credit is incremented by one (1). As long as Available\_BB\_Credit is positive, the L\_Port may transmit frames.

# **8.4** Loop Port State Machine (LPSM)

A Loop Port State Machine (LPSM) is used to define the behavior of the L\_Ports when they require access to and use of a Loop. The following subclauses specify the state names, state diagram, and item references for the LPSM.

#### 8.4.1 State names

The state names and numbers used in the LPSM, along with a brief description, are given below. Reference items for each state are considered part of each state. The reference item numbers are identified in the L\_Port state machine diagram in 8.4.2. The reference item text follows the state machine diagram in 8.4.3.

**MONITORING (0):** The LPSM is transmitting received Transmission Words and if in the participating mode,

monitoring the Loop for certain Ordered Sets (e.g., OPNy and OPNr). This is the default state

of any L\_Port.

**ARBITRATING** (1): The LPSM is arbitrating for control of the Loop.

**ARBITRATION WON** (2): The LPSM has received a matching ARBx (i.e., x = AL PA of this L Port) while arbitrating.

**OPEN (3):** The LPSM has transmitted OPNy while in the ARBITRATION WON state. Normal FC-2

protocol follows.

**OPENED** (4): The LPSM has received a matching OPNy (i.e., y = AL\_PA of this L\_Port) while in the

MONITORING or ARBITRATING state. Normal FC-2 protocol follows.

**XMITTED CLOSE (5):** The LPSM has transmitted a CLS and intends to relinquish control of the Loop.

**RECEIVED CLOSE (6):** The LPSM has received a CLS.

**TRANSFER (7):** The LPSM, while in the OPEN state, has transmitted CLS and requires the Loop to communi-

cate with another L Port.

**INITIALIZING (8):** The LPSM is initializing or re-initializing.

**OPEN-INIT** (9): The LPSM has recognized a LIP.

**OLD-PORT** (A): The LPSM has discovered that a non-L\_Port is attached and the Arbitrated Loop protocol is

not required.

## 8.4.2 State diagram

The state diagram is shown in figure 3. The numbered reference items for states and state transitions in 8.4.3 are normative parts of the LPSM definition. If the details were in the state diagrams, the diagrams would be difficult to read and interpret.

States are identified with a single letter or digit followed by a single colon character (e.g., 6:). Transitions identified as "(Xn):", where n is a single digit or letter, represent valid transitions from multiple states to the ending state, n, caused by an event outside the steady state operation of the LPSM. A transition identified as "(mn):", where m and n are single digits or letters, represents a transition from state m to state n. Each transition and state is accompanied by detailed specifications and requirements identified by the numbered reference item.



Figure 3 — State diagram

## 8.4.3 Reference items

This subclause is normative text for the LPSM. It is not intended to be read in order, rather it serves as normative notes identified on the state diagram.

Refer to this subclause when following the state machine. If detailed information is needed about a state or state transition, refer to the item number in the list below.

For conditions that are not explicitly listed in this section as causing state changes to occur, the LPSM shall remain in the current state. The text for each state below is supported by a detailed input/output table in clause 9.

- 1 **Transition (X8):** This transition shall be made at power-on of an L\_Port, after detecting a failure (see clause 10 and ANSI X3.230, FC-PH, clause 23), or from any state when the L\_Port requests it. (See item 21.)
  - All fibre-type dependent operations shall be complete before making this transition (e.g., Open Fibre Control). (See ANSI X3.230, FC-PH, clauses 5 to 10.)
- 2 **Transitions (X9):, (89):** The LPSM shall make the transition to the OPEN-INIT state. (See items 13, 14, 16, 17, 18, 19, 20, 21, 22, and 23.)
- 3 Transition (8A): The LPSM shall make the transition to the OLD-PORT state. (See items 21 and 23.)
- 4 Transition (01): The LPSM shall make the transition to the ARBITRATING state. (See items 13 and 14.)
- 5 Transition (12): The LPSM shall make the transition to the ARBITRATION WON state. (See items 14 and 15.)
- 6 Transition (23): The LPSM shall make the transition to the OPEN state. (See items 15 and 16.)
- 7 Transitions (04):, (14): The LPSM shall make the transition to the OPENED state. (See items 13, 14 and 17.)
- 8 **Transitions (25):, (35):, (45):** The LPSM shall make the transition to the XMITTED CLOSE state. (See items 15, 16, 17 and 18.)
- 9 **Transitions (36):, (46):** The LPSM shall make the transition to the RECEIVED CLOSE state. (See items 16, 17 and 19.)
- 10 Transition (27):, (37): The LPSM shall make the transition to the TRANSFER state. (See items 15, 16, and 20.)
- 11 Transition (73): The LPSM shall make the transition to the OPEN state. (See items 16 and 20.)
- 12 **Transitions (X0):, (50):, (60):, (70):, (90):** The LPSM shall make the transition to the MONITORING state. (See items 13, 18, 20, and 22.)

13 **State 0 (MONITORING) actions:** The LPSM shall set DUPLEX to FALSE (0), ARB\_WON to FALSE (0), and REPLICATE to FALSE (0). If the L\_Port is in nonparticipating mode, the LPSM shall retransmit all received Transmission Words on the Loop. If the L\_Port is in participating mode, the LPSM shall retransmit all received Transmission Words unless specifically stated otherwise. If the Bypass Circuit (if present) is set, the LPSM shall respond only to LPEyx (where y = the AL\_PA of the L\_Port) or LPEfx.

If Idle is received, the current Fill Word shall be set to Idle and ACCESS shall be set to TRUE (1).

If ARBx is received, the Fill Word shall be modified as follows:

- if x = hex 'F0' and the current Fill Word is Idle, the Fill Word shall not be changed;
- if x = hex 'F0' and the current Fill Word is not Idle, the current Fill Word shall be set to ARB(F0);
- if x <> AL\_PA of the L\_Port, the current Fill Word shall be set to ARBx;
- if  $x = AL_PA$  of the L\_Port, the Fill Word shall not be changed.

If a Fill Word is to be transmitted, the current Fill Word shall be used.

If the L\_Port is in participating mode with LP\_BYPASS set to FALSE (0):

- if REPLICATE is TRUE (1), the LPSM shall receive and retransmit all Transmission Words;
- if OPNfr is received, the LPSM shall set REPLICATE to TRUE (1) and retransmit the received OPNfr;
- if OPNyr is received where y = AL\_PA of the L\_Port, the LPSM shall set REPLICATE to TRUE (1) and retransmit the received OPNyr;
- if OPNy is received where y = AL\_PA of the L\_Port, the LPSM shall make the transition to the OPENED state. (See items 7 and 17);
- if any other OPNy is received, it shall be retransmitted;
- if ARBx is received:
  - if x = AL\_PA of the L\_Port, the LPSM shall transmit the current Fill Word; the ARBx is discarded;
  - if x = hex 'F0', the LPSM shall transmit the current Fill Word;
  - if x <> AL\_PA of the L\_Port, the LPSM shall retransmit the ARBx.
- if MRKtx is received:
  - if x = AL\_PA of the L\_Port, the LPSM shall transmit the current Fill Word; the MRKtx is discarded;
  - if the MK\_TP and AL\_PS match the expected values, synchronization shall be performed;
  - if x <> AL\_PA of the L\_Port, the received MRKtx shall be retransmitted.
- if CLS is received while REPLICATE is TRUE (1), the LPSM shall set REPLICATE to FALSE (0) and retransmit the received CLS;

<sup>&</sup>lt;sup>1</sup>X3T11 is considering changing this text to '... the Fill Word shall be changed to Idle' in a future FC-AL standard.

— the LPSM shall make a transition to the ARBITRATING state when the L\_Port requests arbitration (REQ(arbitrate as x)) and ACCESS is TRUE (1). (See items 4 and 14).

If LIP is received:

- if LP\_BYPASS is FALSE (0), the LPSM shall make the transition to the OPEN-INIT state. (See items 2 and 22);
- if LP\_BYPASS is TRUE (1), the L\_Port shall relinquish its AL\_PA (i.e., go to the nonparticipating mode) and remain in the MONITORING state.

If LPByx is recognized (where  $y = AL_PA$  of the L\_Port) or the L\_Port requests to be bypassed (REQ(bypass L\_Port)), the LPSM shall set the Bypass Circuit (if present) and set LP\_BYPASS to TRUE (1).

If LPEyx (y = AL\_PA of the L\_Port) or LPEfx is recognized or the L\_Port requests to be enabled (REQ(enable L\_Port)), the LPSM shall reset the Bypass Circuit (if present) and set LP\_BYPASS to FALSE (0).

The LPSM shall retransmit all other received Transmission Words on the Loop. (See 8.3.2.)

Invalid Transmission Character substitution shall be performed as specified in 8.3.2; any other received Transmission Words shall be retransmitted on the Loop. (See 8.3.2.)

If the LPSM detects a Loop failure on its inbound fibre and LB\_BYPASS is FALSE (0) or the L\_Port requests initialization (REQ(initialize)), the LPSM shall make the transition to the INITIALIZING state. (See items 1 and 21 and clause 10.)

If the L\_Port requests not to participate on the Loop (REQ(nonparticipat.)), the LPSM shall transmit at least 12 LIPs (with the right-most two characters equal to hex 'F7F7') to invoke Loop Initialization. This allows another L\_Port to acquire the relinquished AL\_PA. The 12 LIPs are only transmitted once for each REQ(nonpaticipat.) to allow this request to be active until the L\_Port requests to participate (REQ(participating)). The L\_Port shall not participate further in Loop Initialization until REQ(initialize) or REQ(participating) is set.

If the L\_Port requests to participate on the Loop (REQ(participating)), the LPSM shall make the transition to the INITIALIZING state.

If the L\_Port requests to transmit a MRKtx (REQ(mark as tx)), the LPSM shall transmit one MRKtx at the next appropriate Fill Word (see clause 7), unless REQ(mark as tx) is removed before MRKtx is transmitted.

See table 4 for complete input, output, and state transition rules.

14 **State 1 (ARBITRATING) actions:** The LPSM shall retransmit all received Transmission Words unless specifically stated otherwise. The LPSM shall transmit an ARBx (where x equals the AL\_PA of the L\_Port) when either an Idle or a lower priority ARBx is received. Once the LPSM has transmitted its own ARBx, it shall not transmit a lower-priority ARBx.

If Idle is received, the current Fill Word shall be set to ARBx (where x equals the AL\_PA of the L\_Port).

If ARBx is received and x does not equal the AL\_PA of the L\_Port the Fill Word shall be modified as follows:

- if x > AL\_PA, the current Fill Word shall be changed to ARBx (where x equals the AL\_PA of the L\_Port);
- if x < AL\_PA, the current Fill Word shall be changed to the received ARBx.

If a Fill Word is to be transmitted, the current Fill Word shall be used.

If ARBx is received and x equals the AL\_PA of the L\_Port, the LPSM shall make the transition to the ARBITRATION WON state. (See items 5 and 15.)

If OPNfr is received, the LPSM shall set REPLICATE to TRUE (1) and retransmit the received OPNfr.

If OPNyr is received where  $y = AL_PA$  of the L\_Port, the LPSM shall set REPLICATE to TRUE (1) and retransmit the received OPNyr.

If OPNy is received where  $y = AL_PA$  of the L\_Port, the LPSM shall make the transition to the OPENED state. (See items 7 and 17.)

If any other OPNy or OPNr is received, it shall be retransmitted.

If CLS is received and REPLICATE is TRUE (1), REPLICATE shall be set to FALSE (0). The CLS shall be retransmitted.

If MRKtx is received:

- if x = AL\_PA of the L\_Port, the LPSM shall transmit the current Fill Word; the MRKtx is discarded;
- if the MK\_TP and AL\_PS match the expected values, synchronization shall be performed;
- if x <> AL\_PA of the L\_Port, the received MRKtx shall be retransmitted.

If LIP is recognized, the LPSM shall make the transition to the OPEN-INIT state. (See items 2 and 22.)

If LPByx is recognized (where  $y = AL_PA$  of the L\_Port) or the L\_Port requests to be bypassed (REQ(bypass L\_Port)), the LPSM shall set the Bypass Circuit (if present); set LP\_BYPASS to TRUE (1); and, make the transition to the MONITORING state. (See items 12 and 13.)

Invalid Transmission Character substitution shall be performed as specified in 8.3.2; any other received Transmission Words shall be retransmitted on the Loop. (See 8.3.2.) If REPLICATE is TRUE (1), the LPSM shall also receive all Transmission Words.

If the LPSM detects a Loop failure on its inbound fibre or the L\_Port requests initialization (REQ(initialize)), the LPSM shall make the transition to the INITIALIZING state. (See items 1 and 21 and clause 10.)

If the L\_Port requests to transmit a MRKtx (REQ(mark as tx)), the LPSM shall transmit one MRKtx at the next appropriate Fill Word (see clause 7), unless REQ(mark as tx) is removed before MRKtx is transmitted.

See table 5 for complete input, output, and state transition rules.

15 **State 2 (ARBITRATION WON) actions:** This is a transition state during which no Transmission Words are received. To identify this as the L\_Port that won arbitration, the LPSM shall set ARB\_WON to TRUE (1) and the current Fill Word to ARB(F0). If REPLICATE is TRUE (1), the L\_Port shall transmit CLS and go to the TRANSFER state. (See items 10 and 20.) If the L\_Port is using the fairness algorithm, ACCESS shall be set to FALSE (0); if the L\_Port is not using the fairness algorithm, ACCESS shall be set to TRUE (1).

In this state, the L\_Port shall make the decision to open the Loop or not to open the Loop:

- if the L\_Port still requires access to the Loop (REQ(open yx), REQ(open yy), REQ(open fr), or REQ(open yr)), the LPSM shall transmit OPNy or the requested OPNr and shall make the transition to the OPEN state. (See items 6 and 16.) If OPNr is transmitted, REPLICATE shall be set to TRUE (1);
- if the L\_Port no longer needs access to the Loop (REQ(close)), the LPSM shall transmit CLS and shall make the transition to the XMITTED CLOSE state. (See items 8 and 18 and annex C.)

See table 6 for complete input, output, and state transition rules.

16 **State 3 (OPEN) actions:** The LPSM shall transmit at least six (6) current Fill Words; interspersed among these shall be one R\_RDY for each frame that the L\_Port is willing to receive. The L\_Port shall process, and shall not retransmit subsequent Transmission Words received on its inbound fibre. The L\_Port shall transmit Primitive Signals, Primitive Sequences, or frames as specified in ANSI X3.230, FC-PH. (See 8.3.6.)

If Idle is received, the current Fill Word shall be set to Idle and ACCESS shall be set to TRUE (1).

If ARB(F0) is received, the current Fill Word shall be set to Idle and ACCESS shall be set to TRUE (1). Receiving ARB(F0) indicates that no other L\_Port is now arbitrating (i.e., no L\_Port changed ARB(F0) to ARBx). Setting ACCESS to TRUE (1), resets the access window for L\_Ports that use the fairness algorithm.

If a Fill Word is to be transmitted, the current Fill Word shall be used.

If CLS is received, the LPSM shall make the transition to the RECEIVED CLOSE state. (See items 9 and 19.)

If MRKtx is received where the MK\_TP and AL\_PS match the expected values, synchronization shall be performed. The received MRKtx shall not be retransmitted.

If REPLICATE is TRUE (1) and the L\_Port requests a broadcast replicate (REQ(open fr) or another selective replicate REQ(open yr)), the LPSM shall transmit OPN(fr) or one OPN(yr) for each request at the next Fill Word, respectively.

If ACCESS is TRUE (1) and the L\_Port requires communication with a different L\_Port (REQ(transfer)), the LPSM shall transmit CLS instead of the next Fill Word and then shall make the transition to the TRANSFER state. (See items 10 and 20.) If ACCESS is FALSE (0), the request to transfer is ignored. If a Class 1 connection exists, the L\_Port shall remove the Class 1 connection before transmitting a CLS; only the L\_Port which received EOFdt shall transmit CLS.

The LPSM may begin to close the Loop (REQ(close)) by transmitting CLS instead of the next Fill Word and then shall make the transition to the XMITTED CLOSE state. If a Class 1 connection exists, the L\_Port shall remove the Class 1 connection before transmitting a CLS; only the L\_Port which received EOFdt shall transmit CLS. (See items 8 and 18.)

NOTE — Reasons for transmitting a CLS include, but are not limited to:

- ARBx was detected to indicate that another L\_Port is arbitrating (the OPEN L\_Port may close the Loop at a convenient time);
- there are no additional Sequences to transmit to the other L\_Port; or,
- the L\_Port is making the transition to the nonparticipating mode.

If LIP is recognized, the LPSM shall make the transition to the OPEN-INIT state. (See items 2 and 22.)

If LPByx is recognized:

- |
- if  $x = AL\_PA$  of the  $L\_Port$ , the received LPByx shall be discarded;
- if y = AL\_PA of the L\_Port, the LPSM shall end the current transmission; set the Bypass Circuit (if present); set LP\_BYPASS to TRUE (1); and, make the transition to the MONITORING state. (See items 12 and 13.)

If REPLICATE is TRUE (1), all received Transmission Words (except CLS and any Primitive Sequence) shall be discarded.

NOTE — This includes any frame(s) that traverses the Loop.

If the  $L_P$ ort requests another  $L_P$ ort to be either bypassed (REQ(bypass  $L_P$ ort y)) or enabled (REQ(enable  $L_P$ ort y) or REQ(enable all)), the LPSM shall begin to transmit LPByx, LPEyx, or LPEfx at the next Fill Word, until the Primitive Sequence is received.

If the LPSM detects a Loop failure on its inbound fibre or the L\_Port requests initialization (REQ(initialize)), the LPSM shall make the transition to the INITIALIZING state. (See items 1 and 21 and clause 10.)

If the L\_Port requests to transmit a MRKtx (REQ(mark as tx)), the LPSM shall transmit one MRKtx at the next appropriate Fill Word (see clause 7), unless REQ(mark as tx) is removed before MRKtx is transmitted.

See table 7 for complete input, output, and state transition rules.

17 **State 4 (OPENED) actions:** The LPSM shall set ARB\_WON to FALSE (0), REPLICATE shall be set to FALSE (0), and shall transmit the current Fill Word to replace the received OPNy. The L\_Port shall transmit at least six (6) current Fill Words before transmitting a CLS. The L\_Port shall process, and shall not retransmit subsequent Transmission Words received on its inbound fibre. The L\_Port shall transmit Primitive Signals, Primitive Sequences, or frames as specified in ANSI X3.230, FC-PH. (See 8.3.6.) If OPNyx was received, DUPLEX shall be set to TRUE (1); if OPNyy was received, DUPLEX shall be set to FALSE (0) and no Data frames shall be transmitted.

If Idle is received, the current Fill Word shall be set to Idle and ACCESS shall be set to TRUE (1).

If ARBx is received and x is not equal to the AL PA of the L Port, the current Fill Word shall be set to ARBx.

If a Fill Word is to be transmitted, the current Fill Word shall be used.

If OPNr or OPNy are received, they shall be discarded.

If CLS is received, the LPSM shall make the transition to the RECEIVED CLOSE state. (See items 9 and 19.)

If a subsequent OPNy or OPNr is received, the LPSM shall ignore the Primitive Signal.

If MRKtx is received where the MK\_TP and AL\_PS match the expected values, synchronization shall be performed. The received MRKtx shall not be retransmitted.

The LPSM may begin to close the Loop (REQ(close)) by transmitting CLS instead of the next Fill Word and then shall make the transition to the XMITTED CLOSE state. If a Class 1 connection exists, the L\_Port shall remove the Class 1 connection before transmitting a CLS; only the L\_Port which received EOFdt shall transmit CLS. (See items 8 and 18.)

| | | NOTE — Reasons for transmitting CLS include, but are not limited to:

- ARBx has been detected to indicate that another L\_Port is arbitrating (the OPENED L\_Port may close the Loop at a convenient time);
- frame transmission is required with a different L\_Port;
- there are no more Sequences to process with the other L\_Port in this circuit; or,
- the L\_Port is making the transition to the nonparticipating mode.

If LIP is recognized, the LPSM shall make the transition to the OPEN-INIT state. (See items 2 and 22.)

If LPByx is recognized (where y = AL\_PA of the L\_Port) or the L\_Port requests to be bypassed (REQ(bypass L\_Port)), the LPSM shall end the current transmission; set the Bypass Circuit (if present); set LP\_BYPASS to TRUE (1); and, make the transition to the MONITORING state. (See items 12 and 13.)

If the LPSM detects a Loop failure on its inbound fibre or the L\_Port requests initialization (REQ(initialize)), the LPSM shall make the transition to the INITIALIZING state. (See items 1 and 21 and clause 10.)

If the L\_Port requests to transmit a MRKtx (REQ(mark as tx)), the LPSM shall transmit one MRKtx at the next appropriate Fill Word (see clause 7), unless REQ(mark as tx) is removed before MRKtx is transmitted.

See table 8 for complete input, output, and state transition rules.

18 **State 5 (XMITTED CLOSE) actions:** The L\_Port shall continue to operate on the Loop. The LPSM shall transmit only the current Fill Word (except MRKtx). The L\_Port shall process, but shall not retransmit subsequent Transmission Words received on its inbound fibre (except MRKtx).

If Idle is received, the current Fill Word shall be set to Idle and ACCESS shall be set to TRUE (1).

If ARBx is received, the Fill Word shall be modified as follows:

- if x = hex 'F0': if ARB\_WON is TRUE (1), the current Fill Word shall be set to Idle and ACCESS shall be set to TRUE (1); if ARB\_WON is FALSE(0), the current Fill Word shall be set to ARB(F0);
- if  $x = AL_PA$  of the L\_Port, the received ARBx shall be discarded;
- if x <> AL\_PA of the L\_Port and if ARB\_WON is FALSE (0), the current Fill Word shall be set to ARBx.

If a Fill Word is to be transmitted, the current Fill Word shall be used.

If CLS is received, the LPSM shall transmit the current Fill Word and shall make the transition to the MONITORING state. (See items 12 and 13.)

If MRKtx is received:

- if x = AL\_PA of the L\_Port, the LPSM shall transmit the current Fill Word; the MRKtx is discarded;
- if the MK\_TP and AL\_PS match the expected values, synchronization shall be performed;
- if x <> AL\_PA of the L\_Port, the received MRKtx shall be retransmitted.

If LIP is recognized, the LPSM shall make the transition to the OPEN-INIT state. (See items 2 and 22.)

If LPByx is recognized(where y = AL\_PA of the L\_Port) or the L\_Port requests to be bypassed (REQ(bypass L\_Port)), the LPSM shall set the Bypass Circuit (if present); set LP\_BYPASS to TRUE (1); and, make the transition to the MONITORING state. (See items 12 and 13.) If any other LPByx is received, it shall be replaced with the current Fill Word.

If the LPSM detects a Loop failure on its inbound fibre or the L\_Port requests initialization (REQ(initialize)), the LPSM shall make the transition to the INITIALIZING state. (See items 1 and 21 and clause 10.)

If the L\_Port requests to transmit a MRKtx (REQ(mark as tx)), the LPSM shall transmit one MRKtx at the next appropriate Fill Word (see clause 7), unless REQ(mark as tx) is removed before MRKtx is transmitted.

See table 9 for complete input, output, and state transition rules.

19 **State 6 (RECEIVED CLOSE) actions:** The LPSM shall set REPLICATE to FALSE (0). The L\_Port may continue to transmit frames until Available\_BB\_Credit or EE\_Credit is exhausted. Any frame or R\_RDY received from the other L\_Port shall be discarded. The LPSM shall process, and shall not retransmit subsequent Transmission Words received on its inbound fibre. The L\_Port shall transmit Primitive Signals, Primitive Sequences, or frames as specified in ANSI X3.230, FC-PH. When the LPSM transmits CLS (REQ(close)), the LPSM shall make the transition to the MONITORING state. (See items 12 and 13.)

If Idle is received, the current Fill Word shall be set to Idle and ACCESS shall be set to TRUE (1).

If ARBx is received, the Fill Word shall be modified as follows:

- if x = hex 'F0': if ARB\_WON is TRUE (1), the current Fill Word shall be set to Idle and ACCESS shall be set to TRUE (1); if ARB\_WON is FALSE(0), the current Fill Word shall be set to ARB(F0);
- if  $x = AL_PA$  of the L\_Port, the received ARBx shall be discarded;
- if x <> AL\_PA of the L\_Port and if ARB\_WON is FALSE (0), the current Fill Word shall be set to ARBx.

If a Fill Word is to be transmitted, the current Fill Word shall be used.

If MRKtx is received where the MK\_TP and AL\_PS match the expected values, synchronization shall be performed. The received MRKtx shall not be retransmitted.

If LIP is recognized, the LPSM shall make the transition to the OPEN-INIT state. (See items 2 and 22.)

If LPByx is recognized (where  $y = AL_PA$  of the L\_Port) or the L\_Port requests to be bypassed (REQ(bypass L\_Port)), the LPSM shall end the current transmission; shall set the Bypass Circuit (if present); set LP\_BYPASS to TRUE (1); and, make the transition to the MONITORING state. (See items 12 and 13.)

If the LPSM detects a Loop failure on its inbound fibre or the L\_Port requests initialization (REQ(initialize)), the LPSM shall make the transition to the INITIALIZING state. (See items 1 and 21 and clause 10.)

If the L\_Port requests to transmit a MRKtx (REQ(mark as tx)), the LPSM shall transmit one MRKtx at the next appropriate Fill Word (see clause 7), unless REQ(mark as tx) is removed before MRKtx is transmitted.

See table 10 for complete input, output, and state transition rules.

33

20 State 7 (TRANSFER) actions: The LPSM shall set REPLICATE to FALSE (0). The L\_Port shall continue to operate on the Loop. The LPSM shall transmit only the current Fill Word (except MRKtx). The L\_Port shall process, but shall not retransmit subsequent Transmission Words received on its inbound fibre (except MRKtx).

If Idle is received, the current Fill Word shall be set to Idle and ACCESS shall be set to TRUE (1).

If ARB(F0) is received, the current Fill Word shall be set to Idle and ACCESS shall be set to TRUE (1). Receiving ARB(F0) indicates that no other L\_Port is now arbitrating (i.e., no L\_Port changed ARB(F0) to ARBx). Setting ACCESS to TRUE (1), resets the access window for L\_Ports that use the fairness algorithm.

If a Fill Word is to be transmitted, the current Fill Word shall be used.

#### If CLS is received:

- if the L\_Port still requires access to the Loop (REQ(open yx) or REQ(open yy), the LPSM shall transmit OPNy to replace the received CLS and shall make the transition to the OPEN state. (See item 11 and 16);
- if the L\_Port still requires access to the Loop (REQ(open fr) or REQ(open yr)), the LPSM shall transmit OPNr to replace the received CLS, shall set REPLICATE to TRUE (1), and shall make the transition to the OPEN state. (See item 11 and 16);
- if the L\_Port no longer needs access to the Loop (REQ(monitor)), the LPSM shall make the transition to the MONITORING state. (See items 12 and 13.)

#### If MRKtx is received:

- if x = AL\_PA of the L\_Port, the LPSM shall transmit the current Fill Word; the MRKtx is discarded;
- if the MK\_TP and AL\_PS match the expected values, synchronization shall be performed;
- if x <> AL PA of the L Port, the received MRKtx shall be retransmitted.

If LIP is recognized, the LPSM shall make the transition to the OPEN-INIT state. (See items 2 and 22.)

If LPByx is recognized (where  $y = AL_PA$  of the L\_Port) or the L\_Port requests to be bypassed (REQ(bypass L\_Port)), the LPSM shall set the Bypass Circuit (if present); set LP\_BYPASS to TRUE (1); and, make the transition to the MONITORING state. (See items 12 and 13.) If any other LPByx is received, it shall be replaced by the current Fill Word.

If the LPSM detects a Loop failure on its inbound fibre or the L\_Port requests initialization (REQ(initialize)), the LPSM shall make the transition to the INITIALIZING state. (See items 1 and 21 and clause 10.)

If the L\_Port requests to transmit a MRKtx (REQ(mark as tx)), the LPSM shall transmit one MRKtx at the next appropriate Fill Word (see clause 7), unless REQ(mark as tx) is removed before MRKtx is transmitted.

See table 11 for complete input, output, and state transition rules.

21 **State 8 (INITIALIZING) actions:** The LPSM shall set LP\_BYPASS to FALSE (0); shall transmit twelve (12) LIPs; and, shall not retransmit received Transmission Words except LPByx and LPE. The L\_Port shall continue to transmit LIP for up to two (2) AL\_TIMEs (see 7.7) and monitor only for LIP, LPByx, and LPE.

During normal initialization the L\_Port shall react as follows:

- if any LIP is recognized, the LPSM shall make the transition to the OPEN-INIT state. (See items 2 and 22);
- if LPByx is recognized, where y = AL\_PA of the L\_Port, the LPSM shall set the Bypass Circuit (if present); set LP\_BYPASS to TRUE (1); and, make the transition to the MONITORING state. (See items 12 and 13.) Any other LPByx shall be retransmitted;
- if LPEyx or LPEfx is recognized, the received LPE shall be retransmitted;
- if LIP or LPByx has not been recognized within two (2) AL\_TIMEs, either there is a non-L\_Port on the Loop or a Loop failure has been detected. If a non-L\_Port is suspected, the L\_Port shall go to the OLD\_PORT state. (See items 3 and 23.) If a Loop failure is suspected, the L\_Port shall attempt to recover the Loop by continuing in the INITIALIZING state and using the procedure outlined in annex I.2.2 to bypass a failing L\_Port.

During Loop recovery the L\_Port shall react as follows:

- if any LIP is recognized, the LPSM shall make the transition to the OPEN-INIT state. (See items 2 and 22);
- if LPByx is recognized, where x = AL\_PA of the L\_Port, the LBPyx shall be replaced by LIP. Since the transmitted LPByx was received, presumably, the Loop is operational. The L\_Port shall reenter the INITIALIZING state.
- if LPByx is recognized, where y = AL\_PA of the L\_Port, the LPSM shall set the Bypass Circuit (if present); set LP\_BYPASS to TRUE (1); and, make the transition to the MONITORING state. (See items 12 and 13);
- if any other LPByx is received, it shall be retransmitted;
- if LPEyx or LPEfx is recognized, where x = AL\_PA of the L\_Port, the LPE shall be replaced by LIP. Since the transmitted LPE was received, presumably, the Loop is operational. The L\_Port shall reenter the INITIALIZING state;
- if any other LPE is received, it shall be retransmitted;
- if the L\_Port is unsuccessful in its attempt to recover the Loop (i.e., LIP or the transmitted LPByx was not received during two (2) AL\_TIMEs of each bypass attempt), the L\_Port shall go to the OLD\_PORT state. (See items 3 and 23.)

If at any time in the INITIALIZING state the L\_Port requests to be bypassed (REQ(bypass L\_Port)), the LPSM shall set the Bypass Circuit (if present); set LP\_BYPASS to TRUE (1); and, make the transition to the MONITORING state. (See items 12 and 13.)

See table 12 for complete input, output, and state transition rules.

22 **State 9 (OPEN-INIT) actions:** The L\_Port shall set ACCESS to TRUE (1), shall set the current Fill Word to Idle, shall set the "Alternate BB\_Credit Management" bit to *I*, shall set BB\_Credit to zero (0), shall transmit at least twelve (12) LIPs of the same type as the last LIP received, and shall transmit the current Fill Word for AL\_TIME to remove all LIPs from the Loop (all received Transmission Words, except LPByx and LPE, shall be ignored during this time).

When the current Fill Word has been sent for AL\_TIME, the L\_Port shall continue with the initialization procedure described in 10.4.

During initialization only, two types of L\_Ports are identified in the OPEN-INIT state:

- **Loop master:** This L\_Port shall transmit and receive the Loop Initialization Sequences identified in 10.4.
- Non-Loop master: This L\_Port shall receive and retransmit the Loop Initialization Sequences as identified in 10.4.

The following common events apply to all L\_Ports while performing the procedure in 10.4:

- if LIP is recognized, the LPSM shall reenter the OPEN-INIT state (i.e., transmit at least twelve (12) LIPS of the same type as the last LIP received, etc.);
- if LPByx is recognized:
  - if  $x = AL_PA$  of the L\_Port, the received LPByx shall be discarded;
  - if y = AL\_PA of the L\_Port, the LPSM shall set the Bypass Circuit (if present); set LP\_BYPASS to TRUE (1); and, make the transition to the MONITORING state. (See items 12 and 13);
  - if y <> AL\_PA of the L\_Port, the received LPByx shall be retransmitted.
- if LPE is recognized:
  - if  $x = AL_PA$  of the L\_Port, the received LPE shall be discarded;
  - if x <> AL\_PA of the L\_Port, the received LPE shall be retransmitted.
- if the L\_Port requests to be bypassed (REQ(bypass L\_Port)), the LPSM shall set the Bypass Circuit (if present); set LP BYPASS to TRUE (1); and, make the transition to the MONITORING state. (See items 12 and 13);
- if the L\_Port requests another L\_Port to be either bypassed or enabled (REQ(bypass L\_Port y) or REQ(enable L\_Port y) or REQ(enable all)), the LPSM shall transmit LPByx, LPEyx, or LPEfx until the Primitive Sequence is received;
- if the L\_Port no longer requires access to the Loop (REQ(nonparticipat.)), the LPSM shall make the transition to the MONITORING state. (See items 12 and 13);
- if the LPSM detects a Loop failure on its inbound fibre or the L\_Port requests initialization (REQ(initialize)), the LPSM shall make the transition to the INITIALIZING state. (See items 1 and 21.)

See table 13 for complete input, output, and state transition rules.

23 **State A (OLD-PORT) actions:** The LPSM shall set the current Fill Word to Idle; the L\_Port shall process, but the LPSM shall not retransmit Transmission Words received on its inbound fibre. The L\_Port shall transmit Primitive Signals, Primitive Sequences, or frames as specified in ANSI X3.230, FC-PH. Before Login<sup>2</sup>, the "Alternate BB\_Credit Management" bit shall be set to 0 and the BB\_Credit shall be set to one (1).

The LPSM shall monitor for LIP. If LIP is recognized, the L\_Port shall implicitly Logout with the other non-L\_Port and shall make the transition to the OPEN-INIT state. (See items 2 and 22.)

If the LPSM detects a Loop failure on its inbound fibre or the L\_Port requests initialization (REQ(initialize)), the LPSM shall make the transition to the INITIALIZING state. (See items 1 and 21 and clause 10.)

See table 14 for complete input, output, and state transition rules.

## 9 L\_Port state transition tables

This clause provides a summary of the transitions from one state to the next in the LPSM that are based directly on receipt of information from the inbound fibre or from L\_Port controls. All inputs affecting the LPSM are repeated in each table to provide an exhaustive list of related outputs and transitions.

#### NOTES

- 1 Each Primitive Sequence entry in the following tables represents the point of recognition (i.e., the third consecutive Transmission Word of the same Ordered Set has been received). The entry labelled "ANY OTHER O.S." addresses the first and second Ordered Set of each Primitive Sequence. (See ANSI X3.230, FC-PH, 16.4.1.)
- 2 Requests to an L\_Port which are not appropriate inputs may be ignored. Some implementations may choose to report an error status to the L\_Port for these requests.

The ENTRY ACTIONS in the top block of tables 4-14 shall be completed before the LPSM shall recognize any condition specified in the column labeled 'INPUT.'

The L\_Port shall only set one control at a time (e.g., REQ(monitor)). Except for certain L\_Port controls (e.g., REQ(bypass L\_Port) and REQ(initialize)), received Primitive Signals and Sequences shall have higher priority than L\_Port controls (i.e., the tables shall be processed from top to bottom).

The following abbreviations are used in tables 4 through 14:

app. appropriate

**CFW** Current Fill Word

**Inst.** Instantaneous

N/A Not Applicable to this state

**FP** Framing Protocol

PSig FC-PH Primitive Signal(s)

**PSeq** FC-PH Primitive Sequence(s)

N/C No Change

h-d half-duplex

**f-d** full-duplex

O.S. Ordered Set

<sup>&</sup>lt;sup>2</sup>Private NL\_Ports may not support a Fabric Login.

Table 4 — MONITORING (State 0) transitions

| Table 7 — MOMTORING (State 0) transitions                                                                                                           |                                                                           |                                                                     |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------|--|
| ACCESS = N/C DUPLEX =                                                                                                                               | ENTRY ACTIONS  O ARB_WON = 0 CFW = N/C                                    | REPLICATE = 0<br>LP_BYPASS = N/C                                    |  |
| INPUT                                                                                                                                               | OUTPUT                                                                    | NEXT STATE                                                          |  |
| LOSS of SYNC. < R_T_TOV LOOP FAILURE                                                                                                                | Idle                                                                      | MONITORING                                                          |  |
| LP_BYPASS = 0 LP_BYPASS = 1 INVALID TRANS. CHAR RUNNING DISP at 0.S. ELASTICITY WORD REQD VALID DATA WORD VALID TRANS. WORD = 0.S. FRAME DELIMITERS | None/Inst.<br>None/Inst.<br>Any Valid T. Char.<br>CFW<br>CFW<br>Same Word | INITIALIZING MONITORING MONITORING MONITORING MONITORING MONITORING |  |
| SOFxx<br>EOFxx<br>PRIMITIVE SIGNALS                                                                                                                 | Same Word<br>Same Word                                                    | MONITORING<br>MONITORING                                            |  |
| Idle<br>R_RDY<br>ARB(F0)                                                                                                                            | CFW = Idle<br>ACCESS = 1<br>CFW<br>Same Word                              | MONITORING<br>MONITORING                                            |  |
| CFW = Idle<br>CFW <> Idle                                                                                                                           | CFW<br>CFW = ARB(F0)                                                      | MONITORING                                                          |  |
| ARBx                                                                                                                                                | CFW - ARB(F0)                                                             | MONITORING                                                          |  |
| non-participat.                                                                                                                                     | CFW = ARBx<br>CFW                                                         | MONITORING                                                          |  |
| x <> AL_PA x = AL_PA                                                                                                                                | CFW = ARBx<br>CFW<br>CFW                                                  | MONITORING<br>MONITORING                                            |  |
| OPNr (OPNfr OPNyr) non-participat. participating f = hex 'FF'                                                                                       | Same Word                                                                 | MONITORING                                                          |  |
| LP_BYPASS = 0  LP_BYPASS = 1  y = AL_PA                                                                                                             | REPLICATE = 1<br>Same Word<br>Same Word                                   | MONITORING<br>MONITORING<br>MONITORING                              |  |
| LP_BYPASS = 0  LP_BYPASS = 1                                                                                                                        | REPLICATE = 1 Same Word Same Word Same Word                               | MONITORING<br>MONITORING<br>MONITORING                              |  |
| All other OPNr OPNy non-participat. participating                                                                                                   | Same Word                                                                 | MONITORING MONITORING                                               |  |
| y = AL_PA LP_BYPASS = 0 LP_BYPASS = 1 y <> AL_PA CLS REPLICATE = 0                                                                                  | None/Inst. Same Word Same Word                                            | OPENED MONITORING MONITORING MONITORING                             |  |
| REPLICATE = 1                                                                                                                                       | REPLICATE = 0<br>Same Word                                                | MONITORING                                                          |  |
| MRKtx x = AL_PA x <> AL_PA PRIMITIVE SEQUENCES                                                                                                      | CFW<br>Same Word                                                          | MONITORING<br>MONITORING                                            |  |
| NOS<br>OLS<br>LR<br>LRR<br>LIP                                                                                                                      | Same Word<br>Same Word<br>Same Word<br>Same Word                          | MONITORING<br>MONITORING<br>MONITORING<br>MONITORING                |  |
| LP_BYPASS = 0<br>LP_BYPASS = 1                                                                                                                      | None/Inst.<br>Same Word                                                   | OPEN-INIT<br>non-participat.<br>MONITORING                          |  |
| LPByx<br>x = AL_PA<br>y <> AL_PA<br>y = AL_PA<br>LPB (LPEyx LPEfx)<br>x = AL_PA                                                                     | CFW Same Word LP_BYPASS = 1 CFW                                           | MONITORING MONITORING MONITORING MONITORING                         |  |
| y <> AL_PA<br>y = AL_PA<br>f = hex 'FF'<br>ANY OTHER O.S.                                                                                           | Same Word LP_BYPASS = 0 LP_BYPASS = 0 Same Word                           | MONITORING<br>MONITORING<br>MONITORING<br>MONITORING                |  |

(Continued)

Table 4 (concluded) — MONITORING (State 0) transitions

| L_PORT CONTROLS REQ(monitor) | None/Inst.        | MONITORING   |
|------------------------------|-------------------|--------------|
| REQ(arbitrate as x)          |                   |              |
| ACCESS = 0                   | None/Inst.        | MONITORING   |
| ACCESS = 1                   | None/Inst.        | ARBITRATING  |
| REQ(open yx) f-d             | None/Inst.        | MONITORING   |
| REQ(open yy) h=d             | None/Inst.        | MONITORING   |
| REQ(open fr)                 | None/Inst.        | MONITORING   |
| REQ(open yr)                 | None/Inst.        | MONITORING   |
| REQ(close)                   | None/Inst.        | MONITORING   |
| REQ(transfer)                | None/Inst.        | MONITORING   |
| REQ(old-port)                | None/Inst.        | MONITORING   |
| REQ(participating)           | None/Inst.        | INITIALIZING |
| REQ(nonparticipat.)          | Transmit 12 LIPs  | MONITORING   |
| REQ(mark as tx)              | MRKtx at the next | MONITORING   |
|                              | app. Fill Word    |              |
| REQ(bypass L_Port)           | $LP_BYPASS = 1$   | MONITORING   |
| REQ(bypass L_Port y)         | None/Inst.        | MONITORING   |
| REQ(enable L_Port)           | LP_BYPASS = 0     | MONITORING   |
| $REQ(enable a\overline{l}1)$ | None/Inst.        | MONITORING   |
| REQ(enable L_Port y)         | None/Inst.        | MONITORING   |
| REQ(initialize)              | None/Inst.        | INITIALIZING |
|                              |                   |              |

**Table 5 — ARBITRATING (State 1) transitions** 

| Table 5 — ARDITRATING (State 1) transitions                                                                                                                                      |                                                                 |                                                                          |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------|
| ACCESS = N/C DUPLEX =                                                                                                                                                            | ENTRY ACTIONS = N/C ARB_WON = N/C                               | REPLICATE = N/C                                                          |
| INPUT                                                                                                                                                                            | OUTPUT                                                          | NEXT STATE                                                               |
| LOSS of SYNC. < R_T_TOV<br>LOOP FAILURE<br>INVALID TRANS. CHAR<br>RUNNING DISP at O.S.<br>ELASTICITY WORD REQD<br>VALID DATA WORD<br>VALID TRANS. WORD =O.S.<br>FRAME DELIMITERS | None/Inst.<br>Any Valid T. Char.<br>CFW<br>CFW<br>Same Word     | ARBITRATING INITIALIZING ARBITRATING ARBITRATING ARBITRATING ARBITRATING |
| SOFXX<br>EOFXX<br>PRIMITIVE SIGNALS                                                                                                                                              | Same Word<br>Same Word                                          | ARBITRATING<br>ARBITRATING                                               |
| Idle                                                                                                                                                                             | CFW = own ARBx<br>CFW                                           | ARBITRATING                                                              |
| R_RDY<br>ARBx                                                                                                                                                                    | Same Word                                                       | ARBITRATING                                                              |
| $x < AL_PA$ $x > AL_PA$                                                                                                                                                          | CFW = ARBx<br>CFW<br>CFW = own ARBx                             | ARBITRATING                                                              |
| x = AL_PA<br>OPNr (OPNfr OPNyr)                                                                                                                                                  | CFW<br>None/Inst.                                               | ARBITRATING<br>ARBITRATION WON                                           |
| f = hex 'FF'<br>y = AL_PA                                                                                                                                                        | REPLICATE = 1 Same Word REPLICATE = 1                           | ARBITRATING                                                              |
| All other OPNr<br>OPNy                                                                                                                                                           | Same Word<br>Same Word                                          | ARBITRATING<br>ARBITRATING                                               |
| y <> AL_PA<br>y = AL_PA<br>CLS                                                                                                                                                   | Same Word<br>N/A                                                | ARBITRATING<br>OPENED                                                    |
| REPLICATE = 0<br>REPLICATE = 1                                                                                                                                                   | Same Word<br>REPLICATE = 0<br>Same Word                         | ARBITRATING ARBITRATING                                                  |
| MRKtx<br>x = AL_PA                                                                                                                                                               | CFW                                                             | ARBITRATING                                                              |
| x <> AL_PA PRIMITIVE SEQUENCES                                                                                                                                                   | Same Word                                                       | ARBITRATING                                                              |
| NOS<br>OLS<br>LR                                                                                                                                                                 | Same Word<br>Same Word<br>Same Word                             | ARBITRATING<br>ARBITRATING<br>ARBITRATING                                |
| LRR<br>LIP<br>LPByx                                                                                                                                                              | Same Word<br>None/Inst.                                         | ARBITRATING<br>OPEN-INIT                                                 |
| y <> AL_PA<br>y = AL_PA<br>LPE (LPEyx LPEfx)<br>ANY OTHER O.S.                                                                                                                   | Same Word<br>LP_BYPASS = 1<br>Same Word<br>Same Word            | ARBITRATING<br>MONITORING<br>ARBITRATING<br>ARBITRATING                  |
| L_PORT CONTROLS  REQ(monitor)  REQ(arbitrate as x)  REQ(open yx) f-d                                                                                                             | None/Inst.<br>None/Inst.<br>None/Inst.                          | ARBITRATING<br>ARBITRATING<br>ARBITRATING                                |
| REQ(open yy) h-d<br>REQ(open fr)<br>REQ(open yr)                                                                                                                                 | None/Inst.<br>None/Inst.<br>None/Inst.                          | ARBITRATING ARBITRATING ARBITRATING ARBITRATING                          |
| REQ(close)<br>REQ(transfer)<br>REQ(old-port)                                                                                                                                     | None/Inst.<br>None/Inst.<br>None/Inst.                          | ARBITRATING<br>ARBITRATING<br>ARBITRATING                                |
| REQ(participating)<br>REQ(nonparticipat.)<br>REQ(mark as tx)                                                                                                                     | None/Inst.<br>None/Inst.<br>MRKtx at the next<br>app. Fill Word | ARBITRATING<br>ARBITRATING<br>ARBITRATING                                |
| REQ(bypass L_Port) REQ(bypass L_Port y) REQ(enable L_Port)                                                                                                                       | app. Fill word LP_BYPASS = 1 None/Inst. None/Inst.              | MONITORING<br>ARBITRATING<br>ARBITRATING                                 |
| REQ(enable all) REQ(enable L_Port y) REQ(initialize)                                                                                                                             | None/Inst.<br>None/Inst.<br>None/Inst.                          | ARBITRATING ARBITRATING ARBITRATING INITIALIZING                         |

Table 6 — ARBITRATION WON (State 2) transitions<sup>3</sup>

ENTRY ACTIONS

ACCESS(fair) = 0 DUPLEX = N/C ARB\_WON = 1

ACCESS(unfair) = 1 CFW = ARB(F0)

If REPLICATE = 1, transmit CLS and go to TRANSFER state.

| INPUT                   | OUTPUT             | NEXT STATE    |
|-------------------------|--------------------|---------------|
| LOSS of SYNC. < R T TOV |                    | N/A           |
| LOOP FAILURE            | N/A                | N/A           |
| INVALID TRANS. CHAR     | N/A                | N/A           |
| RUNNING DISP at O.S.    | N/A                | N/A           |
| ELASTICITY WORD REOD    | N/A                | N/A           |
| VALID DATA WORD         | N/A                | N/A           |
| VALID TRANS. WORD =0.S. | ·                  | ,             |
| FRAME DELIMITERS        |                    |               |
| SOFxx                   | N/A                | N/A           |
| EOFxx                   | N/A                | N/A           |
| PRIMITIVE SIGNALS       | ,                  | ,             |
| Idle                    | N/A                | N/A           |
| R RDY                   | N/A                | N/A           |
| ARBX                    | N/A                | N/A           |
| OPNr                    | N/A                | N/A           |
| OPNy                    | N/A                | N/A           |
| CLS                     | N/A                | N/A           |
| MRKtx                   | N/A                | N/A           |
| PRIMITIVE SEQUENCES     | ,                  | ,             |
| NOS                     | N/A                | N/A           |
| OLS                     | N/A                | N/A           |
| LR                      | N/A                | N/A           |
| LRR                     | N/A                | N/A           |
| LIP                     | N/A                | N/A           |
| LPByx                   | N/A                | N/A           |
| LPE (LPEyx LPEfx)       | N/A                | N/A           |
| ANY OTHER O.S.          | N/A                | N/A           |
| L PORT CONTROLS         |                    | ·             |
| -<br>REQ(monitor)       | N/A                | N/A           |
| REQ(arbitrate as x)     | N/A                | N/A           |
| REQ(open yx) f-d        | OPNyx              | OPEN          |
| REQ(open yy) h=d        | OPNyy              | OPEN          |
| REQ(open fr)            | OPNfr; REPLICATE=1 | OPEN          |
| REQ(open yr)            | OPNyr; REPLICATE=1 | OPEN          |
| REQ(close)              | CLS                | XMITTED CLOSE |
| REQ(transfer)           | N/A                | N/A           |
| REQ(old-port)           | N/A                | N/A           |
| REQ(participáting)      | N/A                | N/A           |
| REQ(nonparticipat.)     | N/A                | N/A           |
| REQ(mark as tx)         | N/A                | N/A           |
| REQ(bypass L Port)      | n/A                | N/A           |
| REQ(bypass L Port'y)    | N/A                | N/A           |
| REQ(enable L_Port)'     | n/A                | N/A           |
| REQ(enable all)         | N/A                | N/A           |
| REQ(enable L Port y)    | n/A                | N/A           |
| REQ(initialize)         | N/A                | N/A           |

<sup>&</sup>lt;sup>3</sup>The REQ(close) line in this state may be changed in a future FC-AL standard to OPNyy (where y= AL\_PA of the transmitting L\_Port) and the OPEN state. This forces the last arbitration winner to reset the fairness window.

**Table 7 — OPEN (State 3) transitions** 

|               | EN              | TRY ACTIONS       |             |       |
|---------------|-----------------|-------------------|-------------|-------|
| ACCESS = N/C  | DUPLEX = N/C    | $ARB_WON = N/C$   | REPLICATE : | = N/C |
| Transmit at l | east six (6) CF | Ws and R_RDY (see | 8.3.6)      |       |

| Transmit at least six (6) CFWs and R_RDY (see 8.3.6) |                                        |                |  |
|------------------------------------------------------|----------------------------------------|----------------|--|
| INPUT                                                | OUTPUT                                 | NEXT STATE     |  |
| LOSS of SYNC. < R_T_TOV                              | FC-2 FP/PSig/PSeq                      | OPEN           |  |
| LOOP FAILURE                                         | None/Inst.                             | INITIALIZING   |  |
| INVALID TRANS. WORD                                  | FC-2 FP/PSig/PSeq                      | OPEN           |  |
| RUNNING DISP at O.S.                                 | FC-2 FP/PSig/PSeq                      | OPEN           |  |
| ELASTICITY WORD REQD                                 | N/A                                    | OPEN           |  |
| VALID DATA WORD                                      | FC-2 FP/PSig/PSeq                      | OPEN           |  |
| VALID TRANS. WORD = O.S.                             |                                        |                |  |
| FRAME DELIMITERS                                     | EG 2 ED/DG:/DG                         | ODEM           |  |
| SOFxx<br>EOFxx                                       | FC-2 FP/PSig/PSeq<br>FC-2 FP/PSig/PSeq | OPEN           |  |
| PRIMITIVE SIGNALS                                    | rc-z rP/PSIg/PSeq                      | OPEN           |  |
| Idle                                                 | CFW = Idle                             |                |  |
| 1410                                                 | ACCESS = 1                             |                |  |
|                                                      | FC-2 FP/PSig/PSeq                      | OPEN           |  |
| R_RDY                                                | FC-2 FP/PSig/PSeq                      | OPEN           |  |
| ARB(F0)                                              | CFW = Idle                             |                |  |
|                                                      | ACCESS = 1                             |                |  |
|                                                      | FC-2 FP/PSig/PSeq                      | OPEN           |  |
| ARBx                                                 | FC-2 FP/PSig/PSeq                      | OPEN           |  |
| OPNr                                                 | FC-2 FP/PSig/PSeq                      | OPEN           |  |
| OPNy                                                 | FC-2 FP/PSig/PSeq                      | OPEN           |  |
| CLS                                                  | FC-2 FP/PSig/PSeq                      | RECEIVED CLOSE |  |
| MRKtx                                                | FC-2 FP/PSig/PSeq                      | OPEN           |  |
| PRIMITIVE SEQUENCES                                  | 01.0                                   | ODEM           |  |
| NOS                                                  | OLS                                    | OPEN           |  |
| OLS<br>LR                                            | LR<br>LRR                              | OPEN<br>OPEN   |  |
| LRR                                                  | Idle                                   | OPEN           |  |
| LIP                                                  | None/Inst.                             | OPEN-INIT      |  |
| LPByx                                                | None, inse.                            | 01 111 11111   |  |
| x = AL_PA                                            | CFW                                    | OPEN           |  |
| y <> AL_PA                                           | FC-2 FP/PSig/PSeq                      | OPEN           |  |
| y = AL_PA                                            | LP_BYPASS = 1                          | MONITORING     |  |
| LPE (LPEyx LPEfx)                                    | FC-2 FP/PSig/PSeq                      | OPEN           |  |
| ANY OTHER O.S.                                       | FC-2 FP/PSig/PSeq                      | OPEN           |  |
| L_PORT CONTROLS                                      |                                        |                |  |
| REQ(monitor)                                         | None/Inst.                             | OPEN           |  |
| REQ(arbitrate as x)                                  | None/Inst.                             | OPEN           |  |
| REQ(open yx) f-d                                     | None/Inst.                             | OPEN           |  |
| REQ(open yy) h-d                                     | None/Inst.                             | OPEN           |  |
| REQ(open fr) REQ(open yr)                            | None/Inst.                             | OPEN           |  |
| REPLICATE = 0                                        | None/Inst.                             | OPEN           |  |
| REPLICATE = 0                                        | OPNyr at the next                      | OPEN           |  |
|                                                      | Fill Word                              | - ==-          |  |
| REQ(close)                                           | CLS at the next                        | XMITTED CLOSE  |  |
|                                                      | app. Fill Word                         | when CLS sent  |  |
| REQ(transfer)                                        |                                        |                |  |
| ACCESS = 1                                           | CLS at the next                        | TRANSFER       |  |
|                                                      | app. Fill Word                         | when CLS sent  |  |
| ACCESS = 0                                           | None/Inst.                             | OPEN           |  |
| REQ(old-port)                                        | None/Inst.                             | OPEN           |  |
| REQ(participating)                                   | None/Inst.                             | OPEN           |  |
| REQ(nonparticipat.)                                  | None/Inst.                             | OPEN           |  |
| REQ(mark as tx)                                      | MRKtx at the next app. Fill Word       | OPEN           |  |
| REQ(bypass L_Port)                                   | LP_BYPASS = 1                          | MONITORING     |  |
| REQ(bypass L_Port y)                                 | LPByx at the next                      | OPEN           |  |
| 1.22(2) 12.010 1/                                    | Fill Word                              | 0.2 DIV        |  |
| REO(enable L Port)                                   | None/Inst.                             | OPEN           |  |
| REQ(enable all)                                      | LPEfx at the next                      | OPEN           |  |
|                                                      | Fill Word                              |                |  |
| REQ(enable L_Port y)                                 | LPEyx at the next                      | OPEN           |  |
| _                                                    | Fill Word                              |                |  |
| REQ(initialize)                                      | None/Inst.                             | INITIALIZING   |  |
| L                                                    |                                        | l              |  |

Table 8 — OPENED (State 4) transitions

ENTRY ACTIONS

ACCESS = N/C DUPLEX = 1 if OPNyx ARB\_WON = 0

REPLICATE = 0 DUPLEX = 0 if OPNyy

Transmit at least six (6) CFWs and R\_RDY (see 8.3.6)

| Transmit at least six                                                                                                                                        | (6) CFWs and R_RDY (se                                                                                                                   | ee 8.3.6)                                               |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|
| INPUT                                                                                                                                                        | OUTPUT                                                                                                                                   | NEXT STATE                                              |
| LOSS of SYNC. < R_T_TOV<br>LOOP FAILURE<br>INVALID TRANS. WORD<br>RUNNING DISP at O.S.<br>ELASTICITY WORD REQD<br>VALID DATA WORD<br>VALID TRANS. WORD =0.S. | FC-2 FP/PSig/PSeq<br>None/Inst.<br>FC-2 FP/PSig/PSeq<br>FC-2 FP/PSig/PSeq<br>N/A<br>FC-2 FP/PSig/PSeq                                    | OPENED INITIALIZING OPENED OPENED OPENED OPENED         |
| FRAME DELIMITERS SOFXX EOFXX PRIMITIVE SIGNALS                                                                                                               | FC-2 FP/PSig/PSeq<br>FC-2 FP/PSig/PSeq                                                                                                   | OPENED<br>OPENED                                        |
| Idle<br>R_RDY<br>ARBx                                                                                                                                        | CFW = Idle<br>ACCESS = 1<br>FC-2 FP/PSig/PSeq<br>FC-2 FP/PSig/PSeq                                                                       | OPENED<br>OPENED                                        |
| x <> AL_PA  x = AL_PA  OPNr  OPNy  CLS  MRKTX                                                                                                                | CFW = ARBx<br>FC-2 FP/PSig/PSeq<br>FC-2 FP/PSig/PSeq<br>FC-2 FP/PSig/PSeq<br>FC-2 FP/PSig/PSeq<br>FC-2 FP/PSig/PSeq<br>FC-2 FP/PSig/PSeq | OPENED OPENED OPENED OPENED RECEIVED CLOSE OPENED       |
| PRIMITIVE SEQUENCES NOS OLS LR LRR LIP LPByx                                                                                                                 | OLS<br>LR<br>LRR<br>Idle<br>None/Inst.                                                                                                   | OPENED OPENED OPENED OPENED OPEN-INIT                   |
| y <> AL_PA y = AL_PA LPE (LPEyx LPEfx) ANY OTHER O.S. L_PORT CONTROLS                                                                                        | FC-2 FP/PSig/PSeq<br>LP_BYPASS = 1<br>FC-2 FP/PSig/PSeq<br>FC-2 FP/PSig/PSeq                                                             | OPENED<br>MONITORING<br>OPENED<br>OPENED                |
| REQ(monitor) REQ(arbitrate as x) REQ(open yx) f-d REQ(open yy) h-d REQ(open fr) REQ(open yr) REQ(close)                                                      | None/Inst. None/Inst. None/Inst. None/Inst. None/Inst. CLS at the next                                                                   | OPENED OPENED OPENED OPENED OPENED OPENED XMITTED CLOSE |
| REQ(transfer) REQ(old-port) REQ(participating) REQ(nonparticipat.) REQ(mark as tx)                                                                           | app. Fill Word None/Inst. None/Inst. None/Inst. Mone/Inst. MRKtx at the next app. Fill Word                                              | when CLS sent OPENED OPENED OPENED OPENED OPENED        |
| REQ(bypass L_Port) REQ(bypass L_Port y) REQ(enable L_Port) REQ(enable all) REQ(enable L_Port y) REQ(initialize)                                              | LP_BYPASS = 1 None/Inst. None/Inst. None/Inst. None/Inst. None/Inst.                                                                     | MONITORING OPENED OPENED OPENED OPENED INITIALIZING     |

**Table 9 — XMITTED CLOSE (State 5) transitions** 

| ACCESS = N/C DUPLEX =                                                                                                                                                                      | ENTRY ACTIONS N/C ARB_WON = N/C                                                                                                                                                 | REPLICATE = N/C                                                                                                                                                                                                              |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INPUT                                                                                                                                                                                      | OUTPUT                                                                                                                                                                          | NEXT STATE                                                                                                                                                                                                                   |
| LOSS of SYNC. < R_T_TOV<br>LOOP FAILURE<br>INVALID TRANS. WORD<br>RUNNING DISP at O.S.<br>ELASTICITY WORD REQD<br>VALID DATA WORD<br>VALID TRANS. WORD = O.S.<br>FRAME DELIMITERS          | Idle<br>None/Inst.<br>CFW<br>CFW<br>N/A<br>CFW                                                                                                                                  | XMITTED CLOSE<br>INITIALIZING<br>XMITTED CLOSE<br>XMITTED CLOSE<br>XMITTED CLOSE<br>XMITTED CLOSE                                                                                                                            |
| SOFXX<br>EOFXX<br>PRIMITIVE SIGNALS<br>Idle                                                                                                                                                | CFW<br>CFW = Idle<br>ACCESS = 1                                                                                                                                                 | XMITTED CLOSE<br>XMITTED CLOSE                                                                                                                                                                                               |
| R_RDY<br>ARB(F0)<br>ARB_WON = 1                                                                                                                                                            | CFW CFW = Idle                                                                                                                                                                  | XMITTED CLOSE<br>XMITTED CLOSE                                                                                                                                                                                               |
| ARB_WON = 0                                                                                                                                                                                | ACCESS = 1<br>CFW<br>CFW = ARB(F0)<br>CFW                                                                                                                                       | XMITTED CLOSE                                                                                                                                                                                                                |
| ARBX<br>x <> AL_PA<br>ARB_WON = 1<br>ARB_WON = 0                                                                                                                                           | CFW<br>CFW = ARBx                                                                                                                                                               | XMITTED CLOSE                                                                                                                                                                                                                |
| x = AL_PA OPNr OPNy CLS                                                                                                                                                                    | CFW<br>CFW<br>CFW<br>CFW<br>CFW                                                                                                                                                 | XMITTED CLOSE XMITTED CLOSE XMITTED CLOSE XMITTED CLOSE MONITORING                                                                                                                                                           |
| MRKtx<br>x = AL_PA<br>x <> AL_PA<br>PRIMITIVE SEQUENCES                                                                                                                                    | CFW<br>Same Word                                                                                                                                                                | XMITTED CLOSE<br>XMITTED CLOSE                                                                                                                                                                                               |
| NOS OLS LR LRR LIP LPByx                                                                                                                                                                   | CFW<br>CFW<br>CFW<br>None/Inst.                                                                                                                                                 | XMITTED CLOSE XMITTED CLOSE XMITTED CLOSE XMITTED CLOSE OPEN-INIT                                                                                                                                                            |
| y <> AL_PA y = AL_PA LPE (LPEyx LPEfx) ANY OTHER O.S. L PORT CONTROLS                                                                                                                      | CFW LP_BYPASS = 1 CFW CFW                                                                                                                                                       | XMITTED CLOSE<br>MONITORING<br>XMITTED CLOSE<br>XMITTED CLOSE                                                                                                                                                                |
| REQ(monitor) REQ(arbitrate as x) REQ(open yx) f-d REQ(open yy) h-d REQ(open fr) REQ(open yr) REQ(close) REQ(transfer) REQ(old-port) REQ(participating) REQ(nonparticipat.) REQ(mark as tx) | None/Inst. MRKtx at the next app. Fill Word | MONITORING XMITTED CLOSE |
| REQ(bypass L_Port) REQ(bypass L_Port y) REQ(enable L_Port) REQ(enable all) REQ(enable L_Port y) REQ(initialize)                                                                            | LP_BYPASS = 1 None/Inst. None/Inst. None/Inst. None/Inst. None/Inst.                                                                                                            | MONITORING XMITTED CLOSE XMITTED CLOSE XMITTED CLOSE XMITTED CLOSE INITIALIZING                                                                                                                                              |

Table 10 — RECEIVED CLOSE (State 6) transitions

| ACCESS = N/C DUPLEX =                                                                                                                                                             | ENTRY ACTIONS N/C ARB_WON = N/C                                                                                            | REPLICATE = 0                                                                                        |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--|
| INPUT                                                                                                                                                                             | OUTPUT                                                                                                                     | NEXT STATE                                                                                           |  |
| LOSS of SYNC. < R_T_TOV<br>LOOP FAILURE<br>INVALID TRANS. WORD<br>RUNNING DISP at O.S.<br>ELASTICITY WORD REQD<br>VALID DATA WORD<br>VALID TRANS. WORD = O.S.<br>FRAME DELIMITERS | FC-2 FP/PSig/PSeq<br>None/Inst.<br>FC-2 FP/PSig/PSeq<br>FC-2 FP/PSig/PSeq<br>N/A<br>FC-2 FP/PSig/PSeq                      | RECEIVED CLOSE INITIALIZING RECEIVED CLOSE RECEIVED CLOSE RECEIVED CLOSE RECEIVED CLOSE              |  |
| SOFxx<br>EOFxx<br>PRIMITIVE SIGNALS<br>Idle                                                                                                                                       | FC-2 FP/PSig/PSeq<br>FC-2 FP/PSig/PSeq<br>CFW = Idle<br>ACCESS = 1                                                         | RECEIVED CLOSE<br>RECEIVED CLOSE                                                                     |  |
| R_RDY<br>ARB(F0)<br>ARB_WON = 1                                                                                                                                                   | <pre>FC-2 FP/PSig/PSeq FC-2 FP/PSig/PSeq CFW = Idle</pre>                                                                  | RECEIVED CLOSE<br>RECEIVED CLOSE                                                                     |  |
| ARB_WON = 0                                                                                                                                                                       | ACCESS = 1<br>FC-2 FP/PSig/PSeq<br>CFW = ARB(F0)<br>FC-2 FP/PSig/PSeq                                                      | RECEIVED CLOSE                                                                                       |  |
| ARBx<br>x <> AL_PA                                                                                                                                                                | -                                                                                                                          |                                                                                                      |  |
| ARB_WON = 1<br>ARB_WON = 0                                                                                                                                                        | FC-2 FP/PSig/PSeq<br>CFW = ARBx                                                                                            | RECEIVED CLOSE                                                                                       |  |
| x = AL_PA OPNr OPNy CLS MRKtx                                                                                                                                                     | FC-2 FP/PSig/PSeq<br>FC-2 FP/PSig/PSeq<br>FC-2 FP/PSig/PSeq<br>FC-2 FP/PSig/PSeq<br>FC-2 FP/PSig/PSeq<br>FC-2 FP/PSig/PSeq | RECEIVED CLOSE RECEIVED CLOSE RECEIVED CLOSE RECEIVED CLOSE RECEIVED CLOSE RECEIVED CLOSE            |  |
| PRIMITIVE SEQUENCES NOS OLS LR LRR LIP LPByx                                                                                                                                      | FC-2 FP/PSig/PSeq<br>FC-2 FP/PSig/PSeq<br>FC-2 FP/PSig/PSeq<br>FC-2 FP/PSig/PSeq<br>None/Inst.                             | RECEIVED CLOSE RECEIVED CLOSE RECEIVED CLOSE RECEIVED CLOSE OPEN-INIT                                |  |
| y <> AL_PA<br>y = AL_PA<br>LPE (LPEyx LPEfx)<br>ANY OTHER O.S.<br>L_PORT CONTROLS                                                                                                 | FC-2 FP/PSig/PSeq<br>LP_BYPASS = 1<br>FC-2 FP/PSig/PSeq<br>FC-2 FP/PSig/PSeq                                               | RECEIVED CLOSE<br>MONITORING<br>RECEIVED CLOSE<br>RECEIVED CLOSE                                     |  |
| REQ(monitor) REQ(arbitrate as x) REQ(open yx) f-d REQ(open yy) h-d REQ(open fr) REQ(open yr) REQ(close)                                                                           | None/Inst. None/Inst. None/Inst. None/Inst. None/Inst. None/Inst. CLS at the next                                          | RECEIVED CLOSE RECEIVED CLOSE RECEIVED CLOSE RECEIVED CLOSE RECEIVED CLOSE RECEIVED CLOSE MONITORING |  |
| REQ(transfer) REQ(old-port) REQ(participating) REQ(nonparticipat.) REQ(mark as tx)                                                                                                | app. Fill Word None/Inst. None/Inst. None/Inst. Mone/Inst. MRKtx at the next                                               | when CLS sent RECEIVED CLOSE RECEIVED CLOSE RECEIVED CLOSE RECEIVED CLOSE RECEIVED CLOSE             |  |
| REQ(bypass L_Port) REQ(bypass L_Port y) REQ(enable L_Port) REQ(enable all) REQ(enable L_Port y) REQ(initialize)                                                                   | app. Fill Word LP_BYPASS = 1 None/Inst. None/Inst. None/Inst. None/Inst. None/Inst.                                        | MONITORING RECEIVED CLOSE RECEIVED CLOSE RECEIVED CLOSE RECEIVED CLOSE INITIALIZING                  |  |

**Table 11 — TRANSFER (State 7) transitions** 

| Tuble II — TRINGIER (State 1) transitions                                                                                                                                        |                                                                                                |                                                                            |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--|
| ACCESS = N/C DUPLEX =                                                                                                                                                            | ENTRY ACTIONS N/C ARB_WON = N/C                                                                | REPLICATE = 0                                                              |  |
| INPUT                                                                                                                                                                            | OUTPUT                                                                                         | NEXT STATE                                                                 |  |
| LOSS OF SYNC. < R_T_TOV<br>LOOP FAILURE<br>INVALID TRANS. WORD<br>RUNNING DISP at O.S.<br>ELASTICITY WORD REOD<br>VALID DATA WORD<br>VALID TRANS. WORD =0.S.<br>FRAME DELIMITERS | Idle<br>None/Inst.<br>CFW<br>CFW<br>N/A<br>CFW                                                 | TRANSFER INITIALIZING TRANSFER TRANSFER TRANSFER TRANSFER TRANSFER         |  |
| SOFxx<br>EOFxx<br>PRIMITIVE SIGNALS<br>Idle                                                                                                                                      | CFW<br>CFW = Idle<br>ACCESS = 1                                                                | TRANSFER<br>TRANSFER                                                       |  |
| R_RDY<br>ARB(F0)                                                                                                                                                                 | CFW<br>CFW<br>CFW = Idle<br>ACCESS = 1<br>CFW                                                  | TRANSFER<br>TRANSFER<br>TRANSFER                                           |  |
| ARBX<br>OPNT<br>OPNY<br>CLS<br>MRKtX                                                                                                                                             | CFW<br>CFW<br>CFW<br>None/Inst.                                                                | TRANSFER TRANSFER TRANSFER OPEN/MONITORING (L_PORT CONTROLS)               |  |
| x = AL_PA x <> AL_PA PRIMITIVE SEQUENCES NOS OLS LR LR LRR LIP                                                                                                                   | CFW Same Word  CFW CFW CFW None/Inst.                                                          | TRANSFER TRANSFER TRANSFER TRANSFER TRANSFER TRANSFER OPEN-INIT            |  |
| LPByx y <> AL_PA y = AL_PA LPE (LPEyx LPEfx) ANY OTHER O.S. L_PORT CONTROLS                                                                                                      | CFW LP_BYPASS = 1 CFW CFW                                                                      | TRANSFER MONITORING TRANSFER TRANSFER                                      |  |
| REQ(monitor) REQ(arbitrate as x) REQ(open yx) f-d REQ(open yy) h-d                                                                                                               | When CLS received None/Inst. When CLS received OPNyx When CLS received                         | MONITORING<br>TRANSFER<br>OPEN                                             |  |
| REQ(open fr) REQ(open yr)                                                                                                                                                        | OPNyy When CLS received OPNfr; REPLICATE=1 When CLS received                                   | OPEN<br>OPEN                                                               |  |
| REQ(close) REQ(transfer) REQ(old-port) REQ(participating) REQ(nonparticipat.) REQ(mark as tx)                                                                                    | OPNyr; REPLICATE=1 None/Inst. None/Inst. None/Inst. None/Inst. None/Inst. MRKtx at the next    | OPEN TRANSFER TRANSFER TRANSFER TRANSFER TRANSFER TRANSFER TRANSFER        |  |
| REQ(bypass L_Port) REQ(bypass L_Port y) REQ(enable L_Port) REQ(enable all) REQ(enable L_Port y) REQ(initialize)                                                                  | <pre>app. Fill Word LP_BYPASS = 1 None/Inst. None/Inst. None/Inst. None/Inst. None/Inst.</pre> | MONITORING<br>TRANSFER<br>TRANSFER<br>TRANSFER<br>TRANSFER<br>INITIALIZING |  |

Table 12 — INITIALIZING (State 8) transitions

| ACCESS = N/C DUPLEX = Transmit twelve (12) LI | ENTRY ACTIONS  N/C ARB_WON = N/C  PS CFW = N/C | REPLICATE = N/C<br>LP BYPASS = 0 |
|-----------------------------------------------|------------------------------------------------|----------------------------------|
| INPUT                                         | OUTPUT                                         | NEXT STATE                       |
| LOSS of SYNC. < R T TOV                       | LIP                                            | INITIALIZING                     |
| LOOP FAILURE                                  | LIP                                            | INITIALIZING                     |
| INVALID TRANS. WORD                           | LIP                                            | INITIALIZING                     |
| RUNNING DISP at O.S.                          | LIP                                            | INITIALIZING                     |
| ELASTICITY WORD REQD                          | N/A                                            | INITIALIZING                     |
| VALID DATA WORD                               | LIP                                            | INITIALIZING                     |
| VALID TRANS. WORD =0.S.                       | 1111                                           | INITIALIZING                     |
| FRAME DELIMITERS                              |                                                |                                  |
| SOFXX                                         | LIP                                            | INITIALIZING                     |
| ,                                             |                                                |                                  |
| EOFXX                                         | LIP                                            | INITIALIZING                     |
| PRIMITIVE SIGNALS                             | TTD                                            | TNITMENT TOTALS                  |
| Idle                                          | LIP                                            | INITIALIZING                     |
| R_RDY                                         | LIP                                            | INITIALIZING                     |
| ARBx                                          | LIP                                            | INITIALIZING                     |
| OPNr                                          | LIP                                            | INITIALIZING                     |
| OPNy                                          | LIP                                            | INITIALIZING                     |
| CLS                                           | LIP                                            | INITIALIZING                     |
| MRKtx                                         | LIP                                            | INITIALIZING                     |
| PRIMITIVE SEQUENCES                           |                                                |                                  |
| NOS                                           | LIP                                            | INITIALIZING                     |
| OLS                                           | LIP                                            | INITIALIZING                     |
| LR                                            | LIP                                            | INITIALIZING                     |
| LRR                                           | LIP                                            | INITIALIZING                     |
| LIP                                           | None/Inst.                                     | OPEN-INIT                        |
| LPByx                                         |                                                |                                  |
| $x = AL_PA$                                   | LIP                                            | INITIALIZING                     |
| y <> AL PA                                    | Same Word                                      | INITIALIZING                     |
| y = AL_PA                                     | LP_BYPASS = 1                                  | MONITORING                       |
| LPE (LPEyx LPEfx)                             | _                                              |                                  |
| x = AL PA                                     | LIP                                            | INITIALIZING                     |
| x <> AL PA                                    | Same Word                                      | INITIALIZING                     |
| ANY OTHER O.S.                                | LIP                                            | INITIALIZING                     |
| L PORT CONTROLS                               |                                                |                                  |
| REQ(monitor)                                  | None/Inst.                                     | INITIALIZING                     |
| REQ(arbitrate as x)                           | None/Inst.                                     | INITIALIZING                     |
| REQ(open yx) f-d                              | None/Inst.                                     | INITIALIZING                     |
| REQ(open yy) h-d                              | None/Inst.                                     | INITIALIZING                     |
| REQ(open fr)                                  | None/Inst.                                     | INITIALIZING                     |
| REQ(open yr)                                  | None/Inst.                                     | INITIALIZING                     |
| REQ(close)                                    | None/Inst.                                     | INITIALIZING                     |
| REQ(transfer)                                 | None/Inst.                                     | INITIALIZING                     |
| REQ(old-port)                                 | None/Inst.                                     | OLD-PORT                         |
| REQ(participating)                            | None/Inst.                                     | INITIALIZING                     |
| REQ(nonparticipat.)                           | None/Inst.                                     | INITIALIZING                     |
| REQ(mark as tx)                               | None/Inst.                                     | INITIALIZING                     |
| REQ(Mark as tx) REQ(bypass L Port)            |                                                | MONITORING                       |
|                                               | LP_BYPASS = 1                                  |                                  |
| REO(bypass L_Port y)                          | LPByx                                          | INITIALIZING                     |
| REQ(enable L_Port)                            | None/Inst.                                     | INITIALIZING                     |
| REQ(enable all)                               | LPEfx                                          | INITIALIZING                     |
| REQ(enable L_Port y)                          | LPEyx                                          | INITIALIZING                     |
| REQ(initialize)                               | None/Inst.                                     | INITIALIZING                     |

Table 13 — OPEN-INIT (State 9) transitions

|                           | ENTRY ACTIONS               |                 |
|---------------------------|-----------------------------|-----------------|
| ACCESS = 1 DUPLEX = N/    | $C = ARB_WON = N/C$         | REPLICATE = N/C |
| Alternate BB_Credit = $1$ | $BB\_\overline{C}redit = 0$ | CFW = Idle      |
| Send at least twelve (12) | LIPs, then CFW for          | AL_TIME         |
| Send at least twelve (12) | LIPs, then CFW for          | AL_TIME         |

| Send at least twelve (12) LIPs, then CFW for AL_TIME |                            |                           |  |  |  |  |  |  |
|------------------------------------------------------|----------------------------|---------------------------|--|--|--|--|--|--|
| INPUT                                                | OUTPUT                     | NEXT STATE                |  |  |  |  |  |  |
| LOSS of SYNC. < R_T_TOV                              | Idle                       | OPEN-INIT                 |  |  |  |  |  |  |
| LOOP FAILURE                                         | None/Inst.                 | INITIALIZING              |  |  |  |  |  |  |
| INVALID TRANS. WORD                                  | CFW                        | OPEN-INIT                 |  |  |  |  |  |  |
| RUNNING DISP at O.S.                                 | CFW                        | OPEN-INIT                 |  |  |  |  |  |  |
| ELASTICITY WORD REQD                                 | N/A                        | OPEN-INIT                 |  |  |  |  |  |  |
| VALID DATA WORD                                      | FC-2 FP/PSig/PSeq          | OPEN-INIT                 |  |  |  |  |  |  |
| VALID TRANS. WORD =0.S.                              |                            |                           |  |  |  |  |  |  |
| FRAME DELIMITERS                                     | C1 10                      | ODEN INTE                 |  |  |  |  |  |  |
| SOFXX                                                | See clause 10              | OPEN-INIT                 |  |  |  |  |  |  |
| EOFXX                                                | See clause 10              | OPEN-INIT                 |  |  |  |  |  |  |
| PRIMITIVE SIGNALS                                    | EC 2 ED/DCia/DCoa          | ODEN INTO                 |  |  |  |  |  |  |
| Idle                                                 | FC=2 FP/PSig/PSeq          | OPEN-INIT                 |  |  |  |  |  |  |
| R_RDY                                                | FC-2 FP/PSig/PSeq          | OPEN-INIT                 |  |  |  |  |  |  |
| ARB(F0)<br>(Loop master)                             | FC-2 FP/PSig/PSeq          | OPEN-INIT                 |  |  |  |  |  |  |
| (cother L Ports)                                     | ARB(F0)                    | OPEN-INIT                 |  |  |  |  |  |  |
| ARBx                                                 | CFW                        | OPEN-INIT                 |  |  |  |  |  |  |
| OPNr                                                 | FC=2 FP/PSig/PSeq          | OPEN-INIT                 |  |  |  |  |  |  |
| OPNY                                                 | FC-2 FP/PSig/PSeq          | OPEN-INIT                 |  |  |  |  |  |  |
| CLS (Loop master)                                    | CFW                        | MONITORING                |  |  |  |  |  |  |
| (other L Ports)                                      | CLS at the next            | MONITORING                |  |  |  |  |  |  |
| (001101 1_10105)                                     | app. Fill Word             | when CLS sent             |  |  |  |  |  |  |
| MRKtx                                                | FC-2 FP/PSig/PSeq          | OPEN-INIT                 |  |  |  |  |  |  |
| PRIMITIVE SEQUENCES                                  | 10 11,1019,1009            | 01211 21121               |  |  |  |  |  |  |
| NOS                                                  | FC-2 FP/PSig/PSeq          | OPEN-INIT                 |  |  |  |  |  |  |
| OLS                                                  | FC=2 FP/PSig/PSeg          | OPEN-INIT                 |  |  |  |  |  |  |
| LR                                                   | FC-2 FP/PSig/PSeq          | OPEN-INIT                 |  |  |  |  |  |  |
| LRR                                                  | FC=2 FP/PSig/PSeq          | OPEN-INIT                 |  |  |  |  |  |  |
| LIP                                                  | None/Inst.                 | Reenter OPEN-INIT         |  |  |  |  |  |  |
| LPByx                                                |                            |                           |  |  |  |  |  |  |
| $x = AL_PA$                                          | FC-2 FP/PSig/PSeq          | OPEN-INIT                 |  |  |  |  |  |  |
| y <> AL_PA                                           | Same Word                  | OPEN-INIT                 |  |  |  |  |  |  |
| y = ALPA                                             | LP_BYPASS = 1              | MONITORING                |  |  |  |  |  |  |
| LPE (LPEyx LPEfx)                                    | EG 0 ED /DG /DG            | ODEN THE                  |  |  |  |  |  |  |
| $x = AL_PA$                                          | FC-2 FP/PSig/PSeq          | OPEN-INIT                 |  |  |  |  |  |  |
| x <> AL_PA ANY OTHER O.S.                            | Same Word<br>See clause 10 | OPEN-INIT                 |  |  |  |  |  |  |
| L PORT CONTROLS                                      | see Clause 10              | OPEN-INIT                 |  |  |  |  |  |  |
| REQ(monitor)                                         | None/Inst.                 | OPEN-INIT                 |  |  |  |  |  |  |
| REQ(arbitrate as x)                                  | None/Inst.                 | OPEN-INIT                 |  |  |  |  |  |  |
| REQ(open yx) f-d                                     | None/Inst.                 | OPEN-INIT                 |  |  |  |  |  |  |
| REQ(open yy) h-d                                     | None/Inst.                 | OPEN-INIT                 |  |  |  |  |  |  |
| REQ(open fr)                                         | None/Inst.                 | OPEN-INIT                 |  |  |  |  |  |  |
| REQ(open yr)                                         | None/Inst.                 | OPEN-INIT                 |  |  |  |  |  |  |
| REQ(close)                                           | None/Inst.                 | OPEN-INIT                 |  |  |  |  |  |  |
| REQ(transfer)                                        | None/Inst.                 | OPEN-INIT                 |  |  |  |  |  |  |
| REQ(old-port)                                        | None/Inst.                 | OPEN-INIT                 |  |  |  |  |  |  |
| REQ(participating)                                   | None/Inst.                 | OPEN-INIT                 |  |  |  |  |  |  |
| REQ(nonparticipat.)                                  | None/Inst.                 | MONITORING                |  |  |  |  |  |  |
| REQ(mark as tx)                                      | None/Inst.                 | OPEN-INIT                 |  |  |  |  |  |  |
| REQ(bypass L_Port)                                   | LP_BYPASS = 1              | MONITORING                |  |  |  |  |  |  |
| REQ(bypass L_Port y)                                 | LPByx                      | OPEN-INIT                 |  |  |  |  |  |  |
| REQ(enable L_Port)                                   | None/Inst.                 | OPEN-INIT                 |  |  |  |  |  |  |
| REQ(enable all)                                      | LPEfx                      | OPEN-INIT                 |  |  |  |  |  |  |
| REQ(enable L_Port y) REQ(initialize)                 | LPEyx<br>None/Inst.        | OPEN-INIT<br>INITIALIZING |  |  |  |  |  |  |
| Tang( Till Clail 26)                                 | HOHE/ THEC.                | THITTHIA                  |  |  |  |  |  |  |

Table 14 — OLD-PORT (State A) transitions

| ENTRY ACTIONS  ACCESS = N/C DUPLEX = N/C ARB_WON = N/C REPLICATE = N/C Alternate BB_Credit = 0 BB_Credit = 1 CFW = Idle                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| INPUT                                                                                                                                                                                                                                                                                                                                                                                     | OUTPUT                                                                                                                                                                                                                                                                                                                                                                                                                                                         | NEXT STATE                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| LOSS of SYNC. < R_T_TOV LOOP FAILURE INVALID TRANS. WORD RUNNING DISP at O.S. ELASTICITY WORD REQD VALID DATA WORD VALID TRANS. WORD =0.S. FRAME DELIMITERS SOFXX EOFXX PRIMITIVE SIGNALS Idle R_RDY ARBX OPNr OPNY CLS MRKtx PRIMITIVE SEQUENCES NOS OLS LR                                                                                                                              | FC-2 FP/PSig/PSeq None/Inst. FC-2 FP/PSig/PSeq FC-2 FP/PSig/PSeq N/A FC-2 FP/PSig/PSeq FC-1 FP/PSig/PSeq FC-2 FP/PSig/PSeq FC-2 FP/PSig/PSeq | NEXT STATE  OLD-PORT INITIALIZING OLD-PORT                                                                                                                                               |  |  |  |  |  |  |
| LRR LIP LPByx LPE (LPEyx LPEfx) ANY OTHER O.S. L_PORT CONTROLS REQ(monitor) REQ(arbitrate as x) REQ(open yx) f-d REQ(open yy) h-d REQ(open fr) REQ(open yr) REQ(close) REQ(transfer) REQ(ol-port) REQ(participating) REQ(nonparticipat.) REQ(mark as tx) REQ(bypass L_Port) REQ(bypass L_Port) REQ(bypass L_Port) REQ(enable L_Port) REQ(enable all) REQ(enable L_Port y) REQ(initialize) | Idle None/Inst. FC-2 FP/PSig/PSeq FC-2 FP/PSig/PSeq FC-2 FP/PSig/PSeq None/Inst.               | OLD-PORT OPEN-INIT OLD-PORT INITIALIZING |  |  |  |  |  |  |

# 10 Loop Initialization procedure

Loop Initialization is a logical procedure used by an L\_Port to determine its environment and to acquire an AL\_PA. During the procedure, the L\_Port uses the LPSM and FC-2 protocol to discover its environment and react appropriately. At least a 132 byte receive buffer shall be available to receive each of the following Loop Initialization frames (see 10.4): LIFA, LIPA, LIRA, LIRA, LIRP, and LILP; all other frames (i.e., LISM) may be discarded if the L\_Port cannot accept the frame (e.g., buffers are full).

## **10.1 Initialization summary**

A general summary of Loop Initialization follows (see 8.4.3, item 22 and table 13):

- During Loop Initialization (while in the OPEN-INIT state) only SOFil shall be used to precede the Loop Initialization Sequences. R\_RDYs shall not be used for flow-control and shall not be transmitted. If an R\_RDY is received, it shall be discarded.
- If a non-L\_Port is attached point-to-point to the L\_Port, the L\_Port finishes initialization in the OLD-PORT state and in nonparticipating mode. While in the OLD-PORT state, only FC-2 specified communication shall be used between the L\_Port and the non-L\_Port without further use of the Loop protocol.
- If two or more L\_Ports are connected in a Loop without any non-L\_Ports present, one FL\_Port and up to 126 NL\_Ports may finish initialization in the MONITORING state and in participating mode. FC-2 specified communication is used as permitted by the Loop LPSM.
- If one or more non-L\_Ports are connected in a Loop with one or more L\_Ports, the Loop is not operational.
  - Arbitrary positioning of non-L\_Ports on a Loop may cause one or more L\_Ports to discover that at least one upstream device is an L\_Port. However, the L\_Ports are unable to successfully complete the remaining portions of the initialization procedure and remain in the initialization procedure.
  - If more than one FL\_Port or more than 126 NL\_Ports are connected to a Loop, only one FL\_Port and up to 126 NL\_Ports shall enter participating mode. The remaining L\_Ports operate in the MONITORING state and in nonparticipating mode.
    - The initialization procedure permits a nonparticipating L\_Port to attempt Loop Initialization after waiting an implementation-selected time or a participating L\_Port may voluntarily yield its AL\_PA. This allows the limited number of available AL\_PAs to be shared.

NOTE — If an L\_Port in participating mode goes to nonparticipating mode, it invokes the Loop initialization protocol to allow another L\_Port to use its AL\_PA. (See 8.4.3, item 13.)

IF a second FL\_Port goes to the participating mode after the participating FL\_Port goes to nonparticipating mode, all Public NL\_Ports are implicitly logged out until Login with the new FL\_Port has completed. All Private NL\_Ports are implicitly logged out until Login with each NL\_Port is reestablished.

- If an FL\_Port exits the initialization procedure in participating mode, its AL\_PA shall be hex '00' and it shall accept a D\_ID of hex 'FFFFFE' as specified in ANSI X3.230, FC-PH. An NL\_Port on the Loop may form a circuit with AL\_PA hex '00' and shall receive normal Fabric topology responses from the FL\_Port as specified in ANSI X3.230, FC-PH.
- If a Public NL\_Port exits the initialization procedure in participating mode it attempts Login (if required in 10.4.3, step (5)) with the well-known address hex 'FFFFFE' through AL\_PA hex '00' to obtain its native address identifier. (See ANSI X3.230, FC-PH, 21.4.7 and 23.3.1.)

— If an NL\_Port exits the initialization procedure in participating mode and detects that an FL\_Port is not in participating mode on the Loop, it may accept the responsibility of providing Fibre Channel services (e.g., recognize well-known addresses hex 'FFFFF0' to hex 'FFFFFE'). An NL\_Port in this mode (known as an F/NL\_Port) shall accept an alias AL\_PA of hex '00' (in addition to its normal AL\_PA) and recognize OPN(00,x), but shall not transmit ARB(00).

If an FL\_Port initializes later than this F/NL\_Port, the NL\_Port shall no longer respond to alias AL\_PA hex '00'.

#### 10.2 Initialization introduction

An L\_Port starts the Loop Initialization procedure by making the transition to the INITIALIZING state at the request of the node. The main purpose of initializing is to acquire an AL\_PA so that the L\_Port may participate on the Loop. The AL\_PA of a participating L\_Port, and the corresponding priority of an NL\_Port, may change each time the initialization procedure is invoked. The priority of the FL\_Port is always the same.

An L\_Port shall enter the OPEN-INIT state whenever any LIP is detected. This may interrupt two communicating L\_Ports, but normal FC-PH error recovery (after returning to the MONITORING state) may be used to continue.

Figure 6 (see the end of 10.4) provides a flowchart-like view of the Loop Initialization procedure. The processes are represented as rectangles. The flows are represented as directed lines. The text in the diagram is brief and highly abbreviated. The major steps for the following subclauses are identified in the upper right-hand corner of selected process blocks.

### **10.3** Node-initiated L\_Port initialization

This procedure is entered for one of the following reasons:

- to decide if a Loop is present at power-on;
- at the discretion of the Node (e.g., for Loop failures);
- whenever the AL\_PA is modified during Fabric Login to the well-known address hex 'FFFFFE;'
- to acquire an AL\_PA after a previous attempt was unsuccessful. (This would be the case if more than 126 NL\_Ports or more than one FL\_Port existed on the Loop.)

NOTE — Initialization may be disruptive. For this reason initializing should be used infrequently and the time delay between retrying is recommended to be in minutes.

The L\_Port that is attempting to initialize shall make the transition to the INITIALIZING state (REQ(initialize)) (see 8.4.3, item 21) and shall enter nonparticipating mode. If the L\_Port receives a LIP, it shall transfer to and remain in the OPEN-INIT state (LIP received) until initialization has completed, unless directed otherwise by the L\_Port. (See 8.4.3.) If the LIP is not received within two (2) AL\_TIME periods (and all attempts to recover from a Loop failure have failed), the L\_Port shall complete initialization in the OLD-PORT state, except to invoke or react to the Loop Initialization procedure.

## 10.4 L\_Port initialization

After the L\_Port has performed the entry functions for the OPEN-INIT state (see 8.4.3, item 22), the L\_Port shall continue initialization as defined in 10.4.3, steps (1) to (5). This initialization procedure uses the Loop Initialization Sequences as defined in figure 4.

#### 10.4.1 Loop Initialization Sequences



Figure 4 — Loop Initialization Sequences

<sup>&</sup>lt;sup>4</sup>Byte 2 of the LISA Loop Initialization identifier may be changed from hex '01' to hex '00' to allow early implementations to bypass the LIRP and LILP Sequences.

The one Loop Initialization Sequence that carries an 8-byte Port\_Name is:

**LISM** — **Select Master**: used to assign a temporary Loop master (during Loop Initialization only).

The four Loop Initialization Sequences that carry a 16-byte AL\_PA bit map are:

- **LIFA Fabric Assigned**: used to gather all Fabric Assigned AL\_PAs.
- **LIPA Previously Acquired**: used to gather all Previously Acquired AL\_PAs.
- **LIHA Hard Assigned**: used to gather all Hard Assigned AL\_PAs (e.g., configuration switches (see annex K)).
- LISA Soft Assigned: used to assign any remaining bits as a Soft Assigned AL\_PA.

The two Loop Initialization Sequences that carry a 128-byte AL\_PA position map are:

- **LIRP Report Position:** used to collect the relative positions of all L\_Ports on the Loop.
- **LILP Loop Position:** used to inform all L\_Ports of their relative positions on the Loop from the perspective of the Loop Master.

## 10.4.2 Assigned AL\_PA values

All AL\_PAs that are used in the Loop protocol are specified in table 1. The AL\_PAs are assigned to the 16-byte AL\_PA bit maps of figure 5 as shown in table 15.

AL\_PA Bit Map Bit Map AL\_PA Bit Map AL\_PA Bit Map AL PA (hex) Word Bit (hex) Word Bit (hex) Word Bit (hex) Word Bit вз В4 В5 **B6** В9 7A ΒA 0F 7C 4A ВC 4B C3 C5 4C 2.3 4D C6 1в 4EC7 1D C9 1E8F CA 1F СВ CC CD 9в CE 9D D1 5A D2 9E 2.A n 5C 9 F D3 2В А3 D4 2C A5 D5 2D Аб D6 2E Α7 D9 DA A9 DC бΑ AA 6В AB ΕO 6C AC E1 2 6D AD E2 6E ΑE E4 В1 E8 3A

Table 15 — AL\_PA mapped to bit maps

Note - '--' is reserved for the L\_bit (Login required);
AL\_PA = '00' is reserved for the FL\_Port

#### 10.4.3 Initialization steps

The following initialization steps are performed unless one of the common events identified in 8.4.3, item 22, occurs. Until the LISA frame has been processed, AL\_PAs may be unstable and any Primitive Sequence (e.g., LPByx) may not be acted upon by the desired L\_Port.

#### 1) Select initial AL\_PA

Each FL Port shall choose an initial value for its AL PA of hex '00'.

Each NL\_Port shall choose an initial value for its AL\_PA of hex 'EF'.

Because of these initial values of the AL\_PA, until the L\_Port establishes a new AL\_PA in step (3), only FL\_Ports and NL\_Ports can be uniquely distinguished with an LPByx. For example, if an NL\_Port transmits LPB(EF,x), it has the effect of bypassing every other NL\_Port.

Each L\_Port shall continue at step (2).

#### 2) Select a Loop master

Each L\_Port shall continuously transmit a Loop Initialization Sequence (identifier='LISM') with the D\_ID and S\_ID fields set to hex '0000XX' (where 'XX' is its initial AL\_PA) and its Port\_Name in the payload. If the L\_Port is an F/NL\_Port, it shall place all zeroes in the Port\_Name field. This guarantees that this F/NL\_Port shall become the Loop master in the absence of an FL\_Port.

NOTE — Frames are sent continuously because they may be discarded by any L\_Port that does not have a receive buffer available (flow control is not used during initialization).

Each L Port monitors its receiver and shall proceed as follows:.

- a) If a Loop Initialization Sequence (identifier='LISM') is received that is the same as the one transmitted, the L\_Port becomes the Loop master. The L\_Port shall continue at step (3).
- b) If a Loop Initialization Sequence (identifier='LISM') is received that differs in any way from the Sequence transmitted, the L\_Port shall check the D\_ID and payload as follows:
  - if the L\_Port is an FL\_Port and the received D\_ID equals hex '000000', the Loop Initialization Sequence is from another FL\_Port. If its Port\_Name is algebraically:
    - lower than the Port\_Name in the payload, the FL\_Port shall transmit a Loop Initialization Sequence (identifier='LISM') with the payload containing its Port\_Name;
    - higher than the Port\_Name in the payload, the FL\_Port shall retransmit the received Loop Initialization Sequence and shall go to the MONITORING state in nonparticipating mode.
  - if the L\_Port is an FL\_Port and the received D\_ID is not equal to hex '000000', the FL\_Port shall discard the received Sequence. This allows an FL\_Port to become the Loop master;
  - if the L\_Port is an NL\_Port and the received D\_ID equals hex '000000', the NL\_Port shall retransmit the received Loop Initialization Sequence. This allows an FL\_Port to become the Loop master;

- if the L\_Port is an NL\_Port and the received D\_ID is not equal to hex '000000', the Loop Initialization Sequence is from another NL\_Port. If its Port\_Name is algebraically:
  - lower than the Port\_Name in the payload, the NL\_Port shall transmit a Loop Initialization Sequence (identifier='LISM') with the payload containing its Port\_Name;
  - higher than the Port\_Name in the payload, the NL\_Port shall retransmit the received Loop Initialization Sequence.

Each L\_Port shall continue with steps (2)(a) to (2)(d).

- c) If an ARB(F0) is received, the L\_Port shall continue at step (4).
- d) If anything else is received, it shall be discarded by the L\_Port and the L\_Port shall continue with steps (2)(a) to (2)(d).

#### 3) Loop master — transmit remaining Loop Initialization Sequences

- a) The Loop master shall continuously transmit ARB(F0)s until ARB(F0) is received.
- b) The L\_Port shall transmit the Loop Initialization Sequences (identifier='LIFA', 'LIPA', 'LIHA', and 'LISA'). These Loop Initialization Sequences contain a 16-byte AL\_PA bit map in the payload. Each bit represents one AL\_PA (see figures 4 and 5 and table 15).

|      | Bits | 5    |      |      |              |      |      |      |
|------|------|------|------|------|--------------|------|------|------|
| Word |      |      |      |      | 1111<br>5432 |      | 7654 | 3210 |
| 0    | L000 | 0000 | 0000 | 0000 | 0000         | 0000 | 0000 | 0000 |
| 1    | 0000 | 0000 | 0000 | 0000 | 0000         | 0000 | 0000 | 0000 |
| 2    | 0000 | 0000 | 0000 | 0000 | 0000         | 0000 | 0000 | 0000 |
| 3    | 0000 | 0000 | 0000 | 0000 | 0000         | 0000 | 0000 | 0000 |

where 'L' is the Login Required bit (L\_bit).

Figure 5 — Loop Initialization Sequence AL\_PA bit map

Except for the L\_bit, each bit in figure 5 represents a valid AL\_PA (according to tables 1 and 15). The L\_bit shall only be set by the FL\_Port or F/NL\_Port to indicate that the configuration has changed. Setting the L\_bit shall implicitly logout all NL\_Ports (i.e., Public NL\_Ports shall perform a Fabric Login; Private NL\_Ports shall accept only a Login request).

NOTE — Private NL\_Ports are also implicitly logged out since the Public NL\_Ports with which they may have been communicating, may have a new AL\_PA.

The Loop master shall transmit the four Loop Initialization Sequences that contain the 16-byte AL\_PA bit maps as follows:

- **LIFA** The L\_Port shall prime the AL\_PA bit map with binary zero (0) and shall set to one (1) the bit that corresponds to its Fabric Assigned AL\_PA. If the L\_Port is an FL\_Port, it shall set the bit associated with AL\_PA hex '00'. The L\_bit shall also be set if this is the first initialization attempt of an FL\_Port or of an NL\_Port that has assumed the role of an F/NL\_Port.
- **LIPA** The L\_Port shall prime the AL\_PA bit map with the AL\_PA bit map of the previous Loop Initialization Sequence (identifier='LIFA'). The L\_Port shall check if the bit that corresponds to its Previously Acquired

AL\_PA is set. If it is not set to 1, the L\_Port shall set the bit (unless a bit was set in LIFA); if the bit is already set to 1, the L\_Port shall assume a Soft Assigned AL\_PA.

- LIHA The L\_Port shall prime the AL\_PA bit map with the AL\_PA bit map of the previous Loop Initialization Sequence (identifier='LIPA'). The L\_Port shall check if the bit that corresponds to its Hard Assigned AL\_PA is set. If it is not set to 1, the L\_Port shall set the bit (unless a bit was set in LIFA or LIPA); if the bit is already set to 1, the L\_Port shall assume a Soft Assigned AL\_PA.
- LISA The L\_Port shall prime the AL\_PA bit map with the AL\_PA bit map of the previous Loop Initialization Sequence (identifier='LIHA'). The L\_Port shall set the first available bit to 1 (unless a bit was set in LIFA, LIPA, or LIHA) which corresponds to its Soft Assigned AL\_PA. If a bit was available, the L\_Port shall adjust its AL\_PA according to which bit it set. If no bits are available, the L\_Port shall remain in the nonparticipating mode; the L\_Port may attempt to re-initialize at 10.3 at the request of the Node. If the L\_Port does not support the AL\_PA position mapping Loop Initialization Sequences, it shall set byte 2 of the Loop Initialization identifier to hex '00'.
- c) When the Loop master receives the LISA Sequence, it shall check the Loop Initialization identifier value. If the value is hex '11050100'5, the Loop master shall transmit two additional Loop Initialization Sequences as follows:
  - **LIRP** The L\_Port shall set the AL\_PA position map to all hex 'FF', shall enter an offset of hex '01', followed by its AL\_PA. For example, if AL\_PA = hex '05', the AL\_PA position map contains hex '0105FFFFFF...FF'.
  - **LILP** The L\_Port shall transmit the AL\_PA position map of the previous Loop Initialization Sequence (identifier='LIRP').
- d) When the last Loop Initialization Sequence (identifier='LISA' or 'LILP') is returned, the Loop master shall transmit CLS to place all L\_Ports into the MONITORING state. When CLS is received by the Loop master, the L\_Port shall make the transition to the MONITORING state and relinquish its Loop master role. At this time, all possible AL\_PA values have been assigned for the number of L\_Ports and every L\_Port that has a valid AL\_PA shall be in participating mode.

If any frame is received that is not formatted according to figure 4, the frame shall be discarded and the Loop master shall restart initialization at step (3)(b).

The Loop master shall use the E\_D\_TOV timer to wait for each of the above Loop Initialization Sequences and the CLS. If the timer expires before each transmitted Loop Initialization Sequence or CLS is received, the L\_Port shall go to the INITIALIZING state.

The L\_Port shall continue at step (5).

<sup>&</sup>lt;sup>5</sup>L\_Ports with early implementations may set this value to hex '11050000'.

## 4) Non\_Loop master L\_Port — select unique AL\_PA

A non\_Loop master L\_Port shall retransmit any received ARB(F0)s and shall prepare to receive (e.g., empty its receive buffers) and retransmit the following Loop Initialization Sequences (identifier='LIFA', 'LIPA', 'LIPA', 'LIBA', LIRP', and 'LILP'), followed by CLS. The Loop Initialization Sequences contain a 16-byte AL\_PA bit map in the payload. Each bit represents one AL\_PA (see figures 4 and 5 and table 15).

- **LIFA** The L\_Port shall check if the bit that corresponds to its Fabric Assigned AL\_PA is set. If it is not set to 1, the L\_Port shall set the bit; if the bit is already set to 1, the L\_Port shall assume a Soft Assigned AL\_PA. The L\_Port shall retransmit the Loop Initialization Sequence.
- **LIPA** The L\_Port shall check if the bit that corresponds to its Previously Acquired AL\_PA is set. If it is not set to 1, the L\_Port shall set the bit (unless a bit was set in LIFA); if the bit is already set to 1, the L\_Port shall assume a Soft Assigned AL\_PA. The L\_Port shall retransmit the Loop Initialization Sequence.
- **LIHA** The L\_Port shall check if the bit that corresponds to its Hard Assigned AL\_PA is set. If it is not set to 1, the L\_Port shall set the bit (unless a bit was set in LIFA or LIPA); if the bit is already set to 1, the L\_Port shall assume a Soft Assigned AL\_PA. The L\_Port shall retransmit the Loop Initialization Sequence.
- LISA The L\_Port shall set the first available bit to 1 (unless a bit was set in LIFA, LIPA, or LIHA) that corresponds to its Soft Assigned AL\_PA. If a bit was available, the L\_Port shall adjust its AL\_PA according to which bit was set. If no bits are available, the L\_Port shall remain in the nonparticipating mode; the L\_Port may attempt to reinitialize at 10.3 at the request of the Node. If the L\_Port does not support the AL\_PA position mapping Loop Initialization Sequences, it shall set byte 2 of the Loop Initialization identifier to hex '00'. The L\_Port shall retransmit the Loop Initialization Sequence.
- **LIRP** If LIRP is received, the L\_Port shall read the left-most byte (offset), increment it by one, store the offset, and store its AL\_PA into the offset position. The L\_Port shall retransmit the Loop Initialization Sequence.
- **LILP** If LILP is received, the L\_Port may use the AL\_PA position map to save the relative positions of all L\_Ports on the Loop. This information may be useful for error recovery. The L\_Port shall retransmit the Loop Initialization Sequence.

If any frame is received that is not formatted according to figure 4 and as specified in 10.4.3, step (3), the frame shall be discarded. If a LIRP or LILP frame is received by an L\_Port which does not support the AL\_PA position map, the frame shall be discarded.

Each L\_Port shall use the E\_D\_TOV timer to wait for each of the above Loop Initialization Sequences and the CLS. If the timer expires before each Loop Initialization Sequence or CLS is received, the L\_Port shall go to the INITIALIZING state. One possible reason for this is that the Loop master was removed from the Loop.

When CLS is received, the L\_Port shall retransmit CLS and go to the MONITORING state in participating mode (if it acquired a valid AL\_PA).

The L\_Port shall continue at step (5).

57

#### 5) Select final AL\_PA and exit initialization

- a) If an FL\_Port is in participating mode, it has completed initialization with an AL\_PA of hex '00' and shall exit the Loop initialization.
- b) If a Private NL\_Port is in participating mode, the NL\_Port has completed initialization with an AL\_PA in the range of hex '01' through hex 'EF' and shall exit Loop initialization. If during initialization, the NL\_Port detected that the L\_bit (Login required) was set to 1, it shall implicitly logout with all other NL\_Ports.
- c) If a Public NL\_Port is in participating mode, the NL\_Port shall have discovered an AL\_PA in the range of hex '01' through hex 'EF'. If one of the following occurred (see ANSI X3.230, FC-PH, 23.3.1), NL\_Ports shall implicitly logout with all Ports and attempt a Fabric Login to the well-known address hex 'FFFFFE' through AL\_PA hex '00':
  - the NL\_Port detected that the L\_bit (Login required) was set to 1 in a Loop Initialization Sequence (identifier='LIFA', 'LIPA', 'LIPA', or 'LISA');
  - the NL\_Port was unable to set to 1 its Fabric Assigned AL\_PA bit or its Previously Acquired AL\_PA bit in the Loop Initialization Sequence (identifier='LIFA' or 'LIPA') (i.e., another NL\_Port is using the AL\_PA);
  - the NL Port has not previously executed a Fabric Login.

Normal responses to a Fabric Login request are:

— the transmitted OPN(00,AL\_PS) and Login Extended Link Service Sequence are returned to the NL\_Port. No L\_Port on the Loop has accepted this request. The NL\_Port shall set its native address identifier to hex '0000XX' (where 'XX' is its AL\_PA).

If the NL\_Port is capable of providing Fabric services in the absence of an FL\_Port (i.e., it recognizes the well-known alias address hex 'FFFFE' as well as its own native address identifier), this NL\_Port (known as an F/NL\_Port) shall recognize OPN(00,x) in addition to its own AL\_PA. If this is the first time that the NL\_Port is assuming the responsibility of an F/NL\_Port, to ensure that all previous Login requests are reset, the F/NL\_Port shall go to the INITIALIZING state (REQ(initialize)) and set the L\_bit (Login required) to 1 in the Loop Initialization Sequence (identifier='LIFA');

NOTE — To prevent another L\_Port from winning arbitration, this F/NL\_Port should not relinquish control of the Loop (i.e., not transmit CLS or go to the INITIALIZING state) until it is prepared to receive OPN(00,AL\_PS).

If the NL\_Port is not capable of becoming an F/NL\_Port, the NL\_Port shall exit Loop initialization.

- the NL\_Port receives an Accept (ACC) Link Service Sequence. The NL\_Port shall use the D\_ID in the ACC Sequence as its native address identifier and bits 7-0 of the D\_ID as its Fabric Assigned AL\_PA. The NL\_Port shall compare the Fabric Assigned AL\_PA in the ACC sequence with the AL\_PA acquired prior to step (5):
  - if they are equal, the NL\_Port shall exit Loop Initialization;
  - if they are unequal, the NL\_Port shall go to the INITIALIZING state (REQ(initialize)) to re-initialize and acquire the Fabric Assigned AL\_PA value.

58



Figure 6 — L\_Port initialization procedure

## Annex A

(normative)

# ANSI X3.230, FC-PH Alternate BB\_Credit Management

The following text are changes to ANSI X3.230, FC-PH that describe the additional Login bit for "Alternate BB\_Credit Management." All referenced clauses, figures, and tables in this annex are located in ANSI X3.230, FC-PH.

#### Table 98, figures 60 and 61

Table 98, change Word 1, bit 27 Service Parameter field entry to Alternate BB\_Credit Management as follows:

Alternate BB\_Credit Management 1 27 y y y y y

Figure 60, change Word 1, Common Features to the following:

rrrNArrr rrrrrrr

Figure 61, change Word 1, Common Features to the following:

C0rNArrr rrrrrrr

#### 23.6.2.3 Common features

— Word 1, Bit 27 — BB\_Credit Management (see clause 26)

0 = FC-PH specified BB\_Credit management

 $1 = Alternate \ BB\_Credit \ management$ 

The BB\_Credit Management field specifies the type of BB\_Credit Management to be used when a circuit is established between two Ports. Ports using Alternate BB\_Credit Management shall set this field to binary '1'. The default value prior to Login is binary '0'.

#### 23.6.3.3 Common features

— Word 1, Bit 27 — BB Credit Management (see clause 26)

0 = FC-PH specified BB\_Credit management

1 = Alternate BB\_Credit management

The BB\_Credit Management field specifies the type of BB\_Credit Management to be used when a circuit is established between two Ports. Ports using Alternate BB\_Credit Management shall set this field to binary '1'. The default value prior to Login is binary '0'.

### 26.1 Introduction

Add the following paragraph after paragraph 1:

An alternate buffer-to-buffer credit management mechanism may also be used in addition to the one described in this clause. A common Login service parameter is provided to enable Alternate BB\_Credit Management.

Change the last sentence of paragraph 2 to:

Flow control management has variations depending on the Alternate BB\_Credit Management Login bit.

### 26.5 Buffer-to-buffer flow control

Add a new second paragraph:

An alternate buffer-to-buffer credit management mechanism may also be used in addition to the one described in this clause. A common Login service parameter is provided to enable an alternate procedure.

# Annex B

(informative)

# **Loop Port State Machine examples**

The two examples in this annex use nine of the eleven states in the LPSM (see 8.4 for states and items) and eleven of the twenty-three state transitions. Of the twelve unused state transitions, four are for rare events or error handling. Therefore, much of the Loop protocol is covered in these two simple examples.

# **B.1** Node initialization example

|           |     | general, error free procedure for taking the LPSM of a Public NL_Port through Loop Initialization to the point of Fabric in follows (see clause 8 for reference items and LPSM transitions):                                                                                                                                                                                                  |
|-----------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <br>      | _   | The NL_Port powers on and attempts to join the Loop;                                                                                                                                                                                                                                                                                                                                          |
| l         | _   | The NL_Port instructs the LPSM to initialize (REQ(initialize)).                                                                                                                                                                                                                                                                                                                               |
|           |     | The LPSM makes transition (X8);                                                                                                                                                                                                                                                                                                                                                               |
| <br> <br> | _   | The LPSM, now in the INITIALIZING state, begins to transmit LIP(F7,F7) and monitors its inbound fibre for LIP. (See 8.4.3, item 21 for details);                                                                                                                                                                                                                                              |
| l         | _   | The LPSM detects LIP.                                                                                                                                                                                                                                                                                                                                                                         |
|           |     | The LPSM makes transition (89);                                                                                                                                                                                                                                                                                                                                                               |
|           | _   | The LPSM, now in the OPEN-INIT state, sets ACCESS to TRUE(1), transmits at least twelve (12) received LIPs and then transmits Idle for AL_TIME. After AL_TIME, the LPSM continuously transmits the Loop Initialization Sequence (identifier='LISM'), and monitors its inbound fibre for a Loop Initialization Sequence (identifier='LISM') or for ARB(F0)). (See 8.4.3, item 22 for details.) |
|           |     | - ARB(F0) is received (this indicates that a Loop master has been selected).                                                                                                                                                                                                                                                                                                                  |
|           |     | - The L_Port sets its AL_PA bit and AL_PA value in the appropriate Loop Initialization Sequence AL_PA bit map (identifier='LIFA', 'LIPA', 'LIPA', 'LISA') and AL_PA position map (identifier='LIRP'), respectively, and retransmits them.                                                                                                                                                     |
|           |     | - The L_Port monitors it inbound fibre for CLS sent by the Loop master.                                                                                                                                                                                                                                                                                                                       |
|           | _   | The LPSM detects CLS.                                                                                                                                                                                                                                                                                                                                                                         |
|           |     | The LPSM makes transition (90);                                                                                                                                                                                                                                                                                                                                                               |
| <br> <br> | _   | The NL_Port, now in the MONITORING state, is ready to execute a Fabric Login if it is a Public NL_Port. (See 10.4, step (5).)                                                                                                                                                                                                                                                                 |
|           | The | complete list of state transitions and states in the order used is: (X8), 8: INITIALIZING; (89), 9: OPEN-INIT; (90),                                                                                                                                                                                                                                                                          |

0: MONITORING.

# **B.2** N\_Port Login example

After the NL\_Port initialization procedure has completed (see 10.4), and the NL\_Port has a native address identifier (and an AL\_PA) and is in participating mode, a general, error-free procedure for performing NL\_Port Login with another NL\_Port is described below. In this example, one NL\_Port AL\_PA is hex '26'; the other NL\_Port AL\_PA is hex '32'. The example assumes: there is no participating FL\_Port; the arbitrating NL\_Port is using the fairness algorithm; BB\_Credit is the default value zero (0) for both NL\_Ports; and, both NL\_Ports start from the MONITORING state.

— NL\_Port 26 arbitrates to access the Loop (REQ(arbitrate as 26)). Assume that the variable ACCESS is set to TRUE (1). (See 8.4.3, item 14 for details.)

The LPSM makes transition (01);

NL\_Port 26, now in the ARBITRATING state, can arbitrate because its access window has been reset (ACCESS = 1).
 The LPSM begins replacing all Idles and lower priority ARBx with its own ARB(26). (See 8.4.3, item 14 for details.)

The LPSM monitors for ARB(26) on its inbound fibre.

Assuming no higher priority NL Port is arbitrating, ARB(26) is received.

The LPSM makes transition (12);

NL\_Port 26, now in the ARBITRATION WON state, must decide whether to open the Loop or not. ACCESS is set to FALSE (0). In this example, the Loop is to be opened (REQ(open 32,26)). (See 8.4.3, item 15 for details.)

The NL\_Port 26 transmits OPN(32,26) to cause the other NL\_Port to go to the OPENED state in full-duplex mode.

The LPSM makes transition (23);

— NL\_Port 26, now in the OPEN state in full-duplex mode, follows OPN(32,26) with one or more R\_RDY (one for each available receive buffer) and the current Fill Word until a frame is transmitted. ARB\_WON is set to TRUE (1). (See 8.4.3, item 16 for details.)

Concurrently, NL\_Port 32, in the MONITORING state, receives OPN(32,26) and goes to the OPENED state.

The LPSM for NL\_Port 32 makes transition (04);

- NL\_Port 32, now in the OPENED state, transmits the current Fill Word to replace OPN(32,26) on the Loop, followed by one or more R\_RDYs (one for each available receive buffer) and the current Fill Word until a frame is transmitted. ARB\_WON is set to FALSE (0). DUPLEX is set to TRUE (1). (See 8.4.3, item 17 for details);
- NL\_Port 26 is in the OPEN state and NL\_Port 32 is in the OPENED state.

A circuit has been established between the two NL\_Ports. Since BB\_Credit was zero (0), at least one R\_RDY must be received before a frame may be transmitted by each NL\_Port (i.e., normal ANSI X3.230, FC-PH Login protocol can now be used);

— NL\_Port 26 and NL\_Port 32 have previously (during L\_Port initialization) determined that there is no Fabric. NL\_Port 26 transmits an N\_Port Login Sequence with D\_ID of hex '000032' and S\_ID of hex '000026'. Both NL\_Ports recognize these as legitimate native address identifiers for a Loop without an FL\_Port. The current Fill Word again follows transmission of the Sequence.

The N\_Port Login Sequence arrives at NL\_Port 32 and is processed; an R\_RDY is transmitted when the receive buffer becomes available;

 NL\_Port 32 transmits an Accept response to NL\_Port 26 honoring its requested native address identifier and confirming its own native address identifier.

NL\_Port 26 receives the Accept Sequence and begins to close the Loop (REQ(close)) by transmitting a CLS, followed by the current Fill Word (note that an R\_RDY was not required). (See 8.4.3, item 18 for details.)

The LPSM for NL\_Port 26 makes transition (35) to the XMITTED CLOSE state;

— The CLS is received by NL\_Port 32.

The LPSM for NL\_Port 32 makes transition (46);

— The LPSM for NL\_Port 32, now in the RECEIVED CLOSE state, transmits CLS (REQ(close)). (See 8.4.3, item 19 for details.)

The LPSM for NL\_Port 32 makes transition (60);

- The LPSM for NL\_Port 32, now in the MONITORING state, has completed its work for the circuit. NL\_Port 32 may begin arbitrating to carry out its own work;
- The LPSM for NL\_Port 26, now in the XMITTED CLOSE state, monitors its inbound fibre for CLS. (See 8.4.3, item 18 for details.)

The CLS is received on its inbound fibre.

The LPSM for NL\_Port 26 makes transition (50);

— The LPSM for NL\_Port 26, now in the MONITORING state, has completed its work for the circuit. If NL\_Port 26 is a fair L\_Port, it must now wait until an Idle is seen (i.e., ACCESS = 1) before it can attempt to arbitrate again.

NOTE — If no other L\_Port had been arbitrating, NL\_Port 26 could have used the TRANSFER state if it required further use of the Loop.

The complete list of state transitions and states in the order used are:

#### NL Port 26

- 0: MONITORING, (01)
- 1: ARBITRATING, (12)
- 2: ARBITRATION WON, (23)
- 3: OPEN, (35)
- 5: XMITTED CLOSE, (50)
- 0: MONITORING

### NL\_Port 32

- 0: MONITORING, (04)
- 4: OPENED, (46)
- 6: RECEIVED CLOSE, (60)
- 0: MONITORING

# Annex C

(informative)

# **Multiple Loop examples**

To provide better availability characteristics than is provided by a single Loop, there are at least two implementations supported by this standard as shown in figure C.1.



Figure C.1 — Multiple Loop examples

#### C.1 Dual-Port Node

The Dual-Port Node example (figure C.1(a)) shows two L\_Ports and two Loops. The example may be extended to n L\_Ports and n Loops. The AL\_PA and native address identifier may have different values on each Loop. Each FC-2 and its LPSM have the operational characteristics of a single FC-2 and LPSM.

#### C.2 Shared FC-2 Dual-Loop Node

The shared FC-2 Dual-Loop Node example (figure C.1 (b)) shows one L\_Port and two Loops. The example may be extended to *n* Loops. Figure C.2 shows two possible configurations using dual Loops. Figure C.2 (a) shows two Loops with only shared FC-2 Dual-Loop Nodes. Figure C.2 (b) shows a Dual-Port Node that could be two separate FL\_Ports or two different NL\_Ports (e.g., two controllers/initiators) attached to multiple shared FC-2 Dual-Loop Nodes. Operational characteristics are slightly different depending on which configuration is used.



Figure C.2 — Configuration examples of multiple Loops

In figure C.2 (a), the AL\_PA and native address identifier have the same values on each Loop. This configuration provides redundancy in case one Loop fails and allows two different L\_Ports to use each Loop at the same time (e.g., 'A' can communicate with 'C' while 'b' is communicating with 'd'). However, only a single circuit may be established through Node (Aa) if Node (Aa) is an FL\_Port.

In figure C.2 (b), the Loops may be attached to different FL\_Ports (A and E) or a Dual\_Port Node (AE) (as shown in figure C.1 (a)) and therefore, a different AL\_PA and native address identifier (one for each Loop) should be used. For example, Node (BF) may have to recognize both AL\_PA 'B' and 'F'. Recognition may be managed via an FC-PH alias (i.e., FC-2 recognizes multiple native address identifiers as if they are one). This configuration provides redundancy in case one Loop or one of the single L\_Ports (e.g., 'A') fails. It also allows two circuits to be established into the Fabric (via L\_Port 'A' and L\_Port 'E') or two different L\_Ports to use each Loop at the same time (e.g., 'A' can communicate with 'C' while 'G' is communicating with 'H').

Although the configuration in figure C.2 (a) would initialize correctly if only one Loop was used, it is probable that an L\_Port does not know the configuration. Therefore, Loop Initialization may be performed as follows:

- a) Transmit LIP on both Loops in the INITIALIZING state;
- b) Receive LIP on both Loops and go to the OPEN-INIT state. In figure C.2 (a), the same node becomes the Loop master and only one AL\_PA will be assigned by each LPSM; in figure C.2 (b), two different nodes may become the Loop master and two different AL\_PAs may be assigned by each LPSM;
- c) If there is one FL\_Port, Fabric Login will result in one AL\_PA for each Node; if there are two FL\_Ports, Fabric Login may result in two different AL\_PAs for each LPSM;
- d) If a Node has two (or more) AL\_PAs, it also has two (or more) native address identifiers. The shared FC-2 Dual-Loop Node may associate the two values via an alias.

The Node may ask to arbitrate on more than one Loop at the same time. Reasons for arbitrating on multiple Loops include:

- If one Loop is in use, arbitration could be won on the free Loop;
- If one Loop is not operational, arbitration could be won on the operational Loops.

When a Node uses multiple LPSMs to arbitrate, ARBx may be received simultaneously on any Loop. The L\_Port must choose one of the LPSMs to go to the OPEN state. The remaining LPSMs are returned to the MONITORING state (via the XMITTED CLOSE state<sup>6</sup>) and are unavailable (nonparticipating) until the other LPSM returns to the MONITORING state (i.e., these LPSMs may not arbitrate, nor recognize an OPNy).

<sup>&</sup>lt;sup>6</sup>This state may be changed to the OPEN state to properly process the fairness algorithm in a future FC-AL standard.

When a Node receives OPNy simultaneously at multiple LPSMs, the L\_Port must choose one of the LPSMs to go to the OPENED state. The other LPSMs stay in the MONITORING state and are unavailable (nonparticipating) until the other LPSM returns to the MONITORING state (i.e., these LPSMs may not arbitrate, nor recognize an OPNy).

There are a number of variations on these configurations depending on available receive buffers. The description above, assumes that there are no separate receive buffers for each LPSM.

# C.3 Multiple Loop example for OFC

Figure C.3 shows how a dual Loop eliminates the timing problems when using Open Fibre Control (OFC) for laser safety. As shown, the OFC is between the driver-receiver pair of both Loop 1 and Loop 2. The dotted lines indicate how the data flows through each L\_Port to complete the Loop circuits. Even though the lower block (identified by "Normal FC-PH Protocol Chip") implies one FC-2, the example would also work for two independent FC-2's.

If the link between L\_Port A and L\_Port B breaks, one implementation could allow for each of the transmitter/receiver pairs of the operating channel to complete one large Loop (i.e., Loop 1 and Loop 2 would collapse into a single large Loop). If the "Normal FC-PH Protocol Chip" implies two separate FC-2's, Loop Initialization allows the L\_Ports of the combined Loops to obtain a new AL\_PA (this is not required if there is only one FC-2).



Figure C.3 — Multiple Loop example for OFC

### Annex D

(informative)

### **Access unfairness**

This annex describes how access unfairness might be used to improve Loop performance, and how access unfairness can be used to allow an NL\_Port to reclaim ACK buffers when they become full.

#### **D.1** Improving Loop performance

One possible use of the Loop is a serial version of a conventional single-Initiator parallel Small Computer System Interface (SCSI) bus. In this configuration, there is only one Initiator and many Target devices connected to the Loop. If all NL\_Ports on the Loop, including the Initiator, follow the access fairness algorithm, then the Initiator may not be able to obtain sufficient Loop bandwidth to optimize overall performance by achieving a high level of parallelism among its Targets. A specific example is the situation where the Initiator transmits READ commands to all Targets. The Targets may take some time to locate the read data and then the Targets need to transmit the data to the Initiator.

Once a Target acquires the Loop and sends its read data, it may be inactive unless it is given another command. If the Initiator follows the fairness algorithm, it will wait for all Targets that have read data pending to access the Loop, before it can access the Loop and send a Target a new command. To reduce the time that a Target is inactive, the Initiator may want to unfairly acquire the Loop and send the Target a new command. The Target can then start locating the data for the new command. Another performance enhancement would be to use full-duplex connections such that when the Target connects to the Initiator to transmit the requested data, the Initiator can transmit subsequent commands to that Target.

# D.2 Emptying ACK buffers

With a Loop topology, a low-cost NL\_Port may need to buffer outbound ACKs in Class 2.

One example occurs if a simple First-In-First-Out (FIFO) ACK buffer is used. The ACKs destined for the currently connected NL\_Port cannot be sent because they are queued behind ACKs for other NL\_Ports in the ACK FIFO.

Another example occurs in a full-duplex Loop circuit. If NL\_Port A transmits a CLS to NL\_Port B at the same time that NL\_Port B transmits Data frames to NL\_Port A, then NL\_Port A must buffer ACKs for the Data frames that it receives after it has sent the CLS. This occurs because NL\_Port A will receive Data frames after it has sent the CLS and made the transition to the XMITTED CLOSE state. NL\_Port A cannot transmit frames (including ACKs) or R\_RDYs in the XMITTED CLOSE state.

Alternatively, if the ACK buffer becomes full, NL\_Port A may choose to unfairly arbitrate and acquire the Loop so that it can transmit the queued ACKs and reclaim its ACK buffer space. NL\_Port A may use the TRANSFER state to speed up the process.

# Annex E

(informative)

# **Half-duplex operation**

This annex describes where half-duplex mode may be used to prevent ACK buffers from overflowing during Class 2 operation.

The operational characteristics of the Loop differ slightly from a point-to-point or from a Fabric topology. When an N\_Port is directly connected to an F\_Port, it can transmit an ACK frame whenever buffer-to-buffer credit is available. With the Loop, not only is Available\_BB\_Credit required, but the Loop must also have a circuit open with the correct L\_Port before an ACK can be sent. At times, an NL\_Port may need to buffer ACKs because it cannot access the Loop to transmit them.

Depending upon how ACK buffering is implemented, an NL\_Port that is receiving Data frames may not be able to transmit the corresponding ACKs. If a simple FIFO is used to buffer ACKs, the ACKs for the currently connected NL\_Port cannot be sent because they are queued behind ACKs for other NL\_Ports in the ACK FIFO.

Another example where an NL\_Port must buffer ACKs is in a full-duplex Loop circuit. If NL\_Port A transmits a CLS to NL\_Port B at the same time that NL\_Port B transmits Data frames to NL\_Port A, then NL\_Port A must buffer ACKs for the Data frames that it receives after it has sent the CLS. This occurs because NL\_Port A will receive Data frames after it has sent the CLS and made the transition to the XMITTED CLOSE state. NL\_Port A cannot transmit frames (including ACKs) or R\_RDYs in the XMITTED CLOSE state.

When an N\_Port is connected directly to an F\_Port, if it experiences a resource shortage to buffer ACKs, it will not transmit R\_RDYs to the F\_Port. The F\_Port cannot transmit any frames to the N\_Port without BB\_Credit and therefore the N\_Port will not owe EE\_Credit and will not have to buffer the ACKs. The N\_Port may continue to transmit ACKs and once sufficient ACK buffering is available the N\_Port will transmit R\_RDY to enable the F\_Port to transmit frames.

On a Loop, an NL\_Port has two techniques that can be used to reduce or prevent the receipt of Data frames and therefore, the number of ACKs it must buffer. The first technique is similar to the Fabric example above, where the NL\_Port withholds R\_RDYs when a circuit is opened. For example, an NL\_Port can specify at Login that it has an BB\_Credit of zero (0). When the NL\_Port receives OPNy, it will not transmit any R\_RDYs, preventing the opening NL\_Port from transmitting any frames. The NL Port will therefore not have to buffer ACKs.

A second technique, which an NL\_Port can use to reduce or prevent the receipt of Data frames, is to establish a circuit in half-duplex mode. When the opened NL\_Port receives the OPNyy, it is not allowed to transmit Data frames, only Link\_Control frames. This guarantees that the NL\_Port that established the circuit, will not receive Data frames and therefore will not be required to buffer ACKs.

# Annex F

(informative)

# BB\_Credit and Available\_BB\_Credit management example

The following is an example implementation using BB\_Credit and Available\_BB\_Credit. Assume two L\_Ports, A and B, and that A arbitrated and won and is going to open B; full-duplex is used; and, both A and B have frames to transmit. L\_Port A has sixteen receive buffers available and a BB\_Credit Login value of two for L\_Port B. L\_Port B has eight receive buffers available and a BB\_Credit Login value of one for L\_Port A.

#### L Port A:

- 1) looks up the BB\_Credit Login value for B (two);
- 2) checks to see how many receive buffers it has available (sixteen);
- 3) transmits OPN(B,A), two Fill Words and one R\_RDY and three Fill Words, followed by two frames (BB\_Credit Login value for B). Note that had BB\_Credit been zero (0), no frames could have been sent by A. The remaining fifteen R RDYS are transmitted after the first frame;
- 4) receives and counts the R\_RDYs sent by B (eight). Once L\_Port A has received and discarded two R\_RDYs (which are for the frames already shipped against BB\_Credit in 3 above), L\_Port A has an Available\_BB\_Credit of six that it may use to transmit up to six additional frames;
- 5) transmits one frame for each Available\_BB\_Credit;
- 6) receives R\_RDYs sent by B and increments Available\_BB\_Credit;
- 7) receives the number of frames sent by B into the receive buffer(s);
- 8) transmits one R\_RDY for each receive buffer that has been made available;
- 9) repeats steps 5 through 8 until all frames have been sent;
- 10) transmits CLS;
- 11) continues to receive frames from B, but transmits no R RDYs or frames;
- 12) receives CLS and closes its end of the Loop.

#### L\_Port B:

- 1) receives OPN(B,A) and opens the Loop;
- 2) looks up the BB\_Credit for A (one);
- 3) checks to see how many receive buffers it has available (eight);
- 4) transmits two Fill Words and one R\_RDY and three Fill Words, followed by one frame (BB\_Credit Login value for A). Note that had BB\_Credit been zero (0), no frames could have been sent by B. The remaining seven R\_RDYs are

- transmitted after the first frame. Once L\_Port B has received and discarded one R\_RDY (which is for the frame already shipped against BB\_Credit) and counted the other R\_RDYs from A, L\_Port B has an Available\_BB\_Credit of fifteen that it may use to transmit up to fifteen additional frames;
- 5) receives and counts the R\_RDYs sent by A by increasing Available\_BB\_Credit by one for each R\_RDY. L\_Port B can now transmit an additional frame for each R\_RDY that it has received;
- 6) receives the number of frames sent by A into the receive buffer(s);
- 7) transmits an R\_RDY for each receive buffer that has been made available;
- 8) repeats steps 5 through 7 until the CLS is received from A;
- 9) may continue to transmit frames until Available\_BB\_Credit or EE\_Credit is exhausted, followed by a CLS. When the CLS is sent, L\_Port B closes its end of the Loop.

There are several variations on the previous example.

- 1) Data frame transfer is only from A to B even though OPN(B,A) (full-duplex) is used. L\_Port A transmits one R\_RDY followed by the number of frames represented by the BB\_Credit Login value. In this case, B has no Data frames to transmit, but transmits one R\_RDY for each available receive buffer and FC-PH Link\_Control frames (e.g., ACKs) to A. Note that B may limit the number of frames that A can transmit by transmitting one R\_RDY for each available receive buffer, followed by CLS. Once L\_Port A has received the CLS, it can then only transmit frames until its Available\_BB\_Credit is exhausted before it must close its end of the Loop;
- 2) BB\_Credit is zero (0) on both ends. In this case, neither A nor B can transmit any frames until at least one R\_RDY is received. For each R\_RDY received, a frame may be sent. Note that when BB\_Credit is zero (0), a Loop turn-around delay is required at A before transmitting the first (and possibly the only) frame. By guaranteeing a minimum number of receive buffers (as indicated by BB\_Credit), this turn-around delay may be eliminated;
- 3) L\_Port A transmits an OPN(B,A) (full-duplex), followed by at least one R\_RDY, followed by two frames (the BB\_Credit Login value for L\_Port B). L\_Port B does not look up the BB\_Credit for A, and sends at least one R\_RDY (one for each available receive buffer). L\_Port B waits for the first R\_RDY from A. When at least one R\_RDY is received (i.e., Available\_BB\_Credit is one (1)), B can transmit one FC-PH frame;
- 4) L\_Port A transmits an OPN(B,B) (half-duplex). In this case, L\_Port B cannot identify A and must wait for the first frame from A to transmit any frames (note: since this is a half-duplex OPN, no data frames may be transmitted by B). Once a frame is received, the low-order byte of the S\_ID is the AL\_PA of A. B can then establish the BB\_Credit for A. If B is using a minimum Loop value for BB\_Credit, the AL\_PA of A is not required;
- 5) L\_Port A transmits an OPN(B,B) (half-duplex). In this case, L\_Port B must wait for the first R\_RDY from A. Once at least one R\_RDY is received (i.e., Available\_BB\_Credit is one (1)), B can transmit one FC-PH Link Control frame to A.

# Annex G

(informative)

# **Clock skew smoothing function**

This annex describes one implementation of a smoothing algorithm that will maintain the inter-frame gap to a minimum of six words (Fill Words and R\_RDY Primitive Signals) as specified in ANSI X3.230, FC-PH.

NOTE — This section is provided as an example of an implementation that can guarantee, with a very high probability, the size of the repeated inter-frame gap. If an implementation chooses to repeat the bit stream synchronously (i.e., the retransmitted output frequency is locked to the received data), then there would be no need for an elasticity buffer and smoothing function. This section is only relevant to those implementations that re-time the repeated output with a different frequency source (i.e., local clock).

### **G.1** Smoothing function requirement

In a Loop, transmitter and receiver clocks may be mismatched. To avoid overrunning the transmitter, elasticity buffers (i.e., speed matching buffers) are used to buffer the received data. The size of the elasticity buffer is calculated to allow for maximum phase and frequency mismatch between the transmitter and receiver for the length of the largest frame size allowed on the Loop. The objective is to keep the size of the elasticity buffer to a minimum. This will ensure minimum node latency and maximum Loop performance. To achieve this objective, an elasticity buffer should center when a SOF is detected and should have enough depth on either side to accommodate both fast or slow clocks without losing data for an entire frame. Once the EOF has been detected, no more writes to the elasticity buffer are made until another SOF is detected and once again the elasticity buffer is recentered. This is the area of operation that requires a minimum of inter-frame gap to operate properly. If the inter-frame gap is too short (i.e., less than the minimum allowed number of Fill Words) then the elasticity buffer recenters on a new SOF. If the data in the elasticity buffer has not been processed (read out), then it is lost during the recentering operation (preparing for next frame).

Fill Words are transmitted after the EOF has been transmitted and until the SOF from the next frame has been processed out of the elasticity buffer. The inter-frame gap is continuously changing due to this action of the elasticity buffers in the Loop (i.e., a slow node in the MONITORING (repeat) state receiving frames from a fast node would delete Fill Words or MRKtx between frames as it repeats them, and vice-versa for Fill Word insertion). In a large Loop, after a serial stream has passed through a number of nodes (all at different crystal tolerances), this action could reduce the inter-frame gap to a point where data integrity is affected.

# G.2 Smoothing function elasticity buffer

The majority of the logic in each FC-AL Port can be designed to operate synchronously or asynchronously to the received data rate. If the receive data path logic has a reference frequency source located within the Port, then it is said to be asynchronous to the received data rate. If the receive data path logic has a reference frequency that is derived from the received serial data stream, then it is said to be synchronous to the received data rate. (See figure G.1.)



Figure G.1 — Example of a synchronous receiver design

In an asynchronous receiving logic, each received word must be synchronized to a slightly different frequency. Since the rate of arrival is different from the rate the words are transmitted, the elasticity buffer guarantees the proper operation of the frequency matching process and eliminates the possibility of any data loss. (See figure G.2.)



Figure G.2 — Example of an asynchronous receiver design

Assuming a worst case frequency mismatch between two connected Ports (i.e., transmitter at f+(100ppm)\*f), the net elasticity needed for a maximum size frame is:

2172 Bytes \* 200 ppm \* 10/8 code = 4.4 code bits.

NOTE — 2172 is the maximum repetitive pattern: 2112 (data field) + 24 (FC header) + 12 (SOF, EOF, and CRC) + 24 (six Fill Words).

The elasticity can be implemented as a first-in-first-out (FIFO) device with the input coming from the received data and the output going to the receiving FC-2 logic. At the beginning of each frame, there must be enough (at least +/-4.3 code bits) elasticity in the FIFO, so that by the end of a maximum size frame there would be no FIFO underflow or overflow conditions.

#### **G.3** Smoothing function description

The smoothing function provides a method to maintain the inter-frame gap at a selected value (at least six words) by:

- deleting a Fill Word from inter-frame gaps with greater than six words;
- inserting a Fill Word in inter-frame gaps that have less than six words.

This smoothing function absorbs surplus Fill Words from longer inter-frame gaps and redistributes then into shorter inter-frame gaps, thus significantly reducing the variance of inter-frame gaps during long burst (streaming) of frames or cycles.



Figure G.3 — Example of an asynchronous receiver with smoother

Given that the inter-frame gap consists of Fill Words (in the absence of noise), it is possible to relax some constraints on inter-frame gap processing with minimal impact on reliability. Specifically, during inter-frame gap processing the smoother function:

- is not required to insert Fill Words into an inter-frame gap except after two (2) consecutive Fill Words are received;
- must not delete non-Fill Words (except MRKtx) from an inter-frame gap longer than the high-threshold, so that previously inserted Fill Words may be reclaimed.



Figure G.4 — Example of smoother implementation

The smoothing function state diagram is shown in figure G.5:



Figure G.5 — Smoother state diagram

# Annex H

(informative)

# Mark Synchronization examples

This annex describes two examples of how the Mark (MRKtx) Primitive Signal may be used on a Loop. Since some states do not retransmit MRKtx, the only way to guarantee that the originator receives the transmitted MRKtx is for the originator to be in the OPEN state and for all other L\_Ports to be in the MONITORING state.

### **H.1** Clock synchronization

When the type of mark (MK\_TP) is clock synchronization (e.g., hex '00'), the Mark Primitive Signal may be used to synchronize clocks between a number of processors. Through configuration or implementation, one processor is assigned the task of providing a Master clock. It is the responsibility of this processor to generate enough MRKtx Primitive Signals to keep the other processors within a prespecified clock tolerance.

The processor with the Master clock transmits one MRKtx (with t = hex '00' and  $x = \text{its AL\_PA}$ ) instead of a Fill Word for each REQ(mark as tx). Each recipient of the MRKtx checks the AL\_PA to synchronize on the correct Master clock (since the AL\_PA is used to identify the originator, this allows multiple Master clock originators). If the AL\_PA matches the one being used for synchronization, the receiving processor adjusts (if necessary) its clock and retransmits the MRKtx. If the MRKtx is returned to the originator, the originator replaces it with the current Fill Word.

Because the MRKtx may not be inserted onto the Loop except during normal Fill Word transmission, it is possible that a MRKtx may not be originated or retransmitted. If the processors can accept a missing MRKtx, the MRKtx provides a low-cost method (does not require a separate clock synchronization interface) for keeping clocks synchronized. To obtain an initial clock value, the ANSI X3.230, FC-PH defined Time Server at well-known address hex 'FFFFFB' may be used. Once every processor has this initial clock value, the MRKtx may be used to maintain clock synchronization. The Time Server function may be provided by an F/NL\_Port in the absence of a Fabric.

If the originator of the MRKtx receives the MRKtx, it may calculate the latency for the MRKtx to traverse the Loop. If this latency is greater than the clock synchronization tolerance, a system administrator may be informed that the MRKtx is unpredictable in the configured environment.

### **H.2** Disk spindle synchronization

When the type of mark (MK\_TP) is disk spindle synchronization (e.g., hex '01'), the Mark Primitive Signal may be used to synchronize disk spindles between a number of disk drives. Through configuration or implementation, one disk drive is assigned the task of providing a Master clock. It is the responsibility of this disk drive to generate enough MRKtx Primitive Signals to keep the other disk drives within a prespecified spindle synchronization tolerance.

The disk drive with the Master clock transmits one MRKtx (with t = hex '01' and  $x = \text{its AL\_PA}$ ) instead of a Fill Word for each REQ(mark as tx). The recipient of the MRKtx checks the AL\_PA to synchronize on the correct Master disk spindle (since the AL\_PA is used to identify the originator, this allows multiple Master spindle synchronization originators). If the AL\_PA matches the one being used for synchronization, the receiving disk drive adjusts (if necessary) its spindle motor and retransmits the MRKtx. If the MRKtx is returned to the originator, the originator replaces it with the current Fill Word.

Because the MRKtx may not be inserted onto the Loop except during normal Fill Word transmission, it is possible that a MRKtx may not be originated or retransmitted. If the disk drives can accept a missing MRKtx, the MRKtx provides a low-cost method (does not require a separate spindle synchronization interface) for keeping disk spindles synchronized.

FC-AL Rev 4.5, June 1, 1995

If the originator of the MRKtx receives the MRKtx, it may calculate the latency for the MRKtx to traverse the Loop. If this latency is greater than the disk spindle synchronization tolerance, a system administer may be informed that the MRKtx is unpredictable in the configured environment.

# Annex I

(informative)

# Bypass Circuit example and usage

This annex describes a Bypass Circuit which may be used to keep a Loop operating when an L\_Port location is physically removed or not populated; L\_Ports are powered-off; or, a failing L\_Port is present. A Bypass Circuit provides the means to route the serial channel signal past an L\_Port. Also described are the L\_Port Bypass/Enable (LPByx/LPEyx/LPEfx) Primitive Sequences. The main purpose of these Primitive Sequences is to physically control the Bypass Circuit (if present) and logically control the L\_Port (i.e., the LPSM is forced into and held in the MONITORING state). Since the LPEyx, LPEfx, and LPByx are Primitive Sequences, they are usually transmitted for AL\_TIME or until the transmitted Primitive Sequence is received.

### I.1 Bypass Circuit

Figure I.1 shows an example Bypass Circuit. The input from the previous L\_Port, n-1, feeds a multiplexer (MUX) and the local L\_Port. The other input to the multiplexer is from the local L\_Port. A select signal determines whether the input from L\_Port n-1 or the input from the local L\_Port is transmitted to the next L\_Port, n+1. The Bypass Circuit is an asynchronous switch (i.e., when it switches, it may cause a loss of synchronization at the next L\_Port). To avoid unnecessary reinitializations and error counters to overflow, L\_Ports and Bypass Circuits should be used which avoid counting this loss of synchronization as an error and going to the INITIALIZATION state.



Figure I.1 — Example Bypass Circuit

#### I.1.1 Default bypass

The Bypass Circuit for an unpopulated location or a powered-off L\_Port defaults to the Bypass Circuit being set (i.e., the input from n-1 passes through the multiplexer to n+1).

#### I.1.2 Power-on reset bypass

At power-on, an L\_Port leaves the Bypass Circuit set and enters the MONITORING state in non-participating mode. This allows the Loop to continue to function while the Port performs a self-test. When the L\_Port is ready to enter the participating mode, the L\_Port resets it's Bypass Circuit and enters the INITIALIZING state.

#### I.2 Using a Bypass Circuit

Any L\_Port may accept the role of Loop manager to execute diagnostics and to recover a failing Loop. The selection criteria of a Loop manager should include the ability to report failures to an operator or system log. A "Loop manager" in the context of this discussion is an L\_Port that has the ability to diagnose a Loop (i.e., uses LPByx and LPE to bypass and enable other L\_Ports).

#### I.2.1 Diagnostic Test of the Bypass Circuit

Loop Initialization must be completed before the Bypass Circuit may be tested. L\_Ports must be in the participating mode (i.e., have an AL PA) for the test to be effective.

The Loop manager arbitrates for the Loop; transmits an OPNyy (where y is the AL\_PA of the Loop manager); and, transmits the L\_Port Bypass Primitive Sequence (LPByx, where y is the AL\_PA of the L\_Port under test and x is its AL\_PA) until the Primitive Sequence is received. This allows any receiver, affected by an L\_Port switching out of the Loop, to synchronize to the new input. The Loop manager removes all LPBs that it originated.

In order to verify that the Bypass Circuit is present and operating, the Loop manager may: transmit CLS and enter the TRANSFER state; when CLS is received, transmit OPNyx (where y is the AL\_PA of the L\_Port under test). If the OPNyx is received by the Loop manager, the Bypass Circuit is functioning normally.

The Loop manager completes the test by sending the L\_Port Enable Primitive Sequence (LPEyx where y is the AL\_PA of the bypassed L\_Port and x is it's AL\_PA) until the Primitive Sequence is received. The Loop manager removes all LPEs that it originated. In order to verify that the L\_Port is no longer bypassed the Loop manager may: transmit CLS and enter the TRANSFER state; when CLS is received, transmit OPNyx (where y is the AL\_PA of the L\_Port under test). If the OPNyx is not received by the Loop manager within AL\_TIME, the Bypass Circuit has been reset and is functioning normally. The Loop manager may then transmit CLS and wait for the CLS to be returned. If other Bypass Circuit s are to be tested, the Loop manager may use the TRANSFER state until all AL\_PAs have been tested.

If at any time during the above test, the Loop manager receives a LIP, the AL\_PA of the bypassed L\_Port has been relinquished. The Loop manager then can only use LPEfx to enable a previously bypassed L\_Port.

#### I.2.2 Recovery from Loop Failure

If an L\_Port detects a Loop Failure at its receiver for  $R_T_TOV$ , it may use the following recovery procedure. Waiting for  $R_T_TOV$ , allows recovery from transient conditions.

After a R\_T\_TOV time-out, the L\_Port may perform an optional loop-back self test. If the loop-back test fails, the L\_Port may request to be bypassed (REQ(bypass L\_Port)) to allow the Loop to recover. If the loop-back test passes, the L\_Port requests to go to the INITIALIZATION state where it transmits an error LIP (see 7.7.2 or 7.7.4) for up to two (2) AL\_TIMEs or until LIP is received.

If LIP is received, the L\_Port goes to the OPEN-INIT state and transmits at least twelve (12) normal LIPs (see 7.7.1 or 7.7.3). Changing from an error LIP to a normal LIP notifies the Loop manager that the Loop is operational.

If LIP is not received within two (2) AL\_TIMEs, the L\_Port transmits LPByx to bypass the failing L\_Port (identified by the y value). The Loop manager may use the AL\_PA position map from the most recent Loop Initialization to identify the failing L\_Port (it is the L\_Port adjacent to the L\_Port that detects the Loop Failure). If this AL\_PA position map is not available, the Loop manager may attempt all valid AL\_PAs (excluding its own), bypassing all L\_Ports until the failing L\_Port is

identified. The Loop manager transmits each LPByx for up to two (2) AL\_TIMEs or until the Primitive Sequence is received to allow any receiver affected by a Port switching out of the Loop to synchronize to the new input. Once the failing L\_Port has been bypassed, if any other L\_Ports had been bypassed, they should be reenabled with PBEyx. If the Loop failure occurs during a time when the failing L\_Port does not have a valid AL\_PA, manual intervention may be required to find the failing L\_Port.<sup>7</sup>

### I.2.3 Power-on with a failing L\_Port

An L\_Port that is unable to pass its self-test does not reset its Bypass Circuit. If an L\_Port has an AL\_PA which it previously saved in non-volatile storage, it follows the same procedure as if the Loop failed after being operational. (See I.2.2.)

In a Loop without valid AL\_PAs, recovery of the Loop may require manual intervention (e.g., physically removing one L\_Port after another until the failing L\_Port is identified), unless the failing L\_Port can initiate a bypass (REQ(bypass L\_Port)).

#### I.2.4 Reconfiguring a Loop with LPB and LPE

A Loop manager may elect to use the Bypass Circuit to physically switch participating L\_Ports in and out of the Loop. When an L\_Port is enabled on the Loop, the Loop manager should begin Loop Initialization to ensure that there are no AL\_PA conflicts.

<sup>&</sup>lt;sup>7</sup>A future FC-AL standard may implement LPBfx to bypass all L\_Ports while performing Loop recovery.

# Annex J (informative)

# Public L\_Ports and Private NL\_Ports on a Loop

This annex describes how Public L\_Ports and Private NL\_Ports may be used on a Public Loop. Figure J.1 shows an example of such a configuration. Two advantages of connecting L\_Ports in this fashion are: security (Private NL\_Ports may not be addressed by Ports not on the Loop) and the Private NL\_Ports may be lower cost.



Figure J.1 — Public L\_Ports and Private NL\_Ports on a Loop

In this example, an NFS (Network File System) client on the left sends an NFS command through the Fabric to the NFS server (the NFS client only knows that the NFS server has access to the requested data, but does not know the location of the data). The NFS server is also a SCSI (Small Computer System Interface) initiator and it knows which SCSI target has the data. A SCSI command is sent by the NFS server (SCSI initiator) to any of the SCSI targets on the Loop. When the SCSI target has the requested data, it sends the data to the SCSI initiator, which in turn sends it via an NFS response to the NFS client.

As shown in this example, Private NL\_Ports (SCSI targets) do not communicate with any Port not on the Loop, including the FL\_Port. However, the Public NL\_Port (SCSI target) may be addressed by both the NFS server (SCSI initiator) and the SCSI initiator on the other side of the Fabric.

# Annex K

(informative)<sup>8</sup>

# **Assigned Loop Identifier**

This annex shows in table K.1 how a 7-bit Loop Identifier (e.g., a switch) may be used to represent the Hard Assigned AL\_PA as used in clause 10.4. If there are no conflicts or an attached Fabric does not reassign the AL\_PA, the value represented by this Assigned Loop Identifier will be the AL\_PA of the L\_Port. (See also table 15.)

Table K.1 — Assigned Loop Identifier

| AL_PA<br>(hex) | Switch<br>(hex) | Setting<br>(dec) | AL_PA<br>(hex) | Switch<br>(hex) | Setting<br>(dec) | AL_PA<br>(hex) | Switch<br>(hex) | Setting<br>(dec) |
|----------------|-----------------|------------------|----------------|-----------------|------------------|----------------|-----------------|------------------|
| EF             | 00              | 0                | A3             | 2B              | 43               | 4D             | 56              | 86               |
| E8             | 01              | 1                | 9F             | 2C              | 44               | 4C             | 57              | 87               |
| E4             | 02              | 2                | 9E             | 2D              | 45               | 4B             | 58              | 88               |
| E2             | 03              | 3                | 9D             | 2E              | 46               | 4A             | 59              | 89               |
| E1             | 04              | 4                | 9B             | 2F              | 47               | 49             | 5A              | 90               |
| EO             | 05              | 5<br>6           | 98             | 30              | 48               | 47             | 5B              | 91               |
| DC             | 06              | 6                | 97             | 31              | 49               | 46             | 5C              | 92               |
| DA             | 07              | 7                | 90             | 32              | 50               | 45             | 5D              | 93               |
| D9             | 08              | 8                | 8F             | 33              | 51               | 43             | 5 <b>E</b>      | 94               |
| D6             | 09              | 9                | 88             | 34              | 52               | 3C             | 5 <b>F</b>      | 95               |
| D5             | 0A              | 10               | 84             | 35              | 53               | 3A             | 60              | 96               |
| D4             | 0B              | 11               | 82             | 36              | 54               | 39             | 61              | 97               |
| D3             | 0C              | 12               | 81             | 37              | 55               | 36             | 62              | 98               |
| D2             | 0D              | 13               | 80             | 38              | 56               | 35             | 63              | 99               |
| D1             | 0E              | 14               | 7C             | 39              | 57               | 34             | 64              | 100              |
| CE             | 0F              | 15               | 7A             | 3A              | 58               | 33             | 65              | 101              |
| CD             | 10              | 16               | 79             | 3B              | 59               | 32             | 66              | 102              |
| cc             | 11              | 17               | 76             | 3C              | 60               | 31             | 67              | 103              |
| СВ             | 12              | 18               | 75             | 3D              | 61               | 2E             | 68              | 104              |
| CA             | 13              | 19               | 74             | 3E              | 62               | 2D             | 69              | 105              |
| C9             | 14              | 20               | 73             | 3 <b>F</b>      | 63               | 2C             | 6A              | 106              |
| C7             | 15              | 21               | 72             | 40              | 64               | 2B             | 6B              | 107              |
| C6             | 16              | 22               | 71             | 41              | 65               | 2A             | 6C              | 108              |
| C5             | 17              | 23               | 6E             | 42              | 66               | 29             | 6D              | 109              |
| C3             | 18              | 24               | 6D             | 43              | 67               | 27             | 6E              | 110              |
| BC             | 19              | 25               | 6C             | 44              | 68               | 26             | 6F              | 111              |
| BA             | 1A              | 26               | 6B             | 45              | 69               | 25             | 70              | 112              |
| B9             | 1B              | 27               | 6A             | 46              | 70               | 23             | 71              | 113              |
| B6             | 1C              | 28               | 69             | 47              | 71               | 1F             | 72              | 114              |
| B5             | 1D              | 29               | 67             | 48              | 72               | 1E             | 73              | 115              |
| B4             | 1E              | 30               | 66             | 49              | 73               | 1D             | 74              | 116              |
| В3             | 1F              | 31               | 65             | 4A              | 74               | 1B             | 75              | 117              |
| B2             | 20              | 32               | 63             | $_{ m 4B}$      | 75               | 18             | 76              | 118              |
| В1             | 21              | 33               | 5C             | 4C              | 76               | 17             | 77              | 119              |
| AE             | 22              | 34               | 5A             | 4D              | 77               | 10             | 78              | 120              |
| AD             | 23              | 35               | 59             | 4E              | 78               | OF             | 79              | 121              |
| AC             | 24              | 36               | 56             | 4F              | 79               | 08             | 7A              | 122              |
| AB             | 25              | 37               | 55             | 50              | 80               | 04             | 7B              | 123              |
| AA             | 26              | 38               | 54             | 51              | 81               | 02             | 7C              | 124              |
| A9             | 27              | 39               | 53             | 52              | 82               | 01             | 7D              | 125              |
| A7             | 28              | 40               | 52             | 53              | 83               |                |                 |                  |
| A6             | 29              | 41               | 51             | 54              | 84               | 00             | 7 <b>E</b>      | 126              |
| A5             | 2A              | 42               | 4E             | 55              | 85               |                | 7 <b>F</b>      | 127              |

Note - The values are intentionally from lowest to highest priority. AL\_PA = 00 is reserved for an FL\_Port; '--' is not available.

<sup>&</sup>lt;sup>8</sup> X3T11 is considering to make this annex normative in a future FC-AL standard.

# Annex L

(informative)

# Selective replicate for parallel query acceleration

- This annex describes a relational database example that benefits from the selective replicate capability of FC-AL. Because queries are ad hoc, it is not known in advance which Ports will participate in a given multicast group, and the group can change with each query. This annex illustrates how OPNyr is preferable to using traditional multicast groups, which must be set up in advance. OPNyr significantly speeds up the execution of parallel queries.
- The examples show a sort-merge join which is a technique employed by several database vendors. An example of a hypothetical parallel query engine is provided in clause L.2 and a specific example of a query is provided in clause L.3.

### L.1 Parallel query technology

Parallel query is a technique for significantly reducing the response time of complex queries against very large databases. The basic technique divides the query among multiple CPUs, where each CPU applies the query against a partitioned, disjoint subset of the database tables selected in the query. Most parallel query algorithms focus on joins, where row pieces from one or more tables are combined on some matching attribute.

#### L.2 Shared disk cluster

A cluster composed of multiple hosts accessing a large shared disk pool is illustrated in figure L.1. There are *n* database servers accessing a shared database striped across all drives that are attached via one or more FC-AL Loops. Every server has direct access to any partition of the database on the shared disk pool. The FC-AL Loops serve a dual role in the cluster. First, they function as a high speed disk channel for SCSI traffic between servers and disk. Second, they function as a high bandwidth, low-latency Port-to-Port interconnect for IP traffic between servers. As this example shows, many database blocks are passed directly between servers during the parallel query.



Figure L.1 — FC-AL parallel query server

### L.3 Parallel query example

To illustrate a complex query typical of a direct marketing application often found in DSS (Decision Support Systems) or Data Warehousing, the following query is used as an example of how a parallel query could be executed to take advantage of selective replicate on the above configuration:

```
Select customer, address, num_purchases
From R, S
Where R.a = S.b
and num_purchases > 10
and (area code = 415
or area code = 408
or area code = 510)
```

This is a join of relations (database tables) R and S that satisfy the matching attribute in line 3. The matching attribute (R.a and S.b) is the customer ID. The query is intended to find all customers in the San Francisco Bay Area that have made a large number of purchases (more than 10). Relation S is the total worldwide customer population. Relation R is all purchases in California for the past three months. Relation S is many times larger than relation R, since R will only contain the subset of customers who have made purchases in the San Francisco Bay Area over the last three months. Tuples (records) from relation R are qualified by line 4, while tuples from relation S are qualified by lines 5 to 7. Applying qualifiers to a relation are known as a *projection* in database language. A projection reduces the number of tuple candidates that must be examined to determine if they match the join criteria in line 3.

Relations R and S are striped across all disk drives, D, in the cluster. Assume that there are m hosts available to participate in the query, where  $m \le n$ .

When the query is submitted to the cluster, a processor (e.g., B) is selected as the query coordinator. The query coordinator determines how the query will be executed and elects the other processors to participate in the parallel query. The decision as to which processor and how many processors will participate is made at run time. It is based on such factors as the load at each individual processors, the type of query being submitted, and the privilege of the user. For example, Tony CEO may be allowed to use all processors while Joe Clerk may only use 4 processors. The *m* participating processors form a multicast group that is dynamically created when the query is parsed. The query coordinator determines that relation R is too small to parallelize, since the overhead of parallelism will outweigh any speedup.

The query plan generated by the coordinator is illustrated by the following pseudo-code:

```
CPU B (query coordinator)
                 notify all participants 1 to m-1
1
                  multicast query plan
                                                     // includes split table
                 scan R
                                                     // read all tuples in R
                  apply predicate to R -> R'
                  sort R' -> R"
                                                     // sort on joining attribute R.a
2
                  multicast R"
                  wait for "scan S done" messages 1 to m-1
3
                  multicast "do join" messages" 1 to m-1
                  wait for "join done" messages 1 to m-1
         CPU 1 to m-1 (query slaves)
                 receive query plan
                 scan S / (m-1) -> S'
                                   // partitioned on tuple ID into m-1 buckets
                 for each tuple
                          apply predicate
                          hash lookup in split table -> i
                                   // hashed on phone # into m-1 buckets
                          if i <> me
                                   send to CPU i
                  send "scan S done" message to B
                  when "do join" message received
                          sort S' \rightarrow S"
                                            // sort on joining attribute S.a
                  while not at end of S"
                          for each tuple in R"
                                   lookup R".a in S"
                                            if match write to join result
                  send "join done" message to B
                  done!
```

The selective replicate FC-AL Primitive Signal, OPNyr, is used by the query coordinator in lines 1 to 3 above. In line 1, the query plan must be sent to all participants. It tells each CPU which partition of relation S it shall scan, and the hash function and split table values to use for each bucket. Line 2 is used to send the sorted relation R" to all participants. Line 3 is used to synchronize the completion of the scan phase with the start of the join phase.

This example demonstrates the utility of the selective replicate Primitive Signal for different uses. It can be employed to synchronize multiple CPUs with control messages (1 and 3). More importantly, it can be used to replicate large blocks of data between coordinating CPUs (2). In addition, the low overhead of forming constantly changing multicast groups allows efficient schedulers to determine the appropriate level of parallelism for each task at run time.

# Index

| ACCESS viii, xii, 3, 6-8, 12, 14, 16, 18-20, 24, 27, 28, 30-34, 36, 38-49, 63-65, 69, 70, 82, 84 ACK buffer                                                                                                                                                                                                                                                                                                                                                             |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Address Identifier9, 10, 12, 14, 18, 50, 58, 64-67AL_PAviii, 2-4, 7-20, 24, 27-29, 31-36, 38, 40, 42-48, 50-59, 63, 64, 66-68, 72, 77, 80, 81, 83AL_PA bit map52, 53, 55-57, 63AL_PA position map52, 53, 56, 57, 63, 80AL_PD2, 3, 13, 14, 16-18, 27, 29-34, 58AL_PS2, 3, 13, 14, 16-18, 27, 29-34, 58AL_TIME3, 20, 25, 36, 48, 51, 59, 63, 79, 80alias AL_PA2, 11, 51Alternate BB_Creditviii, 9, 22, 36, 37, 48, 49, 61, 62annex Aviii, 9, 22, 61annex Bviii, 9, 22, 61 |
| AL_PAviii, 2-4, 7-20, 24, 27-29, 31-36, 38, 40, 42-48, 50-59, 63, 64, 66-68, 72, 77, 80, 81, 83AL_PA bit map52, 53, 55-57, 63AL_PA position map52, 53, 56, 57, 63, 80AL_PD2, 3, 13, 14, 16-18, 27, 29-34, 58AL_TIME3, 20, 25, 36, 48, 51, 59, 63, 79, 80alias AL_PA2, 11, 51Alternate BB_Creditviii, 9, 22, 36, 37, 48, 49, 61, 62annex Aviii, 9, 22, 61annex Bviii, 63                                                                                                 |
| AL_PA bit map52, 53, 55-57, 63AL_PA position map52, 53, 56, 57, 63, 80AL_PD2, 3, 13-18AL_PS2, 3, 13, 14, 16-18, 27, 29-34, 58AL_TIME3, 20, 25, 36, 48, 51, 59, 63, 79, 80alias AL_PA2, 11, 51Alternate BB_Creditviii, 9, 22, 36, 37, 48, 49, 61, 62annex Aviii, 9, 22, 61annex Bviii, 63                                                                                                                                                                                |
| AL_PA position map52, 53, 56, 57, 63, 80AL_PD2, 3, 13-18AL_PS2, 3, 13, 14, 16-18, 27, 29-34, 58AL_TIME3, 20, 25, 36, 48, 51, 59, 63, 79, 80alias AL_PA2, 11, 51Alternate BB_Creditviii, 9, 22, 36, 37, 48, 49, 61, 62annex Aviii, 9, 22, 61annex Bviii, 63                                                                                                                                                                                                              |
| AL_PD2, 3, 13-18AL_PS2, 3, 13, 14, 16-18, 27, 29-34, 58AL_TIME3, 20, 25, 36, 48, 51, 59, 63, 79, 80alias AL_PA2, 11, 51Alternate BB_Creditviii, 9, 22, 36, 37, 48, 49, 61, 62annex Aviii, 9, 22, 61annex Bviii, 63                                                                                                                                                                                                                                                      |
| AL_PS2, 3, 13, 14, 16-18, 27, 29-34, 58AL_TIME3, 20, 25, 36, 48, 51, 59, 63, 79, 80alias AL_PA2, 11, 51Alternate BB_Creditviii, 9, 22, 36, 37, 48, 49, 61, 62annex Aviii, 9, 22, 61annex Bviii, 63                                                                                                                                                                                                                                                                      |
| AL_TIME                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| alias AL_PA       2, 11, 51         Alternate BB_Credit       viii, 9, 22, 36, 37, 48, 49, 61, 62         annex A       viii, 9, 22, 61         annex B       viii, 63                                                                                                                                                                                                                                                                                                  |
| Alternate BB_Credit viii, 9, 22, 36, 37, 48, 49, 61, 62 annex A viii, 9, 22, 61 annex B viii, 63                                                                                                                                                                                                                                                                                                                                                                        |
| annex A                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| annex B viii, 63                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| annex C viii, 7, 9, 30, 66                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| annex D viii, 7, 8, 69                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| annex E viii, 70                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| annex F viii, 22, 71                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| annex G viii, 21, 73                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| annex H viii, 16, 77                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| annex I viii, 16, 17, 35, 79                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| annex J viii, 3, 6, 82                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| annex K viii, 53, 83                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| annex L                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| ARB(F0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| ARB_WON                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| arbitrate xii, 3, 7, 13-15, 20, 25, 28, 39-49, 64-69                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Arbitrated Loop                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| ARBITRATING                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| ARBITRATION WON                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| ARBx                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Available_BB_Credit viii, 3, 9, 22, 23, 33, 70-72                                                                                                                                                                                                                                                                                                                                                                                                                       |
| BB_Credit                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| blocking                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| broadcast replicate                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| buffer viii, 4, 9, 15, 22, 50, 54, 62, 64, 65, 69-74                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Bypass Circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| CFW                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Class 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Class 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Class 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

| CLS                                                                                                                                                                                                                                 | 4, 13, 15, 18, 19, 22, 24, 25, 27, 29-34, 38, 40-49, 56-59, 63, 65, 69-72, 80            |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|
| communicate                                                                                                                                                                                                                         | 5, 6, 14, 15, 24, 67, 82                                                                 |
| communication point                                                                                                                                                                                                                 |                                                                                          |
| configurations                                                                                                                                                                                                                      | 6, 66, 68                                                                                |
| connectivity                                                                                                                                                                                                                        |                                                                                          |
| •                                                                                                                                                                                                                                   |                                                                                          |
|                                                                                                                                                                                                                                     |                                                                                          |
|                                                                                                                                                                                                                                     |                                                                                          |
| •                                                                                                                                                                                                                                   | viii, 66, 67                                                                             |
| *                                                                                                                                                                                                                                   | viii, 66                                                                                 |
|                                                                                                                                                                                                                                     | viii, 2, 4, 8, 13, 14, 19, 27, 31, 37, 38, 40-49, 64, 69-72                              |
|                                                                                                                                                                                                                                     |                                                                                          |
|                                                                                                                                                                                                                                     |                                                                                          |
| <del>-</del>                                                                                                                                                                                                                        | viii, 73, 74                                                                             |
| •                                                                                                                                                                                                                                   | 9, 58                                                                                    |
|                                                                                                                                                                                                                                     |                                                                                          |
|                                                                                                                                                                                                                                     | xii, 1, 3-10, 12, 14, 15, 22, 37, 50-53, 55, 57, 58, 63, 65, 67, 70, 77, 82, 83          |
|                                                                                                                                                                                                                                     |                                                                                          |
|                                                                                                                                                                                                                                     |                                                                                          |
|                                                                                                                                                                                                                                     |                                                                                          |
|                                                                                                                                                                                                                                     |                                                                                          |
|                                                                                                                                                                                                                                     | xii, 8, 73-75                                                                            |
|                                                                                                                                                                                                                                     |                                                                                          |
|                                                                                                                                                                                                                                     | viii, 5, 8, 10, 11, 15, 19, 24, 42, 43, 45, 48-50, 66-68, 74, 75                         |
| 102                                                                                                                                                                                                                                 |                                                                                          |
| FC-4                                                                                                                                                                                                                                | 5                                                                                        |
|                                                                                                                                                                                                                                     |                                                                                          |
| FC-PH viii, xii, 1, 2, 5,                                                                                                                                                                                                           | 7-10, 13, 14, 18, 20, 21, 26, 30, 31, 33, 37, 50, 51, 58, 61, 64, 67, 68, 72, 73, 77     |
| FC-PH viii, xii, 1, 2, 5, Fibre Channel services                                                                                                                                                                                    | 7-10, 13, 14, 18, 20, 21, 26, 30, 31, 33, 37, 50, 51, 58, 61, 64, 67, 68, 72, 73, 77<br> |
| FC-PH viii, xii, 1, 2, 5, 7  Fibre Channel services figure 1                                                                                                                                                                        | 7-10, 13, 14, 18, 20, 21, 26, 30, 31, 33, 37, 50, 51, 58, 61, 64, 67, 68, 72, 73, 77<br> |
| FC-PH viii, xii, 1, 2, 5, Fibre Channel services figure 1 figure 2                                                                                                                                                                  | 7-10, 13, 14, 18, 20, 21, 26, 30, 31, 33, 37, 50, 51, 58, 61, 64, 67, 68, 72, 73, 77     |
| FC-PH viii, xii, 1, 2, 5, Fibre Channel services figure 1 figure 2 figure 3                                                                                                                                                         | 7-10, 13, 14, 18, 20, 21, 26, 30, 31, 33, 37, 50, 51, 58, 61, 64, 67, 68, 72, 73, 77     |
| FC-PH viii, xii, 1, 2, 5, Fibre Channel services figure 1 figure 2 figure 3 figure 4                                                                                                                                                | 7-10, 13, 14, 18, 20, 21, 26, 30, 31, 33, 37, 50, 51, 58, 61, 64, 67, 68, 72, 73, 77     |
| FC-PH viii, xii, 1, 2, 5, Fibre Channel services figure 1                                                                                                                                                                           | 7-10, 13, 14, 18, 20, 21, 26, 30, 31, 33, 37, 50, 51, 58, 61, 64, 67, 68, 72, 73, 77     |
| FC-PH viii, xii, 1, 2, 5, Fibre Channel services figure 1 figure 2 figure 3 figure 4 figure 5 figure 6                                                                                                                              | 7-10, 13, 14, 18, 20, 21, 26, 30, 31, 33, 37, 50, 51, 58, 61, 64, 67, 68, 72, 73, 77     |
| FC-PH viii, xii, 1, 2, 5, Fibre Channel services figure 1                                                                                                                                                                           | 7-10, 13, 14, 18, 20, 21, 26, 30, 31, 33, 37, 50, 51, 58, 61, 64, 67, 68, 72, 73, 77     |
| FC-PH viii, xii, 1, 2, 5, Fibre Channel services figure 1 figure 2 figure 3 figure 4 figure 5 figure 6 figure C.1 figure C.2                                                                                                        | 7-10, 13, 14, 18, 20, 21, 26, 30, 31, 33, 37, 50, 51, 58, 61, 64, 67, 68, 72, 73, 77     |
| FC-PH viii, xii, 1, 2, 5, Fibre Channel services figure 1 figure 2 figure 3 figure 4 figure 5 figure 6 figure C.1 figure C.2 figure C.3                                                                                             | 7-10, 13, 14, 18, 20, 21, 26, 30, 31, 33, 37, 50, 51, 58, 61, 64, 67, 68, 72, 73, 77     |
| FC-PH viii, xii, 1, 2, 5, Fibre Channel services figure 1 figure 2 figure 3 figure 4 figure 5 figure 6 figure C.1 figure C.2 figure C.3 figure G.1                                                                                  | 7-10, 13, 14, 18, 20, 21, 26, 30, 31, 33, 37, 50, 51, 58, 61, 64, 67, 68, 72, 73, 77     |
| FC-PH viii, xii, 1, 2, 5, Fibre Channel services figure 1 figure 2 figure 3 figure 4 figure 5 figure 6 figure C.1 figure C.2 figure C.3 figure G.1 figure G.2                                                                       | 7-10, 13, 14, 18, 20, 21, 26, 30, 31, 33, 37, 50, 51, 58, 61, 64, 67, 68, 72, 73, 77     |
| FC-PH viii, xii, 1, 2, 5, Fibre Channel services figure 1 figure 2 figure 3 figure 4 figure 5 figure 6 figure C.1 figure C.2 figure G.3 figure G.3                                                                                  | 7-10, 13, 14, 18, 20, 21, 26, 30, 31, 33, 37, 50, 51, 58, 61, 64, 67, 68, 72, 73, 77     |
| FC-PH viii, xii, 1, 2, 5, Fibre Channel services figure 1 figure 2 figure 3 figure 4 figure 5 figure 6 figure C.1 figure C.2 figure G.3 figure G.4 figure G.3 figure G.4                                                            | 7-10, 13, 14, 18, 20, 21, 26, 30, 31, 33, 37, 50, 51, 58, 61, 64, 67, 68, 72, 73, 77     |
| FC-PH viii, xii, 1, 2, 5, Fibre Channel services figure 1 figure 2 figure 3 figure 4 figure 5 figure 6 figure C.1 figure C.2 figure G.3 figure G.3 figure G.4 figure G.5                                                            | 7-10, 13, 14, 18, 20, 21, 26, 30, 31, 33, 37, 50, 51, 58, 61, 64, 67, 68, 72, 73, 77     |
| FC-PH viii, xii, 1, 2, 5, Fibre Channel services figure 1 figure 2 figure 3 figure 4 figure 5 figure 6 figure C.1 figure C.2 figure G.3 figure G.4 figure G.5 figure G.5 figure G.5 figure G.5                                      | 7-10, 13, 14, 18, 20, 21, 26, 30, 31, 33, 37, 50, 51, 58, 61, 64, 67, 68, 72, 73, 77     |
| FC-PH viii, xii, 1, 2, 5, Fibre Channel services figure 1 figure 2 figure 3 figure 4 figure 5 figure 6 figure C.1 figure C.2 figure G.3 figure G.4 figure G.5 figure G.5 figure G.5 figure J.1                                      | 7-10, 13, 14, 18, 20, 21, 26, 30, 31, 33, 37, 50, 51, 58, 61, 64, 67, 68, 72, 73, 77     |
| FC-PH viii, xii, 1, 2, 5, Fibre Channel services figure 1 figure 2 figure 3 figure 4 figure 5 figure 6 figure C.1 figure C.2 figure G.3 figure G.3 figure G.4 figure G.5 figure G.5 figure J.1 figure J.1 figure L.1                | 7-10, 13, 14, 18, 20, 21, 26, 30, 31, 33, 37, 50, 51, 58, 61, 64, 67, 68, 72, 73, 77     |
| FC-PH viii, xii, 1, 2, 5, Fibre Channel services figure 1 figure 2 figure 3 figure 4 figure 5 figure 6 figure C.1 figure C.2 figure G.3 figure G.1 figure G.5 figure G.4 figure G.5 figure J.1 figure J.1 figure L.1 Fill Word      | 7-10, 13, 14, 18, 20, 21, 26, 30, 31, 33, 37, 50, 51, 58, 61, 64, 67, 68, 72, 73, 77     |
| FC-PH viii, xii, 1, 2, 5, Fibre Channel services figure 1 figure 2 figure 3 figure 4 figure 5 figure 6 figure C.1 figure C.2 figure G.3 figure G.3 figure G.4 figure G.5 figure G.5 figure J.1 figure L.1 Fill Word frame detection | 7-10, 13, 14, 18, 20, 21, 26, 30, 31, 33, 37, 50, 51, 58, 61, 64, 67, 68, 72, 73, 77     |

| half-duplex                    | viii, 2, 4, 8, 13, 14, 19, 37, 70, 72                               |
|--------------------------------|---------------------------------------------------------------------|
| Hard Assigned AL_PA            | 52, 56, 57, 83                                                      |
| history                        |                                                                     |
| implicitly logout all NL_Ports | 55                                                                  |
|                                | 5                                                                   |
| INITIALIZING                   | 12, 16, 17, 24, 25, 28, 29, 31-40, 42-49, 51, 56-59, 63, 67, 80     |
| invalid Transmission Word      |                                                                     |
|                                |                                                                     |
|                                |                                                                     |
|                                |                                                                     |
|                                |                                                                     |
|                                |                                                                     |
|                                |                                                                     |
|                                |                                                                     |
|                                |                                                                     |
|                                |                                                                     |
|                                |                                                                     |
|                                |                                                                     |
|                                |                                                                     |
|                                |                                                                     |
|                                |                                                                     |
|                                |                                                                     |
|                                |                                                                     |
|                                |                                                                     |
| Item 5                         |                                                                     |
| Item 6                         |                                                                     |
| Item 7                         |                                                                     |
| Item 8                         | 25                                                                  |
| Item 9                         |                                                                     |
| L_bit                          |                                                                     |
| LIFA                           |                                                                     |
|                                |                                                                     |
|                                |                                                                     |
|                                | . 4, 12, 13, 16-21, 24, 25, 28-30, 32-38, 40-49, 51, 59, 63, 67, 80 |
|                                | 4, 50, 52, 53, 55-57, 59                                            |
|                                | 4, 50, 52, 53, 56, 57, 59                                           |
|                                | 4, 50, 52-54, 56, 57, 59                                            |
|                                |                                                                     |
| -                              | viii, 3, 4, 9, 22, 37, 50, 51, 53, 55, 58, 59, 61-65, 67, 70-72     |
| _                              |                                                                     |
| •                              | viii, 2, 17, 18, 20, 28, 29, 31-38, 40-49, 51, 80                   |
|                                | 2-4, 9, 12-14, 17, 18, 28, 36, 50-59, 63, 67, 68, 80, 81            |
| *                              |                                                                     |
|                                |                                                                     |
| •                              | 14, 30, 46, 33-37, 39, 03, 07                                       |
| Loop I of State Machille       |                                                                     |

| LOSS of SYNC              |                                                                               |
|---------------------------|-------------------------------------------------------------------------------|
|                           | 5, 69, 77                                                                     |
|                           |                                                                               |
|                           |                                                                               |
| •                         |                                                                               |
|                           |                                                                               |
|                           | viii, 4, 13, 14, 16, 28, 29, 31-34, 39-49, 77                                 |
|                           | 77                                                                            |
|                           |                                                                               |
|                           | 9, 31-36, 38-40, 42-48, 50, 51, 54, 56, 57, 63-65, 67, 68, 73, 76, 77, 79, 80 |
| MRKtx                     |                                                                               |
| multicast                 |                                                                               |
| multiple Loop             |                                                                               |
| native address identifier | 9, 10, 12, 14, 18, 50, 58, 64-67                                              |
| node                      | viii, 6, 51, 56, 57, 63, 66, 67, 73                                           |
| non-L_Port                |                                                                               |
| nonparticipating          |                                                                               |
| OFC                       |                                                                               |
| OLD-PORT                  |                                                                               |
| OPEN                      | 3, 4, 7-9, 13-19, 22, 24-26, 28-30, 32-52, 59, 63-65, 67, 68, 70, 71, 77, 80  |
| Open Fibre Control        |                                                                               |
|                           |                                                                               |
|                           | xii, 9, 14, 16, 19, 24-27, 29, 31, 32, 38, 40, 43, 64, 65, 68, 70             |
|                           | 4, 12, 13, 15, 27, 29, 38, 40, 41, 46                                         |
|                           | 4, 15, 19, 20, 24, 25, 29-31, 34, 38, 40-49                                   |
| •                         | 3, 4, 14, 18-20, 22, 24, 25, 27, 29-31, 34, 38, 40-49, 67, 68, 70             |
| •                         |                                                                               |
| •                         | 2.4, 13, 14, 31, 41, 43, 46, 80                                               |
|                           |                                                                               |
| •                         |                                                                               |
|                           | 3, 5-8, 11, 12, 14, 15, 17, 19, 20, 24, 27, 28, 38-51, 56-58, 64, 80, 81, 85  |
|                           | xii, 2, 3, 7, 9, 10                                                           |
| •                         |                                                                               |
|                           | 52, 57, 58                                                                    |
|                           |                                                                               |
| Primitive Signals         | xii, 2, 3, 5, 9, 13-15, 18, 21, 30, 31, 33, 37, 73, 77                        |
| Private Loop              |                                                                               |
| Private NL_Port           |                                                                               |
| Public Loop               |                                                                               |
| Public NL_Port            |                                                                               |
| R_T_TOV                   |                                                                               |
|                           | 24, 26, 30, 31, 33, 42, 43, 45, 65                                            |
| •                         | viii, 3, 4, 13, 15, 18, 19, 27, 29-31, 33, 34, 38, 40-49, 84-86               |
|                           |                                                                               |
|                           |                                                                               |
| REQ(initialize)           |                                                                               |

| REQ(mark as tx)                                     |
|-----------------------------------------------------|
| REQ(monitor)                                        |
|                                                     |
| REQ(nonparticipat.) 28, 36, 39-49                   |
| REQ(old-port)                                       |
| REQ(open yr)                                        |
| REQ(open yx)                                        |
| REQ(open yy)                                        |
| REQ(participating)                                  |
| REQ(transfer)                                       |
| Select a Loop Master                                |
| Select final AL_PA and exit initialization          |
| Select initial AL_PA                                |
| Select unique AL_PA                                 |
| selective replicate                                 |
| skew                                                |
| SOFil                                               |
| Soft Assigned AL_PA                                 |
| state machine viii, xii, 4, 7, 24, 26, 63           |
| synchronization viii, 16, 27, 29-34, 77-79          |
| table 1                                             |
| table 10                                            |
| table 11                                            |
| table 12                                            |
| table 13                                            |
| table 14                                            |
| table 15                                            |
| table 2                                             |
| table 3                                             |
| table 4                                             |
| table 5                                             |
| table 6                                             |
| table 7                                             |
| table 8                                             |
| table 9                                             |
| table K.1                                           |
| TEST viii, 80, 81                                   |
| timeout                                             |
| topology i, iii, xi, xii, 1, 2, 5-7, 10, 50, 69, 70 |
| transceivers                                        |
| TRANSFER                                            |
| Transmission Words                                  |
| unfair                                              |
| valid AL_PA                                         |
|                                                     |
| XMITTED CLOSE                                       |

End of Document

Printed:

June 13, 1995 at 03:39pm