

# IQ Switch<sup>®</sup> ProxSense<sup>™</sup> Series PRELIMINARY



### IQS5xx I2C Bootloader v2.x Technical User Guide

#### **Table of Contents**

| TABLE OF CONTENTS 1 |                                                    |   |  |  |  |
|---------------------|----------------------------------------------------|---|--|--|--|
|                     | INTRODUCTION                                       |   |  |  |  |
|                     | OVERVIEW                                           |   |  |  |  |
|                     |                                                    |   |  |  |  |
|                     | SIMPLIFIED IQS5XX MEMORY MAP                       |   |  |  |  |
| 4                   | BOOTLOADER ENTRY                                   |   |  |  |  |
| 5                   | I <sup>2</sup> C COMMUNICATION WITH THE BOOTLOADER | 4 |  |  |  |
| 6                   | CRC CHECKSUM CALCULATION                           | 5 |  |  |  |
| 7                   | SUMMARY OF FIRMWARE UPGRADE PROCEDURE              | 6 |  |  |  |

#### 1 Introduction

The goal of this document is to describe the working of the Azoteq IQS5xx I2C Bootloader v2.x from a user point of view. The user in this case will be the engineer that needs to develop the firmware upgrade routines to be used on the master MCU to update the IQS5xx.

### 2 Overview

The IQS5xx can run in one of two modes:

#### 1. Bootloader mode:

The IQS5xx provides the user with an interface containing numerous USB address commands that can be used to upgrade the application firmware.

#### 2. Application mode:

The IQS5xx executes the application firmware.

Note that the address commands associated with the bootloader mode are not available when the device runs in the application mode, and vice versa.

The next sections concern the following:

- Simplified IQS5xx memory map.
- Bootloader entry.
- I<sup>2</sup>C communication with the bootloader.
- CRC calculation.



## IQ Switch<sup>®</sup> ProxSense<sup>™</sup> Series



### 3 Simplified IQS5xx memory map

Here follows a graphical representation and a description of the IQS5xx memory map:



- 1. 0x0000-0x83BFF should be considered reserved space and not written.
- 2. 0x83C0-0x83DF is the firmware checksum.
- 3. 0x83E0-0x83FF should be written as 0x00.

  Note that if the user writes 0x00 to 0x83FE and 0x83FF, and then reads the data at those addresses again, the addresses will not contain 0x00.
- 4. 0x8400-0xBFFE contains the application code.
- 5. 0xBFFF contains the configurable I<sup>2</sup>C slave address of the IQS5xx.

When performing a firmware upgrade the master MCU must write data to addresses 0x83C0 through 0xBFFF (inclusive). Unused memory locations must be written as 0x00.



### IQ Switch® **ProxSense**<sup>™</sup> Series



### **Bootloader entry**

This section describes the two available methods that can be used to enter bootloader mode. Once in bootloader mode, the master must write the application firmware to the IQS5xx and verify that the upgrade was successful using the available I<sup>2</sup>C interface.

### 4.1 Polling after Power-on reset:

Shortly after device reset an I<sup>2</sup>C polling window opens. If the IQS5xx is polled (continuously addressed by the master until an ACK is received), using the bootloader I2C address (0x40 xor (IQS5xx I2C slave address)), the device enters bootloader mode. Application firmware can then be loaded. The polling window stays open for approximately 2ms. If the polling window expires, and the device has not been polled on the bootloader I2C address, the device will enter the application mode and start executing the application firmware. The following flow chart describes bootloader entry using the polling method:



Figure 4.1 Basic working of the bootloader

### 4.2 Enter bootloader through application

The IQS5xx-A000 has the ability in the firmware to exit the application mode and enter the bootloader mode by writing 0xA5 to address 0xFF. The device will then reset and enter bootloader mode. Note that this command is only available if the application code section of the memory map contains a valid firmware image and the device is running in the application mode. The sequence is therefore:

- I<sup>2</sup>C start.
- Address the IQS5xx in application mode (default 0x74) and indicate that data will be written to the IQS5xx (0x74<<1).
- Write 0xFF and then 0xA5.

Note that this command will not be available if there was an error during a previous firmware update and the application section of the memory no longer contains a valid IQS5xx firmware image, or if the firmware image does not include this functionality. The recommended entry method is thus to poll and enter after power-on reset.

Copyright © Azoteq (Pty) Ltd 2015. CONFIDENTIAL Page 3 of 7 Revision 0.03 January 2015



### IQ Switch® **ProxSense**<sup>™</sup> Series



### I<sup>2</sup>C Communication with the bootloader

By default the IQS5xx has an I<sup>2</sup>C address of 0x74, the bootloader address is the application address XOR 0x40, hence by default 0x34 (0x74 ^ 0x40). The following commands are sent using I<sup>2</sup>C, with "slave address" the bootloader address (default 0x34).

The following commands are supported by the bootloader:

| I2C Command | Description                                                                 |  |  |
|-------------|-----------------------------------------------------------------------------|--|--|
| 0x00        | Read Bootloader version (Read only, 2 data bytes)                           |  |  |
| 0x01        | Read 64 bytes from memory map. (see description below)                      |  |  |
| 0x02        | Execute application firmware (Write only, 0 data bytes)                     |  |  |
| 0x03        | Do CRC check on current firmware. (Read one byte, 1=fail, 0=success)        |  |  |
| Other       | Write data bytes to firmware application address if valid address presented |  |  |

Note that these commands are only available in bootloader mode.

### 5.1 Read Bootloader version(0x00):

A single command byte (0x00) is written to the slave, the first two bytes read from the device will return the bootloader version. Detailed I<sup>2</sup>C will look like this:

Start, (slave address << 1), master writes 0x00, stop.

Start, ((slave address << 1) | 0x01), master reads two bytes, stop.

It is recommended to read the bootloader version to ensure that bootloader entry was successful.

### 5.2 Read block from memory map (0x01):

The read command is intended for the master to verify that the firmware download has been successful. The CRC check may be trusted to verify the application program space, but note that certain blocks such as the interrupt vector, checksum descriptor and EEPROM data space is not included in the CRC check. (Refer to the section below on CRC calculation.)

By writing 0x01 to the slave, followed by a two byte starting address, the slave will return 64 consecutive bytes starting at the specified address.

It is recommended to verify the entire memory map written to the slave with this command.

Detailed I<sup>2</sup>C:

Start, (slave address << 1), master writes 0x01, start address MSB, start address LSB, stop.

Start, ((slave address << 1) | 0x01), master reads up to 64 bytes from slave, stop.

### 5.3 Execute application firmware (0x02):

The master writes a single command byte (0x02) to the slave, at which point the slave will jump to the application start address. I<sup>2</sup>C details:

Start, (slave address << 1), master writes 0x02, stop.

### 5.4 Calculate CRC of current application firmware (0x03):

The master writes a single command byte (0x03) to the slave, one byte is read from the slave, which will be the CRC check pass or fail. A 1 indicates failure, 0 indicates success.

Copyright © Azoteq (Pty) Ltd 2015. CONFIDENTIAL Page 4 of 7



### IQ Switch® **ProxSense<sup>™</sup> Series**



Start, (slave address << 1), master writes 0x03, stop

Start, ((slave address << 1) | 0x01), master reads single byte result, stop.

### 5.5 Program application firmware to device:

The device will program a block of application firmware once the entire block has been received via I<sup>2</sup>C and the starting address of the block is valid.

Block size: 64 bytes.

Valid starting addresses are in multiples of 64 byte. (Hence the start address has to end with 6 zero bits, e.g. 0x83C0, 0x8400, 0x8440, 0x8480 etc.)

I<sup>2</sup>C details:

Start, (Slave address << 1), (starting address MSB), (starting address LSB), data byte 1, data byte 2, ..., data byte 64, stop.

NOTE: All 64 bytes MUST be sent in order to trigger the write on the bootloader.

Writes are allowed on blocks from 0x83C0 to 0xBFFF. The firmware is located from address 0x8400 to 0xBFFF and it is recommended to write 0x00 to every unused location, to insure that previous data is overwritten.

The firmware will be provided in standard intel hex format.

### **CRC Checksum calculation**

The bootloader can be set to calculate a checksum on the application firmware present to validate the firmware. It is recommended to verify the firmware upgrade by reading all addresses from the slave with the read block command, but it is of equal importance to ensure that the bootloader passes the CRC check before finishing the firmware upgrade.

#### 6.1 CRC Checksum formula

The checksum is calculated on the addresses used by the program firmware. The detail of the checksum is saved in a checksum descriptor located at address 0x83C0 in the memory map.

The checksum has the following format:

- 0x83C0: 0x04
- 0x83C1-0x83C2: 16-bit address for the start address for CRC calculation.
- 0x83C3-0x83C4: 16-bit address for the (end address + 1) for CRC calculation.
- 0x83C5: 0x00
- 0x83C6-0x83C7: 16-bit result of the checksum calculated on this space.

The checksum is automatically calculated on the IQS5xx and therefore the user does not need to do any CRC calculating. It is only included here for clarity.

Copyright © Azoteq (Pty) Ltd 2015. Page 5 of 7 Revision 0.03



# IQ Switch<sup>®</sup> ProxSense<sup>™</sup> Series



### 7 Summary of firmware upgrade procedure

#### Suggested order of events:

- 1. Get device in bootloader mode (either by polling after power on, or application enter bootloader command)
- 2. Read the bootloader version number to verify bootloader entry success.
- 3. Write the new application firmware to the device (write the entire space 0x8400 0xBFFF, unused blocks may be omitted, but it is recommended to fill unused space with 0x00.)
- 4. Verify that the write was successful by reading all the data with the read block command.
- 5. Once the write has been verified program the checksum descriptor, which is located in the memory map block 0x83C0-0x83FF.
- 6. Execute the bootloader check CRC command and verify that a zero is returned to indicate success.
- 7. Exit bootloader mode.



# IQ Switch<sup>®</sup> ProxSense<sup>™</sup> Series



|                     | USA                                                                 | Asia                                                                                | South Africa                                     |
|---------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------|--------------------------------------------------|
| Physical<br>Address | 6507 Jester Blvd<br>Bldg 5, suite 510G<br>Austin<br>TX 78750<br>USA | Rm1725, Glittery City<br>Shennan Rd<br>Futian District<br>Shenzhen, 518033<br>China | 109 Main Street<br>Paarl<br>7646<br>South Africa |
| Postal<br>Address   | 6507 Jester Blvd<br>Bldg 5, suite 510G<br>Austin<br>TX 78750<br>USA | Rm1725, Glittery City<br>Shennan Rd<br>Futian District<br>Shenzhen, 518033<br>China | PO Box 3534 Paarl 7620 South Africa              |
| Tel                 | +1 512 538 1995                                                     | +86 755 83035294<br>ext 808                                                         | +27 21 863 0033                                  |
| Fax                 | +1 512 672 8442                                                     | 5 555                                                                               | +27 21 863 1512                                  |
| Email               | kobusm@azoteq.com                                                   | linayu@azoteq.com.cn                                                                | info@azoteq.com                                  |

Please visit <u>www.azoteq.com</u> for a list of distributors and worldwide representation.

The following patents relate to the device or usage of the device: US 6,249,089 B1, US 6,952,084 B2, US 6,984,900 B1, US 7,084,526 B2, US 7,084,531 B2, EP 1 120 018 B2, EP 1 206 168 B1, EP 1 308 913 B1, EP 1 530 178 A1, ZL 99 8 14357.X, AUS 761094, HK 104 14100A, US13/644,558, US13/873,418

IQ Switch<sup>®</sup>, SwipeSwitch™, ProxSense<sup>®</sup>, LightSense™, AirButton<sup>®</sup> and the 🦞 logo are trademarks of Azoteq.

The information in this Datasheet is believed to be accurate at the time of publication. Azoteq uses reasonable effort to maintain the information up-to-date and accurate, but does not warrant the accuracy, completeness or reliability of the information contained herein. All content and information are provided on a "as is" basis only, without any representations or warranties, express or implied, of any kind, including representations about the suitability of these products or information for any purpose. Azoteq disclaims all warranties and conditions with regard to these products and information, including but not limited to all implied warranties and conditions of merchantability, fitness for a particular purpose, title and non-infringement of any third party intellectual property rights. Azoteq assumes no liability for any damages or injury arising from any use of the information or the product or caused by, without limitation, failure of performance, error, omission, interruption, defect, delay in operation or transmission, even if Azoteq has been advised of the possibility of such damages. The applications mentioned herein are used solely for the purpose of illustration and Azoteq makes no warranty or representation that such applications will be suitable without further modification, nor recommends the use of its products for application that may present a risk to human life due to malfunction or otherwise. Azoteq products are not authorized for use as critical components in life support devices or systems. No licenses to patents are granted, implicitly, express or implied, by estoppel or otherwise, under any intellectual property rights. In the event that any of the abovementioned limitations or exclusions does not apply, it is agreed that Azoteq's total liability for all losses, damages and causes of action (in contract, tort (including without limitation, negligence) or otherwise) will not exceed the amount already paid by the customer for the products. Azoteq reserves the right to alter its products,

WWW.AZOTEQ.COM

info@azoteq.com