

# SM803XXX

# Flexible Ultra-Low Jitter Clock Synthesizer

#### **Features**

- Generates up to 12 Differential or Single-Ended Outputs: Frequencies up to 850 MHz
- 75 fs Phase Jitter @ 156.25 MHz (1.875 MHz to 20 MHz)
- 180 fs Phase Jitter @ 156.25 MHz (12 kHz to 20 MHz)
- On-Chip Power Supply Regulation for Excellent Power Supply Noise Immunity
- Two High-performance PLL Synthesizers to Generate Multiple Frequencies
- Independently Programmable Output Logic and Frequency:
  - Output Logic: LVPECL, LVDS, HCSL, LVCMOS
- · Selectable Input:
  - Crystal: 12 MHz to 62.5 MHz
  - Reference Input: 12 MHz to 850 MHz
- SPI Programmable (See Flex SPI Documentation)
- No External Crystal Oscillator Capacitors Required
- 2.5V to 3.3V Operating Power Supply
- · Separate Output Power Supplies:
  - Each Bank can be at Different Power Supply Voltage Levels (4 Banks of 3 Outputs Each)
- · Feedback Input Pins for use as Zero Delay Buffer
- Industrial Temperature Range, –40°C to +85°C
- Green, RoHS, and PFOS Compliant QFN Packages:
  - 48-pin 7 mm × 7 mm (10 Differential or Single Ended Outputs)
  - 76-pin, 9 mm × 9 mm (12 Differential or Single-Ended Outputs)
  - 84-pin, 7 mm × 7 mm (12 Differential or Single-Ended Outputs)

#### **Applications**

- 1/10/40/100 Gigabit Ethernet (GbE)
- · SONET/SDH
- PCI-Express Gen 1/2/3/4/5/6
- · CPRI/OBSAI Wireless Base Station
- · Fibre Channel
- · SAS/SATA
- DIMM (DDR2/DDR3/AMB)

#### **General Description**

The SM803xxx is a dual-PLL clock generator that achieves ultra-low phase jitter (75 fs<sub>RMS</sub>). With 12 total outputs and dividers on each output, this device can generate 12 different frequencies up to 850 MHz, from a low-cost quartz crystal or a reference clock input.

Each of 12 outputs can be independently programmed to LVPECL, LVDS, HCSL, or LVCMOS logic. For LVCMOS, only the true side of the channel is used.

The SM803xxx is packaged in a 48-pin QFN with up to 10 outputs, a 76-pin QFN, or 84-pin QFN with 12 outputs.

#### **Block Diagram**



#### **Package Types**







#### 1.0 ELECTRICAL CHARACTERISTICS

# **Absolute Maximum Ratings †**

| Supply Voltage (V <sub>DD</sub> , V <sub>DDA</sub> , V <sub>DDI</sub> , V <sub>DDO</sub> ) | +4.6V |
|--------------------------------------------------------------------------------------------|-------|
| Input Voltage (V <sub>IN</sub> )                                                           |       |
| ESD Machine Model                                                                          | 200V  |
| ESD Human Body Model                                                                       | 2000V |

### **Operating Ratings ††**

Supply Voltage (V<sub>DD</sub>, V<sub>DDO</sub>) ......+2.375V to +3.465V

**† Notice:** Exceeding the absolute maximum ratings may damage the device.

**†† Notice:** The device is not guaranteed to function outside its operating ratings.

#### **ELECTRICAL CHARACTERISTICS**

**Electrical Characteristics:** Unless otherwise indicated, typical values are for  $T_A$  = +25°C. The min. and max. values are for -40°C  $\leq T_A \leq +85$ °C.

| Parameters                          | Sym.                                    | Min.  | Тур. | Max.  | Units    | Conditions                |
|-------------------------------------|-----------------------------------------|-------|------|-------|----------|---------------------------|
| Cumply Valtage                      | \ \ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ | 2.375 | 2.5  | 2.625 | V        | 2.5V Operation            |
| Supply Voltage                      | $V_{DD}, V_{DDO}$                       | 3.135 | 3.3  | 3.465 | V        | 3.3V Operation            |
| Analog Supply Voltage               | $V_{DDI1,}V_{DDI2}$                     | 2.375 |      | 3.465 | ٧        | _                         |
| PLL Core Voltage                    | $V_{DDA}$                               | 2.375 |      | 3.465 | <b>V</b> | _                         |
| PLL Core Current<br>Consumption     | I <sub>DDA</sub>                        | _     | _    | 60    | mA       | Per active PLL            |
| Analog Current<br>Consumption       | I <sub>DDI</sub>                        | _     | _    | 10    | mA       | _                         |
| Output Stage Current<br>Consumption | I <sub>DDO</sub>                        | _     | _    | 70    | mA       | Per output bank, unloaded |
| SPI and Miscellaneous<br>Logic      | I <sub>DD</sub>                         | _     | _    | 8     | mA       | _                         |

#### LVPECL DC ELECTRICAL CHARACTERISTICS

**Electrical Characteristics:**  $V_{DDCore} = V_{DD} = V_{DD0} = 3.3V \pm 5\%$  or 2.5V  $\pm 5\%$ ,  $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ , unless otherwise noted.  $R_L = 50\Omega$  to  $V_{DDO} - 2V$ .

| Parameters                     | Sym.            | Min.                       | Тур.                       | Max.                   | Units    | Conditions                   |
|--------------------------------|-----------------|----------------------------|----------------------------|------------------------|----------|------------------------------|
| Output High Voltage            | V <sub>OH</sub> | V <sub>DDO</sub> –<br>1.35 | V <sub>DDO</sub> –<br>1.01 | V <sub>DDO</sub> – 0.8 | V        | $50\Omega$ to $V_{DDO}-2V$   |
| Output Low Voltage             | V <sub>OL</sub> | V <sub>DDO</sub> – 2       | V <sub>DDO</sub> –<br>1.78 | V <sub>DDO</sub> – 1.6 | <b>V</b> | $50\Omega$ to $V_{DDO} - 2V$ |
| Peak-to-Peak Output<br>Voltage | $V_{SWING}$     | 0.65                       | 0.77                       | 0.95                   | ٧        | Figure 5-3                   |

#### LVDS DC ELECTRICAL CHARACTERISTICS

**Electrical Characteristics:**  $V_{DDCore} = V_{DD} = V_{DD0} = 3.3V \pm 5\%$  or  $2.5V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ , unless otherwise noted.  $R_L = 100\Omega$  between Q and /Q.

| Parameters                          | Sym.            | Min.  | Тур.  | Max.  | Units | Conditions |
|-------------------------------------|-----------------|-------|-------|-------|-------|------------|
| Differential Output Voltage         | V <sub>OD</sub> | 245   | 350   | 454   | mV    | Figure 5-3 |
| Common Mode Voltage                 | $V_{CM}$        | 1.125 | 1.2   | 1.375 | V     | _          |
| Output High Voltage V <sub>OH</sub> |                 | 1.248 | 1.375 | 1.602 | V     | _          |
| Output Low Voltage                  | V <sub>OL</sub> | 0.898 | 1.025 | 1.252 | V     | _          |

#### **HCSL DC ELECTRICAL CHARACTERISTICS**

**Electrical Characteristics:**  $V_{DDCore} = V_{DD} = V_{DD0} = 3.3V \pm 5\%$  or  $2.5V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ , unless otherwise noted.  $R_L = 50\Omega$  to  $V_{SS}$ .

| Parameters             | Sym.               | Min. | Тур. | Max. | Units | Conditions |
|------------------------|--------------------|------|------|------|-------|------------|
| Output High Voltage    | V <sub>OH</sub>    | 660  | 700  | 850  | mV    | _          |
| Output Low Voltage     | V <sub>OL</sub>    | -150 | 0    | 27   | mV    | _          |
| Crossing Point Voltage | V <sub>CROSS</sub> | _    | 350  | _    | V     | _          |

#### LVCMOS DC ELECTRICAL CHARACTERISTICS

**Electrical Characteristics:**  $V_{DDCore} = V_{DD} = V_{DD0} = 3.3V \pm 5\%$  or  $2.5V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ , unless otherwise noted.  $R_L = 50\Omega$  to  $V_{DDO}/2$ .

| Parameters          | Sym.            | Min.                  | Тур. | Max.                  | Units | Conditions                                     |
|---------------------|-----------------|-----------------------|------|-----------------------|-------|------------------------------------------------|
| Output High Voltage | V <sub>OH</sub> | V <sub>DD</sub> – 0.8 | _    | _                     | V     | Highest Drive (Default)                        |
| Output Low Voltage  | V <sub>OL</sub> | _                     | _    | 0.5                   | V     | _                                              |
| Input High Voltage  | V <sub>IH</sub> | V <sub>DD</sub> - 0.7 | _    | V <sub>DD</sub> + 0.3 | V     | _                                              |
| Input Low Voltage   | $V_{IL}$        | V <sub>SS</sub> - 0.3 | _    | $0.3 \times V_{DD}$   | V     | _                                              |
| Input High Current  | I <sub>IH</sub> | _                     | _    | 5                     | μA    | $V_{DD} = V_{IN} = 3.465V$                     |
| Input Low Current   | I <sub>IL</sub> | -150                  | _    | _                     | μA    | V <sub>DD</sub> = 3.465V, V <sub>IN</sub> = 0V |

# REF\_IN DC ELECTRICAL CHARACTERISTICS

**Electrical Characteristics:**  $V_{DD}$  = 3.3V ±5% to 2.5V ±5%,  $T_A$  = -40°C to +85°C.

| Parameters                   | Sym.               | Min. | Тур. | Max.                  | Units    | Conditions |
|------------------------------|--------------------|------|------|-----------------------|----------|------------|
| Input Common Mode<br>Voltage | V <sub>CMR</sub>   | 0.3  | _    | V <sub>DD</sub> – 0.3 | V        | _          |
| Input Voltage Swing          | V <sub>SWING</sub> | 0.2  | _    | _                     | $V_{PP}$ | _          |

# **CRYSTAL CHARACTERISTICS**

| Parameters                            | Min. | Тур.         | Max.          | Units              | Conditions |
|---------------------------------------|------|--------------|---------------|--------------------|------------|
| Mode of Oscillation                   | Fur  | ndamental, P | arallel Reson | 12 pF load typical |            |
| Frequency                             | 12   | _            | 62.5          | MHz                | _          |
| Equivalent Series<br>Resistance (ESR) | _    | _            | 60            | Ω                  | _          |
| Load Capacitance, C <sub>L</sub>      | _    | 12           | ±0.5          | pF                 | _          |
| Shunt Capacitor, C0                   | _    | 1            | 2.5           | pF                 | _          |
| Correlation Drive Level               | _    | 10           | 100           | μW                 | _          |

# SM803XXX

#### **AC ELECTRICAL CHARACTERISTICS**

**Electrical Characteristics:**  $V_{DD} = V_{DDO1/2} = 3.3V \pm 5\%$  or 2.5V  $\pm 5\%$ ;  $V_{DD} = 3.3V \pm 5\%$ ,  $V_{DDO1/2} = 3.3V \pm 5\%$  or 2.5V  $\pm 5\%$ ;  $V_{A} = -40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$ 

| Parameters                     | Sym.                 | Min. | Тур. | Max. | Units | Conditions                                |
|--------------------------------|----------------------|------|------|------|-------|-------------------------------------------|
| Input Fraguency                | Е                    | 12   | _    | 62.5 | MHz   | XO                                        |
| Input Frequency                | F <sub>IN</sub>      | 12   | _    | 850  | MHz   | Reference input                           |
| Output Fraguency               | Е                    | 12   | _    | 850  | MHz   | LVPECL, LVDS, HCSL                        |
| Output Frequency               | F <sub>OUT</sub>     | 12   | _    | 250  | MHz   | LVCMOS                                    |
|                                |                      | 85   | 135  | 350  | ps    | LVPECL output                             |
| Output Rise/Fall Time          | T /T                 | 85   | 140  | 300  | ps    | LVDS output                               |
| (Note 1)                       | $T_R/T_F$            | 175  | 200  | 400  | ps    | HCSL output                               |
|                                |                      | 100  | 200  | 400  | ps    | LVCMOS output (default drive)             |
| Output Duty Cycle              | ODC                  | 45   | 50   | 55   | %     | All output frequencies                    |
| Output Duty Cycle              | ODC                  | 48   | 50   | 52   | %     | < 350 MHz output frequencies              |
| Input to Output                | т                    | -100 | _    | 100  | ps    | ZDB mode                                  |
| Propagation Delay              | $T_{pd}$             | _    | 4    | _    | ns    | Synthesizer/Bypass mode                   |
| Output-to-Output Skew (Note 2) | T <sub>SKEW</sub>    | _    | _    | 50   | ps    | Note 3, same output bank                  |
| PLL Lock Time                  | T <sub>LOCK</sub>    | _    | 5    | 20   | ms    | _                                         |
| RMS Phase Jitter (Note 4, 5)   |                      | _    | 182  | _    | fs    | Integration range<br>(12 kHz - 20 MHz)    |
|                                | T <sub>jit</sub> (∅) | _    | 74   | _    | IS    | Integration range<br>(1.875 MHz - 20 MHz) |

Note 1: See Figure 5-4.

- 2: Output-to-output skew is defined as skew between outputs at the same supply voltage and with equal load conditions. It is measured at the output differential crossing points.
- **3:** Output-to-output skew is only defined for outputs in the same PLL bank [A:B, C:D] with the same output logic type setting.
- **4:** All phase noise measurements were taken with an Agilent 5052B phase noise system.
- **5:** Measured using a 50 MHz crystal as the input reference source. If using an external reference input, use a low phase noise source. With an external reference, the phase noise will follow the input source phase noise up to about 1 MHz.

# **TEMPERATURE SPECIFICATIONS (Note 1)**

| Parameters                                                   | Sym.           | Min.            | Тур.  | Max. | Units | Conditions     |
|--------------------------------------------------------------|----------------|-----------------|-------|------|-------|----------------|
| Temperature Ranges                                           |                |                 |       |      |       |                |
| Ambient Temperature Range                                    | T <sub>A</sub> | <del>-4</del> 0 | _     | +85  | °C    | _              |
| Lead Temperature                                             | _              | _               | +260  | _    | °C    | Soldering, 20s |
| Case Temperature                                             | _              | _               | +115  | _    | °C    | _              |
| Storage Temperature Range                                    | T <sub>S</sub> | -65             | _     | +150 | °C    | _              |
| Package Thermal Resistances                                  |                |                 |       |      |       |                |
| Junction Thermal Resistance, 7 x 7 QFN-84Ld                  | $\theta_{JA}$  | _               | 23.4  | _    | °C/W  | _              |
| Junction Thermal Resistance, 7 x 7<br>QFN Still Air QFN-48Ld | $\theta_{JA}$  | _               | 24.22 | _    | °C/W  | _              |
| Junction Thermal Resistance, 9 x 9<br>QFN Still Air QFN-76Ld | $\theta_{JA}$  | _               | 25    | _    | °C/W  | _              |

Note 1: The maximum allowable power dissipation is a function of ambient temperature, the maximum allowable junction temperature and the thermal resistance from junction to air (i.e., T<sub>A</sub>, T<sub>J</sub>, θ<sub>JA</sub>). Exceeding the maximum allowable power dissipation will cause the device operating junction temperature to exceed the maximum +85°C rating. Sustained junction temperatures above +85°C can impact the device reliability.

# 2.0 PIN DESCRIPTIONS

The descriptions of the pins are listed in Table 2-1.

TABLE 2-1: PIN FUNCTION TABLE

| Pin I        | Numbers      | s by Pac     | kage Op      | tion         |                    |          |                |                                  |  |
|--------------|--------------|--------------|--------------|--------------|--------------------|----------|----------------|----------------------------------|--|
| #1<br>48-pin | #2<br>48-pin | #3<br>48-pin | #4<br>76-pin | #5<br>84-pin | Pin Name           | Pin Type | Pin Level      | Pin Function                     |  |
| 34           | 34           | 34           | 72           | A19          | QA1                |          |                |                                  |  |
| 35           | 35           | 35           | 74           | A20          | /QA1               |          |                |                                  |  |
| 31           | 31           | 31           | 69           | A17          | QA2                |          |                |                                  |  |
| 32           | 32           | 32           | 70           | A18          | /QA2               |          |                |                                  |  |
| 28           | _            | _            | 65           | A15          | QA3                |          |                |                                  |  |
| 30           | _            | _            | 67           | A16          | /QA3               |          |                |                                  |  |
| 26           | 27           | 28           | 61           | A13          | QB1                |          |                |                                  |  |
| 27           | 28           | 29           | 63           | A14          | /QB1               |          |                |                                  |  |
| 22           | 22           | 22           | 55           | A10          | QB2                |          |                |                                  |  |
| 24           | 24           | 24           | 56           | A11          | /QB2               |          |                |                                  |  |
| _            | _            |              | 52           | A8           | QB3                |          | LVPECL         |                                  |  |
| _            | _            | _            | 54           | A9           | /QB3               | Ο,       | LVDS           | Differential /                   |  |
| 3            | 3            | 3            | 22           | A36          | QC1                | (DIF/SE) | HCSL<br>LVCMOS | SE Clock Output (LVCMOS)         |  |
| 5            | 5            | 5            | 24           | A37          | /QC1               |          | (Q only)       |                                  |  |
| 6            | 6            | 6            | 26           | A38          | QC2                |          |                |                                  |  |
| 7            | 7            | 7            | 27           | A39          | /QC2               |          |                |                                  |  |
| _            | _            | -            | 29           | A40          | QC3                |          |                |                                  |  |
| _            | _            |              | 31           | A41          | /QC3               |          |                |                                  |  |
| 8            | 9            | 8            | 33           | A42          | QD1                |          |                |                                  |  |
| 10           | 11           | 10           | 35           | A43          | /QD1               |          |                |                                  |  |
| 12           | _            | _            | 40           | A1           | QD2                |          |                |                                  |  |
| 14           | _            | _            | 41           | A2           | /QD2               |          |                |                                  |  |
| 15           | 15           | 15           | 43           | A3           | QD3                |          |                |                                  |  |
| 16           | 16           | 16           | 45           | A4           | /QD3               |          |                |                                  |  |
| _            | _            | 27           | 59           | B12          | FSA                |          |                | Frequency Select,                |  |
| _            | _            | 25           | 58           | B11          | FSB                | L (CE)   | LVCMOS         | on-chip 75 kΩ pull-up            |  |
| _            | _            | 13           | 38           | B40          | FSC                | I, (SE)  | LVCMOS         | 1 = Primary Selection            |  |
| _            | _            | 11           | 37           | A44          | FSD                |          |                | 0 = Secondary Selection          |  |
| 2            | 2            | 2            | 1, 21        | A21          |                    | DWD      |                | Dawar Sunnh                      |  |
| 36           | 36           | 36           | 75           | A35          | $V_{DD}$           | PWR      | _              | Power Supply                     |  |
| 29           | 30           | 29           | 66, 71       | B18          | M                  | DWD      |                | Davier Comply for Outputs OA4 2  |  |
| 33           | 33           | 33           | 73           | B17          | $V_{DDOA}$         | PWR      | _              | Power Supply for Outputs QA1–3   |  |
| 23           | 23           | 23           | 53, 60       | B8           |                    | DIME     |                | Barrer Committee Contracts CD4 2 |  |
| _            | _            | _            | 62           | В9           | V <sub>DDOB</sub>  | PWR      | _              | Power Supply for Outputs QB1–3   |  |
| 4            | 4            | 4            | 23           | B33          | \/                 | PWR      |                | Power Supply for Outputs QC1–3   |  |
| _            | _            | _            | 28, 30       | B37          | V <sub>DDOC</sub>  | FVVK     | _              | Fower Supply for Outputs QC1-3   |  |
| 9            | 10           | 9            | 34           | B2           | \/                 | חאים     |                | Dower Supply for Outsite OD4 0   |  |
| 13           | 14           | 14           | 36, 44       | В3           | $V_{DDOD}$         | PWR      | _              | Power Supply for Outputs QD1–3   |  |
| 37           | 37           | 37           | 76           | B20          | V <sub>DDAP1</sub> | PWR      | _              | Power Supply for PLL1            |  |
| 1            | 1            | 1            | 20           | B31          | V <sub>DDAP2</sub> | PWR      | _              | Power Supply for PLL2            |  |

TABLE 2-1: PIN FUNCTION TABLE (CONTINUED)

| Pin Numbers by Package Option |              |              |              |              |                             |              |                |                                                                                                       |  |
|-------------------------------|--------------|--------------|--------------|--------------|-----------------------------|--------------|----------------|-------------------------------------------------------------------------------------------------------|--|
| #1<br>48-pin                  | #2<br>48-pin | #3<br>48-pin | #4<br>76-pin | #5<br>84-pin | Pin Name                    | Pin Type     | Pin Level      | Pin Function                                                                                          |  |
| 41                            | 41           | 41           | 9            | B25          | V <sub>DDI1</sub>           | PWR          | 3.3V only      | Power Supply for Input circuits                                                                       |  |
| 42                            | 42           | 42           | 9            | A28          | $V_{DDI2}$                  | PWR          | 3.3V only      | Power Supply for Input circuits                                                                       |  |
| 11                            | 12           | 12           | 14           | A22          |                             |              |                |                                                                                                       |  |
| 25                            | 26           | 26           | 17           | A23          |                             |              |                |                                                                                                       |  |
| 38                            | 38           | 38           | 25           | A31          |                             |              |                |                                                                                                       |  |
| 47                            | 47           | 47           | 42           | A34          |                             |              |                |                                                                                                       |  |
| 48                            | 48           | 48           | 68           | B4           |                             |              |                |                                                                                                       |  |
| EPAD                          | EPAD         | EPAD         | EPAD         | B10          | .,                          |              |                |                                                                                                       |  |
|                               | —            |              |              | B13          | V <sub>SS</sub><br>(Exposed | PWR          |                | Power Supply Ground. The exposed pad must be connected to the V <sub>SS</sub>                         |  |
| _                             | _            |              |              | B15          | Pad)                        | FVVIX        | _              | ground plane.                                                                                         |  |
| _                             | _            |              |              | B16          | ,                           |              |                |                                                                                                       |  |
|                               | —            | _            | _            | B30          |                             |              |                |                                                                                                       |  |
| _                             | _            |              |              | B34          |                             |              |                |                                                                                                       |  |
|                               | —            | _            | _            | B35          |                             |              |                |                                                                                                       |  |
|                               | —            |              |              | B39          |                             |              |                |                                                                                                       |  |
| _                             | _            |              |              | EPAD         |                             |              |                |                                                                                                       |  |
| _                             | 29           | _            | 64           | B14          | OEA1/2/3                    | I, (SE)      | LVCMOS         | Output Enable, Outputs QA1/2/3 disable to tri-state, 0 = Disabled, 1 = Enabled, on-chip 75 kΩ pull-up |  |
| _                             | 25           | _            | 57           | A12          | OEB1/2/3                    | I, (SE)      | LVCMOS         | Output Enable, Outputs QB1/2/3 disable to tri-state, 0 = Disabled, 1 = Enabled, on-chip 75 kΩ pull-up |  |
| _                             | 8            | l            | 32           | B38          | OEC1/2/3                    | I, (SE)      | LVCMOS         | Output Enable, Outputs QC1/2/3 disable to tri-state, 0 = Disabled, 1 = Enabled, on-chip 75 kΩ pull-up |  |
| _                             | 13           |              | 39           | B1           | OED1/2/3                    | I, (SE)      | LVCMOS         | Output Enable, Outputs QD1/2/3 disable to tri-state, 0 = Disabled, 1 = Enabled, on-chip 75kΩ pull-up  |  |
| 39                            | 39           | 39           | 2            | B21          | REFIN1                      | 1 (D:K(OE)   | LVPECL<br>LVDS |                                                                                                       |  |
| 40                            | 40           | 40           | 3            | B22          | /REFIN1                     | I, (Diff/SE) | HCSL<br>LVCMOS | Reference Clock Input 1                                                                               |  |
| 45                            | 45           | 45           | 15           | B28          | REFIN2                      | (P. 1812 -   | LVPECL<br>LVDS |                                                                                                       |  |
| 46                            | 46           | 46           | 16           | B29          | /REFIN2                     | I, (Diff/SE) | HCSL<br>LVCMOS | Reference Clock Input2                                                                                |  |
| _                             | _            | _            | 6            | B23          | FBIN1                       | I (D:#/0E)   | LVPECL<br>LVDS | Feedback Clock Input 1                                                                                |  |
| _                             | _            | _            | 8            | B24          | /FBIN1                      | I, (Diff/SE) | HCSL<br>LVCMOS | For Zero Delay Buffer function                                                                        |  |

# SM803XXX

TABLE 2-1: PIN FUNCTION TABLE (CONTINUED)

| Pin Numbers by Package Option |              |              |              |              |          |               |                                            |                                                                                  |  |
|-------------------------------|--------------|--------------|--------------|--------------|----------|---------------|--------------------------------------------|----------------------------------------------------------------------------------|--|
| #1<br>48-pin                  | #2<br>48-pin | #3<br>48-pin | #4<br>76-pin | #5<br>84-pin | Pin Name | Pin Type      | Pin Level                                  | Pin Function                                                                     |  |
| _                             | _            |              | 10           | B26          | FBIN2    | 1 (D:K(OE)    | LVPECL<br>LVDS                             | Feedback Clock Input 2                                                           |  |
| _                             | _            | _            | 12           | B27          | /FBIN2   | I, (Diff/SE)  | HCSL<br>LVCMOS                             | For Zero Delay Buffer function                                                   |  |
| 43                            | 43           | 43           | 11           | A29          | XTAL_IN  | I, (SE)       | 12 pF<br>crystal                           | Crystal Reference Input, no external load caps needed                            |  |
| 44                            | 44           | 44           | 13           | A30          | XTAL_OUT | O, (SE)       | 12 pF<br>crystal                           | Crystal Reference Output, no external load caps needed                           |  |
| _                             | _            | _            | 4            | A25          |          | c –           |                                            | Leave open, do not connect to anything                                           |  |
| _                             |              |              | 5            | A26          | DNC      |               |                                            |                                                                                  |  |
|                               | _            | _            | 7            | A32          | DINO     |               |                                            |                                                                                  |  |
| _                             | —            | _            | 18, 19       | A33          |          |               |                                            |                                                                                  |  |
| _                             | _            |              |              | A27          |          |               |                                            |                                                                                  |  |
|                               | _            | _            | _            | B19          | NC —     | .             | Leave open or connect to V <sub>SS</sub> . |                                                                                  |  |
| _                             | —            | _            |              | B32          |          | _             |                                            | Leave open of confident to v <sub>SS</sub> .                                     |  |
|                               | _            | _            | _            | B36          |          |               |                                            |                                                                                  |  |
| 18                            | 18           | 18           | 47           | A6           |          |               |                                            | SPI bus pins for programming.                                                    |  |
| 19                            | 19           | 19           | 48           | A7           |          |               |                                            | Leave open; for normal operation,                                                |  |
| 20                            | 20           | 20           | 59           | B5           | SPI      | SPI I/O, (SE) | LVCMOS                                     | do not connect to anything. See FLEX SPI documentation for programming features. |  |
| 21                            | 21           | 21           | 50           | B6           |          |               |                                            |                                                                                  |  |
|                               | _            | _            | 51           | B7           |          |               |                                            |                                                                                  |  |
| 17                            | 17           | 17           | 46           | A5           | GND      | 1             | _                                          | These pins are not Power Supply grounds but must be tied to V <sub>SS</sub> for  |  |
| _                             | _            | _            | _            | A24          | GIVE     | '             | _                                          | proper operation.                                                                |  |

#### 2.1 Truth Tables

**TABLE 2-2: OUTPUT ENABLE** 

| OEA | OEB | OEC | OED | ОИТРИТ                 |
|-----|-----|-----|-----|------------------------|
| 0   | 1   | 1   | 1   | 3 QA outputs tri-state |
| 1   | 0   | 1   | 1   | 3 QB outputs tri-state |
| 1   | 1   | 0   | 1   | 3 QC outputs tri-state |
| 1   | 1   | 1   | 0   | 3 QD outputs tri-state |

**TABLE 2-3: SWITCHING FREQUENCY** 

| FSA | FSB | FSC | FSD | OUTPUT FREQUENCY                                                                   |
|-----|-----|-----|-----|------------------------------------------------------------------------------------|
| 0   | 1   | 1   | 1   | QA outputs: Secondary output dividers     Other outputs: Primary output dividers   |
| 1   | 0   | 1   | 1   | 3 QB outputs: Secondary output dividers     Other outputs: Primary output dividers |
| 1   | 1   | 0   | 1   | 3 QC outputs: Secondary output dividers     Other outputs: Primary output dividers |
| 1   | 1   | 1   | 0   | 3 QD outputs: Secondary output dividers Other outputs: Primary output dividers     |

# 3.0 KEY PROGRAMMABLE PARAMETERS

# 3.1 Frequency Settings for One PLL and One Output Bank



FIGURE 3-1: Frequency Settings for One PLL and One Output Bank.

The REF input frequency can be from a crystal or from a reference clock input. If a crystal is used, the REF input frequency range is 12 MHz to 62.5 MHz.

The VCO in the PLL has a range of  $2875\,\mathrm{MHz}$  to  $3510\,\mathrm{MHz}$ .

Counters M and P0 have a range of 4 to 259.

Counters P1, P2 and P3 have a range of 1 to 16.

#### **EQUATION 3-1:**

$$F_{VCO} = REF \times M$$

#### **EQUATION 3-2:**

$$QD1 = F_{VCO} \div (P0 \times P1)$$

#### **EQUATION 3-3:**

$$QD2 = F_{VCO} \div (P0 \times P2)$$

#### **EQUATION 3-4:**

$$QD3 = F_{VCO} \div (P0 \times P3)$$

### 3.2 Output Logic Programming

Available output logic types are LVPECL, LVDS, HCSL, and LVCMOS.

Each output can be programmed individually to one of the four logic types.

All logic types are differential except LVCMOS. For LVCMOS, only the true channel of the output pair is enabled and the complementary channel is disabled. With LVCMOS there is also an output drive setting. There is one setting for all LVCMOS outputs, so all LVCMOS outputs will have the same drive strength.

Unused outputs are disabled to high impedance.

### 3.3 Input Selection

The reference input for the PLLs can be programmed to be either a crystal or a reference clock.

The crystal oscillator circuit has capacitors on the IC so external capacitors are not required.

There are two reference clock inputs, one for each PLL. Make sure they are connected to the same reference input source. The reference inputs can be differential or single-ended and require only a small amplitude. See Figure 3-2 and Figure 3-3.



FIGURE 3-2: Differential Signal.



FIGURE 3-3: Single-Ended Signal.

The single-ended signal input can be LVCMOS, but smaller amplitudes like  $> 800 \text{ mV}_{PP}$  clipped sine wave from a TCXO will also work.

#### 3.4 Frequency Select Programming

Each of the four output banks has a frequency select pin. For each bank, two P0, P1, P2 and P3 counter values can be programmed, a primary and a secondary value. The frequency select pin toggles between the two values assigned to each counter, changing the output frequencies.

#### 4.0 APPLICATION INFORMATION

### 4.1 Input Reference

When operating with a crystal input reference, do not apply a switching signal to REF\_IN.

#### 4.2 Crystal Layout

Keep the layers under the crystal as open as possible and do not place switching signals or noisy supplies under the crystal. Crystal load capacitance is built inside the die, so no external capacitance is needed. See the ANTC207 application note for further details.

#### 4.3 Output Traces

Design the traces for the output signals according to the output logic requirements. If LVCMOS is unterminated, add a  $30\Omega$  resistor in series with the output, as close as possible to the output pin and start a  $50\Omega$  trace on the other side of the resistor.

For differential traces you can either use a differential design or two separate  $50\Omega$  traces. For EMI reasons, it is better to use a balanced differential design.

LVDS can be AC-coupled or DC-coupled to its termination.

### 5.0 POWER SUPPLY FILTERING RECOMMENDATIONS



FIGURE 5-1: Recommended Power Supply Filtering.

- Use the power supply filtering shown in Figure 5-1 for  $V_{DDAP1}$ ,  $V_{DDAP2}$ ,  $V_{DDI1}$  and  $V_{DDI2}$ .
- Connect the V<sub>DDO</sub> and V<sub>DD</sub> pins directly to the V<sub>DD</sub> power plane.
- Connect all V<sub>SS</sub> pins directly to the ground power plane.
- Recommended ferrite bead properties are 80Ω to 240Ω impedance and >250 mA saturation current.
- To improve power supply filtering beyond what a ferrite bead can provide, the Ripple Blocker<sup>™</sup> provides a solution. MIC94300 or MIC94310 are recommended parts. The filter circuit with Ripple Blocker is shown in Figure 5-2 and can be used for any of the above V<sub>DD</sub> sections.



FIGURE 5-2: Power Supply Filtering with Ripple Blocker.



FIGURE 5-3: Duty Cycle Timing.



FIGURE 5-4: All Outputs Rise/Fall Time.



FIGURE 5-5: RMS Phase/Noise/Jitter.

# SM803XXX



FIGURE 5-6: Test Circuit.

LVPECL Output Load and



FIGURE 5-7: HCSL Output Load and Test Circuit.





FIGURE 5-9: Test Circuit.

XTAL\_IN



**FIGURE 5-10:** Crystal Input Interface.

Circuit.

#### 6.0 PHASE NOISE PERFORMANCE



**FIGURE 6-1:** 156.25 MHz, Integration Range 1.875 MHz to 20 MHz: 74.2 fs<sub>RMS</sub>.



FIGURE 6-2: 156.25 MHz, Integration Range 12 kHz to 20 MHz: 225.8 fs<sub>RMS</sub>.



FIGURE 6-3: 156.25 MHz, Integration Range 1.5 MHz to 10 MHz: 79.8 fs<sub>RMS</sub>.

#### 7.0 PACKAGING INFORMATION

# 84-Lead QFN 7 mm x 7 mm Package Outline and Recommended Land Pattern



# 76-Lead VQFN Package Outline and Recommended Land Pattern



# 76-Lead Very Thin Plastic Quad Flat, No Lead Package (QBA) - 9x9 mm Body [VQFN] With 5x5 mm Exposed Pad

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                         | MILLIMETERS |          |      |      |
|-------------------------|-------------|----------|------|------|
| Dimension               | Limits      | MIN      | NOM  | MAX  |
| Number of Terminals     | N           | 76       |      |      |
| Pitch                   | е           | 0.40 BSC |      |      |
| Overall Height          | Α           | 0.80     | 0.85 | 0.9  |
| Standoff                | A1          | 0.00     | 0.02 | 0.05 |
| Terminal Thickness      | A3          | 0.20 REF |      |      |
| Overall Length          | D           | 9.00 BSC |      |      |
| Exposed Pad Length      | D2          | 4.90     | 5.00 | 5.10 |
| Overall Width           | E           | 9.00 BSC |      |      |
| Exposed Pad Width       | E2          | 4.90     | 5.00 | 5.10 |
| Terminal Width          | b           | 0.13     | 0.18 | 0.23 |
| Terminal Length         | L           | 0.35     | 0.40 | 0.45 |
| Terminal-to-Exposed-Pad | K           | 0.20     | -    | -    |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Package is saw singulated
- 3. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-1195A Sheet 2 of 2

# 76-Lead Very Thin Plastic Quad Flat, No Lead Package (QBA) - 9x9 mm Body [VQFN] With 5x5 mm Exposed Pad

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



# RECOMMENDED LAND PATTERN

|                                  | MILLIMETERS |          |      |      |
|----------------------------------|-------------|----------|------|------|
| Dimension                        | MIN         | NOM      | MAX  |      |
| Contact Pitch                    | Е           | 0.40 BSC |      |      |
| Optional Center Pad Width        | X2          |          |      | 5.10 |
| Optional Center Pad Length       | Y2          |          |      | 5.10 |
| Contact Pad Spacing              | C1          |          | 8.90 |      |
| Contact Pad Spacing              | C2          |          | 8.90 |      |
| Contact Pad Width (X76)          | X1          |          |      | 0.20 |
| Contact Pad Length (X76)         | Y1          |          |      | 0.85 |
| Contact Pad to Contact Pad (X72) | G           | 0.20     |      |      |
| Thermal Via Diameter             | V           |          | 0.33 |      |
| Thermal Via Pitch                | EV          |          | 1.20 |      |

#### Notes:

- Dimensioning and tolerancing per ASME Y14.5M
   BSC: Basic Dimension. Theoretically exact value shown without tolerances.
- 2. For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process

Microchip Technology Drawing C04-3195A

### 48-Lead QFN 7 mm x 7 mm Package Outline and Recommended Land Pattern

# TITLE 48 LEAD QFN 7x7mm PACKAGE OUTLINE & RECOMMENDED LAND PATTERN **DRAWING #** QFN77-48LD-PL-1 UNIT MM 7.00±0.05 5.10±0.05 Exp.DAP PIN #1 ID PIN 1 ID CHAMFER 0.35x45° $\overline{0}$ חחחחחחחחח 5.10±0.05 Exp.DAP 7.00±0.05 Top View **Bottom View** 0.85±0.05 0.00-0.05 0.253 (REF) Side View NOTE: 1. MAX PACKAGE WARPAGE IS 0.05mm. 2. MAX ALLOWABLE BURR IS 0.076mm IN ALL DIRECTIONS. 3. PIN #1 IS ON TOP WILL BE LASER MARKED. 4. RED CIRCLE IN LAND PATTERN INDICATES THERMAL VIA. SIZE SHOULD BE 0.30-0.35mm IN DIAMETER AND SHOULD BE CONNECTED TO GND FOR MAX THERMAL PERFORMANCE. PITCH is 1.00mm. 5. GREEN RECTANGLES (SHADED AREA) REPRESENT SOLDER STENCIL OPENING ON EXPOSED PAD AREA. RECOMMENDED SIZE IS 1.00x1.00mm, SPACING IS 0.25mm. For the most current package drawings, please see the Microchip Packaging Specification located at Note: http://www.microchip.com/packaging.





NOTES:

# **APPENDIX A: REVISION HISTORY**

# **Revision A (January 2018)**

- Converted Micrel document SM803XXX to Microchip data sheet template DS20005667A.
- Additional 76-Lead VQFN package included in Package Types, Pin Descriptions, and Packaging Information sections.
- · Minor grammatical text changes throughout.

# **Revision B (January 2023)**

• Updated Applications to include PCle Gen 5 and Gen 6.



NOTES:

# PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, contact your local Microchip representative or sales office.

| PART NO. Device        | X<br> <br>Voltage<br>Option |        | X X X I X Y I Y Y Y Y Y Y Y Y Y Y Y Y Y                                  |
|------------------------|-----------------------------|--------|--------------------------------------------------------------------------|
| Device:                | SM803                       | XXX    | X: Flexible Ultra-Low Jitter Clock Synthesizer                           |
| Voltage Option:        | U                           | =      | 2.5V/3.3V                                                                |
| Package Type:          | М                           | =      | 48-Pin QFN, 76-Pin QFN, or 84-Pin QFN                                    |
| Temperature:           | G<br>Y                      | =      | -40°C to +85°C (NiPdAu Lead Free)<br>-40°C to +85°C (Matte-Sn Lead Free) |
| Special<br>Processing: | Blank<br>R                  | =<br>= | Tray<br>Tape and Reel                                                    |

| Package<br>Option<br>(Note 1) | QFN Package                                                                                                   | #<br>of<br>Outputs | OE<br>Control | FSEL<br>Control |
|-------------------------------|---------------------------------------------------------------------------------------------------------------|--------------------|---------------|-----------------|
| 1                             | 48-pin, 7 mm × 7 mm                                                                                           | 10                 | No            | No              |
| 2                             | 48-pin, 7 mm × 7 mm                                                                                           | 8                  | Yes           | No              |
| 3                             | 48-pin, 7 mm × 7 mm                                                                                           | 8                  | No            | Yes             |
| 4                             | 76-pin, 9 mm × 9 mm                                                                                           | 12                 | Yes           | Yes             |
| 5                             | 84-pin, 7 mm × 7 mm                                                                                           | 12                 | Yes           | Yes             |
| Note 1:                       | <b>1:</b> Use the web tool at http://clockworks.microchip.com/timing/ to determine the desired configuration. |                    |               |                 |

| Examples: |               |                                                                                                                                                                         |  |  |  |  |  |  |  |
|-----------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| a)        | SM803XXXUMG:  | Flexible Ultra-Low Jitter<br>Clock Synthesizer,<br>2.5/3.3V Voltage,<br>48-Pin, 76-Pin, or 84-Pin<br>QFN,<br>-40°C to +85°C (NiPdAu<br>Lead Free), Tray                 |  |  |  |  |  |  |  |
| b)        | SM803XXXUMGR: | Flexible Ultra-Low Jitter<br>Clock Synthesizer,<br>2.5/3.3V Voltage,<br>48-Pin, 76-Pin, or 84-Pin<br>QFN,<br>-40°C to +85°C (NiPdAu<br>Lead Free), Tape and<br>Reel     |  |  |  |  |  |  |  |
| c)        | SM803XXXUMY:  | Flexible Ultra-Low Jitter<br>Clock Synthesizer,<br>2.5/3.3V Voltage,<br>48-Pin, 76-Pin, or 84-Pin<br>QFN,<br>-40°C to +85°C (Matte-<br>Sn Lead Free), Tray              |  |  |  |  |  |  |  |
| d)        | SM803XXXUMYR: | Flexible Ultra-Low Jitter<br>Clock Synthesizer,<br>2.5/3.3V Voltage,<br>48-Pin, 76-Pin, or 84-Pin<br>QFN,<br>-40°C to +85°C (Matte-<br>Sn Lead Free), Tape and<br>Reel. |  |  |  |  |  |  |  |

Note 1: Tape and Reel identifier only appears in the catalog part number description. This identifier is used for ordering purposes and is not printed on the device package. Check with your Microchip Sales Office for package availability with the Tape and Reel option.



NOTES:

#### Note the following details of the code protection feature on Microchip products:

- Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions
- Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright Act.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not
  mean that we are guaranteeing the product is "unbreakable" Code protection is constantly evolving. Microchip is committed to
  continuously improving the code protection features of our products.

This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at <a href="https://www.microchip.com/en-us/support/design-help/client-support-services">https://www.microchip.com/en-us/support/design-help/client-support-services</a>.

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION.

Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, Adaptec, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, CryptoMemory, CryptoRF, dsPIC, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AgileSwitch, APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, Flashtec, Hyper Speed Control, HyperLight Load, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, TrueTime, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, Augmented Switching, BlueSky, BodyCom, Clockstudio, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, GridTime, IdealBridge, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, IntelliMOS, Inter-Chip Connectivity, JitterBlocker, Knob-on-Display, KoD, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach. Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SmartHLS, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, Trusted Time, TSHARC, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2018 - 2023, Microchip Technology Incorporated and its subsidiaries.

All Rights Reserved.

ISBN: 978-1-6683-1906-2



# **Worldwide Sales and Service**

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200

Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/ support

Web Address: www.microchip.com

**Atlanta** Duluth, GA

Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

Boston

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX

Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX

Tel: 281-894-5983 Indianapolis Noblesville, IN

Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

**Los Angeles** Mission Viejo, CA Tel: 949-462-9523

Fax: 949-462-9608 Tel: 951-273-7800

**Raleigh, NC** Tel: 919-844-7510

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

**China - Beijing** Tel: 86-10-8569-7000

**China - Chengdu** Tel: 86-28-8665-5511

China - Chongqing Tel: 86-23-8980-9588

**China - Dongguan** Tel: 86-769-8702-9880

**China - Guangzhou** Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

**China - Nanjing** Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

China - Shanghai Tel: 86-21-3326-8000

China - Shenyang

Tel: 86-24-2334-2829 China - Shenzhen

Tel: 86-755-8864-2200 China - Suzhou

Tel: 86-186-6233-1526

**China - Wuhan** Tel: 86-27-5980-5300

China - Xian Tel: 86-29-8833-7252

**China - Xiamen** Tel: 86-592-2388138

**China - Zhuhai** Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631

India - Pune Tel: 91-20-4121-0141

**Japan - Osaka** Tel: 81-6-6152-7160

Japan - Tokyo

Tel: 81-3-6880- 3770 Korea - Daegu

Tel: 82-53-744-4301

Korea - Seoul Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

**Singapore** Tel: 65-6334-8870

**Taiwan - Hsin Chu** Tel: 886-3-577-8366

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

#### **EUROPE**

**Austria - Wels** Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4485-5910 Fax: 45-4485-2829

Finland - Espoo Tel: 358-9-4520-820

France - Paris
Tel: 33-1-69-53-63-20
Fax: 33-1-69-30-90-79

Germany - Garching Tel: 49-8931-9700

**Germany - Haan** Tel: 49-2129-3766400

Germany - Heilbronn Tel: 49-7131-72400

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Padova Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7288-4388

**Poland - Warsaw** Tel: 48-22-3325737

**Romania - Bucharest** Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**Sweden - Gothenberg** Tel: 46-31-704-60-40

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820