

# **Project**: LTE Cell Search Cohort 9



#### **Team: The Correlators**

Jeffrey High Mahesh Valavala Satish Nichanametla Shubhadip Paul

# What is LTE Cell search about?



LTE stands for Long Term
Evolution and referred as 4G LTE.
It's a standard for wireless data
transmission.



A Physical **Cell ID** (PCI) is an important parameter to establish connection with LTE network



Establish time and frequency synchronization with LTE signals and extract cell ID.



To decode LTE cell ID, Primary Synchronization Signal (**PSS**) and Secondary Synchronization Signal (**SSS**) signals should be decoded.



Xilinx Zynq® UltraScale+™ **RFSoC** with giga sample RF data converters is used.



## **Main LTE Blocks - For Cell Search**





JACOBS SCHOOL OF ENGINEERING





SSS

- 1 of 168 known sequences.
- Polynomial based 3 binary sequences on Galois field.
- Correlation in frequency domain by taking 128point FFT on Rx Symbol.



The physical cell identity,  $N_{ID}^{cell}$ , is defined by the equation:

$$N_{ID}^{CELL} = 3N_{ID}^{(1)} + N_{ID}^{(2)}$$

- $N_{ID}^{(1)}$  is the physical layer cell identity group (0 to 167).
- $N_{ID}^{(2)}$  is the identity within the group (0 to 2).

#### **System Requirements and Configurations**



### **ADC Configuration**

- RF SoC supports Fs in range of 1024 MHz 4096 MHz.
- Our LTE Cell search IP needs Fs of 1.92MHz.
- ADC Fs is configured to 3932.16MHz as it is a multiple of 30.72MHz (LTE Rate). Reference ADC clock needed 491.52MHz.



#### **Decimation**

- Our System needs decimation of 2048.
- 8x decimation in RF Soc. From 3932.16MHz to 491.52MHz.
- 256x decimation in our custom IP to achieve Fs of 1.92MHz at LTE Cell search IP.



## NCO (Numerically Controlled Oscillator)

- NCO configured to down convert carrier frequency to DC.
- 48-bit NCO per RF-ADC.
- Mixer is programmed to fine mode.





## LTE Cell Search - System Block Diagram



# LTE Cell Search Test Bench



**Loop Back Mode** 

LTE waveform from DAC loop back



**External Signal Generator** 

Single Tone/CW and LTE waveform testing at various carrier frequencies.



**Pluto SDR** 

Wireless testing with LTE waveform

LTE Cell Search Test Setups





# **FPGA IP Research**



#### Matlab Simulink



Blocks - TX Signal Generator



# FPGA IP Research (cont'd..)

#### Front End Module

- Fs = 491.52MHz.
- Packed ADC samples.
- 8 I/Q samples
- Outputs 1.92MHz I/Q samples

Simulink Design Developed using Simulink Cascade Filters Designed with MATLAB

filter designer



# FPGA IP Research (cont'd..)





# Overlay Research







## Base Overlay:

- 1. RF SoC PYNQ image has default Base overlay.
- 2. The base design allows generation of bitstream with IPs to use RF ADC's and DAC's.

# VIVADO IP Integration:

- 1. Added our HW IPs to base overlay and rebuild the base overlay.
- 2. Used 'base.tcl' script to generate VIVADO project with IP Integrator for the base overlay

#### RF Data Converters:

PYNQ Base image has notebooks to interact with Radio IP subsystem in the base overlay which allowed us to control RF Data Converters.

01\_rf\_dataconverter\_intro.ipynb 02\_rf\_spectrum\_analysic.ipynb

Choosing a reference overlay for RFSoC2x2 and application for implementing Cell Search

# Challenges



#### **ADC Clock**

- Fs of 3932.16MHz needed a reference clock of 491.52MHz.
- Register settings for this reference clock are not available
- Used TIC Pro TI software to generate the register settings for reference clock



#### IP Restart Algorithms

- In order scan over frequency, algorithms should have the ability to restart after tuning to a new frequency.
- Need to ensure the IP restart would not stall design



#### **NCO Configurations**

- Bug in PYNQ base overlay wrapper NCO settings.
- Found base reference host SW not supporting mixer in fine mode.





# Thanks!

Prof. Ryan Kastner Prof. Fred Harris Prof. John Eldon **Patrick Ling** 

# UCSan Diego JACOBS SCHOOL OF ENGINEERING



#### References

- 1. <a href="https://www.mathworks.com/help/wireless-hdl/ug/lte-hdl-cell-search.html">https://www.mathworks.com/help/wireless-hdl/ug/lte-hdl-cell-search.html</a>
- 2. <a href="https://www.mathworks.com/help/lte/ug/synchronization-signals-pss-and-sss.html">https://www.mathworks.com/help/lte/ug/synchronization-signals-pss-and-sss.html</a>
- 3. ML Estimation of Time and Frequency Offset in OFDM Systems (IEEE paper)
- 4. <a href="https://www.mathworks.com/help/lte/ug/cell-search-mib-and-sib1-recovery.html">https://www.mathworks.com/help/lte/ug/cell-search-mib-and-sib1-recovery.html</a>
- 5. <a href="https://www.sharetechnote.com/html/FrameStructure">https://www.sharetechnote.com/html/FrameStructure</a> DL.html#Overview