

# 256 x 4 Static R/W RAM

#### **Features**

- 256 x 4 static RAM for control store in high-speed computers
- CMOS for optimum speed/power
- · High speed
  - -15 ns (commercial)
  - 25 ns (military)
- · Low power
  - 330 mW (commercial)
  - 495 mW (military)
- · Separate inputs and outputs
- 5-volt power supply ±10% tolerance, both commercial and military
- Capable of withstanding greater than 2001V static discharge
- TTL-compatible inputs and outputs

### **Functional Description**

The CY7C122 is a high-performance CMOS static RAM organized as 256words by 4 bits. Easy memory expansion is provided by an active LOW chip select one  $(\overline{CS}_1)$  input, an active HIGH chip select two  $(CS_2)$  input, and three-state outputs.

An active LOW write enable input  $(\overline{WE})$  controls the writing/reading operation of the memory. When the chip select one  $(\overline{CS}_1)$  and write enable  $(\overline{WE})$  inputs are LOW and the chip select two  $(\overline{CS}_2)$  input is HIGH, the information on the four data inputs  $(D_0$  to  $D_3)$  is written into the addressed memory word and the output circuitry is preconditioned so that the correct data is present at the outputs when the write cycle is complete. This precondition-

ing operation insures minimum write recovery times by eliminating the "write recovery glitch".

Reading is performed with the chip select one  $(\overline{CS_1})$  input is LOW, the chip select two input  $(CS_2)$  and write enable  $(\overline{WE})$  inputs are HIGH, and the output enable  $(\overline{OE})$  input is LOW. The information stored in the addressed word is read out on the four non-inverting outputs  $(O_n$  to  $O_3$ ).

The outputs of the memory go to an active high-impedance state whenever chip select one  $(\overline{CS}_1)$  is HIGH, chip select two  $(CS_2)$  is LOW, output enable  $(\overline{OE})$  is HIGH, or during the writing operation when write enable  $(\overline{WE})$  is LOW.



### **Selection Guide**

|                                |            | 7C122-15 | 7C122-25 | 7C122-35 |
|--------------------------------|------------|----------|----------|----------|
| Maximum Access Time (ns)       | Commercial | 15       | 25       | 35       |
|                                | Military   |          | 25       | 35       |
| Maximum Operating Current (mA) | Commercial | 90       | 60       | 60       |
|                                | Military   |          | 90       | 90       |



#### **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.)

 Storage Temperature
 − 65°C to +150°C

 Ambient Temperature with Power Applied
 − 55°C to +125°C

 Supply Voltage to Ground Potential (Pin 22 to Pin 8)
 − 0.5V to +7.0V

 DC Voltage Applied to Outputs in High Z State
 - 0.5V to +7.0V

 DC Input Voltage
 - 3.0V to +7.0V

 Output Current into Outputs (Low)
 20 mA

| Static Discharge Voltage | >2001V  |
|--------------------------|---------|
| Latch-Up Current         | >200 mA |

### **Operating Range**

| Range                   | Ambient<br>Temperature | v <sub>cc</sub> |
|-------------------------|------------------------|-----------------|
| Commercial              | 0°C to +70°C           | $5V \pm 10\%$   |
| Military <sup>[1]</sup> | - 55°C to +125°C       | 5V ± 10%        |

### Electrical Characteristics Over the Operating Range<sup>[2]</sup>

|                 |                                  |                                                      |                 | 7C12  | 2-15     | 7C122-25<br>7C122-35 |                 |       |
|-----------------|----------------------------------|------------------------------------------------------|-----------------|-------|----------|----------------------|-----------------|-------|
| Parameters      | Description                      | Test Con                                             | Test Conditions |       | Max.     | Min.                 | Max.            | Units |
| V <sub>OH</sub> | Output HIGH Voltage              | $V_{CC} = Min., I_{OH} =$                            | - 5.2 mA        | 2.4   |          | 2.4                  |                 | V     |
| V <sub>OL</sub> | Output LOW Current               | $V_{CC} = Min., I_{OL} =$                            | 8.0 mA          |       | 0.4      |                      | 0.4             | V     |
| V <sub>IH</sub> | Input HIGH Level                 |                                                      |                 | 2.1   | $V_{CC}$ | 2.1                  | V <sub>CC</sub> | V     |
| $v_{IL}$        | Input LOW Level                  |                                                      |                 | - 3.0 | 0.8      | - 3.0                | 0.8             | V     |
| I <sub>IX</sub> | Input Load Current               | $GND \le V_I \le V_{CC}$                             |                 |       | 10       |                      | 10              | μА    |
| V <sub>CD</sub> | Input Diode Clamp<br>Voltage     |                                                      |                 |       | Note 3   |                      | Note 3          |       |
| I <sub>OZ</sub> | Output Current (High Z)          | $V_{OL} \le V_{OUT} \le V_{OH}$ ,<br>Output Disabled |                 | - 10  | +10      | - 10                 | +10             | μA    |
| Ios             | Output Short Circuit             | $V_{CC} = Max.,$                                     | Commercial      | T     | - 70     |                      | - 70            | mA    |
|                 | Current[4] VOUT = GND            | $V_{OUT} = GND$                                      | Military        |       | - 80     |                      | - 80            | mA    |
| $I_{CC}$        | Power Supply Current             | $V_{CC} = Max.,$                                     | Commercial      |       | 90       |                      | 60              | mA    |
|                 | I <sub>OUT</sub> = 0 mA Military |                                                      |                 |       |          | 90                   | mA              |       |

#### Capacitance<sup>[5]</sup>

| Parameters       | Description       | Test Conditions                         | Max. | Units |
|------------------|-------------------|-----------------------------------------|------|-------|
| C <sub>IN</sub>  | InputCapacitance  | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 8    | pF    |
| C <sub>OUT</sub> | OutputCapacitance | $V_{CC} = 5.0V$                         | 8    | pF    |

### Logic Table<sup>[6]</sup>

|    | Inputs          |                 |    |             |             |                  |
|----|-----------------|-----------------|----|-------------|-------------|------------------|
| ŌĒ | CS <sub>1</sub> | CS <sub>2</sub> | WE | $D_0 - D_3$ | Outputs     | Mode             |
| X  | Н               | Х               | X  | Х           | High Z      | Not Selected     |
| X  | X               | L               | X  | Х           | High Z      | Not Selected     |
| L  | L               | Н               | Н  | Х           | $O_0 - O_3$ | Read Stored Data |
| X  | L               | Н               | L  | L           | High Z      | Write "0"        |
| X  | L               | Н               | L  | Н           | High Z      | Write "1"        |
| Н  | L               | Н               | Н  | X           | High Z      | Output Disabled  |

#### Notes:

- 1. T<sub>A</sub> is the "instant on" case temperature.
- See the last page of this specification for Group A subgroup testing information.
- The CMOS process does not provide a clamp diode. However, the CY7C122 is insensitive to -3V DC input levels and -5V undershoot pulses of less than 10 ns (measured at 50% point).
- 4. For test purposes, not more than 1 output at a time should be shorted. Short circuit test duration should not exceed 30 seconds.
- Tested initially and after any design or process changes that may affect these parameters.
- 6. H = HIGH Voltage, L = LOW Voltage, X = Don't Care, and High Z = High-Impedance



### **AC Test Loads and Waveforms**



ALL INPUT PULSES C122-6

Equivalent to:

Switching Characteristics Over the Operating Range<sup>[7,8]</sup>

|                  |                                        | 7C12 | 2-15 | 7C122-25 |      | 7C122-35 |      |       |
|------------------|----------------------------------------|------|------|----------|------|----------|------|-------|
| Parameters       | Description                            | Min. | Max. | Min.     | Max. | Min.     | Max. | Units |
| READ CYCLE       | 3                                      |      |      | •        | •    |          | •    |       |
| t <sub>RC</sub>  | Read Cycle Time                        | 15   |      | 25       |      | 35       |      | ns    |
| t <sub>ACS</sub> | Chip Select Time                       |      | 8    |          | 15   |          | 25   | ns    |
| tzrcs            | Chip Select to High Z <sup>[9]</sup>   |      | 12   |          | 20   |          | 30   | ns    |
| t <sub>AOS</sub> | Output Enable Time                     |      | 8    |          | 15   |          | 25   | ns    |
| tzros            | Output Enable to High Z <sup>[8]</sup> |      | 12   |          | 20   |          | 30   | ns    |
| t <sub>AA</sub>  | Address Access Time                    |      | 15   |          | 25   |          | 35   | ns    |
| WRITE CYCL       | Ŀ                                      |      |      |          |      |          |      |       |
| t <sub>WC</sub>  | Write Cycle Time                       | 15   |      | 25       |      | 35       |      | ns    |
| tzws             | Write Disable to High Z <sup>[8]</sup> |      | 12   |          | 20   |          | 30   | ns    |
| twR              | Write Recovery Time                    |      | 12   |          | 20   |          | 25   | ns    |
| t <sub>PWE</sub> | WE Pulse Width <sup>[6]</sup>          | 11   |      | 15       |      | 25       |      | ns    |
| t <sub>WSD</sub> | Data Set-Up Time Prior to Write        | 0    |      | 5        |      | 5        |      | ns    |
| t <sub>WHD</sub> | Data Hold Time After Write             | 2    |      | 5        |      | 5        |      | ns    |
| twsA             | Address Set-Up Time <sup>[6]</sup>     | 0    |      | 5        |      | 10       |      | ns    |
| t <sub>WHA</sub> | Address Hold Time                      | 4    |      | 5        |      | 5        |      | ns    |
| twscs            | Chip Select Set-Up Time                | 0    |      | 5        |      | 5        |      | ns    |
| twhcs            | Chip Select Hold Time                  | 2    |      | 5        |      | 5        |      | ns    |

Notes:  $t_W$  measured at  $t_{WSA} = min.$ ;  $t_{WSA}$  measured at  $t_W = min.$ 

Test conditions assume signal transition times of 5 ns or less for the -15 product and 10 ns or less for the -25 and -35 product. Timing reference levels of 1.5V.

Transition is measured at steady state HIGH level  $-500\,\mathrm{mV}$  or steady state LOW level  $+500\,\mathrm{mV}$  on the output from 1.5V level on the input with load as shown in part (b) of AC Test Loads.



### **Switching Waveforms**

### Read Cycle<sup>[10]</sup>



Write Cycle<sup>[9, 11]</sup>



Notes:

- 10. Measurements are referenced to 1.5V unless otherwise stated.
- The timing diagram represents one solution that results in an optimum cycle time. Timing may be changed in varous applications as long as the worst-case limits are not violated.



### Typical DC and AC Characteristics



















**Ordering Information** 

| Speed (ns) | Ordering Code | Package<br>Type | Operating<br>Range |
|------------|---------------|-----------------|--------------------|
| 15         | CY7C122-15PC  | P7              | Commercial         |
|            | CY7C122-15DC  | D8              |                    |
|            | CY7C122-15SC  | S13             |                    |
| 25         | CY7C122-25PC  | P7              | Commercial         |
|            | CY7C122-25DC  | D8              |                    |
|            | CY7C122-25SC  | S13             |                    |
|            | CY7C122-25LC  | L53             | <u> </u>           |
|            | CY7C122-25DMB | D8              | Military           |
| 35         | CY7C122-35PC  | P7              | Commercial         |
|            | CY7C122-35SC  | S13             | ]                  |
|            | CY7C122-35DC  | D8              |                    |
|            | CY7C122-35LC  | L53             |                    |
|            | CY7C122-35DMB | D8              | Military           |
|            | CY7C122-35LMB | L53             |                    |

### MILITARY SPECIFICATIONS Group A Subgroup Testing

### **DC** Characteristics

| Parameters           | Subgroups |
|----------------------|-----------|
| V <sub>OH</sub>      | 1, 2, 3   |
| $V_{OL}$             | 1, 2, 3   |
| $V_{IH}$             | 1, 2, 3   |
| V <sub>IL</sub> Max. | 1, 2, 3   |
| I <sub>IX</sub>      | 1, 2, 3   |
| I <sub>OZ</sub>      | 1, 2, 3   |
| I <sub>CC</sub>      | 1, 2, 3   |

## **Switching Characteristics**

| Parameters        | Subgroups       |  |  |  |  |
|-------------------|-----------------|--|--|--|--|
| READ CYCLE        |                 |  |  |  |  |
| t <sub>RC</sub>   | 7, 8, 9, 10, 11 |  |  |  |  |
| t <sub>ACS</sub>  | 7, 8, 9, 10, 11 |  |  |  |  |
| tocs              | 7, 8, 9, 10, 11 |  |  |  |  |
| t <sub>AA</sub>   | 7, 8, 9, 10, 11 |  |  |  |  |
| WRITE CYCLE       |                 |  |  |  |  |
| t <sub>WC</sub>   | 7, 8, 9, 10, 11 |  |  |  |  |
| twR               | 7, 8, 9, 10, 11 |  |  |  |  |
| t <sub>PWE</sub>  | 7, 8, 9, 10, 11 |  |  |  |  |
| twsp              | 7, 8, 9, 10, 11 |  |  |  |  |
| t <sub>WHD</sub>  | 7, 8, 9, 10, 11 |  |  |  |  |
| twsA              | 7, 8, 9, 10, 11 |  |  |  |  |
| twhA              | 7, 8, 9, 10, 11 |  |  |  |  |
| twscs             | 7, 8, 9, 10, 11 |  |  |  |  |
| t <sub>WHCS</sub> | 7, 8, 9, 10, 11 |  |  |  |  |

Document #: 38-00025-B