

# MIPI Alliance Standard for Display Pixel Interface (DPI-2)

**Version 2.00 – 15 September 2005** 

MIPI Board Approved 23-Jan-2006

#### 1 NOTICE OF DISCLAIMER

- 2 The material contained herein is not a license, either expressly or impliedly, to any IPR owned or controlled
- 3 by any of the authors or developers of this material or MIPI. The material contained herein is provided on
- 4 an "AS IS" basis and to the maximum extent permitted by applicable law, this material is provided AS IS
- 5 AND WITH ALL FAULTS, and the authors and developers of this material and MIPI hereby disclaim all
- 6 other warranties and conditions, either express, implied or statutory, including, but not limited to, any (if
- 7 any) implied warranties, duties or conditions of merchantability, of fitness for a particular purpose, of
- 8 accuracy or completeness of responses, of results, of workmanlike effort, of lack of viruses, and of lack of
- 9 negligence.
- 10 ALSO, THERE IS NO WARRANTY OF CONDITION OF TITLE, QUIET ENJOYMENT, QUIET
- 11 POSSESSION, CORRESPONDENCE TO DESCRIPTION OR NON-INFRINGEMENT WITH REGARD
- 12 TO THIS MATERIAL OR THE CONTENTS OF THIS DOCUMENT. IN NO EVENT WILL ANY
- 13 AUTHOR OR DEVELOPER OF THIS MATERIAL OR THE CONTENTS OF THIS DOCUMENT OR
- 14 MIPI BE LIABLE TO ANY OTHER PARTY FOR THE COST OF PROCURING SUBSTITUTE
- 15 GOODS OR SERVICES, LOST PROFITS, LOSS OF USE, LOSS OF DATA, OR ANY INCIDENTAL,
- 16 CONSEQUENTIAL, DIRECT, INDIRECT, OR SPECIAL DAMAGES WHETHER UNDER
- 17 CONTRACT, TORT, WARRANTY, OR OTHERWISE, ARISING IN ANY WAY OUT OF THIS OR
- 18 ANY OTHER AGREEMENT, SPECIFICATION OR DOCUMENT RELATING TO THIS MATERIAL,
- 19 WHETHER OR NOT SUCH PARTY HAD ADVANCE NOTICE OF THE POSSIBILITY OF SUCH
- 20 DAMAGES.
- 21 Without limiting the generality of this Disclaimer stated above, the user of the contents of this Document is
- 22 further notified that MIPI: (a) does not evaluate, test or verify the accuracy, soundness or credibility of the
- contents of this Document; (b) does not monitor or enforce compliance with the contents of this Document;
- and (c) does not certify, test, or in any manner investigate products or services or any claims of compliance
- 25 with the contents of this Document. The use or implementation of the contents of this Document may
- 26 involve or require the use of intellectual property rights ("IPR") including (but not limited to) patents,
- 27 patent applications, or copyrights owned by one or more parties, whether or not Members of MIPI. MIPI
- does not make any search or investigation for IPR, nor does MIPI require or request the disclosure of any
- 29 IPR or claims of IPR as respects the contents of this Document or otherwise.
- Questions pertaining to this document, or the terms or conditions of its provision, should be addressed to:
- 31 MIPI Alliance, Inc.
- 32 c/o IEEE-ISTO
- 33 445 Hoes Lane
- 34 Piscataway, NJ 08854
- 35 Attn: Board Secretary

# **Contents**

| 37 | Version 2.00 – 15 September 2005                          | i   |
|----|-----------------------------------------------------------|-----|
| 38 | 1 Overview                                                | 4   |
| 39 | 1.1 Scope                                                 | 4   |
| 40 | 1.2 Purpose                                               | 4   |
| 41 | 2 Terminology                                             | 5   |
| 42 | 2.1 Definitions                                           | 5   |
| 43 | 2.2 Abbreviations                                         | 5   |
| 44 | 2.3 Acronyms                                              | 6   |
| 45 | 3 References                                              | 7   |
| 46 | 4 Display Architectures and Interface Constructions       | 8   |
| 47 | 4.1 Display Architectures                                 | 8   |
| 48 | 5 Display Pixel Interface Interoperability                | 13  |
| 49 | 6 Interface Signal Description                            | 15  |
| 50 | 6.1 Power Supply Connections                              | 15  |
| 51 | 6.2 Interface Signals                                     | 15  |
| 52 | 7 Programmable Timing Parameters                          | 16  |
| 53 | 8 Interface Color Coding                                  | 18  |
| 54 | 9 Interface Electrical Characteristics                    | 20  |
| 55 | 9.1 Electrical Characteristics                            | 20  |
| 56 | 10 DPI Timing Parameter Examples                          | 23  |
| 57 | Type 2 and Type 3 Display Architecture Control Interfaces | 30  |
| 58 | 12 Type 4 Architecture Shutdown and Color Mode Signals    | 31  |
| 59 | 12.1 Shutdown for Type 4 Architecture                     | 31  |
| 60 | 12.2 Color Mode for Type 4 Architecture                   | 33  |
| 61 | 13 Command Set                                            | 3.4 |

# MIPI Alliance Standard for Display Pixel Interface

#### 63 1 Overview

62

73

- 64 This document describes Display Pixel Interface (DPI), which is used for Active-Matrix LCD displays for
- handheld devices. The interface may be configured with data path of 16, 18 or 24 parallel data bits, and
- 66 several control signals.
- 67 This document specifies the interface requirements for both ends (host and display) of the link, including
- the following attributes:
- 69 Electrical
- 70 Timing
- Pixel formats (mapping of pixel bits to data signals)
- Command set to control display behaviors

## 1.1 Scope

- 74 The scope of this document is to specify an electrical and logical interface between a host system
- 75 (processor or controller) and an active-matrix (AM) display module. The specification is intended for
- display modules in mobile devices, with display resolution up to 800x480 pixels. This specification does
- 77 not apply to passive-matrix display modules.
- 78 Included, and within the scope of this specification, is the power supply for interface signaling between the
- 79 host processor and the display module. However, power supply for other functions in the display module
- are beyond the scope of this specification.

## **1.2 Purpose**

- 82 The Display Pixel Interface specification is used by manufacturers to design products that adhere to MIPI
- 83 specifications for mobile device processor, camera and display interfaces.
- 84 Implementing the DPI standard reduces the time-to-market and design cost of mobile devices by
- 85 simplifying the interconnection of products from different manufacturers. In addition, adding new features
- such as larger or additional displays to mobile devices is simplified due to the extensible nature of the MIPI
- 87 specifications.

# 88 2 Terminology

#### 89 **2.1 Definitions**

- 90 **Command:** Digital information used to control display behavior and to identify the connected display
- 91 module
- 92 Data: Digital image data stored in the frame memory or numerical information to define the display
- module behavior accompanied with a command
- 94 **Display Controller:** Isolated IC silicon chip or integrated functional block in the host processor to control
- a display module; may or may not include frame memory
- 96 **Display Device**: Functional device which can show image, such as Liquid Crystal Displays
- 97 **Display Driver IC**: IC silicon chip in a display module used to control the display device; may or may not
- 98 include frame memory
- 99 **Display Glass**: Same as display device, coming from material name
- 100 **Display Module:** Functional module to show image on it, can consists of display device, display driver IC,
- other peripheral components and circuits and display interface
- 102 **Display Panel**: Same as Display Device, coming from the physical outward appearance of the display
- 103 device
- 104 **Frame Memory**: Memory device integrated in a display driver IC or display controller in order to provide
- image data for refreshing the display device. Full-frame memory provides a full screen area of image data
- while partial-frame memory only provides memory for a portion of the screen area.
- 107 **Type 1 Display Architecture**: One of the defined display module architectures. In DSI, DBI, DPI, and
- DCS, a display module architecture in which a display module includes a display device, display driver IC,
- full-frame memory, registers, timing controller, non-volatile memory and control interface.
- 110 **Type 2 Display Architecture**: One of the defined display module architectures. In DSI, DBI, DPI, and
- DCS, a display module architecture in which a display module includes a display device, display driver IC,
- partial-frame memory, registers, timing controller, non-volatile memory, control interface and video stream
- interface.
- 114 **Type 3 Display Architecture**: One of the defined display module architectures. In DSI, DBI, DPI, and
- DCS, a display module architecture in which a display module includes a display device, display driver IC,
- registers, timing controller, non-volatile memory, control interface and video stream interface.
- 117 **Type 4 Display Architecture**: One of the defined display module architectures. In DSI, DBI, DPI, and
- DCS, a display module architecture in which a display module includes a display device, display driver IC,
- registers, timing controller, control lines and video stream interface.

#### 120 2.2 Abbreviations

- 121 High-Z High Impedance
- 122 H-Sync Horizontal Synchronization

|     | V C131011        | 2.00 13-5cp-2003                        |
|-----|------------------|-----------------------------------------|
| 123 | Та               | Ambient Temperature                     |
| 124 | VDD              | Power Supply                            |
| 125 | $V_{\text{DDI}}$ | Logic Level Supply                      |
| 126 | V-Sync           | Vertical Synchronization                |
| 127 | 2.3              | Acronyms                                |
| 128 | AGND             | Analog ground, for power connection     |
| 129 | AM               | Active Matrix                           |
| 130 | ASIC             | Application Specific Integrated Circuit |
| 131 | CM               | Color Mode                              |
| 132 | CMOS             | Complementary Metal Oxide Semiconductor |
| 133 | DBI              | Display Bus Interface                   |
| 134 | DCS              | Display Command Set                     |
| 135 | DE               | Data Enable                             |
| 136 | DGND             | Logic ground, for power connection      |
| 137 | DOI              | Dependent On Implementation             |
| 138 | HBP              | Horizontal Back Porch                   |
| 139 | HFP              | Horizontal Front Porch                  |
| 140 | I/O              | Input/Output                            |
| 141 | LCD              | Liquid Crystal Display                  |
| 142 | LSB              | Least Significant Bit                   |
| 143 | MIPI             | Mobile Industry Processor Interface     |
| 144 | MSB              | Most Significant Bit                    |
| 145 | PCLK             | Pixel Clock                             |
| 146 | SD               | Shutdown                                |
|     |                  |                                         |

148

VBP

VFP

Vertical Back Porch

Vertical Front Porch

# 149 **3 References**

- 150 [1] MIPI Alliance Standard for Display Command Set, version 0.36, June 2005
- 151 [2] MIPI Alliance Standard for Display Bus Interface, version 0.xx, August 2005

# 4 Display Architectures and Interface Constructions

| 153        | 4.1 Display Architectures                                                                                                                                                |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 154        | The display module shall be based on Type 1, Type 2, Type 3 or Type 4 display architecture.                                                                              |
| 155        | The Type 1 Display Architecture should consist of the following functional blocks:                                                                                       |
| 156        | Display Device. Used to show the image data.                                                                                                                             |
| 157        | Display Driver. May be one or more devices used to drive the display device.                                                                                             |
| 158        | Full-frame memory. Used to hold the image data; can be integrated in the display driver.                                                                                 |
| 159<br>160 | Registers. Used to configure the display module behavior and hold identification information; can be integrated in the display driver.                                   |
| 161<br>162 | Timing Controller. Provides timing signals to control the display device and display driver based on configuration information; can be integrated in the display driver. |
| 163<br>164 | Non-volatile memory. Used to store default register and configuration values; can be integrated in the display driver.                                                   |
| 165<br>166 | Control Interface. Provides the interface between the host processor and the display driver; can be integrated in the display driver.                                    |
| 167<br>168 | Display Driving Circuit. As a part of display driver, used to convert timing signals and voltages to signals appropriate to drive the display device.                    |
| 169<br>170 | Power Supply. Used to convert system voltages to levels usable by the display device and display driver; can be integrated in the display driver.                        |



Figure 1 Type 1 Display Architecture Block Diagram

- The Type 2 Display Architecture should consist of the following functional blocks:
- Display Device. Used to show image data.

171172

- Display Driver. May be one or more devices used to drive the display device.
- Partial-frame memory. Used to hold image data. Can be integrated in the display driver.
- Registers. Used to configure the display module behavior and hold identification information; can be integrated in the display driver.
- Timing Controller. Provides timing signals to control the display device and display driver based on configuration information; can be integrated in the display driver.
- Non-volatile memory. Used to store default register and configuration values; can be integrated in the display driver.
- 183 Control Interface. Provides the interface between the host processor and the display driver; can be integrated in the display driver.
- Display Driving Circuit. As a part of display driver, used to convert timing signals and voltages to signals appropriate to drive the display device.
- Power Supply. Used to convert system voltages to levels usable by the display device and display driver; can be integrated in the display driver.

Video Stream Interface. Used to receive video image data and timing signals from the host processor.



Figure 2 Type 2 Display Architecture Block Diagram

195

196

197

198

199

200

201

202

203

204

205

206

207

208

209

193 The Type 3 Display Architecture should consist of the following functional blocks:

Display Device. Used to show image data.

Display Driver. May be one or more devices used to drive the display device.

Registers. Used to configure the display module behavior and hold identification information; can be integrated in the display driver.

Timing Controller. Provides timing signals to control the display device and display driver based on configuration information; can be integrated in the display driver.

Non-volatile memory. Used to store default register and configuration values; can be integrated in the display driver.

Control Interface. Provides the interface between the host processor and the display driver; can be integrated in the display driver.

Display Driving Circuit. As a part of display driver, used to convert timing signals and voltages to signals appropriate to drive the display device.

Power Supply. Used to convert system voltages to levels usable by the display device and display driver; can be integrated in the display driver.

Video Stream Interface. Used to receive video image data and timing signals from the host processor.



Figure 3 Type 3 Display Architecture Block Diagram

222223

224

225

230

| 212        | The Type 4 Display Architecture should consist of the following functional blocks                                                                                        |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 213        | Display Device. Used to show image data.                                                                                                                                 |
| 214        | Display Driver. May be one or more devices used to drive the display device.                                                                                             |
| 215<br>216 | Timing Controller. Provides timing signals to control the display device and display driver based on configuration information; can be integrated in the display driver. |
| 217        | Control Lines. Used to receive display behavior control information from the host processor.                                                                             |
| 218<br>219 | Display Driving Circuit. As a part of display driver, used to convert timing signals and voltages to signals appropriate to drive the display device.                    |
| 220        | Power Supply. Used to convert system voltages to levels usable by the display device and display                                                                         |

driver; can be integrated in the display driver.

Video Stream Interface. Used to receive video image data and timing signals from the host processor.



Figure 4 Type 4 Display Architecture Block Diagram

The power supply functional block should be controlled by the display driver for all applicable display architectures.

DPI-2 specifies the video stream interface for Type 2, 3 and 4 display architectures in a parallel implementation.

The control pins of the Type 4 display architecture shall be the control signals of DPI-2.

235

236

241242

243

244

245

246

247248

# 5 Display Pixel Interface Interoperability

- There are two types of electrical connections between the host processor and the display module.
- Power Signals. Power is supplied from either the host processor or from a power management unit that is controlled by the host processor.
  - Interface Signals. Pixel data, commands, and control information are transferred between the host processor and display module using the interface signals.
- The host processor interface shall implement a 24-bit data width and accompanying control and timing signals, as specified in section 6. The host processor interface shall be capable of transferring data as 16-bit, 18-bit, or 24-bit words.
- The display module interface shall be implemented with a 16-bit, 18-bit, or 24-bit data width.



Figure 5 DPI Interface Signals and Power Connections

The host processor shall support all control signals for Type 2, Type 3, and Type 4 display architectures as shown in Figure 5. SD and CM are required control signals for Type 4 compliant display modules only.

Host processors shall support all timing parameter sets described in section 10. If a display module supports a display resolution in section 10 then it shall support the timing parameters as described for that resolution. Both the host processor and display module may operate over a range of values that include the given timing parameters.

252

253

254

# 6 Interface Signal Description

# 251 **6.1 Power Supply Connections**

# **Table 1 Power supply connections**

| Symbol       | Name                   | Description                                    |
|--------------|------------------------|------------------------------------------------|
| $ m V_{DD}$  | Power supply           | Power supply for display module                |
| $V_{ m DDI}$ | I/F logic level supply | Logic level supply for interface signals       |
| AGND         | Power Ground           | Analog GND for display-panel power supply      |
| DGND         | Logic level ground     | Logic GND for logic functions on display panel |

# 6.2 Interface Signals

# **Table 2 Interface Signals for DPI**

| Symbol                            | Name            | I/O | Description                                                                                                   |  |  |  |
|-----------------------------------|-----------------|-----|---------------------------------------------------------------------------------------------------------------|--|--|--|
| Vsync                             | Vertical sync   | О   | Vertical synchronization timing signal                                                                        |  |  |  |
| Hsync                             | Horizontal sync | 0   | Horizontal synchronization timing signal                                                                      |  |  |  |
| DE                                | Data enable     | О   | Data enable signal (assertion indicates valid pixels)                                                         |  |  |  |
| PCLK                              | Pixel Clock     | 0   | Pixel clock for capturing pixels at display interface                                                         |  |  |  |
| D[15:0],<br>D[17:0]<br>or D[23:0] | Pixel Data      | 0   | Pixel data in 16-bit, 18-bit, or 24-bit format                                                                |  |  |  |
| SD                                | Shutdown        | О   | Control pin to shut down display (used for Type 4 architecture only)                                          |  |  |  |
| СМ                                | Color Mode      | О   | Control pin for switching between normal color and reduced-<br>color mode (used for Type 4 architecture only) |  |  |  |

Note: I/O directions are defined from the host processor perspective

The host processor shall implement a 24-bit pixel-data bus width. The host processor interface can be configured for 16-bit or 18-bit data bus width.

258 The display module shall implement a 16-bit, 18-bit or 24-bit pixel-data bus width.

272

273

# 7 Programmable Timing Parameters

- In normal operation, systems based on DPI architecture rely on the host processor to continuously provide complete frames of image data at a sufficient frame rate to avoid flicker or other visible artifacts.
- The displayed image, or *frame*, is comprised of a rectangular array of pixels. The frame is transmitted from the host processor to a display module as a sequence of pixels, with each horizontal line of the image data sent as a group of consecutive pixels.
- Vsync indicates the beginning of each frame of the displayed image.
- Hsync signals the beginning of each horizontal line of pixels.
- Each pixel value (16-, 18-, or 24-bit data) is transferred from the host processor to the display module during one pixel period. The rising edge of PCLK is used by the display module to capture pixel data. Since PCLK runs continuously, control signal DE is required to indicate when valid pixel data is being transmitted on the pixel data signals.
- Figure 6 defines timing parameters for DPI operation.



**Figure 6 DPI Timing Parameters** 

Table 3 specifies requirements for DPI timing parameters. The host processor shall support the range specified in this table.

## **Table 3 DPI Programmable Parameters**

| Parameters                    | Symbols | Conditions | Min. | Step | Max. | Unit    |
|-------------------------------|---------|------------|------|------|------|---------|
| Horizontal<br>Synchronization | Hsync   |            | 1    | 1    | -    | PCLKCYC |
| Horizontal Back Porch         | НВР     |            | 1    | 1    | _    | PCLKCYC |
| Horizontal Address            | HAdr    |            | 176  | 1    | 800  | PCLKCYC |
| Horizontal Front Porch        | HFP     |            | 1    | 1    | -    | PCLKCYC |
| Vertical<br>Synchronization   | Vsync   |            | 1    | 1    | -    | Line    |
| Vertical Back Porch           | VBP     |            | 1    | 1    | _    | Line    |
| Vertical Address              | VAdr    |            | 208  | 1    | 480  | Line    |
| Vertical Front Porch          | VFP     |            | 1    | 1    | -    | Line    |

#### Notes

- 1. Vertical period (one frame) shall be equal to the sum of Vsync + VBP + VAdr + VFP.
- 2. Horizontal period (one line) shall be equal to the sum of Hsync + HBP + HAdr + HFP.
- 280 3. Control signals PCLK and Hsync shall be transmitted as specified at all times while valid pixels are transferred between the host processor and the display module.

283

284

285286

# 8 Interface Color Coding

Table 4 specifies the mapping of data bits, as components of primary pixel color values R, G, and B, to signal lines at the interface. Host processors shall implement all color-coding configurations in Table 4. Peripherals shall implement one or more of the configurations in Table 4.

## **Table 4 Interface Color Coding**

| Signal |                 | 16-bit          |                 | 18-             | 24-bit          |    |
|--------|-----------------|-----------------|-----------------|-----------------|-----------------|----|
| Line   | Configuration 1 | Configuration 2 | Configuration 3 | Configuration 1 | Configuration 2 |    |
| D23    | (not used)      | R7 |
| D22    | (not used)      | R6 |
| D21    | (not used)      | (not used)      | R4              | (not used)      | R5              | R5 |
| D20    | (not used)      | R4              | R3              | (not used)      | R4              | R4 |
| D19    | (not used)      | R3              | R2              | (not used)      | R3              | R3 |
| D18    | (not used)      | R2              | R1              | (not used)      | R2              | R2 |
| D17    | (not used)      | R1              | R0              | R5              | R1              | R1 |
| D16    | (not used)      | R0              | (not used)      | R4              | R0              | R0 |
| D15    | R4              | (not used)      | (not used)      | R3              | (not used)      | G7 |
| D14    | R3              | (not used)      | (not used)      | R2              | (not used)      | G6 |
| D13    | R2              | G5              | G5              | R1              | G5              | G5 |
| D12    | R1              | G4              | G4              | R0              | G4              | G4 |
| D11    | R0              | G3              | G3              | G5              | G3              | G3 |
| D10    | G5              | G2              | G2              | G4              | G2              | G2 |
| D9     | G4              | G1              | G1              | G3              | G1              | G1 |
| D8     | G3              | G0              | G0              | G2              | G0              | G0 |
| D7     | G2              | (not used)      | (not used)      | G1              | (not used)      | В7 |
| D6     | G1              | (not used)      | (not used)      | G0              | (not used)      | В6 |
| D5     | G0              | (not used)      | B4              | B5              | B5              | B5 |

| Signal |                 | 16-bit          |                 | 18-             | 24-bit          |    |
|--------|-----------------|-----------------|-----------------|-----------------|-----------------|----|
| Line   | Configuration 1 | Configuration 2 | Configuration 3 | Configuration 1 | Configuration 2 |    |
| D4     | B4              | B4              | В3              | B4              | B4              | B4 |
| D3     | В3              | В3              | B2              | В3              | В3              | В3 |
| D2     | B2              | B2              | B1              | B2              | B2              | B2 |
| D1     | B1              | B1              | В0              | B1              | B1              | B1 |
| D0     | В0              | В0              | (not used)      | В0              | В0              | В0 |

There are three mappings for 16-bit pixels to data signals, two mappings for 18-bit pixels to data signals, and one mapping for 24-bit pixels to data signals.

#### Notes:

- 290 1. Pixel values are specified as triplets for primary color components R, G, and B: R = Red, G = Green, B = Blue. R0 is the LSB for the red component, G0 is LSB for the green component, etc.
- 292 2. For 16-bit pixels, R primary color MSB is R4, R primary color LSB is R0; G primary color MSB is G5, G primary color LSB is G0; B primary color MSB is B4 and B primary color LSB is B0.
- 3. For 18-bit pixels, R primary color MSB is R5, R primary color LSB is R0; G primary color MSB is G5, G primary color LSB is G0; B primary color MSB is B5 and B primary color LSB is B0.
  - 4. For 24-bit pixels, R primary color MSB is R7, R primary color LSB is R0; G primary color MSB is G7, G primary color LSB is G0; B primary color MSB is B7 and B primary color LSB is B0.

299

300

301

302303

# 9 Interface Electrical Characteristics

## 9.1 Electrical Characteristics

# 9.1.1 Absolute Maximum Ratings

# **Table 5 Absolute Maximum Ratings**

| Parameter                   | Symbol       | Rating                          | Unit |
|-----------------------------|--------------|---------------------------------|------|
| Power Supply                | $ m V_{DD}$  | DOI (Depends on Implementation) | V    |
| Logic Level Supply          | $ m V_{DDI}$ | DOI (Depends on Implementation) | V    |
| Logic Signal Input Voltage  | $V_{\rm I}$  | DOI (Depends on Implementation) | V    |
| Logic Signal Output Voltage | Vo           | DOI (Depends on Implementation) | V    |

## 9.1.2 DC Characteristics

## **Table 6 DC Characteristics**

|                                   |                   |                                       | Specification         |     |                       |      |
|-----------------------------------|-------------------|---------------------------------------|-----------------------|-----|-----------------------|------|
| Parameter                         | Symbol            | Condition                             | min                   | typ | max                   | Unit |
| Power Supply Voltage              | $V_{ m DD}$       | Operating Voltage                     |                       | DOI |                       | V    |
| Logic High Level Input<br>Voltage | V <sub>IH</sub>   |                                       | $0.7V_{\mathrm{DDI}}$ |     | $V_{ m DDI}$          | V    |
| Logic Low Level Input<br>Voltage  | $V_{\rm IL}$      |                                       | 0.0                   |     | $0.3V_{\mathrm{DDI}}$ | V    |
| Logio High Loyal Input            | $I_{\mathrm{IH}}$ | Except D[15:0], D[17:0]<br>or D[23:0] |                       |     | 10                    | μΑ   |
| Logic High Level Input<br>Current | $I_{IHD}$         | D[15:0], D[17:0] or<br>D[23:0]        |                       |     | 10                    | μА   |
| Lacia Laca Lacal Insura           | $I_{\mathrm{IH}}$ | Except D[15:0], D[17:0]<br>or D[23:0] | -10                   |     |                       | μА   |
| Logic Low Level Input<br>Current  | I <sub>IHD</sub>  | D[15:0], D[17:0] or<br>D[23:0]        | -10                   |     |                       | μА   |

304 Note:  $Ta = -30 \text{ to } 70 \,^{\circ}\text{C}$ 

**Table 7 Logic Level Supply Voltage Classification** 

|                            |           |       | Sı  |     |     |      |
|----------------------------|-----------|-------|-----|-----|-----|------|
| Parameter                  | Symbol    | Class | min | typ | max | Unit |
|                            |           | 1     | 1.1 | 1.2 | 1.3 | V    |
|                            |           | 2     | 1.4 | 1.5 | 1.6 | V    |
| Logic Level Supply Voltage | $V_{DDI}$ | 3     | 1.7 | 1.8 | 1.9 | V    |
|                            |           | 4     | 2.6 | 2.8 | 3.0 | V    |

306 Note:  $Ta = -30 \text{ to } 70 \,^{\circ}\text{C}$ 

## 9.1.3 AC Characteristics



Figure 7 DPI Signal Timings
Table 8 DPI-2 AC Characteristics

| Parameters             | Symbols | Condition | Min. | Max. | Unit |
|------------------------|---------|-----------|------|------|------|
| Vsync Setup Time       | VSST    |           | T    | -    | ns   |
| Vsync Hold Time        | VSHT    |           | Т    | -    | ns   |
| Hsync Setup Time       | HSST    |           | Т    | _    | ns   |
| Hsync Hold Time        | HSHT    |           | Т    | -    | ns   |
| Pixel Clock Duty Cycle | 110111  | PCLKCYC   | 33   | 67   | %    |

| Parameters                | Symbols | Condition | Min. | Max. | Unit |
|---------------------------|---------|-----------|------|------|------|
| Pixel Clock Low Duration  | PCLKLT  |           | T    | -    | ns   |
| Pixel Clock High Duration | PCLKHT  |           | Т    | -    | ns   |
| Data Setup Time           | DST     |           | Т    | _    | ns   |
| Data Hold Time            | DHT     |           | Т    | _    | ns   |

311 Note:

314

- 312 1. Ta = -30 to 70 °C,  $V_{DDI}$ =1.1V to 1.3V, 1.4V to 1.6V, 1.7V to 1.9V, 2.6V to 3.0V, GND=0V
- 313 2. Signal rise and fall times are not included in these values.
  - 3. See Table 9 for T-values.

# 315 Table 9 DPI-2 AC Characteristics, T-value

| Total Number of Pixels | Respresentative Display | Т  | Unit |
|------------------------|-------------------------|----|------|
| Up to 38,720 pixels    | 176(H)x220(V)           | 40 | ns   |
| Up to 76,800 pixels    | 240(H)x320(V)           | 20 | ns   |
| Up to 307,200 pixels   | 640(H)x480(V)           | 10 | ns   |
| Up to 384,000 pixels   | 800(H)x480(V)           | 5  | ns   |

318

# 10 DPI Timing Parameter Examples

Table 10 through Table 16 provides examples of DPI timing parameters for typical display module sizes.

# Table 10 176 Horizontal x 208 Vertical Display Module

| Parameters                    | Symbols | Conditions | Min.        | Тур         | Max. | Unit    |
|-------------------------------|---------|------------|-------------|-------------|------|---------|
| PCLK Cycle                    | PCLKCYC |            |             | 401         |      | ns      |
| Horizontal<br>Synchronization | Hsync   |            |             | 2           |      | PCLKCYC |
| Horizontal Back Porch         | НВР     |            |             | 8           |      | PCLKCYC |
| Horizontal Address            | HAdr    |            | -           | 176         | -    | PCLKCYC |
| Horizontal Front Porch        | HFP     |            |             | 10          |      | PCLKCYC |
| Vertical<br>Synchronization   | Vsync   |            |             | 2           |      | Line    |
| Vertical Back Porch           | VBP     |            |             | 1           |      | Line    |
| Vertical Address              | VAdr    |            | -           | 208         | -    | Line    |
| Vertical Front Porch          | VFP     |            |             | 30          |      | Line    |
| Vsync Setup Time              | VSST    |            |             |             |      |         |
| Vsync Hold Time               | VSHT    |            |             |             |      |         |
| Hsync Setup Time              | HSST    |            | a = 11 .    |             |      |         |
| Hsync Hold Time               | HSHT    |            | See Table 8 | 8 and Table | 9.   |         |
| Data Setup Time               | DST     |            |             |             |      |         |
| Data Hold Time                | DHT     |            | 1           | Г           | T    |         |
| Vertical Frequency(*)         |         |            |             | 60          |      | Hz      |
| Horizontal<br>Frequency(*)    |         |            |             | 12.7        |      | KHz     |
| PCLK Frequency(*)             |         |            |             | 2.49        |      | MHz     |

Table 11 176 Horizontal x 220 Vertical Display Module

| Parameters                    | Symbols | Conditions | Min.      | Тур         | Max. | Unit    |
|-------------------------------|---------|------------|-----------|-------------|------|---------|
| PCLK Cycle                    | PCLKCYC |            |           | 379         |      | ns      |
| Horizontal<br>Synchronization | Hsync   |            |           | 2           |      | PCLKCYC |
| Horizontal Back Porch         | НВР     |            |           | 8           |      | PCLKCYC |
| Horizontal Address            | HAdr    |            | -         | 176         | -    | PCLKCYC |
| Horizontal Front Porch        | HFP     |            |           | 10          |      | PCLKCYC |
| Vertical<br>Synchronization   | Vsync   |            |           | 2           |      | Line    |
| Vertical Back Porch           | VBP     |            |           | 1           |      | Line    |
| Vertical Address              | VAdr    |            | -         | 220         | -    | Line    |
| Vertical Front Porch          | VFP     |            |           | 1           |      | Line    |
| Vsync Setup Time              | VSST    |            |           |             |      |         |
| Vsync Hold Time               | VSHT    |            |           |             |      |         |
| Hsync Setup Time              | HSST    |            | G T 11    | 0 175 11    | 0    |         |
| Hsync Hold Time               | HSHT    |            | See Table | 8 and Table | 9.   |         |
| Data Setup Time               | DST     |            |           |             |      |         |
| Data Hold Time                | DHT     |            | 1         | T           | T    | T       |
| Vertical Frequency(*)         |         |            |           | 60.1        |      | Hz      |
| Horizontal<br>Frequency(*)    |         |            |           | 13.5        |      | KHz     |
| PCLK Frequency(*)             |         |            |           | 2.64        |      | MHz     |

Table 12 240 Horizontal x 320 Vertical Display Module

| Parameters                    | Symbols | Conditions | Min.      | Тур         | Max. | Unit    |
|-------------------------------|---------|------------|-----------|-------------|------|---------|
| PCLK Cycle                    | PCLKCYC |            |           | 184         |      | ns      |
| Horizontal<br>Synchronization | Hsync   |            |           | 10          |      | PCLKCYC |
| Horizontal Back Porch         | НВР     |            |           | 20          |      | PCLKCYC |
| Horizontal Address            | HAdr    |            | -         | 240         | -    | PCLKCYC |
| Horizontal Front Porch        | HFP     |            |           | 10          |      | PCLKCYC |
| Vertical<br>Synchronization   | Vsync   |            |           | 2           |      | Line    |
| Vertical Back Porch           | VBP     |            |           | 2           |      | Line    |
| Vertical Address              | VAdr    |            | -         | 320         | -    | Line    |
| Vertical Front Porch          | VFP     |            |           | 2           |      | Line    |
| Vsync Setup Time              | VSST    |            |           |             |      |         |
| Vsync Hold Time               | VSHT    |            |           |             |      |         |
| Hsync Setup Time              | HSST    |            | G T 11    | 0 175 11    | 0    |         |
| Hsync Hold Time               | HSHT    |            | See Table | 8 and Table | 9.   |         |
| Data Setup Time               | DST     |            |           |             |      |         |
| Data Hold Time                | DHT     |            | 1         | l           | ı    |         |
| Vertical Frequency(*)         |         |            |           | 59.6        |      | Hz      |
| Horizontal<br>Frequency(*)    |         |            |           | 19.43       |      | KHz     |
| PCLK Frequency(*)             |         |            |           | 5.44        |      | MHz     |

325

Table 13 320 Horizontal x 240 Vertical Display Module

| Parameters                    | Symbols | Conditions | Min.      | Тур         | Max. | Unit    |
|-------------------------------|---------|------------|-----------|-------------|------|---------|
| PCLK Cycle                    | PCLKCYC |            |           | 172         |      | ns      |
| Horizontal<br>Synchronization | Hsync   |            |           | 10          |      | PCLKCYC |
| Horizontal Back Porch         | НВР     |            |           | 20          |      | PCLKCYC |
| Horizontal Address            | HAdr    |            | -         | 320         | -    | PCLKCYC |
| Horizontal Front Porch        | HFP     |            |           | 40          |      | PCLKCYC |
| Vertical<br>Synchronization   | Vsync   |            |           | 2           |      | Line    |
| Vertical Back Porch           | VBP     |            |           | 2           |      | Line    |
| Vertical Address              | VAdr    |            | -         | 240         | -    | Line    |
| Vertical Front Porch          | VFP     |            |           | 4           |      | Line    |
| Vsync Setup Time              | VSST    |            |           |             |      |         |
| Vsync Hold Time               | VSHT    |            |           |             |      |         |
| Hsync Setup Time              | HSST    |            | G T 11    | 0 175 11    | 0    |         |
| Hsync Hold Time               | HSHT    |            | See Table | 8 and Table | 9.   |         |
| Data Setup Time               | DST     |            |           |             |      |         |
| Data Hold Time                | DHT     |            | T         |             | T    |         |
| Vertical Frequency(*)         |         |            |           | 60          |      | Hz      |
| Horizontal<br>Frequency(*)    |         |            |           | 14.9        |      | KHz     |
| PCLK Frequency(*)             |         |            |           | 5.8         |      | MHz     |

Table 14 480 Horizontal x 640 Vertical Display Module

| Parameters                    | Symbols | Conditions | Min.      | Тур         | Max. | Unit    |
|-------------------------------|---------|------------|-----------|-------------|------|---------|
| PCLK Cycle                    | PCLKCYC |            |           | 50          |      | ns      |
| Horizontal<br>Synchronization | Hsync   |            |           | 8           |      | PCLKCYC |
| Horizontal Back Porch         | НВР     |            |           | 8           |      | PCLKCYC |
| Horizontal Address            | HAdr    |            | -         | 480         | -    | PCLKCYC |
| Horizontal Front Porch        | HFP     |            |           | 24          |      | PCLKCYC |
| Vertical<br>Synchronization   | Vsync   |            |           | 2           |      | Line    |
| Vertical Back Porch           | VBP     |            |           | 2           |      | Line    |
| Vertical Address              | VAdr    |            | -         | 640         | -    | Line    |
| Vertical Front Porch          | VFP     |            |           | 4           |      | Line    |
| Vsync Setup Time              | VSST    |            |           |             |      |         |
| Vsync Hold Time               | VSHT    |            |           |             |      |         |
| Hsync Setup Time              | HSST    |            | G T 11    | 0 175 11    | 0    |         |
| Hsync Hold Time               | HSHT    |            | See Table | 8 and Table | 9.   |         |
| Data Setup Time               | DST     |            |           |             |      |         |
| Data Hold Time                | DHT     |            | T         |             | T    |         |
| Vertical Frequency(*)         |         |            |           | 59.4        |      | Hz      |
| Horizontal<br>Frequency(*)    |         |            |           | 38.5        |      | KHz     |
| PCLK Frequency(*)             |         |            |           | 20          |      | MHz     |

Table 15 640 Horizontal x 480 Vertical Display Module

| Parameters                    | Symbols | Conditions | Min.      | Тур         | Max. | Unit    |
|-------------------------------|---------|------------|-----------|-------------|------|---------|
| PCLK Cycle                    | PCLKCYC |            |           | 47.8        |      | ns      |
| Horizontal<br>Synchronization | Hsync   |            |           | 8           |      | PCLKCYC |
| Horizontal Back Porch         | НВР     |            |           | 8           |      | PCLKCYC |
| Horizontal Address            | HAdr    |            | -         | 640         | -    | PCLKCYC |
| Horizontal Front Porch        | HFP     |            |           | 44          |      | PCLKCYC |
| Vertical<br>Synchronization   | Vsync   |            |           | 2           |      | Line    |
| Vertical Back Porch           | VBP     |            |           | 2           |      | Line    |
| Vertical Address              | VAdr    |            | -         | 480         | -    | Line    |
| Vertical Front Porch          | VFP     |            |           | 4           |      | Line    |
| Vsync Setup Time              | VSST    |            |           |             |      |         |
| Vsync Hold Time               | VSHT    |            |           |             |      |         |
| Hsync Setup Time              | HSST    |            | G 77.11   | 0 175 11    | 0    |         |
| Hsync Hold Time               | HSHT    |            | See Table | 8 and Table | 9.   |         |
| Data Setup Time               | DST     |            |           |             |      |         |
| Data Hold Time                | DHT     |            | 1         |             | T    |         |
| Vertical Frequency(*)         |         |            |           | 60          |      | Hz      |
| Horizontal<br>Frequency(*)    |         |            |           | 29.3        |      | KHz     |
| PCLK Frequency(*)             |         |            |           | 21          |      | MHz     |

# Table 16 800 Horizontal x 480 Vertical Display Module

| Parameters                    | Symbols | Conditions | Min.      | Тур         | Max. | Unit    |
|-------------------------------|---------|------------|-----------|-------------|------|---------|
| PCLK Cycle                    | PCLKCYC |            |           | 44.4        |      | ns      |
| Horizontal<br>Synchronization | Hsync   |            |           | 10          |      | PCLKCYC |
| Horizontal Back Porch         | НВР     |            |           | 15          |      | PCLKCYC |
| Horizontal Address            | HAdr    |            | -         | 800         | -    | PCLKCYC |
| Horizontal Front Porch        | HFP     |            |           | 15          |      | PCLKCYC |
| Vertical<br>Synchronization   | Vsync   |            |           | 2           |      | Line    |
| Vertical Back Porch           | VBP     |            |           | 2           |      | Line    |
| Vertical Address              | VAdr    |            | -         | 480         | -    | Line    |
| Vertical Front Porch          | VFP     |            |           | 4           |      | Line    |
| Vsync Setup Time              | VSST    |            |           |             |      |         |
| Vsync Hold Time               | VSHT    |            |           |             |      |         |
| Hsync Setup Time              | HSST    |            | G 77.11   | 0 175 11    | 0    |         |
| Hsync Hold Time               | HSHT    |            | See Table | 8 and Table | 9.   |         |
| Data Setup Time               | DST     |            |           |             |      |         |
| Data Hold Time                | DHT     |            | Τ         | T           | Т    | ı       |
| Vertical Frequency(*)         |         |            |           | 55          |      | Hz      |
| Horizontal<br>Frequency(*)    |         |            |           | 26.8        |      | KHz     |
| PCLK Frequency(*)             |         |            |           | 22.6        |      | MHz     |

# 11 Type 2 and Type 3 Display Architecture Control Interfaces

- The DBI Type C interface shall be used for Type 2 and Type 3 display architectures. See MIPI Alliance
- 334 Standard for Display Bus Interface [2] for descriptions of the supported control interfaces.

## 12 Type 4 Architecture Shutdown and Color Mode Signals

# 12.1 Shutdown for Type 4 Architecture

- The Shutdown signal, SD, is used to turn on or turn off the display module.
- When SD is asserted high, the host processor should stop the video stream data to the display module to
- 339 reduce interface signal power consumption. PCLK may also be turned off to further reduce power
- 340 consumption.

335

336

337

- The display module may reduce its power consumption by switching off its internal circuits. The control
- interface shall remain powered on.



343344

345

Figure 8 Power-on and Shutdown Recovery Sequence

# Table 17 AC timing for power-on sequence and recovery sequence from shutdown

| Parameters                                  | Symbols | Condition | Min. | Тур. | Max. | Unit            |
|---------------------------------------------|---------|-----------|------|------|------|-----------------|
| $V_{DD}/V_{DDI}$ – on to falling edge of SD | tp-sd   |           | 1    | -    | -    | ms              |
| PCLK input to the falling edge of SD        | tclk-sd |           | 1    | -    | -    | PCLKCYC         |
| Falling edge of SD to display start         | tsd-on  |           | -    | 12   | -    | Vertical period |



347 Figure 9 Power-off and Shutdown Sequence

Table 18 AC Timing for power-off sequence and shutdown sequence

| Parameters                                                | Symbols  | Condition | Min. | Тур. | Max. | Unit            |
|-----------------------------------------------------------|----------|-----------|------|------|------|-----------------|
| Rising edge of SD to display off                          | tsd-off  |           | 4    | ı    | ı    | Vertical period |
| Input-signal-off to V <sub>DD</sub> /V <sub>DDI</sub> off | toff-vdd |           | 0    | -    | -    | μs              |

353

356357

360

361

362

363

#### 12.2 Color Mode for Type 4 Architecture

The Color Mode signal, CM, is used to change the displayed number of colors.

When CM is asserted high, the display module shall show the image data using eight colors, MSB for each

- R, G, and B color components. All unnecessary circuits on the display module may be stopped at the same
- time to reduce display module power consumption.
- The color mode change sequences are shown in Figure 10 and Figure 11.



Figure 10 Full-color to 8-color Mode Transition Sequence

Transition from full-color mode to 8-color mode shall occur on the Vsync following a low-to-high transition on CM.



Figure 11 8-color to Full-color Mode Transition Sequence

Transition from 8-color mode to full-color mode shall occur on the Vsync following a high-to-low transition on CM.

| 1: | 3 C | :OI | mn | nan | d | Set |
|----|-----|-----|----|-----|---|-----|
|    |     |     |    |     |   |     |

- 365 A host processor shall implement all commands specified in MIPI Alliance Standard for Display Command
- 366 Set [1].

- A display module shall implement the commands specific to the display architecture, Type 2 or Type 3, as
- defined in MIPI Alliance Standard for Display Command Set [1].