

## AXI-to-APB bus bridge





## **AXI-to-APB** internal



| Name                             | Description                                                                                                                                                                                                                                               |  |
|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| PCLK<br>Bus clock                | The rising edge of PCLK is used to time all transfers on the APB.                                                                                                                                                                                         |  |
| PRESETn<br>APB reset             | The APB bus reset signal is active LOW and this signal will normally be connected directly to the system bus reset signal.                                                                                                                                |  |
| PADDR[31:0]<br>APB address bus   | This is the APB address bus, which may be up to 32-bits wide and is driven by the peripheral bus bridge unit.                                                                                                                                             |  |
| PSELx<br>APB select              | A signal from the secondary decoder, within the peripheral bus<br>bridge unit, to each peripheral bus slave x. This signal indicates<br>that the slave device is selected and a data transfer is required.<br>There is a PSELx signal for each bus slave. |  |
| PENABLE<br>APB strobe            | This strobe signal is used to time all accesses on the peripheral bus. The enable signal is used to indicate the second cycle of an APB transfer. The rising edge of PENABLE occurs in the middle of the APB transfer.                                    |  |
| PWRITE<br>APB transfer direction | When HIGH this signal indicates an APB write access and when LOW a read access.                                                                                                                                                                           |  |
| PRDATA<br>APB read data bus      | The read data bus is driven by the selected slave during read cycles (when PWRITE is LOW). The read data bus can be up to 32-bits wide.                                                                                                                   |  |
| PWDATA<br>APB write data bus     | The write data bus is driven by the peripheral bus bridge unit during write cycles (when PWRITE is HIGH). The write data bus can be up to 32-bits wide.                                                                                                   |  |





## Protection type signals

| PPROT[2:0] | Protection level                           |
|------------|--------------------------------------------|
| [0]        | 1 = privileged access<br>0 = normal access |
| [1]        | 1 = nonsecure access<br>0 = secure access  |
| [2]        | 1 = instruction access<br>0 = data access  |

There is one write strobe for each eight bits of the write data bus, so PSTRB[n] corresponds to PWDATA[(8n + 7):(8n)]. Figure below shows this relationship on a 32-bit data bus.

| 31 24    | 23 16    | 15 8     | 7 0      |
|----------|----------|----------|----------|
| PSTRB[3] | PSTRB[2] | PSTRB[1] | PSTRB[0] |