

# **ECP5 and ECP5-5G sysDSP Usage Guide**

# **Technical Note**

FPGA-TN-02205-1.2

December 2020



#### **Disclaimers**

Lattice makes no warranty, representation, or guarantee regarding the accuracy of information contained in this document or the suitability of its products for any particular purpose. All information herein is provided AS IS and with all faults, and all risk associated with such information is entirely with Buyer. Buyer shall not rely on any data and performance specifications or parameters provided herein. Products sold by Lattice have been subject to limited testing and it is the Buyer's responsibility to independently determine the suitability of any products and to test and verify the same. No Lattice products should be used in conjunction with mission- or safety-critical or any other application in which the failure of Lattice's product could create a situation where personal injury, death, severe property or environmental damage may occur. The information provided in this document is proprietary to Lattice Semiconductor, and Lattice reserves the right to make any changes to the information in this document or to any products at any time without notice.



# **Contents**

| Acronyms in This Document                                         | 5  |
|-------------------------------------------------------------------|----|
| 1. Introduction                                                   | 6  |
| 2. sysDSP Overview                                                | 6  |
| 2.1. Operating Modes and Features                                 |    |
| 3. Using sysDSP                                                   | 10 |
| 3.1. Primitive Instantiation sysDSP                               |    |
| 3.2. Using Clarity Designer to Configure and Generate DSP Modules | 10 |
| 3.2.1. Clarity Designer Flow                                      | 10 |
| 3.3. Inference sysDSP Slice                                       | 12 |
| 4. Targeting the sysDSP Slice by Instantiating Primitives         | 13 |
| 4.1. MULT9X9C – Advanced 9X9 DSP Multiplier                       |    |
| 4.1.1. MULT9X9C – I/O Port Description                            | 14 |
| 4.1.2. MULT9X9C – Attribute Description                           | 14 |
| 4.2. MULT18X18C – Basic 18X18 DSP Multiplier                      |    |
| 4.2.1. MULT18X18C – I/O Port Description                          |    |
| 4.2.2. MULT18X18C – Attribute Description                         |    |
| 4.3. ALU24A – 24-bit Ternary Adder/ Subtractor                    |    |
| 4.3.1. ALU24A – I/O Port Description                              |    |
| 4.3.2. ALU24A – Attribute Description                             | 18 |
| 4.4. ALU54A – 54-bit Ternary Adder/ Subtractor                    |    |
| 4.4.1. ALU24A – I/O Port Description                              | 19 |
| 4.4.2. ALU54A – Attribute Description                             | 20 |
| 4.5. PRADD9A – 9-bit Pre-Adder/Shift                              | 21 |
| 4.5.1. PRADD9A – I/O Port Description                             | 21 |
| 4.5.2. PRADD9A – Attribute Description                            | 22 |
| 4.6. PRADD18A – 18-bit Pre-Adder/Shift                            | 23 |
| 4.6.1. PRADD18A – I/O Port Description                            | 24 |
| 4.6.2. PRADD18A – Attribute Description                           | 24 |
| Appendix A. Instantiating DSP Primitives in HDL                   | 26 |
| Verilog Example Showing Snippet of the MULT18X18C Instantiation   |    |
| VHDL Example Showing Snippet of the ALU54A Instantiation          | 27 |
| Appendix B. HDL Inference for DSP                                 | 30 |
| VHDL Example to Infer Fully Pipelined Multiplier                  | 30 |
| Verilog Example to Infer Fully Pipelined Multiplier               | 31 |
| Technical Support Assistance                                      | 32 |
| Revision History                                                  | 33 |



# **Figures**

| Figure 2.1. ECP5 and ECP5-5G DSP Block Diagram Overview                                             | 6  |
|-----------------------------------------------------------------------------------------------------|----|
| Figure 2.2. ECP5 and ECP5-5G DSP Slice Detailed View                                                | 7  |
| Figure 2.3. Simplified sysDSP Block Diagram                                                         |    |
| Figure 3.1. DSP Modules in Clarity Designer                                                         | 10 |
| Figure 3.2. Clarity Designer in Lattice Diamond Software                                            | 11 |
| Figure 3.3. Generating Distributed 18x18 Multiplier in Clarity Designer in Lattice Diamond Software | 11 |
| Figure 3.4. Customizing Multiplier in Clarity Designer in Lattice Diamond Software                  | 12 |
| Figure 4.1. MULT9X9C Primitive                                                                      | 13 |
| Figure 4.2. MULT18X18C Primitive                                                                    | 15 |
| Figure 4.3. ALU24A Primitive                                                                        | 17 |
| Figure 4.4. ALU54APrimitive                                                                         | 18 |
| Figure 4.5. PRADD9A Primitive                                                                       |    |
| Figure 4.6. PRADD18A Primitive                                                                      | 23 |
| Tables                                                                                              |    |
| Table 4.1. MULT9X9C I/O Port Description                                                            | 14 |
| Table 4.2. Attribute Description for MULT9X9C                                                       |    |
| Table 4.3. MULT18X18C I/O Port Description                                                          |    |
| Table 4.4. Attribute Description for MULT18X18C                                                     |    |
| Table 4.5. ALU24A I/O Port Description                                                              |    |
| Table 4.6. Attribute Description for ALU24A                                                         |    |
| Table 4.7. ALU54A I/O Port Description                                                              |    |
| Table 4.8. Attribute Description for ALU54A                                                         |    |
| Table 4.9. PRADD9A I/O Port Description                                                             |    |
| Table 4.10. Attribute Description for PRADD9A                                                       | 22 |
| Table 4.11. SOURCEB MODE Attribute for PRADD9A                                                      | 22 |
| Table 4.12. Details of SOURCEB MODE Attribute for PRADD9A                                           | 23 |
| Table 4.13. Details of FB_MUX Attribute for PRADD9A                                                 | 23 |
| Table 4.14. PRADD18A I/O Port Description                                                           | 24 |
| Table 4.15. Attribute Description for PRADD18A                                                      | 24 |
| Table 4.16. SOURCEB_MODE Attribute for PRADD18A                                                     | 25 |
| Table 4.17. Details of SOURCEB_MODE Attribute for PRADD18A                                          |    |
| Table 4.18 Details of FR MIX Attribute for PRADD184                                                 | 25 |



# **Acronyms in This Document**

A list of acronyms used in this document.

| Acronym | Definition                    |  |
|---------|-------------------------------|--|
| DSP     | Digital Signal Processing     |  |
| FFT     | Fast Fourier Transform        |  |
| HDL     | Hardware Description Language |  |
| RRM     | Remote Radio Head             |  |



### 1. Introduction

This technical note discusses how to access the features of the ECP5™ and ECP5-5G™ sysDSP™ (Digital Signal Processing) slice described in ECP5 and ECP5-5G Family Data Sheet (FPGA-DS-02012). ECP5 and ECP5-5G devices are optimized to support high-performance DSP applications, such as wireless base station channel cards, Remote Radio Head (RRH) systems, video and imaging applications, and Fast Fourier Transform (FFT) functions.

# 2. sysDSP Overview

Figure 2.1 shows the diagram of the ECP5 and ECP5-5G DSP Block (two slices) at a higher level. As shown, each DSP slice has two 18-bit pre-adders, pre-adder registers, two 18-bit multipliers, input registers, pipeline registers, a 54-bit ALU, and output registers.



Figure 2.1. ECP5 and ECP5-5G DSP Block Diagram Overview



The sysDSP blocks are located in rows throughout the device. Figure 2.2 shows the block diagram of a single sysDSP slice. The programmable resources in a slice include the pre-adders, multipliers, ALU, multiplexers, pipeline registers, shift register chain and cascade chain. If the shift out register A is selected, the cascade match register (Casc) is available. The pre-adders and the multipliers can be configured as 9 bits or 18 bits wide and the ALU can be configured as 24 bits or 54 bits wide. Multipliers and accumulators can be configured independently and can be used as standalone primitives. However, pre-adders must only be used in conjunction with the associated multiplier block. Advanced features of the sysDSP slice are described later in this document.



Figure 2.2. ECP5 and ECP5-5G DSP Slice Detailed View



Figure 2.2 shows the dual pre-adders in the core ECP5 and ECP5-5G DSP logic. The built-in pre-adders, multipliers, and ALU minimize the amount of external logic required to implement key DSP functions, resulting in efficient resource usage, reduced power consumption, and improved performance and data throughput for DSP applications. The ECP5 and ECP5-5G sysDSP slice can be configured several ways to suit your end application.

The various input, pipeline, and output registers in the DSP slice can be optionally used to improve operating frequency. There are four in total. The clock, clock enable, and reset connections to these registers are programmable in software. These can be set in IPexpress or during primitive or PMI instantiation. See the Attributes Description tables in the Targeting the sysDSP Slice by Instantiating Primitives section or Appendix A. Instantiating DSP Primitives in HDL for more details.

The input registers (IR) are 18-bits wide. The output registers (OR) and framing register (FR) share a 72-bit register. If simple multiplier mode is implemented, the register is used as a multiplier output register. If an ALU is implemented, it is used as the ALU output register. The simplified sysDSP block diagram is shown in Figure 2.3.



Figure 2.3. Simplified sysDSP Block Diagram

9



#### 2.1. Operating Modes and Features

The DSP Block has three main operating modes:

- One 36 x 36 Multiplier
  - Basic Multiplier, no add/sub/accumulator/sum blocks.
- Four 18 x 18 Multipliers
  - Two add/sub/accumulator blocks
  - One summation Block for adding four multipliers
- Eight 9 x 9 Multipliers
  - Four add/sub/accumulator blocks
  - Two Summation Blocks

Additionally, the device has advanced features such as:

- 54-bit ternary adder/accumulator
- Additional multiplexer logic to support high-speed option
- Enhanced Pre-Adder Logic
  - 18-bit pre-adder/subtractor in front of each multiplier's sample register
  - Additional multiplexer logic to support high-speed option

In addition to these modes, ECP5 and ECP5-5G DSP Slice also includes pre-adders and additional shim logic to support:

- 1D Symmetry for Wireless Applications
- 2D Symmetry for Video Applications
- Long Tap FIR Filter Support across multiple DSP Rows
- Full 54-bit Accumulator Support

Various components are used in combination to enable the advanced functions of the sysDSP slice, such as:

- Cascading of slices for implementing adder trees in sysDSP slices
- Ternary addition functions implemented through the bypassing of multipliers
- Various rounding techniques that modify the data using the ALU
- ALU flags
- Dynamic multiplexer input selection allows for Time Division Multiplexing (TDM) of the sysDSP slice resources.
- High-speed logic to support the high-speed operating mode.

SOURCEA\_MUX: SOURCEA\_MUX selects between shift (SRIA) or parallel (A) input to the multiplier. SOURCEB\_MUX: SOURCEB\_MUX selects between shift (SRIB) or one of the parallel inputs (B or C).

AMUX: AMUX selects between multiple 54-bit inputs to the ALU statically or dynamically. The inputs to AMUX are listed in Table 4.1.



# 3. Using sysDSP

The DSP slices can be used in a number of ways in ECP5 and ECP5-5G devices, as described in the sections that follow.

#### 3.1. Primitive Instantiation sysDSP

The sysDSP primitives can be directly instantiated in the design. Each of the primitives has a fixed set of attributes that can be customized to meet the design requirements.

An example of the primitive instantiation is provided in Appendix A. Instantiating DSP Primitives in HDL. You can get the detailed list of the primitives from the synthesis libraries under *cae\_library\synthesis* folder under Diamond<sup>®</sup> installation.

#### 3.2. Using Clarity Designer to Configure and Generate DSP Modules

Designers can utilize the Clarity Designer to easily specify a variety of DSP modules in their designs. Figure 3.1 shows a screenshot of the module selection for the memory modules under Clarity Designer in Lattice Diamond software.



Figure 3.1. DSP Modules in Clarity Designer

#### 3.2.1. Clarity Designer Flow

Clarity Designer allows you to generate, create (or open) any of the above modules for ECP5 and ECP5-5G devices. From the Lattice Diamond software, select Tools > Clarity Designer.

Alternatively, you can also click on the button in the toolbar. This opens the Clarity Designer window as shown in Figure 3.2.

© 2014-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.





Figure 3.2. Clarity Designer in Lattice Diamond Software

The left section of Clarity Designer window has the Module tree, and all the sysDSP related modules are under DSP\_Modules. The right section of the window provides a brief description of the selected module and links to further documentation.

Let us look at an example of generating an 18 x 18 multiplier using the Clarity Designer.

Double-click MULT under the DSP\_Modules. This opens the Clarity Designer window that allows you to specify file name and macro name. Fill out the form, select the preferred language (Verilog or VHDL) and click Customize. Fill out the information of the module to generate. This is shown in Figure 3.3.



Figure 3.3. Generating Distributed 18x18 Multiplier in Clarity Designer in Lattice Diamond Software

Click Customize to open another window, as shown in Figure 3.4, where you can customize the 18 x 18 Multiplier.





Figure 3.4. Customizing Multiplier in Clarity Designer in Lattice Diamond Software

Once all the right options of the module being generated are filled in, click on the Generate button. This module, once in the Diamond project, can be instantiated within other modules.

# 3.3. Inference sysDSP Slice

Designers can write a behavioral code for the DSP function such as multiplier, ALU, and the synthesis tool can infer the block into the ECP5 and ECP5-5G sysDSP functions.

An example of the HDL inference for DSP is provided in Appendix B. HDL Inference for DSP.



# 4. Targeting the sysDSP Slice by Instantiating Primitives

The sysDSP slice can be targeted by instantiating the sysDSP slice primitive into a design. The advantage of instantiating primitives is that it provides access to all the available ports and parameters. The disadvantage of this flow is that the customization requires additional coding and knowledge. This section details the primitives supported by ECP5 and ECP5-5G devices. See Appendix A. Instantiating DSP Primitives in HDL that shows an HDL example on how to instantiate sysDSP primitives.

The ECP5 and ECP5-5G sysDSP supports all the legacy ECP5 and ECP5-5G device primitives, namely MULT9X9C, MULT18X18C, ALU24A, and ALU24B. In addition, several other library primitives have been defined to take advantage of the features of the ECP5 and ECP5-5G sysDSP slice.

Various primitives available to the designers, along with the port definitions and attributes are discussed in the sections that follow.

#### 4.1. MULT9X9C - Advanced 9X9 DSP Multiplier

The 9 x 9 multiplier is a widely used module. Figure 4.1 shows the MULT9X9C primitive available in the ECP5 and ECP5-5G device.



Figure 4.1. MULT9X9C Primitive



# 4.1.1. MULT9X9C - I/O Port Description

Table 4.1 describes the list of ports available for MULT9X9C primitive.

Table 4.1. MULT9X9C I/O Port Description

| Port      | Input/ Output | Description                            |
|-----------|---------------|----------------------------------------|
| A[8:0]    | Input         | Multiplier parallel Input A            |
| B[8:0]    | Input         | Multiplier parallel Input B            |
| SIGNEDA   | Input         | Signed Bit for Input A                 |
| SIGNEDB   | Input         | Signed Bit for Input B                 |
| SOURCEA   | Input         | Source Selector for Multiplier Input A |
| SOURCEB   | Input         | Source Selector for Multiplier Input B |
| CE[3:0]   | Input         | Clock Enable Inputs                    |
| CLK[3:0]  | Input         | Clock Inputs                           |
| RST[3:0]  | Input         | Reset Inputs                           |
| SRIA[8:0] | Input         | Multiplier shift Input A               |
| SRIB[8:0] | Input         | Multiplier shift Input B               |
| SROA[8:0] | Output        | Shift Output A                         |
| SROB[8:0] | Output        | Shift Output B                         |
| ROA[8:0]  | Output        | Output A                               |
| ROB[8:0]  | Output        | Output B                               |
| P[17:0]   | Output        | Product Output                         |
| SIGNEDP   | Output        | Signed Bit for the Product Output      |

# 4.1.2. MULT9X9C – Attribute Description

Table 4.2 describes the attributes for MULT9X9C primitive.

Table 4.2. Attribute Description for MULT9X9C

| Attribute Name   | Values                       | Default Value | User Interface Access |
|------------------|------------------------------|---------------|-----------------------|
| REG_INPUTA_CLK   | NONE, CLK0, CLK1, CLK2, CLK3 | NONE          | Υ                     |
| REG_INPUTA_CE    | CEO, CE1, CE2, CE3           | CE0           | Υ                     |
| REG_INPUTA_RST   | RSTO, RST1, RST2, RST3       | RST0          | Υ                     |
| REG_INPUTB_CLK   | NONE, CLK0, CLK1, CLK2, CLK3 | NONE          | Υ                     |
| REG_INPUTB_CE    | CE0, CE1, CE2, CE3           | CE0           | Υ                     |
| REG_INPUTB_RST   | RSTO, RST1, RST2, RST3       | RST0          | Υ                     |
| REG_PIPELINE_CLK | NONE, CLK0, CLK1, CLK2, CLK3 | NONE          | Υ                     |
| REG_PIPELINE_CE  | CEO, CE1, CE2, CE3           | CE0           | Υ                     |
| REG_PIPELINE_RST | RSTO, RST1, RST2, RST3       | RST0          | Υ                     |
| REG_OUTPUT_CLK   | NONE, CLK0, CLK1, CLK2, CLK3 | NONE          | Y                     |
| REG_OUTPUT_CE    | CEO, CE1, CE2, CE3           | CE0           | Υ                     |
| REG_OUTPUT_RST   | RSTO, RST1, RST2, RST3       | RST0          | Υ                     |
| GSR              | ENABLED, DISABLED            | ENABLED       | N                     |
| CAS_MATCH_REG    | TRUE, FALSE                  | FALSE         | Υ                     |
| MULT_BYPASS      | ENABLED, DISABLED            | DISABLED      | N                     |
| RESETMODE        | SYNC, ASYNC                  | SYNC          | Υ                     |



# 4.2. MULT18X18C - Basic 18X18 DSP Multiplier

The ECP5 and ECP5-5G device also includes the 18 X 18 multiplier natively. Figure 4.2 shows the MULT18X18C primitive available in ECP5 and ECP5-5G device.



Figure 4.2. MULT18X18C Primitive

#### 4.2.1. MULT18X18C - I/O Port Description

Table 4.3 describes the port list for MULT18X18C primitive.

Table 4.3. MULT18X18C I/O Port Description

| Port       | I/O    | Description                            |
|------------|--------|----------------------------------------|
| A[17:0]    | Input  | Multiplier parallel Input A            |
| B[17:0]    | Input  | Multiplier parallel Input B            |
| SIGNEDA    | Input  | Signed Bit for Input A                 |
| SIGNEDB    | Input  | Signed Bit for Input B                 |
| SOURCEA    | Input  | Source Selector for Multiplier Input A |
| SOURCEB    | Input  | Source Selector for Multiplier Input B |
| CE[3:0]    | Input  | Clock Enable Inputs                    |
| CLK[3:0]   | Input  | Clock Inputs                           |
| RST[3:0]   | Input  | Reset Inputs                           |
| SRIA[17:0] | Input  | Multiplier shift Input A               |
| SRIB[17:0] | Input  | Multiplier shift Input B               |
| SROA[17:0] | Output | Shift Output A                         |
| SROB[17:0] | Output | Shift Output B                         |
| ROA[17:0]  | Output | Output A                               |
| ROB[8:0]   | Output | Output B                               |
| P[35:0]    | Output | Product Output                         |
| SIGNEDP    | Output | Signed Bit for the Product Output      |



# 4.2.2. MULT18X18C - Attribute Description

Table 4.4 describes the attributes for MULT18X18C primitive.

#### Table 4.4. Attribute Description for MULT18X18C

| Attribute Name   | Values                       | Default Value | User Interface Access |
|------------------|------------------------------|---------------|-----------------------|
| REG_INPUTA_CLK   | NONE, CLK0, CLK1, CLK2, CLK3 | NONE          | Υ                     |
| REG_INPUTA_CE    | CE0, CE1, CE2, CE3           | CE0           | Υ                     |
| REG_INPUTA_RST   | RSTO, RST1, RST2, RST3       | RST0          | Υ                     |
| REG_INPUTB_CLK   | NONE, CLK0, CLK1, CLK2, CLK3 | NONE          | Υ                     |
| REG_INPUTB_CE    | CE0, CE1, CE2, CE3           | CE0           | Υ                     |
| REG_INPUTB_RST   | RSTO, RST1, RST2, RST3       | RST0          | Υ                     |
| REG_PIPELINE_CLK | NONE, CLK0, CLK1, CLK2, CLK3 | NONE          | Υ                     |
| REG_PIPELINE_CE  | CE0, CE1, CE2, CE3           | CE0           | Υ                     |
| REG_PIPELINE_RST | RSTO, RST1, RST2, RST3       | RST0          | Υ                     |
| REG_OUTPUT_CLK   | NONE, CLK0, CLK1, CLK2, CLK3 | NONE          | Υ                     |
| REG_OUTPUT_CE    | CE0, CE1, CE2, CE3           | CE0           | Υ                     |
| REG_OUTPUT_RST   | RSTO, RST1, RST2, RST3       | RST0          | Υ                     |
| GSR              | ENABLED, DISABLED            | ENABLED       | N                     |
| CAS_MATCH_REG    | TRUE, FALSE                  | FALSE         | Υ                     |
| MULT_BYPASS      | ENABLED, DISABLED            | DISABLED      | N                     |
| RESETMODE        | SYNC, ASYNC                  | SYNC          | Υ                     |



# 4.3. ALU24A - 24-bit Ternary Adder/ Subtractor

ECP5 and ECP5-5G devices also allows configuration in an ALU mode. Figure 4.3 shows the ALU24A primitive.



Figure 4.3. ALU24A Primitive

#### 4.3.1. ALU24A - I/O Port Description

Table 4.5 describes the port list for ALU24A primitive.

Table 4.5. ALU24A I/O Port Description

| Port      | I/O    | Description                |
|-----------|--------|----------------------------|
| CE[3:0]   | Input  | Clock Enable Inputs        |
| CLK[3:0]  | Input  | Clock Inputs               |
| RST[3:0]  | Input  | Reset Inputs               |
| SIGNEDIA  | Input  | Sign Indicator for Input A |
| SIGNEDIB  | Input  | Sign Indicator for Input B |
| MA[17:0]  | Input  | Input A                    |
| MB[17:0]  | Input  | Input B                    |
| CIN[23:0] | Input  | Carry In Input             |
| OPADDNSUB | Input  | Add/Sub Selector           |
| OPCINSEL  | Input  | Carry In Selector          |
| R[23:0]   | Output | Sum Output                 |



#### 4.3.2. ALU24A - Attribute Description

Table 4.6 describes the attributes for ALU24A primitive.

Table 4.6. Attribute Description for ALU24A

| Attribute Name   | Values                       | Default Value | User Interface Access |
|------------------|------------------------------|---------------|-----------------------|
| REG_OUTPUT_CLK   | NONE, CLKO, CLK1, CLK2, CLK3 | NONE          | Υ                     |
| REG_OUTPUT_CE    | CEO, CE1, CE2, CE3           | CE0           | Υ                     |
| REG_OUTPUT_RST   | RSTO, RST1, RST2, RST3       | RST0          | Υ                     |
| REG_OPCODE_0_CLK | NONE, CLKO, CLK1, CLK2, CLK3 | NONE          | Υ                     |
| REG_OPCODE_0_CE  | CEO, CE1, CE2, CE3           | CE0           | Υ                     |
| REG_OPCODE_0_RST | RSTO, RST1, RST2, RST3       | RST0          | Υ                     |
| REG_OPCODE_1_CLK | NONE, CLK0, CLK1, CLK2, CLK3 | NONE          | Υ                     |
| REG_OPCODE_1_CE  | CEO, CE1, CE2, CE3           | CE0           | Υ                     |
| REG_OPCODE_1_RST | RSTO, RST1, RST2, RST3       | RST0          | Υ                     |
| GSR              | ENABLED, DISABLED            | ENABLED       | N                     |
| RESETMODE        | SYNC, ASYNC                  | SYNC          | Υ                     |

# 4.4. ALU54A - 54-bit Ternary Adder/ Subtractor

Figure 4.4 shows the ALU54A primitive.



Figure 4.4. ALU54APrimitive

© 2014-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# 4.4.1. ALU24A - I/O Port Description

Table 4.7 describes the port list for ALU54A primitive.

#### Table 4.7. ALU54A I/O Port Description

| Port      | I/O    | Description                                  |
|-----------|--------|----------------------------------------------|
| CE[3:0]   | Input  | Clock Enable Inputs                          |
| CLK[3:0]  | Input  | Clock Inputs                                 |
| RST[3:0]  | Input  | Reset Inputs                                 |
| SIGNEDIA  | Input  | Sign Bit for Input A                         |
| SIGNEDIB  | Input  | Sign Bit for Input B                         |
| SIGNEDCIN | Input  | Sign Bit for Carry In Input                  |
| A[35:0]   | Input  | Input A                                      |
| B[35:0]   | Input  | Input B                                      |
| C[53:0]   | Input  | Carry In Input                               |
| MA[35:0]  | Input  | Input A                                      |
| MB[35:0]  | Input  | Input B                                      |
| CIN[53:0] | Input  | Carry In Input                               |
| OP[10:0]  | Input  | Opcode                                       |
| R[53:0]   | Output | Sum                                          |
| EQZ       | Output | Equal to Zero Flag                           |
| EQZM      | Output | Equal to Zero with Mask Flag                 |
| EQOM      | Output | Equal to One with Mask Flag                  |
| EQPAT     | Output | Equal to Pattern with Mask Flag              |
| EQPATB    | Output | Equal to Bit Inverted Pattern with Mask Flag |
| OVER      | Output | Accumulator Overflow                         |
| UNDER     | Output | Accumulator Underflow                        |
| OVERUNDER | Output | Either Over on Underflow (may be removed)    |
| SIGNEDR   | Output | Sign Bit for Sum Output                      |



# 4.4.2. ALU54A - Attribute Description

Table 4.8 describes the attributes for ALU54A primitive.

Table 4.8. Attribute Description for ALU54A

| Attribute Name          | Values                                     | Default Value   | User Interface Access |
|-------------------------|--------------------------------------------|-----------------|-----------------------|
| REG_INPUTCO_CLK         | NONE, CLK0, CLK1, CLK2, CLK3               | NONE            | Υ                     |
| REG_INPUTCO_CE          | CEO, CE1, CE2, CE3                         | CE0             | Υ                     |
| REG_INPUTCO_RST         | RSTO, RST1, RST2, RST3                     | RST0            | Υ                     |
| REG_INPUTC1_CLK         | NONE, CLK0, CLK1, CLK2, CLK3               | NONE            | Υ                     |
| REG_INPUTC1_CE          | CEO, CE1, CE2, CE3                         | CE0             | Υ                     |
| REG_INPUTC1_RST         | RSTO, RST1, RST2, RST3                     | RST0            | Υ                     |
| REG_OPCODEOP0_0_CLK     | NONE, CLK0, CLK1, CLK2, CLK3               | NONE            | Υ                     |
| REG_OPCODEOP0_0_CE      | CE0, CE1, CE2, CE3                         | CE0             | Υ                     |
| REG_OPCODEOP0_0_RST     | RSTO, RST1, RST2, RST3                     | RST0            | Υ                     |
| REG_OPCODEOP1_0_CLK     | NONE, CLK0, CLK1, CLK2, CLK3               | NONE            | Υ                     |
| REG_OPCODEOP0_1_CLK     | NONE, CLKO, CLK1, CLK2, CLK3               | NONE            | Υ                     |
| REG_OPCODEOP0_1_CE      | CEO, CE1, CE2, CE3                         | CE0             | Υ                     |
| REG_OPCODEOP0_1_RST     | RSTO, RST1, RST2, RST3                     | RST0            | Υ                     |
| REG_OPCODEOP1_1_CLK     | NONE, CLKO, CLK1, CLK2, CLK3               | NONE            | Υ                     |
| REG_OPCODEIN_0_CE       | CEO, CE1, CE2, CE3                         | CE0             | Υ                     |
| REG_OPCODEIN_0_RST      | RSTO, RST1, RST2, RST3                     | RST0            | Υ                     |
| REG_OPCODEIN_1_CLK      | NONE, CLKO, CLK1, CLK2, CLK3               | NONE            | Υ                     |
| REG_OPCODEIN_1_CE       | CEO, CE1, CE2, CE3                         | CE0             | Υ                     |
| REG_OPCODEIN_1_RST      | RSTO, RST1, RST2, RST3                     | RST0            | Υ                     |
| REG_OUTPUTO_CLK         | NONE, CLK0, CLK1, CLK2, CLK3               | NONE            | Υ                     |
| REG_OUTPUTO_CE          | CEO, CE1, CE2, CE3                         | CE0             | Υ                     |
| REG_OUTPUTO_RST         | RSTO, RST1, RST2, RST3                     | RST0            | Υ                     |
| REG_OUTPUT1_CLK         | NONE, CLK0, CLK1, CLK2, CLK3               | NONE            | Υ                     |
| REG_OUTPUT1_CE          | CE0, CE1, CE2, CE3                         | CE0             | Υ                     |
| REG_OUTPUT1_RST         | RSTO, RST1, RST2, RST3                     | RST0            | Υ                     |
| REG_FLAG_CLK            | NONE, CLK0, CLK1, CLK2, CLK3               | NONE            | Υ                     |
| REG_FLAG_CE             | CEO, CE1, CE2, CE3                         | CE0             | Υ                     |
| REG_FLAG_RST            | RSTO, RST1, RST2, RST3                     | RST0            | Υ                     |
| MCPAT_SOURCE            | STATIC, DYNAMIC                            | STATIC          | Υ                     |
| MASKPAT_SOURCE          | STATIC, DYNAMIC                            | STATIC          | Υ                     |
| MASK01                  | 0x00000000000000000000 to 0xFFFFFFFFFFFFFF | 0x0000000000000 | Υ                     |
| MCPAT                   | 0x000000000000000000000000000000000000     | 0x0000000000000 | Υ                     |
| MASKPAT                 | 0x000000000000000000000000000000000000     | 0x0000000000000 | Υ                     |
| RNDPAT                  | 0x000000000000000 to 0xFFFFFFFFFFFF        | 0x0000000000000 | Υ                     |
| GSR                     | ENABLED, DISABLED                          | ENABLED         | N                     |
| RESETMODE               | SYNC, ASYNC                                | SYNC            | Υ                     |
| MULT9_MODE              | ENABLED, DISABLED                          | DISABLED        | N                     |
| LEGACY                  | ENABLED, DISABLED                          | DISABLED        | Y                     |
| FORCE_ZERO_BARREL_SHIFT | ENABLED, DISABLED                          | DISABLED        | N                     |



# 4.5. PRADD9A - 9-bit Pre-Adder/Shift

Figure 4.5 shows the PRADD9A primitive.



Figure 4.5. PRADD9A Primitive

#### 4.5.1. PRADD9A - I/O Port Description

Table 4.9 describes the port list for PRADD9A primitive.

Table 4.9. PRADD9A I/O Port Description

| Port      | Tspec Port         | 1/0    | Description                                 |
|-----------|--------------------|--------|---------------------------------------------|
| CE[3:0]   | CE[3:0]            | Input  | Clock Enable Inputs                         |
| CLK[3:0]  | CLK[3:0]           | Input  | Clock Inputs                                |
| RST[3:0]  | RST[3:0]           | Input  | Reset Inputs                                |
| SOURCEA   | SOURCEA            | Input  | Source Selector for Pre-adder Input A       |
| PA[8:0]   | MUA0/A1/A2/A3[8:0] | Input  | Pre-adder Parallel Input A                  |
| PB[8:0]   | MUB0/B1/B2/B3[8:0] | Input  | Pre-adder Parallel Input B                  |
| SRIA[8:0] | SRIA[8:0]          | Input  | Pre-adder Shift Input A                     |
| SRIB[8:0] | SRI_PRE[8:0]       | Input  | Pre-adder Shift Input B, backward direction |
| C[8:0]    | C[8:0]/C[35:27]    | Input  | Input used for high-speed option            |
| SROA[8:0] | SROA[8:0]          | Output | Pre-adder Shift Output A                    |
| SROB[8:0] | SRO_PRE[8:0]       | Output | Pre-adder Shift Output B                    |
| PO[8:0]   | OPA0               | Output | Pre-adder Addition Output                   |
| OPPRE     | OP_PRE             | Input  | Opcode for PreAdder                         |



#### 4.5.2. PRADD9A – Attribute Description

Table 4.10 describes the attributes for PRADD9A primitive.

Table 4.10. Attribute Description for PRADD9A

| Attribute Name | Values                        | Default Value | User Interface Access | Tspec Name    |
|----------------|-------------------------------|---------------|-----------------------|---------------|
| REG_INPUTA_CLK | NONE, CLK0, CLK1, CLK2, CLK3  | NONE          | Υ                     | _             |
| REG_INPUTA_CE  | CEO, CE1, CE2, CE3            | CE0           | Υ                     | _             |
| REG_INPUTA_RST | RSTO, RST1, RST2, RST3        | RST0          | Υ                     | _             |
| REG_INPUTB_CLK | NONE, CLK0, CLK1, CLK2, CLK3  | NONE          | Υ                     | _             |
| REG_INPUTB_CE  | CEO, CE1, CE2, CE3            | CE0           | Υ                     | _             |
| REG_INPUTB_RST | RSTO, RST1, RST2, RST3        | RST0          | Υ                     | _             |
| REG_INPUTC_CLK | NONE, CLK0, CLK1, CLK2, CLK3  | NONE          | Υ                     | _             |
| REG_INPUTC_CE  | CE0, CE1, CE2, CE3            | CE0           | Υ                     | _             |
| REG_INPUTC_RST | RSTO, RST1, RST2, RST3        | RST0          | Υ                     | _             |
| REG_OPPRE_CLK  | NONE, CLK0, CLK1, CLK2, CLK3  | NONE          | Υ                     | _             |
| REG_OPPRE_CE   | CE0, CE1, CE2, CE3            | CE0           | Υ                     | _             |
| REG_OPPRE_RST  | RSTO, RST1, RST2, RST3        | RST0          | Υ                     | _             |
| CLK0_DIV       | ENABLED, DISABLED             | ENABLED       | Υ                     | _             |
| CLK1_DIV       | ENABLED, DISABLED             | ENABLED       | Υ                     | _             |
| CLK2_DIV       | ENABLED, DISABLED             | ENABLED       | Υ                     | _             |
| CLK3_DIV       | ENABLED, DISABLED             | ENABLED       | Υ                     | _             |
| HIGHSPEED_CLK  | NONE                          | NONE          | Υ                     | _             |
| GSR            | ENABLED, DISABLED             | ENABLED       | N                     | _             |
| CAS_MATCH_REG  | TRUE, FALSE                   | FALSE         | Υ                     | _             |
| SOURCEA_MODE   | A_SHIFT, C_SHIFT, A_C_DYNAMIC | A_SHIFT       | Υ                     | _             |
| SOURCEB_MODE   | SHIFT, PARALLEL, INTERNAL     | SHIFT         | Υ                     | mc1_pa_b0     |
| FB_MUX         | SHIFT, SHIFT_BYPASS, DISABLED | SHIFT         | Υ                     | mc1_pa_fb     |
| RESETMODE      | SYNC, ASYNC                   | SYNC          | Υ                     | _             |
| SYMMETRY_MODE  | DIRECT, INTERNAL              | DIRECT        | Υ                     | MUX_PA0/1/2/3 |

In the case of PRADD9A, you can also select the source for the input B. The details of SOURCEB\_MODE Attribute for PRADD9A Primitive are given in Table 4.12. The Feedback Mux information is included in Table 4.13.

Table 4.11. SOURCEB\_MODE Attribute for PRADD9A

| IP Express Operation | SOURCEA_MODE Attribute | SOURCEA Port | Mc1_pa_mux3 | Mc1_pa_mux4 |
|----------------------|------------------------|--------------|-------------|-------------|
| Shift                | A_SHIFT                | 1            | 00          | 01          |
| Α                    | A_SHIFT                | 0            | 00          | 00          |
| С                    | C_SHIFT                | 0            | 01          | 00          |
| A/C Dynamic          | A_C_DYNAMIC            | Live         | 10          | 00          |
| Dynamic Shift/A      | A_SHIFT                | Live         | 00          | 10          |
| Dynamic Shift/C      | C_SHIFT                | Live         | 01          | 10          |



#### Table 4.12. Details of SOURCEB\_MODE Attribute for PRADD9A

| SOURCEB_MODE Attribute | Operation (mc1_pa_b0 mux)                           |
|------------------------|-----------------------------------------------------|
| SHIFT                  | SRIB coming from the adjacent PREADDER on the right |
| PARALLEL               | PB                                                  |
| INTERNAL               | Output of Reg. 12                                   |

Table 4.13. Details of FB\_MUX Attribute for PRADD9A

| FB_MUX Attribute | Operation (MUX_FB0)                         |
|------------------|---------------------------------------------|
| SHIFT            | Output of Reg. 16                           |
| SHIFT_BYPASS     | Output of Reg. 15                           |
| DISABLED         | For placer only (PreAdder on the left side) |

While using the PRADD9A primitive, it should be noted that each of the primitive can only drive PRADD9A in the adjacent column and/or MULT9X9D in the same column.

#### 4.6. PRADD18A – 18-bit Pre-Adder/Shift

Figure 4.6 shows the PRADD18A primitive.



Figure 4.6. PRADD18A Primitive



# 4.6.1. PRADD18A - I/O Port Description

Table 4.14 describes the port list for PRADD18A primitive.

Table 4.14. PRADD18A I/O Port Description

| Port       | Tspec Port          | 1/0    | Description                                 |
|------------|---------------------|--------|---------------------------------------------|
| CE[3:0]    | CE[3:0]             | Input  | Clock Enable Inputs                         |
| CLK[3:0]   | CLK[3:0]            | Input  | Clock Inputs                                |
| RST[3:0]   | RST[3:0]            | Input  | Reset Inputs                                |
| SOURCEA    | SOURCEA_PRE[1:0]    | Input  | Source Selector for Pre-adder Input A       |
| PA[17:0]   | MUA0/A1/A2/A3[17:0] | Input  | Pre-adder Parallel Input A                  |
| PB[17:0]   | MUB0/B1/B2/B3[17:0] | Input  | Pre-adder Parallel Input B                  |
| SRIA[17:0] | SRIA[17:0]          | Input  | Pre-adder Shift Input A                     |
| SRIB[17:0] | SRI_PRE[17:0]       | Input  | Pre-adder Shift Input A, backward direction |
| C[17:0]    | C[17:0]/C[47:27]    | Input  | Input used for high-speed option            |
| SROA[17:0] | SROA[17:0]          | Output | Pre-adder Shift Output A                    |
| SROB[17:0] | SRO_PRE[17:0]       | Output | Pre-adder Shift Output B                    |
| PO[17:0]   | OPA0                | Output | Pre-adder Addition Output                   |
| OPPRE      | OP_PRE              | Input  | Opcode for PreAdder                         |

#### 4.6.2. PRADD18A – Attribute Description

Table 4.15 describes the attributes for PRADD18A primitive.

Table 4.15. Attribute Description for PRADD18A

| Attribute Name | Values                         | Default Value | User Interface Access | Tspec Name    |
|----------------|--------------------------------|---------------|-----------------------|---------------|
| REG_INPUTA_CLK | NONE, CLKO, CLK1, CLK2, CLK3   | NONE          | Υ                     | _             |
| REG_INPUTA_CE  | CEO, CE1, CE2, CE3             | CE0           | Υ                     | _             |
| REG_INPUTA_RST | RSTO, RST1, RST2, RST3         | RST0          | Υ                     | _             |
| REG_INPUTB_CLK | NONE, CLKO, CLK1, CLK2, CLK3   | NONE          | Υ                     | _             |
| REG_INPUTB_CE  | CEO, CE1, CE2, CE3             | CE0           | Υ                     | _             |
| REG_INPUTB_RST | RSTO, RST1, RST2, RST3         | RST0          | Υ                     | _             |
| REG_INPUTC_CLK | NONE, CLKO, CLK1, CLK2, CLK3   | NONE          | Υ                     | _             |
| REG_INPUTC_CE  | CEO, CE1, CE2, CE3             | CE0           | Υ                     | _             |
| REG_INPUTC_RST | RSTO, RST1, RST2, RST3         | RST0          | Υ                     | _             |
| REG_OPPRE_CLK  | NONE, CLKO, CLK1, CLK2, CLK3   | NONE          | Υ                     | _             |
| REG_OPPRE_CE   | CEO, CE1, CE2, CE3             | CE0           | Υ                     | _             |
| REG_OPPRE_RST  | RSTO, RST1, RST2, RST3         | RST0          | Υ                     | _             |
| CLK0_DIV       | ENABLED, DISABLED              | ENABLED       | Υ                     | _             |
| CLK1_DIV       | ENABLED, DISABLED              | ENABLED       | Υ                     | _             |
| CLK2_DIV       | ENABLED, DISABLED              | ENABLED       | Υ                     | _             |
| CLK3_DIV       | ENABLED, DISABLED              | ENABLED       | Υ                     | _             |
| HIGHSPEED_CLK  | NONE                           | NONE          | Υ                     | _             |
| GSR            | ENABLED, DISABLED              | ENABLED       | N                     | _             |
| CAS_MATCH_REG  | TRUE, FALSE                    | FALSE         | Υ                     | _             |
| SOURCEA_MODE   | A_SHIFT, C_SHIFT, A_C_DYNAMIC, | A_SHIFT       | Υ                     | _             |
| SOURCEB_MODE   | SHIFT, PARALLEL, INTERNAL      | SHIFT         | Υ                     | mc1_pa_b 0    |
| FB_MUX         | SHIFT, SHIFT_BYPASS, DISABLED  | SHIFT         | Υ                     | mc1_pa_f b    |
| RESETMODE      | SYNC, ASYNC                    | SYNC          | Υ                     | _             |
| PRADD_LOC      | 0, 1                           | 0             | Υ                     | _             |
| SYMMETRY_MODE  | DIRECT, INTERNAL               | DIRECT        | Υ                     | MUX_PA0/1/2/3 |



In case of PRADD18A, you can also select the source for the input B. The details of SOURCEB\_MODE Attribute for PRADD18A Primitive, as given in Table 4.17. The Feedback Mux information is included in Table 4.18.

#### Table 4.16. SOURCEB\_MODE Attribute for PRADD18A

| <b>Clarity Designer Operation</b> | SOURCEA_MODE Attribute | SOURCEA Port | Mc1_pa_mux3 | Mc1_pa_mux4 |
|-----------------------------------|------------------------|--------------|-------------|-------------|
| Shift                             | A_SHIFT                | 1            | 00          | 01          |
| A                                 | A_SHIFT                | 0            | 00          | 00          |
| С                                 | C_SHIFT                | 0            | 01          | 00          |
| A/C Dynamic                       | A_C_DYNAMIC            | Live         | 10          | 00          |
| Dynamic Shift/A                   | A_SHIFT                | Live         | 00          | 10          |
| Dynamic Shift/C                   | C_SHIFT                | Live         | 01          | 10          |

#### Table 4.17. Details of SOURCEB\_MODE Attribute for PRADD18A

| SOURCEB_MODE Attribute | Operation (mc1_pa_b0 mux)                           |
|------------------------|-----------------------------------------------------|
| SHIFT                  | SRIB coming from the adjacent PREADDER on the right |
| PARALLEL               | РВ                                                  |
| INTERNAL               | Output of Reg. 12                                   |

#### Table 4.18. Details of FB\_MUX Attribute for PRADD18A

| FB_MUX Attribute | Operation (MUX_FB0)                         |
|------------------|---------------------------------------------|
| SHIFT            | Output of Reg. 16                           |
| SHIFT_BYPASS     | Output of Reg. 15                           |
| DISABLED         | For placer only (PreAdder on the left side) |

While using the PRADD18A primitive, it should be noted that each of the primitive can only drive PRADD18A in the adjacent column and/or MULT18X18D in the same column.



# **Appendix A. Instantiating DSP Primitives in HDL**

This appendix illustrates how to instantiate the ECP5 and ECP5-5G sysDSP primitives for both Verilog and VHDL.

#### Verilog Example Showing Snippet of the MULT18X18C Instantiation

```
defparam dsp mult 0.MULT BYPASS = "DISABLED" ;
defparam dsp mult 0.CAS MATCH REG = "FALSE" ;
defparam dsp mult 0.RESETMODE = "SYNC" ;
defparam dsp_mult_0.GSR = "ENABLED" ;
defparam dsp mult 0.REG OUTPUT RST = "RST0" ;
defparam dsp mult 0.REG OUTPUT CE = "CEO" ;
defparam dsp mult 0.REG OUTPUT CLK = "NONE" ;
defparam dsp mult 0.REG PIPELINE RST = "RSTO" ;
defparam dsp mult 0.REG PIPELINE CE = "CEO";
defparam dsp mult 0.REG PIPELINE CLK = "CLK0";
defparam dsp_mult_0.REG_INPUTB_RST = "RST0";
defparam dsp mult 0.REG INPUTB CE = "CEO";
defparam dsp mult 0.REG INPUTB CLK = "CLK0" ;
defparam dsp_mult_0.REG_INPUTA_RST = "RST0" ;
defparam dsp_mult_0.REG_INPUTA_CE = "CEO" ;
defparam dsp mult 0.REG INPUTA CLK = "CLK0";
MULT18X18C dsp mult 0 (
   .A17(t5M1A 17), .A16(t5M1A 16), .A15(t5M1A 15), .A14(t5M1A 14),
   .A13(t5M1A 13), .A12(t5M1A 12), .A11(t5M1A 11), .A10(t5M1A 10),
   .A9(t5M1A_9), .A8(t5M1A_8), .A7(t5M1A_7), .A6(t5M1A_6), .A5(t5M1A_5),
   .A4(t5M1A_4), .A3(t5M1A_3), .A2(t5M1A_2), .A1(t5M1A_1),
   .AO(t5M1A 0), .B17(scuba vlo), .B16(scuba vlo), .B15(scuba vlo),
   .B14(scuba vlo), .B13(scuba vlo), .B12(scuba vlo), .B11(scuba vlo),
   .B10(scuba vlo), .B9(scuba vlo), .B8(scuba vlo), .B7(scuba vlo),
   .B6(scuba vlo), .B5(scuba vlo), .B4(scuba vlo), .B3(scuba vlo),
   .B2(scuba vlo), .B1(scuba vlo), .B0(scuba vlo), .SIGNEDA(scuba vhi),
   .SIGNEDB(scuba vhi), .SOURCEA(scuba vlo), .SOURCEB(scuba vlo),
   .CEO(ClockEn), .CEI(scuba vlo), .CE2(scuba vlo), .CE3(scuba vlo),
   .CLK0(Clock), .CLK1(Clock inv), .CLK2(scuba vlo), .CLK3(scuba vlo),
   .RST0(Reset), .RST1(scuba_vlo), .RST2(scuba_vlo), .RST3(scuba vlo),
   .SRIA17(scuba vlo), .SRIA16(scuba vlo), .SRIA15(scuba vlo), .SRIA14(scuba vlo),
   .SRIA13(scuba_vlo), .SRIA12(scuba_vlo), .SRIA11(scuba_vlo),
   .SRIA10(scuba vlo), .SRIA9(scuba vlo), .SRIA8(scuba vlo), .SRIA7(scuba vlo),
   .SRIA6(scuba vlo), .SRIA5(scuba vlo), .SRIA4(scuba vlo), .SRIA3(scuba vlo),
   .SRIA2(scuba vlo), .SRIA1(scuba vlo), .SRIA0(scuba vlo), .SRIB17(scuba vlo),
   .SRIB16(scuba vlo), .SRIB15(scuba vlo), .SRIB14(scuba vlo), .SRIB13(scuba vlo),
   .SRIB12(scuba vlo), .SRIB11(scuba vlo), .SRIB10(scuba vlo), .SRIB9(scuba vlo),
   .SRIB8(scuba vlo), .SRIB7(scuba vlo), .SRIB6(scuba vlo), .SRIB5(scuba vlo),
   .SRIB4(scuba_vlo), .SRIB3(scuba_vlo), .SRIB2(scuba_vlo), .SRIB1(scuba_vlo),
   .SRIB0(scuba_vlo), .SROA17(), .SROA16(), .SROA15(), .SROA14(), .SROA13(),
   .SROA12(), .SROA11(), .SROA10(), .SROA9(), .SROA8(), .SROA7(), .SROA6(),
   .SROA5(), .SROA4(), .SROA3(), .SROA2(), .SROA1(), .SROA0(), .SROB17(),
   .SROB16(), .SROB15(), .SROB14(), .SROB13(), .SROB12(), .SROB11(),
   .SROB10(), .SROB9(), .SROB8(), .SROB7(), .SROB6(), .SROB5(), .SROB4(),
   .SROB3(), .SROB2(), .SROB1(), .SROB0(), .ROA17(roal_5_17), .ROA16(roal_5_16),
   .ROA15(roa1_5_15), .ROA14(roa1_5_14), .ROA13(roa1_5_13), .ROA12(roa1_5_12),
   .ROA11(roa1_5_11), .ROA10(roa1_5_10), .ROA9(roa1_5_9), .ROA8(roa1_5_8),
   .ROA7(roa1_5_7), .ROA6(roa1_5_6), .ROA5(roa1_5_5), .ROA4(roa1_5_4),
   .ROA3(roa1_5_3), .ROA2(roa1_5_2), .ROA1(roa1_5_1), .ROA0(roa1_5_0),
   .ROB17(rob1 5 17), .ROB16(rob1 5 16), .ROB15(rob1 5 15), .ROB14(rob1 5 14),
   .ROB13(rob1 5 13), .ROB12(rob1 5 12), .ROB11(rob1 5 11), .ROB10(rob1 5 10),
   .ROB9(rob1 5 9), .ROB8(rob1 5 8), .ROB7(rob1 5 7), .ROB6(rob1 5 6),
   .ROB5(rob1_5_5), .ROB4(rob1_5_4), .ROB3(rob1_5_3), .ROB2(rob1_5_2),
```

© 2014-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



```
.ROB1 (rob1_5_1), .ROB0 (rob1_5_0), .P35 (t5P1_35), .P34 (t5P1_34), .P33 (t5P1_33), .P32 (t5P1_32), .P31 (t5P1_31), .P30 (t5P1_30), .P29 (t5P1_29), .P28 (t5P1_28), .P27 (t5P1_27), .P26 (t5P1_26), .P25 (t5P1_25), .P24 (t5P1_24), .P23 (t5P1_23), .P22 (t5P1_22), .P21 (t5P1_21), .P20 (t5P1_20), .P19 (t5P1_19), .P18 (t5P1_18), .P17 (t5P1_17), .P16 (t5P1_16), .P15 (t5P1_15), .P14 (t5P1_14), .P13 (t5P1_13), .P12 (t5P1_12), .P11 (t5P1_11), .P10 (t5P1_10), .P9 (t5P1_9), .P8 (t5P1_8), .P7 (t5P1_7), .P6 (t5P1_6), .P5 (t5P1_5), .P4 (t5P1_4), .P3 (t5P1_3), .P2 (t5P1_2), .P1 (t5P1_1), .P0 (t5P1_0), .SIGNEDP (m5_signedp1));
```

### VHDL Example Showing Snippet of the ALU54A Instantiation

```
dsp alu 0: ALU54A
  generic map (
      REG OPCODEIN 1 RST=> "RSTO", REG OPCODEIN 1 CE=> "CEO",
      REG OPCODEIN 1 CLK=> "NONE", REG OPCODEIN 0 RST=> "RST0",
      REG OPCODEIN 0 CE=> "CEO", REG OPCODEIN 0 CLK=> "NONE",
      REG OPCODEOP1 1 CLK=> "NONE", REG OPCODEOP1 0 CLK=> "NONE",
      REG_OPCODEOP0_1_RST=> "RSTO", REG_OPCODEOP0_1_CE=> "CEO",
      REG_OPCODEOP0_1_CLK=> "NONE", REG_OPCODEOP0_0_RST=> "RST0",
      REG OPCODEOPO O CE=> "CEO", REG OPCODEOPO O CLK=> "NONE",
      REG INPUTC1 RST=> "RSTO", REG INPUTC1 CE=> "CEO",
      REG INPUTC1 CLK=> "NONE", REG INPUTC0 RST=> "RST0",
      REG INPUTCO CE=> "CEO", REG_INPUTCO_CLK=> "NONE", LEGACY=> "DISABLED",
      REG FLAG RST=> "RSTO", REG FLAG CE=> "CEO", REG FLAG CLK=> "NONE",
      REG OUTPUT1 RST=> "RSTO", REG OUTPUT1 CE=> "CEO",
      REG OUTPUT1 CLK=> "CLKO", REG OUTPUT0 RST=> "RST0",
      REG OUTPUTO CE=> "CEO", REG OUTPUTO CLK=> "CLKO", MULT9 MODE=> "DISABLED",
      RNDPAT=> "0x000000000000000", MASKPAT=> "0x0000000000000", MCPAT=>
      "0x0000000000000",
      MASK01=> "0x00000000000000", MASKPAT SOURCE=> "STATIC",
      MCPAT SOURCE=> "STATIC", RESETMODE=> "SYNC", GSR=> "ENABLED"
   port map (
      A35=>rob0 5 17, A34=>rob0 5 16, A33=>rob0 5 15,
      A32=>rob0 5 14, A31=>rob0_5_13, A30=>rob0_5_12,
      A29=>rob0 5 11, A28=>rob0 5 10, A27=>rob0 5 9, A26=>rob0 5 8,
      A25=>rob0 5 7, A24=>rob0 5 6, A23=>rob0 5 5, A22=>rob0 5 4,
      A21=>rob0 5 3, A20=>rob0 5 2, A19=>rob0 5 1, A18=>rob0 5 0,
      A17=>roa0 5 17, A16=>roa0 5 16, A15=>roa0 5 15,
      A14=>roa0 5 14, A13=>roa0 5 13, A12=>roa0 5 12,
      A11=>roa0 5 11, A10=>roa0 5 10, A9=>roa0 5 9, A8=>roa0 5 8,
      A7=>roa0 5 7, A6=>roa0 5 6, A5=>roa0 5 5, A4=>roa0 5 4,
      A3=>roa0 5 3, A2=>roa0 5 2, A1=>roa0 5 1, A0=>roa0 5 0,
      B35=>rob1_5_17, B34=>rob1_5_16, B33=>rob1_5_15,
      B32=>rob1 5 14, B31=>rob1 5 13, B30=>rob1 5 12,
      B29=>rob1 5 11, B28=>rob1 5 10, B27=>rob1 5 9, B26=>rob1 5 8,
      B25=>rob1 5 7, B24=>rob1 5 6, B23=>rob1 5 5, B22=>rob1 5 4,
      B21=>rob1 5 3, B20=>rob1 5 2, B19=>rob1 5 1, B18=>rob1 5 0,
      B17=>roa1 5 17, B16=>roa1 5 16, B15=>roa1 5 15,
      B14=>roa1 5 14, B13=>roa1 5 13, B12=>roa1 5 12,
      B11=>roal 5 11, B10=>roal 5 10, B9=>roal 5 9, B8=>roal 5 8,
      B7=>roa1_5_7, B6=>roa1_5_6, B5=>roa1_5_5, B4=>roa1_5_4,
      B3=>roa1_5_3, B2=>roa1_5_2, B1=>roa1_5_1, B0=>roa1_5_0,
      C53=>scuba_vlo, C52=>scuba_vlo, C51=>scuba_vlo,
      C50=>scuba vlo, C49=>scuba vlo, C48=>scuba vlo,
      C47=>scuba vlo, C46=>scuba vlo, C45=>scuba vlo,
      C44=>scuba vlo, C43=>scuba vlo, C42=>scuba vlo,
```

© 2014-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



```
C41=>scuba vlo, C40=>scuba vlo, C39=>scuba vlo,
C38=>scuba_vlo, C37=>scuba_vlo, C36=>scuba_vlo,
C35=>scuba_vlo, C34=>scuba_vlo, C33=>scuba_vlo,
C32=>scuba vlo, C31=>scuba vlo, C30=>scuba vlo,
C29=>scuba_vlo, C28=>scuba_vlo, C27=>scuba_vlo,
C26=>scuba vlo, C25=>scuba vlo, C24=>scuba vlo,
C23=>scuba vlo, C22=>scuba vlo, C21=>scuba vlo,
C20=>scuba vlo, C19=>scuba vlo, C18=>scuba vlo,
C17=>scuba vlo, C16=>scuba vlo, C15=>scuba vlo,
C14=>scuba vlo, C13=>scuba vlo, C12=>scuba vlo,
C11=>scuba vlo, C10=>scuba vlo, C9=>scuba vlo, C8=>scuba vlo,
C7=>scuba vlo, C6=>scuba vlo, C5=>scuba vlo, C4=>scuba vlo,
C3=>scuba vlo, C2=>scuba vlo, C1=>scuba vlo, C0=>scuba vlo,
CE0=>ClockEn, CE1=>scuba vlo, CE2=>scuba vlo, CE3=>scuba vlo,
CLK0=>Clock, CLK1=>Clock inv, CLK2=>scuba vlo,
CLK3=>scuba vlo, RST0=>Reset, RST1=>scuba vlo,
RST2=>scuba vlo, RST3=>scuba vlo, SIGNEDIA=>m5_signedp0,
SIGNEDIB=>m5 signedp1, SIGNEDCIN=>signr4, MA35=>t5P0 35,
MA34=>t5P0 34, MA33=>t5P0 33, MA32=>t5P0 32, MA31=>t5P0 31,
MA30=>t5P0 30, MA29=>t5P0 29, MA28=>t5P0 28, MA27=>t5P0 27,
MA26=>t5P0 26, MA25=>t5P0 25, MA24=>t5P0 24, MA23=>t5P0 23,
MA22=>t5P0_22, MA21=>t5P0_21, MA20=>t5P0_20, MA19=>t5P0_19,
MA18=>t5P0_18, MA17=>t5P0_17, MA16=>t5P0_16, MA15=>t5P0_15,
MA14=>t5P0 14, MA13=>t5P0 13, MA12=>t5P0 12, MA11=>t5P0 11,
MA10=>t5P0 10, MA9=>t5P0 9, MA8=>t5P0 8, MA7=>t5P0 7,
MA6=>t5P0 6, MA5=>t5P0 5, MA4=>t5P0 4, MA3=>t5P0 3,
MA2=>t5P0 2, MA1=>t5P0 1, MA0=>t5P0 0, MB35=>t5P1 35,
MB34=>t5P1 34, MB33=>t5P1 33, MB32=>t5P1 32, MB31=>t5P1 31,
MB30=>t5P1 30, MB29=>t5P1 29, MB28=>t5P1 28, MB27=>t5P1 27,
MB26=>t5P1_26, MB25=>t5P1_25, MB24=>t5P1_24, MB23=>t5P1_23,
MB22=>t5P1_22, MB21=>t5P1_21, MB20=>t5P1_20, MB19=>t5P1_19,
MB18=>t5P1 18, MB17=>t5P1 17, MB16=>t5P1 16, MB15=>t5P1 15,
MB14=>t5P1 14, MB13=>t5P1 13, MB12=>t5P1 12, MB11=>t5P1 11,
MB10=>t5P1 10, MB9=>t5P1 9, MB8=>t5P1 8, MB7=>t5P1 7,
MB6=>t5P1 6, MB5=>t5P1 5, MB4=>t5P1 4, MB3=>t5P1 3,
MB2=>t5P1 2, MB1=>t5P1 1, MB0=>t5P1 0, CIN53=>r4 53,
CIN52=>r4 52, CIN51=>r4 51, CIN50=>r4 50, CIN49=>r4 49,
CIN48=>r4_48, CIN47=>r4_47, CIN46=>r4_46, CIN45=>r4_45,
CIN44=>r4 44, CIN43=>r4 43, CIN42=>r4 42, CIN41=>r4 41,
CIN40=>r4 40, CIN39=>r4 39, CIN38=>r4 38, CIN37=>r4 37,
CIN36=>r4 36, CIN35=>r4 35, CIN34=>r4 34, CIN33=>r4 33,
CIN32=>r4 32, CIN31=>r4 31, CIN30=>r4 30, CIN29=>r4 29,
CIN28=>r4 28, CIN27=>r4 27, CIN26=>r4 26, CIN25=>r4 25,
CIN24=>r4 24, CIN23=>r4 23, CIN22=>r4 22, CIN21=>r4 21,
CIN20=>r4 20, CIN19=>r4 19, CIN18=>r4 18, CIN17=>r4 17,
CIN16=>r4_16, CIN15=>r4_15, CIN14=>r4_14, CIN13=>r4_13,
CIN12=>r4_12, CIN11=>r4_11, CIN10=>r4_10, CIN9=>r4_9,
CIN8 = r4_8, CIN7 = r4_7, CIN6 = r4_6, CIN5 = r4_5, CIN4 = r4_4,
CIN3=>r4 3, CIN2=>r4 2, CIN1=>r4 1, CIN0=>r4 0,
OP10=>scuba_vlo, OP9=>scuba_vhi, OP8=>scuba_vlo,
OP7=>scuba vlo, OP6=>scuba vlo, OP5=>scuba vhi,
OP4=>scuba vlo, OP3=>scuba vhi, OP2=>scuba vhi,
OP1=>scuba vhi, OP0=>scuba vhi, R53=>r5 53, R52=>r5 52,
R51=>r5_51, R50=>r5_50, R49=>r5_49, R48=>r5_48, R47=>r5_47,
R46=>r5_46, R45=>r5_45, R44=>r5_44, R43=>r5_43, R42=>r5_42,
R41=>r5_41, R40=>r5_40, R39=>r5_39, R38=>r5_38, R37=>r5_37,
R36=>r5_36, R35=>r5_35, R34=>r5_34, R33=>r5_33, R32=>r5_32,
R31=>r5 31, R30=>r5 30, R29=>r5 29, R28=>r5 28, R27=>r5 27,
R26=>r5_26, R25=>r5_25, R24=>r5_24, R23=>r5_23, R22=>r5_22,
```

© 2014-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



```
R21=>r5_21, R20=>r5_20, R19=>r5_19, R18=>r5_18, R17=>r5_17, R16=>r5_16, R15=>r5_15, R14=>r5_14, R13=>r5_13, R12=>r5_12, R11=>r5_11, R10=>r5_10, R9=>r5_9, R8=>r5_8, R7=>r5_7, R6=>r5_6, R5=>r5_5, R4=>r5_4, R3=>r5_3, R2=>r5_2, R1=>r5_1, R0=>r5_0, EQZ=>open, EQZM=>open, EQOM=>open, EQPAT=>open, EQPATB=>open, OVER=>open, UNDER=>open, OVERUNDER=>open, SIGNEDR=>signr5);
```



# **Appendix B. HDL Inference for DSP**

Synthesis inference flow enables the design tools to infer sysDSP slices from an HDL design. It is important to note that when using the inference flow, unless the code style matches the sysDSP slice, results are not optimal. You can infer the ECP5 and ECP5-5G sysDSP slice with Synplify Pro® from Synopsys or the Lattice Synthesis Engine (LSE) if certain coding guidelines are followed. The following are VHDL and Verilog examples. This example would not have functional simulation support. This is for example purposes only.

### **VHDL Example to Infer Fully Pipelined Multiplier**

```
library ieee;
use ieee.std logic_1164.all;
--use ieee.std logic arith.all;
use ieee.std logic unsigned.all;
entity mult is
        port (reset, clk : in std logic;
        dataax, dataay : in std logic vector(8 downto 0);
        dataout : out std logic vector (17 downto 0));
end;
architecture arch of mult is
        signal dataax_reg, dataay_reg : std_logic_vector (8 downto 0);
        signal dataout node : std logic vector (17 downto 0);
        signal dataout pipeline : std logic vector (17 downto 0);
begin
        process (clk, reset)
begin
        if (reset='1') then
        dataax reg <= (others => '0');
        dataay_reg <= (others => '0');
        elsif (clk'event and clk='1') then
        dataax reg <= dataax;</pre>
        dataay reg <= dataay;
        end if;
        end process;
    dataout node <= dataax reg * dataay reg;
        process (clk, reset)
        begin
        if (reset='1') then
        dataout pipeline <= (others => '0');
        elsif (clk'event and clk='1') then
        dataout pipeline <= dataout node;
        end if;
end process;
process (clk, reset)
begin
        if (reset='1') then
        dataout <= (others => '0');
        elsif (clk'event and clk='1') then
        dataout <= dataout pipeline;
        end if;
        end process;
end arch; •
```

© 2014-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# **Verilog Example to Infer Fully Pipelined Multiplier**

```
module mult (dataout, dataax, dataay, clk, reset);
output [35:0] dataout;
input [17:0] dataax, dataay;
input clk, reset;
reg [35:0] dataout;
reg [17:0] dataax_reg, dataay_reg;
wire [35:0] dataout node;
reg [35:0] dataout reg;
always @(posedge clk or posedge reset)
    begin
        if (reset)
        begin
        dataax reg <= 0;
        dataay reg <= 0;
        end
        else
        begin
        dataax_reg <= dataax;</pre>
        dataay reg <= dataay;
    end
assign dataout node = dataax reg * dataay reg;
always @(posedge clk or posedge reset)
    begin
        if (reset)
        dataout reg <= 0;
        else
        dataout_reg <= dataout_node;</pre>
always @(posedge clk or posedge reset)
        begin
        if (reset)
        dataout <= 0;
        dataout <= dataout reg;
    end
endmodule
```



# **Technical Support Assistance**

Submit a technical support case via www.latticesemi.com/techsupport.



# **Revision History**

# Revision 1.2, December 2020

| Section                                                | Change Summary                                                                                                         |
|--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| All                                                    | Changed document number from TN1267 to FPGA-TN-02205.                                                                  |
|                                                        | Updated document template.                                                                                             |
| Disclaimers                                            | Added this section.                                                                                                    |
| Acronyms in This Document                              | Added this section.                                                                                                    |
| sysDSP Overview                                        | Updated the paragraphs in sysDSP Overview section to remove any reference to Diamond Help.                             |
|                                                        | • Updated Figure 2.1 and Figure 2.2.                                                                                   |
|                                                        | Added Figure 2.3.                                                                                                      |
|                                                        | • Removed Higher Operation of Frequency (400 MHz) and 18-bit dual multipliers support in Operating Modes and Features. |
| Using sysDSP                                           | Updated Figure 3.2.                                                                                                    |
| Targeting the sysDSP Slice by Instantiating Primitives | Removed the following sections:  AND TO DO                                         |
| instantiating Finnitives                               | MULT9X9D – Advanced 9X9 DSP Multiplier for Highspeed                                                                   |
|                                                        | MULT18X18D – Advanced 18X18 DSP Multiplier for High Speed                                                              |
|                                                        | <ul> <li>ALU24B – 24-bit Ternary Adder/Subtractor for 9X9 Mode</li> </ul>                                              |
|                                                        | <ul> <li>ALU54B – 54-bit Ternary Adder/Subtractor for High Speed</li> </ul>                                            |
|                                                        | • Updated HIGHSPEED_CLK and SOURCEA_MODE values in Table 4.10 and Table 4.15.                                          |
|                                                        | • Removed <i>HighspeedAC</i> from Table 4.11 and Table 4.16.                                                           |
| Appendix A. Instantiating DSP<br>Primitives in HDL     | Updated Verilog and VHDL examples.                                                                                     |

#### Revision 1.1, November 2015

| Section                      | Change Summary                                                                                                                                      |
|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| All                          | Added support for ECP5-5G.                                                                                                                          |
|                              | Changed document title to ECP5 and ECP5-5G sysDSP Usage Guide.                                                                                      |
| Using sysDSP                 | Updated Clarity Designer Flow section. Replaced Figure 3.3. Generating Distributed 18x18 Multiplier in Clarity Designer in Lattice Diamond Software |
| Technical Support Assistance | Updated Technical Support Assistance section.                                                                                                       |

#### Revision 1.0, March 2015

| Section | Change Summary   |
|---------|------------------|
| All     | Initial release. |



www.latticesemi.com