











#### SN54HC14, SN74HC14

SCLS085J-DECEMBER 1982-REVISED OCTOBER 2016

# **SNx4HC14 Hex Schmitt-Trigger Inverters**

#### **Features**

- Wide Operating Voltage Range of 2 V to 6 V
- Outputs Can Drive Up to 10 LSTTL Loads
- Low Power Consumption, 20-μA Max I<sub>CC</sub>
- Typical  $t_{pd} = 11 \text{ ns}$
- ±4-mA Output Drive at 5 V
- Low Input Current of 1 µA Max
- On Products Compliant to MIL-PRF-38535, All Parameters Are Tested Unless Otherwise Noted. On All Other Products, Production Processing Does Not Necessarily Include Testing of All Parameters.

## 2 Applications

- Microwave Oven
- Mice
- **Printers**
- AC Inverter Drives
- **UPS**
- AC Servo Drives
- Other Motor Drives

## 3 Description

The SNx4HC14 are Schmitt-trigger devices that contain six independent inverters. They perform the Boolean function  $Y = \overline{A}$  in positive logic.

## **Device Information**<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)       |
|-------------|------------|-----------------------|
| SNJ54HC14J  | CDIP (14)  | 7.62 mm x 19.94 mm    |
| SNJ54HC14W  | CFP (14)   | 7.11 mm x 9.11 mm     |
| SNJ54HC14FK | LCCC (20)  | 8.89 mm x 8.89 mm     |
| SN74HC14D   | SOIC (14)  | 6.00 mm x 8.65 mm     |
| SN74HC14DB  | SSOP (14)  | 367.00 mm x 367.00 mm |
| SN74HC14N   | PDIP (14)  | 7.94 mm x 10.35 mm    |
| SN74HC14NS  | SO (14)    | 7.80 mm x 10.20 mm    |
| SN74HC14PW  | TSSOP (14) | 6.40 mm x 5.00 mm     |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Logic Diagram (Positive Logic)





# **Table of Contents**

| 1 | Features 1                           | 8.3 Feature Description                                 |
|---|--------------------------------------|---------------------------------------------------------|
| 2 | Applications 1                       | 8.4 Device Functional Modes                             |
| 3 | Description 1                        | 9 Application and Implementation                        |
| 4 | Revision History2                    | 9.1 Application Information                             |
| 5 | Pin Configuration and Functions      | 9.2 Typical Application                                 |
| 6 | Specifications                       | 10 Power Supply Recommendations 10                      |
| ٠ | 6.1 Absolute Maximum Ratings         | 11 Layout 1                                             |
|   | 6.2 ESD Ratings                      | 11.1 Layout Guidelines 1                                |
|   | 6.3 Recommended Operating Conditions | 11.2 Layout Example 1                                   |
|   | 6.4 Thermal Information              | 12 Device and Documentation Support 12                  |
|   | 6.5 Electrical Characteristics       | 12.1 Documentation Support                              |
|   | 6.6 Switching Characteristics 5      | 12.2 Related Links                                      |
|   | 6.7 Operating Characteristics        | 12.3 Receiving Notification of Documentation Updates 12 |
|   | 6.8 Typical Characteristics          | 12.4 Community Resources 12                             |
| 7 | Parameter Measurement Information 7  | 12.5 Trademarks 12                                      |
| 8 | Detailed Description 8               | 12.6 Electrostatic Discharge Caution                    |
| - | 8.1 Overview 8                       | 12.7 Glossary                                           |
|   | 8.2 Functional Block Diagram         | 13 Mechanical, Packaging, and Orderable Information     |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cr       | nanges from Revision I (February 2016) to Revision J                                                                                                                                                                                                                                                                         | Page |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •        | Changed " Y = A" to "Y = A" throughout                                                                                                                                                                                                                                                                                       | 1    |
| •        | Added The SNx4HC14 to Description section                                                                                                                                                                                                                                                                                    | 1    |
| •        | Deleted Device Comparison Table section                                                                                                                                                                                                                                                                                      | 1    |
| <u>•</u> | Added Receiving Notification of Documentation Updates section                                                                                                                                                                                                                                                                | 12   |
| Cr       | nanges from Revision H (September 2015) to Revision I                                                                                                                                                                                                                                                                        | Page |
| •        | Changed part number from SN54HC08 to SN54HC14 in Switching Characteristics table                                                                                                                                                                                                                                             | 5    |
| •        | Changed part number from SN74HC08 to SN74HC14 in Switching Characteristics table                                                                                                                                                                                                                                             | 5    |
| Ch       | nanges from Revision G (January 2014) to Revision H                                                                                                                                                                                                                                                                          | Page |
| •        | Added Applications                                                                                                                                                                                                                                                                                                           | 1    |
| •        | Added Military Disclaimer to Features list.                                                                                                                                                                                                                                                                                  | 1    |
| •        | Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 1    |
| Ch       | nanges from Revision F (December 2010) to Revision G                                                                                                                                                                                                                                                                         | Page |
| •        | Updated document to new TI data sheet format - no specification changes.                                                                                                                                                                                                                                                     | 1    |

Submit Documentation Feedback

Copyright © 1982–2016, Texas Instruments Incorporated



# 5 Pin Configuration and Functions

SN54HC14 J or W Package SN74HC14 D, DB, N, NS, or PW Package 14-Pin CDIP, CFP, SOIC, SSOP, PDIP, SO, or TSSOP Top View





9 10 11 12 13

#### **Pin Functions**

|                   |                                                 |      | Г   | in Functions           |
|-------------------|-------------------------------------------------|------|-----|------------------------|
|                   | PIN                                             |      |     |                        |
| NAME              | CDIP, CFP,<br>SOIC, SSOP,<br>PDIP, SO,<br>TSSOP | LCCC | 1/0 | DESCRIPTION            |
| 1A                | 1                                               | 2    | I   | Channel 1 input        |
| 1Y                | 2                                               | 3    | 0   | Channel 1 output       |
| 2A                | 3                                               | 4    | I   | Channel 2 input        |
| 2Y                | 4                                               | 6    | 0   | Channel 2 output       |
| 3A                | 5                                               | 8    | ļ   | Channel 3 input        |
| 3Y                | 6                                               | 9    | 0   | Channel 3 output       |
| GND               | 7                                               | 10   | _   | Ground                 |
| 4Y                | 8                                               | 12   | 0   | Channel 4 output       |
| 4A                | 9                                               | 13   | 1   | Channel 4 input        |
| 5Y                | 10                                              | 14   | 0   | Channel 5 output       |
| 5A                | 11                                              | 16   | I   | Channel 5 input        |
| 6Y                | 12                                              | 18   | 0   | Channel 6 output       |
| 6A                | 13                                              | 19   | I   | Channel 6 input        |
| V <sub>CC</sub>   | 14                                              | 20   | _   | Power supply           |
|                   |                                                 | 1    |     |                        |
|                   |                                                 | 5    |     |                        |
| NC <sup>(1)</sup> |                                                 | 7    |     | No internal connection |
| INC · /           | _                                               | 11   |     | No internal connection |
|                   |                                                 | 15   |     |                        |
|                   |                                                 | 17   |     |                        |

(1) NC - No internal connection



## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                                   |                             | MIN  | MAX | UNIT |
|------------------|---------------------------------------------------|-----------------------------|------|-----|------|
| $V_{CC}$         | Supply voltage                                    |                             | -0.5 | 7   | V    |
| I <sub>IK</sub>  | Input clamp current <sup>(2)</sup>                | $V_I < 0$ or $V_I > V_{CC}$ |      | ±20 | mA   |
| I <sub>OK</sub>  | Output clamp current (2)                          | V <sub>O</sub> < 0          |      | ±20 | mA   |
| Io               | Continuous output current                         | $V_O = 0$ to $V_{CC}$       |      | ±25 | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND |                             |      | ±50 | mA   |
| Tj               | Junction temperature                              |                             |      | 150 | °C   |
| T <sub>stg</sub> | Storage temperature                               | -65                         | 150  |     |      |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                           |                                                        |                                                                     | VALUE | UNIT |
|---------------------------|--------------------------------------------------------|---------------------------------------------------------------------|-------|------|
| V Electronic de de alcono | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000                                                               | V     |      |
| V(ESD)                    | V <sub>(ESD)</sub> Electrostatic discharge             | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1500 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

See note (1).

|                |                                | SN54HC14 |     |          | SN74HC14 |     |          | UNIT |
|----------------|--------------------------------|----------|-----|----------|----------|-----|----------|------|
|                |                                | MIN      | NOM | MAX      | MIN      | NOM | MAX      | UNII |
| $V_{CC}$       | Supply voltage                 | 2        | 5   | 6        | 2        | 5   | 6        | V    |
| $V_{I}$        | Input voltage                  | 0        |     | $V_{CC}$ | 0        |     | $V_{CC}$ | V    |
| Vo             | Output voltage                 | 0        |     | $V_{CC}$ | 0        |     | $V_{CC}$ | V    |
| T <sub>A</sub> | Operating free-air temperature | -55      |     | 125      | -40      |     | 85       | °C   |

All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See *Implications of Slow or Floating CMOS Inputs*, SCBA004.

#### 6.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup> |                                        | SNx4HC14 |           |          |         |            |      |  |
|-------------------------------|----------------------------------------|----------|-----------|----------|---------|------------|------|--|
|                               |                                        | D (SOIC) | DB (SSOP) | N (PDIP) | NS (SO) | PW (TSSOP) | UNIT |  |
|                               |                                        | 14 PINS  | 14 PINS   | 14 PINS  | 14 PINS | 14 PINS    |      |  |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance | 86       | 96        | 80       | 76      | 113        | °C/W |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

<sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

| DADAMETED         | TEST CONDITIONS                       |                            | .,              | Т    | <sub>A</sub> = 25°C |      | SN54H | IC14  | SN74H  | C14   |      |
|-------------------|---------------------------------------|----------------------------|-----------------|------|---------------------|------|-------|-------|--------|-------|------|
| PARAMETER         | IEST                                  | CONDITIONS                 | V <sub>cc</sub> | MIN  | TYP                 | MAX  | MIN   | MAX   | MIN    | MAX   | UNIT |
|                   |                                       |                            | 2 V             | 0.7  | 1.2                 | 1.5  | 0.7   | 1.5   | 0.7    | 1.5   |      |
| $V_{T+}$          |                                       |                            | 4.5 V           | 1.55 | 2.5                 | 3.15 | 1.55  | 3.15  | 1.55   | 3.15  | V    |
|                   |                                       |                            | 6 V             | 2.1  | 3.3                 | 4.2  | 2.1   | 4.2   | 2.1    | 4.2   |      |
|                   |                                       |                            | 2 V             | 0.3  | 0.6                 | 1    | 0.3   | 1     | 0.3    | 1     |      |
| $V_{T-}$          |                                       |                            | 4.5 V           | 0.9  | 1.6                 | 2.45 | 0.9   | 2.45  | 0.9    | 2.45  | V    |
|                   |                                       |                            | 6 V             | 1.2  | 2                   | 3.2  | 1.2   | 3.2   | 1.2    | 3.2   |      |
|                   |                                       |                            | 2 V             | 0.2  | 0.6                 | 1.2  | 0.2   | 1.2   | 0.2    | 1.2   |      |
| $V_{T+} - V_{T-}$ |                                       |                            |                 | 0.4  | 0.9                 | 2.1  | 0.4   | 2.1   | 0.4    | 2.1   | V    |
|                   |                                       |                            |                 | 0.5  | 1.3                 | 2.5  | 0.5   | 2.5   | 0.5    | 2.5   |      |
|                   |                                       |                            | 2 V             | 1.9  | 1.998               |      | 1.9   |       | 1.9    |       |      |
|                   |                                       | $I_{OH} = -20 \mu A$       | 4.5 V           | 4.4  | 4.499               |      | 4.4   |       | 4.4    |       |      |
| $V_{OH}$          | $V_I = V_{IH}$ or $V_{IL}$            |                            | 6 V             | 5.9  | 5.999               |      | 5.9   |       | 5.9    |       | V    |
|                   |                                       | $I_{OH} = -4 \text{ mA}$   | 4.5 V           | 3.98 | 4.3                 |      | 3.7   |       | 3.84   |       |      |
|                   |                                       | $I_{OH} = -5.2 \text{ mA}$ | 6 V             | 5.48 | 5.8                 |      | 5.2   |       | 5.34   |       |      |
|                   |                                       |                            | 2 V             |      | 0.002               | 0.1  |       | 0.1   |        | 0.1   |      |
|                   |                                       | $I_{OL} = 20 \mu A$        | 4.5 V           |      | 0.001               | 0.1  |       | 0.1   |        | 0.1   |      |
| V <sub>OL</sub>   | $V_I = V_{IH}$ or $V_{IL}$            |                            | 6 V             |      | 0.001               | 0.1  |       | 0.1   |        | 0.1   | V    |
|                   |                                       | I <sub>OL</sub> = 4 mA     | 4.5 V           |      | 0.17                | 0.26 |       | 0.4   | 4 0.33 |       |      |
|                   |                                       | I <sub>OL</sub> = 5.2 mA   | 6 V             |      | 0.15                | 0.26 |       | 0.4   |        | 0.33  |      |
| I <sub>I</sub>    | V <sub>I</sub> = V <sub>CC</sub> or 0 |                            | 6 V             |      | ±0.1                | ±100 |       | ±1000 |        | ±1000 | nA   |
| Icc               | $V_I = V_{CC}$ or 0,                  | I <sub>O</sub> = 0         | 6 V             |      |                     | 2    |       | 40    |        | 20    | μА   |
| C <sub>i</sub>    |                                       |                            | 2 V to 6 V      |      | 3                   | 10   |       | 10    |        | 10    | pF   |

## 6.6 Switching Characteristics

over operating free-air temperature range, C<sub>L</sub> = 50 pF (unless otherwise noted) (see Figure 3)

| PARAMETER       | FROM    | то       | V               | T   | ( = 25°C |     | SN54HC14 | SN74HC14 | UNIT |
|-----------------|---------|----------|-----------------|-----|----------|-----|----------|----------|------|
| PARAMETER       | (INPUT) | (OUTPUT) | V <sub>cc</sub> | MIN | TYP      | MAX | MIN MAX  | MIN MAX  | UNIT |
|                 |         |          | 2 V             |     | 55       | 125 | 190      | 155      |      |
| t <sub>pd</sub> | А       | Υ        | 4.5 V           |     | 12       | 25  | 38       | 31       | ns   |
|                 |         |          | 6 V             |     | 11       | 21  | 22       | 26       |      |
|                 |         |          | 2 V             |     | 38       | 75  | 110      | 95       |      |
| t <sub>t</sub>  |         | Υ        | 4.5 V           |     | 8        | 15  | 22       | 19       | ns   |
|                 |         |          | 6 V             |     | 6        | 13  | 19       | 16       |      |

## 6.7 Operating Characteristics

 $T_A = 25^{\circ}C$ 

|          | PARAMETER                                  | TEST CONDITIONS | TYP | UNIT |
|----------|--------------------------------------------|-----------------|-----|------|
| $C_{pd}$ | Power dissipation capacitance per inverter | No load         | 20  | pF   |

Copyright © 1982–2016, Texas Instruments Incorporated



# 6.8 Typical Characteristics





#### 7 Parameter Measurement Information



Figure 3. Load Circuit and Voltage Waveforms



## 8 Detailed Description

#### 8.1 Overview

These Schmitt-trigger devices contain six independent inverters. They perform the Boolean function  $Y = \overline{A}$  in positive logic.

Schmitt-trigger inputs are designed to provide a minimum separation between positive and negative switching thresholds. This allows for noisy or slow inputs that would cause problems such as oscillation or excessive current draw with normal CMOS inputs.

#### 8.2 Functional Block Diagram



Figure 4. Logic Diagram (Positive Logic)

#### 8.3 Feature Description

The wide operating range of the device allows it to be used in a variety of systems that use different logic levels. The outputs can drive up to 10 LSTTL loads each. The device has very low power consumption, with 20- $\mu$ A Max I<sub>CC</sub>. Typical propagation delay is also low at 11 ns. The balanced drive outputs can source or sink 4 mA at 5-V V<sub>CC</sub>. The input leakage current is 1  $\mu$ A Max.

#### 8.4 Device Functional Modes

Table 1 lists the functional modes of the SNx4HC14.

**Table 1. Function Table (Each Inverter)** 

| INPUTS<br>A | OUTPUT<br>Y |
|-------------|-------------|
| Н           | L           |
| L           | Н           |



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The SNx4HC14 are Schmitt-trigger input CMOS devices that can be used for a multitude of inverting buffer type functions. The application shown in Figure 5 takes advantage of the Schmitt-trigger inputs to produce a delay for a logic output.

## 9.2 Typical Application



Figure 5. Simplified Application Schematic

#### 9.2.1 Design Requirements

This device uses CMOS technology. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. Parallel output drive can create fast edges into light loads so consider routing and load conditions to prevent ringing.

#### 9.2.2 Detailed Design Procedure

This circuit is designed around an RC network that produces a slow input to the second inverter. The RC time constant,  $\tau$ , is calculated from:  $\tau = R \times C$ 

The delay time for this circuit is between  $1.2\tau$  and  $0.42\tau$ . The delay is consistent for each device, but because the switching threshold is only guaranteed between a minimum and maximum value, the output pulse length varies between the devices. These values were calculated by using the minimum and maximum guaranteed  $V_{T+}$  values.

The resistor value should be chosen such that the maximum current from and to the SNx4HC14 is 4 mA.

- · Recommended input conditions:
  - Schmitt-trigger inputs allow for slow inputs.
  - Specified high and low levels. See (V<sub>IH</sub> and V<sub>II</sub>) in Recommended Operating Conditions.
- Recommended output conditions:
  - Load currents should not exceed 4 mA per output.



## **Typical Application (continued)**

#### 9.2.3 Application Curve



Figure 6. Ideal Capacitor Voltage and Output Voltage With Positive Switching Threshold Range Representation

# 10 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each  $V_{CC}$  terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, TI recommends a 0.1- $\mu$ F capacitor. If there are multiple VCC terminals, then TI recommends a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor for each power terminal. Multiple bypass capacitors can be paralleled to reject different frequencies of noise. Frequencies of 0.1  $\mu$ F and 1  $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close as possible to the power terminal for best results.



## 11 Layout

#### 11.1 Layout Guidelines

When using multiple bit logic devices, inputs should never float. In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only three of the four buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or V<sub>CC</sub> whichever makes more sense or is more convenient. Floating outputs is generally acceptable, unless the part is a transceiver.

#### 11.2 Layout Example



Figure 7. Layout Recommendation



## 12 Device and Documentation Support

#### 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation, see the following:

Implications of Slow or Floating CMOS Inputs, SCBA004

#### 12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 2. Related Links

| PARTS    | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS & SOFTWARE | SUPPORT & COMMUNITY |
|----------|----------------|--------------|---------------------|------------------|---------------------|
| SN54HC05 | Click here     | Click here   | Click here          | Click here       | Click here          |
| SN74HC05 | Click here     | Click here   | Click here          | Click here       | Click here          |

## 12.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.5 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

## 12.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Documentation Feedback

Copyright © 1982–2016, Texas Instruments Incorporated





17-Mar-2017

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5)           | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|-----------------------------------|---------|
| 5962-8409101VCA  | ACTIVE | CDIP         | J                  | 14   | 1              | TBD                        | A42                  | N / A for Pkg Type | -55 to 125   | 5962-8409101VC<br>A<br>SNV54HC14J | Sample  |
| 5962-8409101VDA  | ACTIVE | CFP          | W                  | 14   | 1              | TBD                        | A42                  | N / A for Pkg Type | -55 to 125   | 5962-8409101VD<br>A<br>SNV54HC14W | Sample  |
| 84091012A        | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE           | N / A for Pkg Type | -55 to 125   | 84091012A<br>SNJ54HC<br>14FK      | Sample  |
| 8409101CA        | ACTIVE | CDIP         | J                  | 14   | 1              | TBD                        | A42                  | N / A for Pkg Type | -55 to 125   | 8409101CA<br>SNJ54HC14J           | Sample  |
| 8409101DA        | ACTIVE | CFP          | W                  | 14   | 1              | TBD                        | A42                  | N / A for Pkg Type | -55 to 125   | 8409101DA<br>SNJ54HC14W           | Sample  |
| M38510/65702BCA  | ACTIVE | CDIP         | J                  | 14   | 1              | TBD                        | A42                  | N / A for Pkg Type | -55 to 125   | JM38510/<br>65702BCA              | Sample  |
| JM38510/65702BDA | ACTIVE | CFP          | W                  | 14   | 1              | TBD                        | A42                  | N / A for Pkg Type | -55 to 125   | JM38510/<br>65702BDA              | Sample  |
| M38510/65702BCA  | ACTIVE | CDIP         | J                  | 14   | 1              | TBD                        | A42                  | N / A for Pkg Type | -55 to 125   | JM38510/<br>65702BCA              | Sample  |
| M38510/65702BDA  | ACTIVE | CFP          | W                  | 14   | 1              | TBD                        | A42                  | N / A for Pkg Type | -55 to 125   | JM38510/<br>65702BDA              | Sample  |
| SN54HC14J        | ACTIVE | CDIP         | J                  | 14   | 1              | TBD                        | A42                  | N / A for Pkg Type | -55 to 125   | SN54HC14J                         | Sample  |
| SN74HC14D        | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | HC14                              | Sample  |
| SN74HC14DBR      | ACTIVE | SSOP         | DB                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | HC14                              | Sample  |
| SN74HC14DBRG4    | ACTIVE | SSOP         | DB                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | HC14                              | Sample  |
| SN74HC14DE4      | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | HC14                              | Sample  |
| SN74HC14DG4      | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 85    | HC14                              | Sample  |
| SN74HC14DR       | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN    | Level-1-260C-UNLIM | -40 to 85    | HC14                              | Sample  |



www.ti.com

17-Mar-2017

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp                | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|------------------------------|--------------|-------------------------|---------|
| SN74HC14DRE4     | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           | -40 to 85    | HC14                    | Samples |
| SN74HC14DRG3     | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-1-260C-UNLIM           | -40 to 85    | HC14                    | Samples |
| SN74HC14DRG4     | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           | -40 to 85    | HC14                    | Samples |
| SN74HC14DT       | ACTIVE | SOIC         | D                  | 14   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           | -40 to 85    | HC14                    | Samples |
| SN74HC14DTG4     | ACTIVE | SOIC         | D                  | 14   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           | -40 to 85    | HC14                    | Samples |
| SN74HC14N        | ACTIVE | PDIP         | N                  | 14   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU   CU SN    | N / A for Pkg Type           | -40 to 85    | SN74HC14N               | Samples |
| SN74HC14NE4      | ACTIVE | PDIP         | N                  | 14   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU            | N / A for Pkg Type           | -40 to 85    | SN74HC14N               | Samples |
| SN74HC14NSR      | ACTIVE | so           | NS                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           | -40 to 85    | HC14                    | Samples |
| SN74HC14NSRE4    | ACTIVE | so           | NS                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           | -40 to 85    | HC14                    | Samples |
| SN74HC14PW       | ACTIVE | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           | -40 to 85    | HC14                    | Samples |
| SN74HC14PWE4     | ACTIVE | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           | -40 to 85    | HC14                    | Samples |
| SN74HC14PWG4     | ACTIVE | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           | -40 to 85    | HC14                    | Samples |
| SN74HC14PWR      | ACTIVE | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN    | Level-1-260C-UNLIM           | -40 to 85    | HC14                    | Samples |
| SN74HC14PWRE4    | ACTIVE | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           | -40 to 85    | HC14                    | Samples |
| SN74HC14PWRG4    | ACTIVE | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           | -40 to 85    | HC14                    | Samples |
| SN74HC14PWT      | ACTIVE | TSSOP        | PW                 | 14   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM -40 to 85 |              | HC14                    | Samples |
| SN74HC14PWTG4    | ACTIVE | TSSOP        | PW                 | 14   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           | -40 to 85    | HC14                    | Samples |
| SNJ54HC14FK      | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE           | N / A for Pkg Type           | -55 to 125   | 84091012A<br>SNJ54HC    | Samples |



## PACKAGE OPTION ADDENDUM

17-Mar-2017

| Orderable Device | Status | Package Type | _       | Pins | _   | Eco Plan | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking          | Samples |
|------------------|--------|--------------|---------|------|-----|----------|------------------|--------------------|--------------|-------------------------|---------|
|                  | (1)    |              | Drawing |      | Qty | (2)      | (6)              | (3)                |              | (4/5)                   |         |
|                  |        |              |         |      |     |          |                  |                    |              | 14FK                    |         |
| SNJ54HC14J       | ACTIVE | CDIP         | J       | 14   | 1   | TBD      | A42              | N / A for Pkg Type | -55 to 125   | 8409101CA<br>SNJ54HC14J | Samples |
| SNJ54HC14W       | ACTIVE | CFP          | W       | 14   | 1   | TBD      | A42              | N / A for Pkg Type | -55 to 125   | 8409101DA<br>SNJ54HC14W | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## **PACKAGE OPTION ADDENDUM**

17-Mar-2017

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54HC14, SN54HC14-SP, SN74HC14:

• Catalog: SN74HC14, SN54HC14

Automotive: SN74HC14-Q1, SN74HC14-Q1

• Military: SN54HC14

• Space: SN54HC14-SP

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Military QML certified for Military and Defense Applications
- Space Radiation tolerant, ceramic packaging and qualified for use in Space-based application

# PACKAGE MATERIALS INFORMATION

www.ti.com 14-Oct-2016

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All dimensions are nominal |                 | 1                  | _  |      |                          | 1                        |            |            |            |            | 1         |                  |
|----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74HC14DBR                | SSOP            | DB                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2        | 6.6        | 2.5        | 12.0       | 16.0      | Q1               |
| SN74HC14DR                 | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.8                     | 6.5        | 9.5        | 2.3        | 8.0        | 16.0      | Q1               |
| SN74HC14DR                 | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HC14DR                 | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HC14DRG3               | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.8                     | 6.5        | 9.5        | 2.3        | 8.0        | 16.0      | Q1               |
| SN74HC14DRG4               | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HC14DT                 | SOIC            | D                  | 14 | 250  | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HC14PWR                | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74HC14PWR                | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74HC14PWRG4              | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74HC14PWT                | TSSOP           | PW                 | 14 | 250  | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 14-Oct-2016



\*All dimensions are nominal

| all difficusions are nominal |              |                 |      |      |             |            |             |
|------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN74HC14DBR                  | SSOP         | DB              | 14   | 2000 | 367.0       | 367.0      | 38.0        |
| SN74HC14DR                   | SOIC         | D               | 14   | 2500 | 364.0       | 364.0      | 27.0        |
| SN74HC14DR                   | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |
| SN74HC14DR                   | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |
| SN74HC14DRG3                 | SOIC         | D               | 14   | 2500 | 364.0       | 364.0      | 27.0        |
| SN74HC14DRG4                 | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |
| SN74HC14DT                   | SOIC         | D               | 14   | 250  | 367.0       | 367.0      | 38.0        |
| SN74HC14PWR                  | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |
| SN74HC14PWR                  | TSSOP        | PW              | 14   | 2000 | 364.0       | 364.0      | 27.0        |
| SN74HC14PWRG4                | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |
| SN74HC14PWT                  | TSSOP        | PW              | 14   | 250  | 367.0       | 367.0      | 35.0        |

# FK (S-CQCC-N\*\*)

# LEADLESS CERAMIC CHIP CARRIER

28 TERMINAL SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004



## **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



#### 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# W (R-GDFP-F14)

# CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within MIL STD 1835 GDFP1-F14



# D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



## DB (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE

#### **28 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-150

#### IMPORTANT NOTICE

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.