# Lab 1 Report (Group 7)

#### I. INTRODUCTION

In this lab, we implement a simple random number generator (RNG) with additional features, such as using the LED to indicate the state and the number, and an additional 7-segment HEX decoder to load and store values.

# II. SYSTEM ARCHITECHTURE

A block diagram of our design is presented below:



We use the following modules:

#### A. Debounce

For the user controlled input, we need to add the debounce structure in order to stabilize the input signal to the main module.

#### B. LCG

This module takes an input x and outputs the number  $11x+29 \pmod{16}$ , which can output a randomized sequence if we feed the output back to the input. Note that for the starting number, we'll take the number from the counter, which corresponds to the waiting time at the beginning that can be viewed as a random number at the beginning.

## C. Top

This is the main structure of our design. We implement the finite state machine, counter and a register used to store and load specific value.

## D. LED

This is a module used to control the LED lights according to the number on the screen and the state of the main module. For the red LEDs, in IDLE state, there are always two consecutive lights turned on and gradually shifted left. In the other states, 4 consecutive LEDs are the binary representation of o\_random\_out. For the green ones, different patterns of the 8 lights represent the current state of the FSM.

For example, OOXXXXXX means state = FAST, XXOOXXXX means state = ME-DIUM..... Details are omitted here, and further information can be checked in the code.

#### E. HEX

This is a module used to control the display of the screen, since we want to use another screen to display the stored value in addition to the random value. We modify the given module in order to extend the functionality, such that for some particular input, the hex decoder will display nothing by output 7'b1111111.

#### III. FILE STRUCTURE

File structure under the team 07\_lab 01 directory:



i start:

IV. STATE CONTROL



For the design, we have four user-controlled inputs, which correspond to four buttons on FPGA, respectively. Each of the input can trigger the state machine to another state:

- i\_rst\_n:
  This is used to reset everything, including transitioning back to IDLE state.
  - This is used to start generating the random number if it's in IDLE state. After the process is finished, the machine will end up in the FINAL state. If it is triggered again, the state will be back to IDLE state.

#### • *i stop*:

This is used to stop the RNG during the process. If it is triggered again, the process continues from where it is halted.

# • *i\_save*:

This is used to store the value to the register if the machine is in the STOP or FINAL state. Also, it can load the value from the register if the machine is in the IDLE state.

# v. Screenshots

# A. Fitter Summary



#### B. Timing Analyzer



## vi. Discussions

- Computer in the lab malfunctions all the time...
- We write a LOT of non-synthesizable codes, which need to be modified again...
- We use "Linear congruential generator" to generate the random number. However at first we poorly choose "a" and "b", so we generate repeated output. We found that random output is sensitive to the choice of "a" and "b", and we finally choose a = 11, b= 29 to achieve random output.
- It is hard to spread the workload clearly to everyone, so most of time we write the code together in the classroom instead of doing our own parts at home. But we think we still need to know how to cooperate more efficiently like split the workload clearly in the future.