# **Computer Organization**

# Architecture diagrams:

Simple\_Single\_CPU.v



#### ALU.v



### Hardware module analysis:

#### 硬體分析

- module Simple\_Single\_CPU (clk\_i, rst\_i)
  - module ProgramCounter (clk\_i, rst\_i, pc\_in\_i, pc\_out\_o)
  - module Adder (src1\_i, src2\_i, sum\_o)

    有兩個, 一個是 PC 的 Adder (PC <- PC + 4), 另一個是算要 Branch

    到哪裡 (位址)的 Adder
  - module Instr\_Memory (pc\_addr\_i, instr\_o)
  - module MUX\_2to1 (data0\_i, data1\_i, select\_i, data\_o) 有三個,一個是選擇指令的哪個部分作為 Write Register,另一個是 選擇 ALU 的 Source (從 Register 的值還是從 Instruction 的值),最 後一個是決定新的 PC 是否要採用 jump 的那個
  - module Reg\_File RF (clk\_i, rst\_i , RSaddr\_i, RTaddr\_i, RDaddr\_i, RDdata\_i, RegWrite\_i, RSdata\_o, RTdata\_o)
  - module Decoder (instr\_op\_i, RegWrite\_o, ALU\_op\_o, ALUSrc\_o, RegDst\_o, Branch\_o, Jump\_o, MemRead\_o, MemWrite\_o, MemtoReg\_o) 根據指令的 OP Field (高 6 bit)決定要送往各個單元的控制訊號, 相較於上次多了控制 jump、記憶體讀寫、以及 Memory 是否要寫回 Register 的訊號
  - module ALU\_Ctrl (funct\_i, ALUOp\_i, ALUCtrl\_o)
    根據 Decoder 送來的控制訊號 (aluop)以及 Instruction 的
    Function Field (如有需要的話)來決定 ALU 實際要執行的動作
  - module Sign\_Extend (data\_i, data\_o)
    把十六位元的數 extend 成三十二位元,並保持正負號不變
  - module ALU (src1\_i, src2\_i, ctrl\_i, result\_o, zero\_o)

    用 Behavioral 的方式實現,由 aluctrl 控制訊號來決定要執行什麼動作
  - module Shift\_Left\_Two\_32 (data\_i, data\_o)
    Shift Left 兩次等同於乘以 4, 因為一個 word 是四個 byte

#### 訊號分析

- Simple\_Single\_CPU.v:Single Cycle CPU 的主要架構
  - clk i:clock 訊號
  - rst\_i: reset 訊號
- ProgramCounter.v:每過一個 clock 更新一次 PC
  - clk i:clock 訊號
  - rst\_i: reset 訊號

- pc\_in\_i:新計算出來的PC
- pc out o:每過一個 clock 給 Instruction Memory 一個新的 PC
- Adder.v:把兩個 source 訊號相加後輸出
  - src1 i:32-bit 輸入
  - src2\_i:32-bit 輸入
  - sum o:相加後的 32-bit 輸出
- Instr\_Memory.v:由PC指向的位址去Fetch Instruction
  - pc addr i:輸入PC指向的位址
  - instr o:輸出 32-bit Instruction
- MUX 2to1.v:由控制訊號決定要輸出哪一個輸入訊號
  - data0\_i:1-bit 輸入
  - datal\_i:1-bit 輸入
  - select i:控制訊號
  - data o:1-bit 輸出
- Reg File.v:
  - clk i:clock 訊號
  - rst\_i:reset 訊號
  - RSaddr\_i:選擇 RS 暫存器
  - RTaddr i:選擇 RT 暫存器
  - RDaddr\_i:選擇 RD 暫存器
  - RDdata i:要寫入 RD 暫存器的資料
  - RegWrite i:控制是否要寫回暫存器
  - RSdata o:讀取到的 RS 暫存器的值
  - RTdata\_o:讀取到的 RT 暫存器的值
- Decoder.v:由 Instruction 來決定要發送往各個單元的控制訊號
  - instr op i: Instruction 的高 6 位元
  - RegWrite\_o:Register File 是否要寫回
  - ALU op o:送往 ALU Control 的控制訊號
  - ALUSrc o:控制 ALU 的第二個 Source 要採用哪一個
  - RegDst o:控制要寫回的 Register 是哪一個
  - Branch o:決定是否為 Branch 指令
  - Jump\_o:決定是否為 Jump 或其他跳躍指令
  - MemRead o:決定是否要寫入記憶體(通常是 sw 指令)
  - MemWrite o:決定是否要讀取記憶體(通常是 lw 指令)
  - MemtoReg\_o:決定是否要寫回暫存器
- ALU\_Ctrl.v:由 Instruction 及 Decoder 的控制訊號決定要對 ALU 進行什麼操作
  - funct\_i: Instruction 的低 6 位元

- ALUOp i: Decoder 送來的 2-bit 控制訊號
- ALUCtrl o:由上面兩個訊號決定實際要送往 ALU 的控制訊號
- Sign Extend.v:把16-bit 的訊號 extend 成 32-bit,並維持正負號
  - data\_i:16-bit 輸入訊號
  - data\_o:32-bit 輸出訊號
- ALU.v:運算邏輯單元
  - src1\_i:32-bit 輸入訊號
  - src2 i:32-bit 輸入訊號
  - ctrl i:4-bit 控制訊號
  - result\_o: 32-bit 計算的結果
  - zero\_o:判斷計算出來的結果是否為 0
- Shift\_Left\_Two\_32.v:把輸入進來的位址乘以 4
  - data\_i:32-bit 輸入進來的訊號(事實上是位址)
  - data\_o:32-bit 輸出訊號

## Finished part:

| • •         |       |        |        |         |         |        |    | CO    | lab3- | try — | vvp | a.out – | – 135×2 | 3    |   |      |      |   |    |     |     |   |
|-------------|-------|--------|--------|---------|---------|--------|----|-------|-------|-------|-----|---------|---------|------|---|------|------|---|----|-----|-----|---|
| Data Memory | =     |        | 1,     |         | 2,      | 0      | ,  |       | 0,    |       |     | 0,      | (       | θ,   |   | 0,   |      | 0 |    |     |     |   |
| Data Memory | =     |        | 0,     |         | 0,      | 0      | ,  |       | 0,    |       |     | 0,      | (       | θ,   |   | 0,   |      | 0 |    |     |     |   |
| Data Memory | r =   |        | 0,     |         | 0,      | 0      | ,  |       | 0,    |       |     | 0,      |         | θ,   |   | 0,   |      | 0 |    |     |     |   |
| Data Memory | =     |        | 0,     |         | 0,      | 0      | ,  |       | 0,    |       |     | 0,      | (       | θ,   |   | 0,   |      | 0 |    |     |     |   |
| Registers   |       |        |        |         |         |        |    |       |       |       |     |         |         |      |   |      |      |   |    |     |     |   |
| R0 =        | 0,    | R1 =   |        | 1,      | R2 =    |        | 2, | R3 =  |       | 3,    | R4  | =       | 4       | R5 : | = | 5,   | R6 : | = | 1, | R7  | =   | 2 |
| R8 =        | 4,    | R9 =   |        | 2,      | R10 =   |        | 0, | R11 = |       | 0,    | R12 | =       | 0       | R13  | = | 0,   | R14  | = | 0, | R1  | 5 = | 0 |
| R16 =       | 0,    | R17 =  |        | 0,      | R18 =   |        | 0, | R19 = |       | 0,    | R20 | =       | 0       | R21  | = | 0,   | R22  | = | 0, | R23 | 3 = | 0 |
| R24 =       | 0,    | R25 =  |        | 0,      | R26 =   |        | 0, | R27 = |       | 0,    | R28 | =       | 0       | R29  | = | 128, | R30  | = | 0, | R3: | 1 = | 0 |
| PC =        | 1284  |        |        |         |         |        |    |       |       |       |     |         |         |      |   |      |      |   |    |     |     |   |
| Data Memory | =     |        | 1,     |         | 2,      | 0      | ,  |       | 0,    |       |     | 0,      | (       | θ,   |   | 0,   |      | 0 |    |     |     |   |
| Data Memory | r =   |        | 0,     |         | 0,      | 0      | ,  |       | 0,    |       |     | 0,      |         | θ,   |   | 0,   |      | 0 |    |     |     |   |
| Data Memory | =     |        | 0,     |         | 0,      | 0      | ,  |       | 0,    |       |     | 0,      | (       | θ,   |   | 0,   |      | 0 |    |     |     |   |
| Data Memory | =     |        | 0,     |         | 0,      | 0      | ,  |       | 0,    |       |     | 0,      | (       | θ,   |   | 0,   |      | 0 |    |     |     |   |
| Registers   |       |        |        |         |         |        |    |       |       |       |     |         |         |      |   |      |      |   |    |     |     |   |
| R0 =        | 0,    | R1 =   |        | 1,      | R2 =    |        | 2, | R3 =  |       | 3,    | R4  | =       | 4       | R5 : | = | 5,   | R6 : | = | 1, | R7  | =   | 2 |
| R8 =        |       | R9 =   |        | 2,      | R10 =   |        | 0, | R11 = |       |       | R12 |         | 0       | R13  | = | 0,   | R14  | = | 0, | R1  | 5 = | 0 |
| R16 =       | 0,    | R17 =  |        | 0,      | R18 =   |        | 0, | R19 = |       | 0,    | R20 | =       | 0       | R21  | = | 0,   | R22  | = | 0, | R23 | 3 = | 0 |
| R24 =       | 0,    | R25 =  |        | 0,      | R26 =   |        | 0, | R27 = |       | 0,    | R28 | =       | 0       | R29  | = | 128, | R30  | = | 0, | R3: | 1 = | 0 |
| ** VVP Stop |       |        |        |         |         |        |    |       |       |       |     |         |         |      |   |      |      |   |    |     |     |   |
| ** Flushing | outp  | ut str | eams.  |         |         |        |    |       |       |       |     |         |         |      |   |      |      |   |    |     |     |   |
| ** Current  | simul | ation  | time i | is 1609 | 50000 1 | ticks. |    |       |       |       |     |         |         |      |   |      |      |   |    |     |     |   |
| >           |       |        |        |         |         |        |    |       |       |       |     |         |         |      |   |      |      |   |    |     |     |   |

CO\_P3\_test\_data1.txt 的實驗結果

| • •         |       |              |                |         | COlab3- | try — vvp | a.out — 1 | 135×23   |      |       |    |      |   |    |
|-------------|-------|--------------|----------------|---------|---------|-----------|-----------|----------|------|-------|----|------|---|----|
| Data Memory | r =   | 0,           | 0,             | 0,      | 0,      |           | 0,        | 0,       | 0,   | 0     |    |      |   |    |
| Data Memory | =     | 0,           | 0,             | 0,      | 0,      |           | 0,        | 0,       | 0,   | 0     |    |      |   |    |
| Data Memory | =     | 0,           | 0,             | 0,      | 0,      |           | 8,        | 2,       | 1,   | 68    |    |      |   |    |
| Data Memory | r =   | 2,           | 1,             | 68,     | 4,      |           | 3,        | 16,      | 0,   | 0     |    |      |   |    |
| Registers   |       |              |                |         |         |           |           |          |      |       |    |      |   |    |
| R0 =        | 0,    | R1 =         | 0, R2 =        | 5, R3 = |         | 0, R4     | =         | 0, R5 =  | 0,   | R6 =  | 0, | R7 = |   | 0  |
| R8 =        | 0,    | R9 =         | 1, R10 =       | 0, R11  | =       | 0, R12    | =         | 0, R13 = | 0,   | R14 = | 0, | R15  | = | 0  |
| R16 =       | 0,    | R17 =        | 0, R18 =       | 0, R19  | =       | 0, R26    | =         | 0, R21 = | 0,   | R22 = | 0, | R23  | = | 0  |
| R24 =       | 0,    | R25 =        | 0, R26 =       | 0, R27  | =       | 0, R28    | =         | 0, R29 = | 128, | R30 = | 0, | R31  | = | 16 |
| PC =        | 816   |              |                |         |         |           |           |          |      |       |    |      |   |    |
| Data Memory | =     | 0,           | 0,             | 0,      | 0,      |           | 0,        | 0,       | 0,   | 0     |    |      |   |    |
| Data Memory | =     | 0,           | 0,             | 0,      | 0,      |           | 0,        | 0,       | 0,   | 0     |    |      |   |    |
| Data Memory | =     | 0,           | 0,             | 0,      | 0,      |           | 8,        | 2,       | 1,   | 68    |    |      |   |    |
| Data Memory | =     | 2,           | 1,             | 68,     | 4,      |           | 3,        | 16,      | 0,   | 0     |    |      |   |    |
| Registers   |       |              |                |         |         |           |           |          |      |       |    |      |   |    |
| R0 =        | 0,    | R1 =         | 0, R2 =        | 5, R3 = |         | 0, R4     | =         | 0, R5 =  | 0,   | R6 =  | 0, | R7 = |   | 0  |
| R8 =        | 0,    | R9 =         | 1, R10 =       | 0, R11  | =       | 0, R12    | =         | 0, R13 = | 0,   | R14 = | 0, | R15  | = | 0  |
| R16 =       | 0,    | R17 =        | 0, R18 =       | 0, R19  | =       | 0, R26    | =         | 0, R21 = | 0,   | R22 = | 0, | R23  | = | 0  |
| R24 =       | 0,    | R25 =        | 0, R26 =       | 0, R27  | =       | 0, R28    | =         | 0, R29 = | 128, | R30 = | 0, | R31  | = | 16 |
| ** VVP Stop | (0) * | *            |                |         |         |           |           |          |      |       |    |      |   |    |
| ** Flushing | outp  | ut streams.  |                |         |         |           |           |          |      |       |    |      |   |    |
| ** Current  | simul | ation time i | s 16050000 tic | cs.     |         |           |           |          |      |       |    |      |   |    |
| >           |       |              |                |         |         |           |           |          |      |       |    |      |   |    |

CO\_P3\_test\_data2.txt 的實驗結果 兩題做出來的結果都跟助教提供的解答相同。

Problems you met and solutions:

這次實驗我遇到的問題大部分都在第二題,經過研究發現是跟 jal 指令有關 (藉由每個步驟會印出每個 Register 跟 Memory 的值),因為我一開始沒有正確 地把要返回的位址存在 Reg[31]中,也就是沒有把 link 的部分處理好,所以後來的結果會整個大亂。另外一個遇到的問題是因為提供的 diagram 跟實際上要完成的架構有些微不同,為了要釐清要添加跟刪減哪些控制訊號與線路,也花了蠻多時間。

# Summary:

這次的實驗相較於上次,多了存取記憶體的 lw \ sw 指令跟 jump \ jal 等跳躍指令。所以 Decoder 跟 ALU Ctrl 的設計都變得複雜了許多,要添加一些額外的控制訊號去處理。這些部分花費了我許多時間,包括要先回憶上次的內容 (都忘光光了),再來是歸納與整理每個指令對應的到控制訊號等等。透過這次實驗,算是瞭解了一個完整的 Single Cycle CPU應該如何設計與實踐。