# Lab 6 Report

# BY AUTOMAGICALLY

### sean murphy

U49850246 (33%)

### Jesse walton

U89823440 (33%)

## **AUSTIN MATTHEW**

U89904116 (33%)

### Introduction:

The purpose of this lab is to implement a system that can echo RS232 and respond to switch data simultaneously. This implementation requires the use of the KCPSM6 microcontroller (aka PicoBlaze), as well as the assembly code as programmed in pBlaze, to serve as the 'controller' of the project. It is also necessary to instantiate a UART and link it to the physical USB micro B connector using the port connector file.

While most of the code is prewritten, this lab serves as a walkthrough for our first time using the simulated embedded microcontroller. The flexibility of this design, and small space requirements allow for easy, 'drop-in' functionality of a microcontroller that allows for maximum functionality and utility.

After completing this lab, we expect to have a solid grasp on how the FPGA emulates a microcontroller and connects to it's instruction set to simulate a physical microcontroller physically programmed with assembly code. We also expect that, when we see how easy it is to implement this dynamic hardware with such a low time and cost overhead, we'll likely prefer implementing many future hardware designs this way.

# <u>Design</u>:

#### overview

At a high level, the design of this project is the construction of the KCPSM6 microcontroller, paired with its assembly code, along with the datapath and UART. The datapath connects the microcontroller to its various IO, specifically:

- interrupt
- out\_port[7:0]
- in\_port[7:0]
- port\_id[7:0]
- write\_strobe
- read\_strobe

The in\_port and out\_port are muxed by the port\_id line to allow the KCPSM6 instance to access multiple different hardware modules.

#### **functionality**

The functionality required for this project is implemented using the KCPSM6 embedded microcontroller and assembly code on the Spartan 6 FPGA. Since the KCPSM6 is essentially an emulated microprocessor with most structure predefined, the code required very little modification in Verilog. Once the KCPSM6 code was compiled into a verilog file, the only modification made was a change to the module name to match what was expected by the rest of the project.

This design requires the separate implementation of the microprocessor and datapath, both of which are assembled on the FPGA using Verilog and implemented using the Xilinx Project Manager. Again, since we are implementing such a common component as the UART, the structure is already predefined for the most part. The UART module did require us to update the connections to the microcontroller to properly mux the data and signals such as buffer\_full.

The microprocessor is implemented as a copy of the KCPSM6 along with assembly code to serve as the instruction set. The provided code was update to match the address length (4K instructions requires a 12bit address) and the instruction length (instructions are 18bits wide).

The KCPSM6 code was only slightly modified from our solutions to the previously assigned homework. Instead of three different modules for coldstart, led inverting, and loopback, a single program was created that would execute coldstart once then loop continuously between the led inverting and serial loopback.



**Full Schematic** 



# Zoomed upper half



Zoomed lower half

# **Testing:**

We took the following scenarios and tested them in the simulator and then again on the physical board.

- 1. Initial power on should output "Welcome to loopback!"
- 2. At any time, serial data transmitted to the FPGA should be echoed back.
- 3. At any time, the leds should reflect the inverted state of the switches

Capital "W" in reversed Ascii code. initiate/constant high signal at front and rear. Also start bit is present.



"We", both letters reversed in Ascii



#### Full "Welcome to loopback!"



#### Leds responding to switch positions



Information sitting on buffer, and then properly displaying after "welcome to loopback!"



### **Results:**

All test results were compared with both their conceptual and waveform diagrams. Initially, the echo function was not working, but was fixed with a change to a different serial communication terminal. After that change, each test returned results that were within their expected behavior, as a result, all diagnostic tests were a success.



### **Conclusion:**

In conclusion, this lab introduced the process of implementing the KCPSM6 microcontroller on the Spartan 6 FPGA from start to finish. In addition to implementing the microcontroller, we also programmed it by writing the assembly code and converting it to a verilog module. The assembly language was written in pBlaze IDE and converted into a hardware implementation of the code so that it could be implemented through the use of LUTs on the FPGA. A UART was created from a reference design as it is a common component and a datapath was constructed to connect the microcontroller to the external IO (via the switches and leds) and the UART, which was also connected to the external IO (via the USB port).

This was a very interesting lab as we've come full circle in designing and implementing discrete modules, the KCPSM6 microprocessor with assembly program and the external inputs/outputs. The UART gave us more experience with implementing predefined modules into our system so that modules can be reused without having to be recreated each time. This approach seems very similar to programming and makes designing complex systems much faster and easier.

It was very cool to see the software that we wrote, be converted into physical hardware emulation that was able to interact with the outside world and process data correctly. This project specifically gives you the feeling that you could create a system, as needed, for any situation. The flexibility of the FPGA, combined with the external ports to the physical world, as well as the ease of which it is programmed via the Xilinx IDE, makes this whole process incredibly simple. I can't imagine how long creating a similar project would have taken, given only traditional tools like logic gates and/ or designing and printing a circuit board or manufacturing a custom ASIC.