# Lemberg

# Wolfgang Puffitsch

Why do you pronounce VLIW with an "F" at the end?Because I also pronounce Lviv that way.

### **Contents**

| 1 | Opcode Formats                    | 2  |
|---|-----------------------------------|----|
|   | 1.1 Bundle Formats                | 2  |
|   | 1.2 Instruction Formats           | 3  |
| 2 | Register File                     | 5  |
|   | 2.1 General-Purpose Registers     | 5  |
|   | 2.2 Special Registers             |    |
| 3 | Operations                        | 7  |
|   | 3.1 Bit/Byte/Half-word Operations | 9  |
|   | 3.2 Compare Operations            |    |
|   | 3.3 Bit Test                      |    |
|   | 3.4 Flag Combination Operations   | 9  |
|   | 3.5 Branch Zero Operations        | 10 |
|   | 3.6 Jump Operations               | 10 |
|   | 3.7 Floating-Point Operations     |    |
|   | 3.7.1 Floating-Point Comparison   |    |
| 4 | Notes                             | 11 |

### 1 Opcode Formats

#### 1.1 Bundle Formats



#### 1.2 Instruction Formats

• Base format **B**:

| 0 | 1 | 2  | 3  | 4 | 5 | 6 | 7   | 8   | 9  | 10 | 11 | 12  | 13 | 14 | 15 | 16 | 17 | 18  | 19  | 20 | 21 | 22 | 23 | 24 | 25 |
|---|---|----|----|---|---|---|-----|-----|----|----|----|-----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|
|   | C | рC | od | е |   |   | sro | Re  | g1 |    |    | sro | Re | g2 |    |    | de | stR | .eg |    | 0  | С  | I  | 7  |    |
|   | C | рC | od | е |   |   | sr  | cRe | eg |    |    | i   | mn | 1  |    |    | de | stR | .eg |    | 1  | С  | I  | 7  |    |

• Comparison format  ${\bf C}$ :

| 0 | 1 | 2  | 3  | 4 | 5 | 6 | 7   | 8   | 9  | 10 | 11 | 12  | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 |
|---|---|----|----|---|---|---|-----|-----|----|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|
|   | C | рС | od | е |   |   | src | Re  | g1 |    |    | sro | Re | g2 |    |    | op |    | de | st | 0  | С  | I  | 7  |    |
|   | C | рС | od | е |   |   | sr  | cRe | eg |    |    | i   | mn | 1  |    |    | op |    | de | st | 1  | С  | I  | 7  |    |

• Flag combination format **X**:

| 0 | 1 | 2  | 3   | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 |
|---|---|----|-----|---|---|---|---|---|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
|   | C | рC | Cod | e |   | - | _ | ( | d | -  | _  | s  | 1  | _  | _  | s  | 2  | i1 | i2 | О  | p  | С  | I  | 7  |    |

TODO: Change to format C (?)

• Floating-point format **F**:

| 0 | 1 | 2  | 3  | 4 | 5 | 6 | 7  | 8  | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 |
|---|---|----|----|---|---|---|----|----|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
|   | C | рС | od | е |   |   | de | st |   |    | sr | c1 |    |    | sr | c2 |    |    | o  | p  |    | С  | I  | 7  |    |

• Global address format **G**:

| 0 | 1 | 2  | 3  | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15   | 16  | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 |
|---|---|----|----|---|---|---|---|---|---|----|----|----|----|----|------|-----|----|----|----|----|----|----|----|----|----|
|   | C | рC | od | е |   |   |   |   |   |    |    |    |    | ad | .dre | ess |    |    |    |    |    |    |    |    |    |

• Global address load format **H**:

| 0 | 1  | 2 | 3 | 4   | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15  | 16  | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 |
|---|----|---|---|-----|---|---|---|---|---|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|----|----|
| c | рС |   | ( | les | t |   |   |   |   |    |    |    |    | ad | dre | ess |    |    |    |    |    |    |    |    |    |

dest values 000-011 address r0-r3, values 100-111 address r16-r18.

• Immediate format I:

| 0 | 1 | 2  | 3   | 4 | 5 | 6 | 7  | 8   | 9   | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 |
|---|---|----|-----|---|---|---|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
|   | C | рC | ode | e |   |   | de | stR | .eg |    |    |    |    |    | i  | mn | n  |    |    |    |    | С  | I  | 7  |    |

• Branch format J:

| 0 | 1 | 2  | 3  | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13   | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 |
|---|---|----|----|---|---|---|---|---|---|----|----|----|------|----|----|----|----|----|----|----|----|----|----|----|----|
|   | ( | рС | od | е |   |   |   |   |   |    |    | 0  | ffse | et |    |    |    |    |    |    | d  | С  | I  | 7  |    |

• Branch compare zero format **Z**:

| 0 | 1 | 2  | 3  | 4 | 5 | 6 | 7 | 8   | 9 | 10 | 11 | 12 | 13 | 14 | 15  | 16  | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 |
|---|---|----|----|---|---|---|---|-----|---|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|----|----|
|   | C | рC | od | e |   |   |   | src |   |    |    |    |    |    | off | set |    |    |    |    | d  |    | op |    |    |

#### • Load format $\mathbf{L}$ :

| 0 | 1 | 2  | 3  | 4 | 5 | 6 | 7   | 8   | 9   | 10 | 11 | 12 | 13 | 14 | 15 | 16   | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 |
|---|---|----|----|---|---|---|-----|-----|-----|----|----|----|----|----|----|------|----|----|----|----|----|----|----|----|----|
|   | C | рС | od | е |   |   | ade | drR | leg |    |    |    |    |    | 0  | ffse | et |    |    |    |    | С  | F  | 1. |    |

#### • Store format **S**:

| 0 | 1 | 2  | 3  | 4 | 5 | 6 | 7   | 8   | 9   | 10 | 11 | 12 | 13   | 14 | 15 | 16 | 17 | 18   | 19 | 20 | 21 | 22 | 23 | 24  | 25 |
|---|---|----|----|---|---|---|-----|-----|-----|----|----|----|------|----|----|----|----|------|----|----|----|----|----|-----|----|
|   | C | рC | od | е |   |   | ado | lrR | leg |    |    | va | ılRe | eg |    |    | О  | ffse | et |    | 0  | С  | I  | 7   |    |
|   | C | рС | od | е |   |   | ado | drR | leg |    |    | i  | mn   | 1  |    |    | O  | ffse | et |    | 1  | С  | I  | 7.7 |    |

 $c\,\dots$  condition: 1  $\dots$  if true, 0  $\dots$  if false

 $F\dots$  condition flag to use

d ... delayed branch

# 2 Register File

# 2.1 General-Purpose Registers

| T1    | Masses | Dayres a a a                 |
|-------|--------|------------------------------|
| Index | Name   | Purpose                      |
| 0     | r0     | global reg 0                 |
| 1     | r1     | global reg 1                 |
| 2     | r2     | global reg 2                 |
| 3     | r3     | global reg 3                 |
| 4     | r4     | global reg 4                 |
| 5     | r5     | global reg 5                 |
| 6     | r6     | global reg 6                 |
| 7     | r7     | global reg 7                 |
| 8     | r8     | global reg 8                 |
| 9     | r9     | global reg 9                 |
| 10    | r10    | global reg 10                |
| 11    | r11    | global reg 11                |
| 12    | r12    | global reg 12                |
| 13    | r13    | global reg 13                |
| 14    | r14    | global reg 14, frame pointer |
| 15    | r15    | global reg 15, stack pointer |
| 16    | r16    | local reg 0                  |
| 17    | r17    | local reg 1                  |
| 18    | r18    | local reg 2                  |
| 19    | r19    | local reg 3                  |
| 20    | r20    | local reg 4                  |
| 21    | r21    | local reg 5                  |
| 22    | r22    | local reg 6                  |
| 23    | r23    | local reg 7                  |
| 24    | r24    | local reg 8                  |
| 25    | r25    | local reg 9                  |
| 26    | r26    | local reg 10                 |
| 27    | r27    | local reg 11                 |
| 28    | r28    | local reg 12                 |
| 29    | r29    | local reg 13                 |
| 30    | r30    | local reg 14, reserved       |
| 31    | r31    | memory load result           |

# 2.2 Special Registers

| Index | Name         | Purpose                               |
|-------|--------------|---------------------------------------|
| 0     | \$c0         | Condition flag 0, global, always true |
| 1     | \$c0<br>\$c1 | Condition flag 1, global              |
| 2     | \$c1<br>\$c2 | Condition flag 2, global              |
| 3     | \$c2<br>\$c3 | Condition flag 3, global              |
|       | ·            |                                       |
| 4     | \$mul0       | Multiplication result 0, per-cluster  |
| 5     | \$mul1       | Multiplication result 1, per-cluster  |
| 6     | \$rb         | Return base, global                   |
| 7     | \$ro         | Return offset, global                 |
| 8     | \$ba         | Base address, read only, global       |
| 9     | ?            |                                       |
| 10    | ?            |                                       |
| 11    | ?            |                                       |
| 12    | ?            |                                       |
| 13    | ?            |                                       |
| 14    | ?            |                                       |
| 15    | ?            |                                       |
| 16    | \$f0, \$d0   | FPU register 0                        |
| 17    | \$f1         | FPU register 1                        |
| 18    | \$f2, \$d1   | FPU register 2                        |
| 19    | \$f3         | FPU register 3                        |
| 20    | \$f4, \$d2   | FPU register 4                        |
| 21    | \$f5         | FPU register 5                        |
| 22    | \$f6, \$d3   | FPU register 6                        |
| 23    | <b>\$</b> f7 | FPU register 7                        |
| 24    | \$f8, \$d4   | FPU register 8                        |
| 25    | <b>\$</b> f9 | FPU register 9                        |
| 26    | \$f10, \$d5  | FPU register 10                       |
| 27    | \$f11        | FPU register 11                       |
| 28    | \$f12, \$d6  | FPU register 12                       |
| 29    | \$f13        | FPU register 13                       |
| 30    | \$f14, \$d7  | FPU register 14                       |
| 31    | \$f15        | FPU register 15                       |

# **3 Operations**

| Opcode  | Name         | Fmt | Unit | Semantics                                                       |  |
|---------|--------------|-----|------|-----------------------------------------------------------------|--|
|         | Arithmetic   |     |      |                                                                 |  |
| 00 0000 | add          | В   | A    | dest = src1 + src2                                              |  |
| 00 0001 | sub          | В   | Α    | dest = src1 - src2                                              |  |
| 00 0010 | addi         | I   | A    | dest += src1                                                    |  |
| 00 0011 | s1add        | В   | A    | dest = src1 + src2*2                                            |  |
| 00 0100 | s2add        | В   | A    | dest = src1 + src2*4                                            |  |
| 00 0101 | and          | В   | A    | dest = src1 & src2                                              |  |
| 00 0110 | or           | В   | A    | dest = src1   src2                                              |  |
| 00 0111 | xor          | В   | A    | dest = src1 ^ src2                                              |  |
| 00 1000 | sl           | В   | Α    | dest = src1 << src2                                             |  |
| 00 1001 | sr           | В   | Α    | dest = src1 >>> src2                                            |  |
| 00 1010 | sra          | В   | A    | dest = src1 >> src2                                             |  |
| 00 1011 | rl           | В   | A    | dest = (src1 << src2) (src1 >>> (32-src2))                      |  |
| 00 1100 | mul          | В   | A    | \$mul = src1 * src2                                             |  |
| 00 1101 | carr         | В   | A    | <pre>dest = ((uint64_t)src1+(uint64_t)src2)&gt;&gt;&gt;32</pre> |  |
| 00 1110 | borr         | В   | A    | <pre>dest = ((uint64_t)src1-(uint64_t)src2)&gt;&gt;&gt;32</pre> |  |
| 00 1111 | bbh          | В   | A    | bit/byte/half-word operation (see Section 3.1)                  |  |
|         |              |     |      | _                                                               |  |
| 010 000 | ?            |     |      |                                                                 |  |
| 010 001 | ?            |     |      |                                                                 |  |
| 010 010 | ?            |     |      |                                                                 |  |
| 010 011 | ?            |     |      |                                                                 |  |
|         |              |     |      | Conditions                                                      |  |
| 010 100 | стр          | С   | A    | dest = src1 op src2, signed, (see Section 3.2)                  |  |
| 010 101 | cmpu         | C   | Α    | dest = src1 op src2, unsigned, (see Section 3.2)                |  |
| 010 110 | btest        | C   | A    | dest = $(src1 \& (1 \ll src))$ op 0 $(see Section 3.3)$         |  |
| 010 111 | comb         | X   | A    | flag combination operation (see Section 3.4)                    |  |
|         |              |     |      | Constants                                                       |  |
| 0110 00 | ldi          | I   | A    | dest = imm, signed                                              |  |
| 0110 01 | ldiu         | I   | A    | dest = imm, unsigned                                            |  |
| 0110 10 | ldim         | I   | A    | dest  = imm << 11, signed                                       |  |
| 0110 11 | ldih         | I   | A    | dest  = imm << 21                                               |  |
|         | Flow Control |     |      |                                                                 |  |
| 0111 00 | br           | J   | J    | pc = pc+offset                                                  |  |
| 0111 01 | brz          | Z   | Ĵ    | if (src op 0) pc = pc+offset (see Section 3.5)                  |  |
| 0111 10 | jop          | В   | J,M  | jump operation (see Section 3.6)                                |  |
| 0111 11 | callg        | G   | J,M  | <pre>\$rb = \$ba, \$ro = pc, \$ba = addr*4, pc = 0</pre>        |  |
|         |              |     |      |                                                                 |  |

|         |        |   |   | Memory Accesses                                          |
|---------|--------|---|---|----------------------------------------------------------|
| 10 0000 | stm.a  | S | M | [addr+offset*4] = val, all caches, int32_t               |
| 10 0001 | stmh.a | S | M | $[addr+offset*2] = val, all caches, int16_t$             |
| 10 0010 | stmb.a | S | M | <pre>[addr+offset] = val, all caches, int8_t</pre>       |
| 10 0011 | stm.s  | S | M | $[addr+offset*4] = val, stack cache, int32_t$            |
| 10 0100 | stmh.s | S | M | $[addr+offset*2] = val, stack cache, int16_t$            |
| 10 0101 | stmb.s | S | M | <pre>[addr+offset] = val, stack cache, int8_t</pre>      |
| 10 0110 | ldm.b  | L | M | issue r31 = [addr+offset], bypass caches                 |
| 10 0111 | ldm.d  | L | M | issue r31 = [addr+offset], direct mapped cache           |
| 10 1000 | ldm.f  | L | M | issue r31 = [addr+offset], fully assoc. cache            |
| 10 1001 | ldm.s  | L | M | issue r31 = [addr+offset], stack cache                   |
| 10 1010 | ldmg.d | G | M | issue r31 = [addr*4], direct mapped cache                |
| 10 1011 | ldmr.f | S | M | issue r31 = $[addr+(val < offset)]$ , fully assoc. cache |
|         |        |   |   | Specials                                                 |
| 1011 00 | ldx    | В | A | dest = src1, src1 refers to special register             |
| 1011 01 | stx    | В | A | dest = src1, dest refers to special register             |
| 1011 10 | fop    | F | F | floating-point operation (see Section 3.7)               |
| 1011 11 | wb.s   | L | M | write back data from stack cache                         |
|         |        |   | ( | Global Address Constants                                 |
| 110     | ldga   | Н | A | dest = address*4, unsigned                               |
|         |        |   |   | -                                                        |
| 111 000 | ?      |   |   |                                                          |
| 111 001 | ?      |   |   |                                                          |
| 111 010 | ?      |   |   |                                                          |
| 111 011 | ?      |   |   |                                                          |
| 111 100 | ?      |   |   |                                                          |
| 111 101 | ?      |   |   |                                                          |
|         | _      |   |   |                                                          |
| 111 110 | ?      |   |   |                                                          |

### 3.1 Bit/Byte/Half-word Operations

| Src2   | Name                  | Semantics                                 |  |  |  |  |
|--------|-----------------------|-------------------------------------------|--|--|--|--|
|        | Sub-Word Extraction   |                                           |  |  |  |  |
| 000 00 | sext8                 | dest = (int8_t)src1                       |  |  |  |  |
| 000 01 | sext16                | $dest = (int16_t)src1$                    |  |  |  |  |
| 000 10 | zext8                 | $dest = (uint8_t)src1$                    |  |  |  |  |
| 000 11 | zext16                | $dest = (uint16_t)src1$                   |  |  |  |  |
|        |                       | Bit Counting                              |  |  |  |  |
| 001 00 | clz                   | count leading zeros                       |  |  |  |  |
| 001 01 | ctz                   | count trailing zeros                      |  |  |  |  |
| 001 10 | pop                   | count ones                                |  |  |  |  |
| 001 11 | par                   | compute parity                            |  |  |  |  |
|        | Sub-Word Memory Loads |                                           |  |  |  |  |
| 010 00 | msext8                | dest = (int8_t)(r31 >> 8*(src1 & 3))      |  |  |  |  |
| 010 01 | msext16               | $dest = (int16_t)(r31 >> 8*(src1 \& 2))$  |  |  |  |  |
| 010 10 | mzext8                | dest = $(uint8_t)(r31 >> 8*(src1 \& 3))$  |  |  |  |  |
| 010 11 | mzext16               | $dest = (uint16_t)(r31 >> 8*(src1 \& 2))$ |  |  |  |  |

### **3.2 Compare Operations**

| Op  | Name | Semantics                           |
|-----|------|-------------------------------------|
| 000 | eq   | dest = (src1 == src2)               |
| 001 | ne   | dest = (src1 != src2)               |
| 010 | lt   | dest = (src1 < src2)                |
| 011 | ge   | <pre>dest = (src1 &gt;= src2)</pre> |
| 100 | le   | <pre>dest = (src1 &lt;= src2)</pre> |
| 101 | gt   | dest = (src1 > src2)                |

# 3.3 Bit Test

| Op | Semantics                                                            |  |  |
|----|----------------------------------------------------------------------|--|--|
|    | dest = (src1 & (1 << src)) != 0)<br>dest = (src1 & (1 << src)) == 0) |  |  |

### **3.4 Flag Combination Operations**

| Op | Name | Semantics                   |
|----|------|-----------------------------|
| 00 | and  | $d = (i1 ^ s1) & (i2 ^ s2)$ |
| 01 | or   | $d = (i1 ^ s1)   (i2 ^ s2)$ |
| 10 | xor  | $d = (i1 ^ s1) ^ (i2 ^ s2)$ |

### **3.5 Branch Zero Operations**

| Op  | Name | Semantics                     |
|-----|------|-------------------------------|
| 000 | eq   | if (src == 0) pc = pc+offset  |
| 001 | ne   | if (src != 0) pc = pc+offset  |
| 010 | lt   | if (src < 0) pc = pc+offset   |
| 011 | ge   | if (src >= 0) pc = pc+offset  |
| 100 | le   | if (src <= 0) pc = pc+offset  |
| 101 | gt   | if $(src > 0)$ pc = pc+offset |

### 3.6 Jump Operations

| Src2                       | Name | Semantics                                                                               |
|----------------------------|------|-----------------------------------------------------------------------------------------|
| 000 00<br>000 01<br>000 10 | call | <pre>pc = src1 \$rb = \$ba, \$ro = pc, \$ba = src1, pc = 0 \$ba = \$rb, pc = \$ro</pre> |

# 3.7 Floating-Point Operations

| Op   | Src2 | Name  | Semantics                                                                                              |
|------|------|-------|--------------------------------------------------------------------------------------------------------|
| 0000 | -    | fadd  | dest = src1 + src2, single                                                                             |
| 0001 | -    | fsub  | dest = src1 - src2, single                                                                             |
| 0010 | -    | fmul  | <pre>dest = src1 * src2, single</pre>                                                                  |
| 0011 | -    | fmac  | <pre>dest += src1 * src2, single</pre>                                                                 |
| 0100 | -    | dadd  | dest = src1 + src2, double                                                                             |
| 0101 | -    | dsub  | dest = src1 - src2, double                                                                             |
| 0110 | -    | dmul  | <pre>dest = src1 * src2, double</pre>                                                                  |
| 0111 | -    | dmac  | dest += src1 * src2, double                                                                            |
| 1000 | -    | fcmp  | comparison, single $\rightarrow$ int32_t (see Section 3.7.1)                                           |
| 1001 | -    | dcmp  | comparison, double $\rightarrow$ int32_t (see Section 3.7.1)                                           |
| 1010 | -    | ?     |                                                                                                        |
| 1011 | -    | ?     |                                                                                                        |
| 1100 | -    | ?     |                                                                                                        |
| 1101 | -    | ?     |                                                                                                        |
| 1110 | -    | ?     |                                                                                                        |
| 1111 | 0000 | fmov  | <pre>dest = src1, single</pre>                                                                         |
| 1111 | 0001 | fneg  | <pre>dest = -src1, single</pre>                                                                        |
| 1111 | 0010 | fabs  | <pre>dest = abs(src1), single</pre>                                                                    |
| 1111 | 0011 | fzero | dest = 0.0, single                                                                                     |
| 1111 | 0100 | dmov  | <pre>dest = src1, double</pre>                                                                         |
| 1111 | 0101 | dneg  | <pre>dest = -src1, double</pre>                                                                        |
| 1111 | 0110 | dabs  | <pre>dest = abs(src1), double</pre>                                                                    |
| 1111 | 0111 | dzero | dest = 0.0, double                                                                                     |
| 1111 | 1000 | rnd   | $\texttt{dest} \; = \; (\texttt{float})  \texttt{src1},  \texttt{double} \to \texttt{single}$          |
| 1111 | 1001 | ext   | $\texttt{dest} \; = \; (\texttt{double})  \texttt{src1},  \texttt{single} \rightarrow \texttt{double}$ |
| 1111 | 1010 | si2sf | $\texttt{dest} \; = \; (\texttt{float})  \texttt{src1},  int 32\_t \rightarrow single$                 |
| 1111 | 1011 | si2df | $\texttt{dest} \; = \; (\texttt{double})  \texttt{src1},  int \\ 32\_t \rightarrow \texttt{double}$    |
| 1111 | 1100 | sf2si | $\texttt{dest} \; = \; (\texttt{int})  \texttt{src1},  \texttt{single} \rightarrow \texttt{int} 32\_t$ |
| 1111 | 1101 | df2si | $\texttt{dest}  =  (\texttt{int})  \texttt{src1},  double \rightarrow int32\_t$                        |
|      |      |       |                                                                                                        |

#### 3.7.1 Floating-Point Comparison

| Result Bit | Semantics                                                |
|------------|----------------------------------------------------------|
| 0          | <pre>src1 == src2 &amp;&amp; !unord(src1, src2)</pre>    |
| 1          | <pre>src1 != src2 &amp;&amp; !unord(src1, src2)</pre>    |
| 2          | <pre>src1 &lt; src2 &amp;&amp; !unord(src1, src2)</pre>  |
| 3          | <pre>src1 &lt;= src2 &amp;&amp; !unord(src1, src2)</pre> |
| 4          | <pre>src1 &gt; src2 &amp;&amp; !unord(src1, src2)</pre>  |
| 5          | <pre>src1 &gt;= src2 &amp;&amp; !unord(src1, src2)</pre> |
| 6          | !unord(src1, src2)                                       |
| 7          | unord(src1, src2)                                        |
| 8          | <pre>src1 == src2    unord(src1, src2)</pre>             |
| 9          | <pre>src1 != src2    unord(src1, src2)</pre>             |
| 10         | <pre>src1 &lt; src2    unord(src1, src2)</pre>           |
| 11         | <pre>src1 &lt;= src2    unord(src1, src2)</pre>          |
| 12         | <pre>src1 &gt; src2    unord(src1, src2)</pre>           |
| 13         | <pre>src1 &gt;= src2    unord(src1, src2)</pre>          |

#### 4 Notes

- Stores to the stack are write-back, stores to other caches are write-through. Stores do not pull data into the caches (no write allocation).
- Support for floating-point operations is optional.
- Branches use a delay-slot if bit d is set, and do not use a delay slot if it is cleared
- Loading from \$mul registers adds src2 to the value.