

# DDR3 SDRAM SODIMM

MT8JSF12864HZ - 1GB MT8JSF25664HZ - 2GB

### **Features**

- DDR3 functionality and operations supported as defined in the component data sheet
- 204-pin, small-outline dual in-line memory module (SODIMM)
- Fast data transfer rates: PC3-12800, PC3-10600, PC3-8500, or PC3-6400
- 1GB (128 Meg x 64)
- 2GB (256 Meg x 64)
- $V_{DD} = 1.5V \pm 0.075V$
- $V_{DDSPD} = +3.0V \text{ to } +3.6V$
- · Nominal and dynamic on-die termination (ODT) for data, strobe, and mask signals
- · Single rank
- On-board I<sup>2</sup>C temperature sensor with integrated serial presence-detect (SPD) EEPROM
- 8 internal device banks
- Fixed burst chop (BC) of 4 and burst length (BL) of 8 via the mode register set (MRS)
- Selectable BC4 or BL8 on-the-fly (OTF)
- Gold edge contacts
- · Halogen-free
- · Fly-by topology
- · Terminated control, command, and address bus

#### Figure 1: 204-Pin SODIMM (MO-268 R/C B)

Module height: 30.0mm (1.18in)



| Options                                               | Marking |
|-------------------------------------------------------|---------|
| <ul> <li>Operating temperature<sup>1</sup></li> </ul> |         |
| - Commercial (0°C ≤ $T_A$ ≤ +70°C)                    | None    |
| - Industrial ( $-40$ °C ≤ $T_A$ ≤ $+85$ °C)           | I       |
| • Package                                             |         |
| <ul> <li>204-pin DIMM (halogen-free)</li> </ul>       | Z       |
| <ul> <li>Frequency/CAS latency</li> </ul>             |         |
| - 1.25ns @ CL = 11 (DDR3-1600)                        | -1G6    |
| -1.5ns @ CL = 9 (DDR3-1333)                           | -1G4    |
| -1.87ns @ CL = 7 (DDR3-1066)                          | -1G1    |

Note: 1. Contact Micron for industrial temperature module offerings.

#### **Table 1: Key Timing Parameters**

| Speed | Industry     |         | Data Rate (MT/s) |               |        |        |               |               | <sup>t</sup> RCD | <sup>t</sup> RP | <sup>t</sup> RC |
|-------|--------------|---------|------------------|---------------|--------|--------|---------------|---------------|------------------|-----------------|-----------------|
| Grade | Nomenclature | CL = 11 | <b>CL</b> = 10   | <b>CL</b> = 9 | CL = 8 | CL = 7 | <b>CL</b> = 6 | <b>CL</b> = 5 | (ns)             | (ns)            | (ns)            |
| -1G6  | PC3-12800    | 1600    | 1333             | 1333          | 1066   | 1066   | 800           | 667           | 13.125           | 13.125          | 48.125          |
| -1G4  | PC3-10600    | _       | 1333             | 1333          | 1066   | 1066   | 800           | 667           | 13.125           | 13.125          | 49.125          |
| -1G1  | PC3-8500     | _       | _                | _             | 1066   | 1066   | 800           | 667           | 13.125           | 13.125          | 50.625          |
| -1G0  | PC3-8500     | _       | _                | _             | 1066   | _      | 800           | 667           | 15               | 15              | 52.5            |
| -80C  | PC3-6400     | _       | _                | _             | _      | _      | 800           | 800           | 12.5             | 12.5            | 50              |
| -80B  | PC3-6400     | _       | _                | _             | _      | _      | 800           | 667           | 15               | 15              | 52.5            |

### **Table 2: Addressing**

| Parameter            | 1GB               | 2GB               |
|----------------------|-------------------|-------------------|
| Refresh count        | 8K                | 8K                |
| Row address          | 16K A[13:0]       | 32K A[14:0]       |
| Device bank address  | 8 BA[2:0]         | 8 BA[2:0]         |
| Device configuration | 1Gb (128 Meg x 8) | 2Gb (256 Meg x 8) |
| Column address       | 1K A[9:0]         | 1K A[9:0]         |
| Module rank address  | 1 SO#             | 1 S0#             |

### Table 3: Part Numbers and Timing Parameters - 1GB Modules

Base device: MT41J128M8, 1 1Gb DDR3 SDRAM

| Part Number <sup>2</sup> | Module<br>Density | Configuration | Module<br>Bandwidth | Memory Clock/<br>Data Rate | Clock Cycles<br>(CL- <sup>t</sup> RCD- <sup>t</sup> RP) |
|--------------------------|-------------------|---------------|---------------------|----------------------------|---------------------------------------------------------|
| MT8JSF12864H(I)Z-1G6     | 1GB               | 128 Meg x 64  | 12.8 GB/s           | 1.25ns/1600 MT/s           | 11-11-11                                                |
| MT8JSF12864H(I)Z-1G4     | 1GB               | 128 Meg x 64  | 10.6 GB/s           | 1.5ns/1333 MT/s            | 9-9-9                                                   |
| MT8JSF12864H(I)Z-1G1     | 1GB               | 128 Meg x 64  | 8.5 GB/s            | 1.87ns/1066 MT/s           | 7-7-7                                                   |

### Table 4: Part Numbers and Timing Parameters - 2GB Modules

Base device: MT41J256M8.1 2Gb DDR3 SDRAM

| Part Number <sup>22</sup> | Module<br>Density | Configuration | Module<br>Bandwidth | Memory Clock/<br>Data Rate | Clock Cycles<br>(CL- <sup>t</sup> RCD- <sup>t</sup> RP) |
|---------------------------|-------------------|---------------|---------------------|----------------------------|---------------------------------------------------------|
| MT8JSF25664H(I)Z-1G6      | 2GB               | 256 Meg x 64  | 12.8 GB/s           | 1.25ns/1600 MT/s           | 11-11-11                                                |
| MT8JSF25664H(I)Z-1G4      | 2GB               | 256 Meg x 64  | 10.6 GB/s           | 1.5ns/1333 MT/s            | 9-9-9                                                   |
| MT8JSF25664H(I)Z-1G1      | 2GB               | 256 Meg x 64  | 8.5 GB/s            | 1.87ns/1066 MT/s           | 7-7-7                                                   |

1. The data sheet for the base device can be found on Micron's Web site.

2. All part numbers end with a two-place code (not shown) that designates component and PCB revisions. Consult factory for current revision codes. Example: MT8JSF12864HZ-1G1D1.

# 1GB, 2GB (x64, SR) 204-Pin Halogen-Free DDR3 SDRAM SODIMM Pin Assignments and Descriptions

# **Pin Assignments and Descriptions**

**Table 5: Pin Assignments** 

|     | 204-Pin DDR3 SODIMM Front |     |                 |     |                 |     |                 |     | 204             | -Pin DDR3 | SODI            | MM Back |                 |     |                 |
|-----|---------------------------|-----|-----------------|-----|-----------------|-----|-----------------|-----|-----------------|-----------|-----------------|---------|-----------------|-----|-----------------|
| Pin | Symbol                    | Pin | Symbol          | Pin | Symbol          | Pin | Symbol          | Pin | Symbol          | Pin       | Symbol          | Pin     | Symbol          | Pin | Symbol          |
| 1   | V <sub>REFDQ</sub>        | 53  | DQ19            | 105 | $V_{DD}$        | 157 | DQ42            | 2   | V <sub>SS</sub> | 54        | V <sub>SS</sub> | 106     | $V_{DD}$        | 158 | DQ46            |
| 3   | V <sub>SS</sub>           | 55  | V <sub>SS</sub> | 107 | A10             | 159 | DQ43            | 4   | DQ4             | 56        | DQ28            | 108     | BA1             | 160 | DQ47            |
| 5   | DQ0                       | 57  | DQ24            | 109 | BA0             | 161 | V <sub>SS</sub> | 6   | DQ5             | 58        | DQ29            | 110     | RAS#            | 162 | $V_{SS}$        |
| 7   | DQ1                       | 59  | DQ25            | 111 | $V_{DD}$        | 163 | DQ48            | 8   | V <sub>SS</sub> | 60        | $V_{SS}$        | 112     | $V_{DD}$        | 164 | DQ52            |
| 9   | $V_{SS}$                  | 61  | $V_{SS}$        | 113 | WE#             | 165 | DQ49            | 10  | DQS0#           | 62        | DQ3#            | 114     | S0#             | 166 | DQ53            |
| 11  | DM0                       | 63  | DM3             | 115 | CAS#            | 167 | V <sub>SS</sub> | 12  | DQS0            | 64        | DQ3             | 116     | ODT0            | 168 | $V_{SS}$        |
| 13  | $V_{SS}$                  | 65  | $V_{SS}$        | 117 | $V_{DD}$        | 169 | DQS6#           | 14  | V <sub>SS</sub> | 66        | $V_{SS}$        | 118     | $V_{DD}$        | 170 | DM6             |
| 15  | DQ2                       | 67  | DQ26            | 119 | A13             | 171 | DQS6            | 16  | DQ6             | 68        | DQ30            | 120     | NC              | 172 | $V_{SS}$        |
| 17  | DQ3                       | 69  | DQ27            | 121 | NC              | 173 | V <sub>SS</sub> | 18  | DQ7             | 70        | DQ31            | 122     | NC              | 174 | DQ54            |
| 19  | $V_{SS}$                  | 71  | $V_{SS}$        | 123 | $V_{DD}$        | 175 | DQ50            | 20  | V <sub>SS</sub> | 72        | $V_{SS}$        | 124     | $V_{DD}$        | 176 | DQ55            |
| 21  | DQ8                       | 73  | CKE0            | 125 | NC              | 177 | DQ51            | 22  | DQ12            | 74        | NC              | 126     | $V_{REFCA}$     | 178 | $V_{SS}$        |
| 23  | DQ9                       | 75  | $V_{DD}$        | 127 | $V_{SS}$        | 179 | V <sub>SS</sub> | 24  | DQ13            | 76        | $V_{DD}$        | 128     | $V_{SS}$        | 180 | DQ60            |
| 25  | $V_{SS}$                  | 77  | NC              | 129 | DQ32            | 181 | DQ56            | 26  | V <sub>SS</sub> | 78        | NC              | 130     | DQ36            | 182 | DQ61            |
| 27  | DQS1#                     | 79  | BA2             | 131 | DQ33            | 183 | DQ57            | 28  | DM1             | 80        | NF/A14          | 132     | DQ37            | 184 | $V_{SS}$        |
| 29  | DQS1                      | 81  | $V_{DD}$        | 133 | $V_{SS}$        | 185 | V <sub>SS</sub> | 30  | RESET#          | 82        | $V_{DD}$        | 134     | $V_{SS}$        | 186 | DQS7#           |
| 31  | $V_{SS}$                  | 83  | A12             | 135 | DQS4#           | 187 | DM7             | 32  | V <sub>SS</sub> | 84        | A11             | 136     | DM4             | 188 | DQS7            |
| 33  | DQ10                      | 85  | A9              | 137 | DQS4            | 189 | V <sub>SS</sub> | 34  | DQ14            | 86        | A7              | 138     | $V_{SS}$        | 190 | $V_{SS}$        |
| 35  | DQ11                      | 87  | $V_{DD}$        | 139 | $V_{SS}$        | 191 | DQ58            | 36  | DQ15            | 88        | $V_{DD}$        | 140     | DQ38            | 192 | DQ62            |
| 37  | $V_{SS}$                  | 89  | A8              | 141 | DQ34            | 193 | DQ59            | 38  | V <sub>SS</sub> | 90        | A6              | 142     | DQ39            | 194 | DQ63            |
| 39  | DQ16                      | 91  | A5              | 143 | DQ35            | 195 | V <sub>SS</sub> | 40  | DQ20            | 92        | A4              | 144     | $V_{SS}$        | 196 | $V_{SS}$        |
| 41  | DQ17                      | 93  | $V_{DD}$        | 145 | $V_{SS}$        | 197 | SA0             | 42  | DQ21            | 94        | $V_{DD}$        | 146     | DQ44            | 198 | EVENT#          |
| 43  | $V_{SS}$                  | 95  | A3              | 147 | DQ40            | 199 | $V_{DDSPD}$     | 44  | V <sub>SS</sub> | 96        | A2              | 148     | DQ45            | 200 | SDA             |
| 45  | DQS2#                     | 97  | A1              | 149 | DQ41            | 201 | SA1             | 46  | DM2             | 98        | A0              | 150     | V <sub>SS</sub> | 202 | SCL             |
| 47  | DQS2                      | 99  | $V_{DD}$        | 151 | V <sub>SS</sub> | 203 | V <sub>TT</sub> | 48  | V <sub>SS</sub> | 100       | $V_{DD}$        | 152     | DQS5#           | 204 | V <sub>TT</sub> |
| 49  | V <sub>SS</sub>           | 101 | CK0             | 153 | DM5             | _   | _               | 50  | DQ22            | 102       | CK1             | 154     | DQS5            | _   | _               |
| 51  | DQ18                      | 103 | CK0#            | 155 | $V_{SS}$        | _   | _               | 52  | DQ23            | 104       | CK1#            | 156     | $V_{SS}$        | _   | -               |

# 1GB, 2GB (x64, SR) 204-Pin Halogen-Free DDR3 SDRAM SODIMM Pin Assignments and Descriptions

**Table 6: Pin Descriptions** 

| Symbol                 | Туре                   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A[14:0]                | Input                  | Address inputs: Provide the row address for ACTIVATE commands, and the column address and auto precharge bit (A10) for READ/WRITE commands, to select one location out of the memory array in the respective bank. A10 is sampled during a PRECHARGE command to determine whether the PRECHARGE applies to one bank (A10 LOW, bank selected by BA[2:0]) or all banks (A10 HIGH). If only one bank is to be precharged, the bank is selected by BA. A12 is also used for BC4/BL8 identification as "BL on-the-fly" during CAS commands. The address inputs also provide the op-code during the mode register command set. A[13:0] address the 1Gb DDR3 devices. |
| BA[2:0]                | Input                  | <b>Bank address inputs:</b> BA[2:0] define the device bank to which an ACTIVATE, READ, WRITE, or PRECHARGE command is being applied. BA[2:0] define which mode register (MR0, MR1, MR2, and MR3) is loaded during the LOAD MODE command.                                                                                                                                                                                                                                                                                                                                                                                                                       |
| CK0, CK0#              | Input                  | <b>Clock:</b> CK and CK# are differential clock inputs. All control, command, and address input signals are sampled on the crossing of the positive edge of CK and the negative edge of CK#.                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| CKE0                   | Input                  | <b>Clock enable:</b> CKE enables (registered HIGH) and disables (registered LOW) internal circuitry and clocks on the DRAM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| DM[7:0]                | Input                  | <b>Input data mask:</b> DM is an input mask signal for write data. Input data is masked when DM is sampled HIGH, along with the input data, during a write access. DM is sampled on both edges of the DQS. Although the DM pins are input-only, the DM loading is designed to match that of the DQ and DQS pins.                                                                                                                                                                                                                                                                                                                                               |
| ODT0                   | Input                  | <b>On-die termination:</b> ODT enables (registered HIGH) and disables (registered LOW) termination resistance internal to the DRAM. When enabled in normal operation, ODT is only applied to the following pins: DQ, DQS, DQS#, and DM. The ODT input will be ignored if disabled via the LOAD MODE command.                                                                                                                                                                                                                                                                                                                                                   |
| RAS#, CAS#,<br>WE#     | Input                  | <b>Command inputs:</b> RAS#, CAS#, and WE# (along with S#) define the command being entered.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| RESET#                 | Input<br>(LVCMOS)      | <b>Reset:</b> RESET# is an active LOW CMOS input referenced to $V_{SS}$ . The RESET# input receiver is a CMOS input defined as a rail-to-rail signal with DC HIGH $\geq 0.8 \times V_{DD}$ and DC LOW $\leq 0.2 \times V_{DD}$ . RESET# assertion and deassertion are asynchronous.                                                                                                                                                                                                                                                                                                                                                                            |
| S0#                    | Input                  | <b>Chip select:</b> S# enables (registered LOW) and disables (registered HIGH) the command decoder.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| SA[1:0]                | Input                  | <b>Serial address inputs:</b> These pins are used to configure the temperature sensor/SPD EE-PROM address range on the I <sup>2</sup> C bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| SCL                    | Input                  | <b>Serial clock for temperature sensor/SPD EEPROM:</b> SCL is used to synchronize communication to and from the temperature sensor/SPD EEPROM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| DQ[63:0]               | I/O                    | Data input/output: Bidirectional data bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| DQS[7:0],<br>DQS#[7:0] | I/O                    | <b>Data strobe:</b> DQS and DQS# are differential data strobes. Output with read data. Edgealigned with read data. Input with write data. Center-aligned with write data.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| SDA                    | I/O                    | <b>Serial data:</b> SDA is a bidirectional pin used to transfer addresses and data into and out of the temperature sensor/SPD EEPROM on the module on the I <sup>2</sup> C bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| EVENT#                 | Output<br>(open drain) | <b>Temperature event:</b> The EVENT# pin is asserted by the temperature sensor when critical temperature thresholds have been exceeded.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| $V_{DD}$               | Supply                 | <b>Power supply:</b> 1.5V $\pm 0.075$ V. The component $V_{DD}$ and $V_{DDQ}$ are connected to the module $V_{DD}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |



# 1GB, 2GB (x64, SR) 204-Pin Halogen-Free DDR3 SDRAM SODIMM Pin Assignments and Descriptions

### **Table 6: Pin Descriptions (Continued)**

| Symbol          | Туре   | Description                                                                              |  |  |  |
|-----------------|--------|------------------------------------------------------------------------------------------|--|--|--|
| $V_{DDSPD}$     | Supply | Temperature sensor/SPD EEPROM power supply: +3.0V to +3.6V.                              |  |  |  |
| $V_{REFCA}$     | Supply | <b>Reference voltage:</b> Control, command, and address (V <sub>DD</sub> /2).            |  |  |  |
| $V_{REFDQ}$     | Supply | Reference voltage: DQ, DM (V <sub>DD</sub> /2).                                          |  |  |  |
| V <sub>SS</sub> | Supply | Ground.                                                                                  |  |  |  |
| V <sub>TT</sub> | Supply | <b>Termination voltage:</b> Used for control, command, and address (V <sub>DD</sub> /2). |  |  |  |
| NC              | -      | connect: These pins are not connected on the module.                                     |  |  |  |
| NF              | -      | <b>No function:</b> Connected within the module, but provides no functionality.          |  |  |  |



### **DQ Map**

**Table 7: Component-to-Module DQ Map** 

| Component<br>Reference<br>Number | Component<br>DQ | Module DQ | Module Pin<br>Number | Component<br>Reference<br>Number | Component<br>DQ | Module DQ | Module Pin<br>Number |
|----------------------------------|-----------------|-----------|----------------------|----------------------------------|-----------------|-----------|----------------------|
| U1                               | 0               | 2         | 15                   | U2                               | 0               | 22        | 50                   |
|                                  | 1               | 1         | 7                    |                                  | 1               | 17        | 41                   |
|                                  | 2               | 6         | 16                   |                                  | 2               | 18        | 51                   |
|                                  | 3               | 5         | 6                    |                                  | 3               | 21        | 42                   |
|                                  | 4               | 7         | 18                   |                                  | 4               | 23        | 52                   |
|                                  | 5               | 0         | 5                    |                                  | 5               | 16        | 39                   |
|                                  | 6               | 3         | 17                   |                                  | 6               | 19        | 53                   |
|                                  | 7               | 4         | 4                    |                                  | 7               | 20        | 40                   |
| U3                               | 0               | 34        | 141                  | U4                               | 0               | 50        | 175                  |
|                                  | 1               | 36        | 130                  |                                  | 1               | 53        | 166                  |
|                                  | 2               | 38        | 140                  |                                  | 2               | 54        | 174                  |
|                                  | 3               | 33        | 131                  |                                  | 3               | 49        | 165                  |
|                                  | 4               | 35        | 143                  |                                  | 4               | 55        | 176                  |
|                                  | 5               | 32        | 129                  |                                  | 5               | 48        | 163                  |
|                                  | 6               | 39        | 142                  |                                  | 6               | 51        | 177                  |
|                                  | 7               | 37        | 132                  |                                  | 7               | 52        | 164                  |
| U6                               | 0               | 61        | 182                  | U7                               | 0               | 45        | 148                  |
|                                  | 1               | 62        | 192                  |                                  | 1               | 42        | 157                  |
|                                  | 2               | 57        | 183                  |                                  | 2               | 44        | 146                  |
|                                  | 3               | 58        | 191                  |                                  | 3               | 46        | 158                  |
|                                  | 4               | 60        | 180                  |                                  | 4               | 40        | 147                  |
|                                  | 5               | 59        | 193                  |                                  | 5               | 47        | 160                  |
|                                  | 6               | 56        | 181                  |                                  | 6               | 41        | 149                  |
|                                  | 7               | 63        | 194                  |                                  | 7               | 43        | 159                  |
| U8                               | 0               | 29        | 58                   | U9                               | 0               | 9         | 23                   |
|                                  | 1               | 26        | 67                   | 1                                | 1               | 10        | 33                   |
|                                  | 2               | 25        | 59                   | 1                                | 2               | 13        | 24                   |
|                                  | 3               | 31        | 70                   | 1                                | 3               | 11        | 35                   |
|                                  | 4               | 24        | 57                   | 1                                | 4               | 12        | 22                   |
|                                  | 5               | 30        | 68                   | 1                                | 5               | 15        | 36                   |
|                                  | 6               | 28        | 56                   | 1                                | 6               | 8         | 21                   |
|                                  | 7               | 27        | 69                   | 1                                | 7               | 14        | 34                   |



# **Functional Block Diagram**

**Figure 2: Functional Block Diagram** 



Note: 1. The ZQ ball on each DDR3 component is connected to an external  $240\Omega \pm 1\%$  resistor that is tied to ground. It is used for the calibration of the component's ODT and output driver.



# 1GB, 2GB (x64, SR) 204-Pin Halogen-Free DDR3 SDRAM SODIMM General Description

# **General Description**

DDR3 SDRAM modules are high-speed, CMOS dynamic random access memory modules that use internally configured 8-bank DDR3 SDRAM devices. DDR3 SDRAM modules use DDR architecture to achieve high-speed operation. DDR3 architecture is essentially an 8*n*-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write access for the DDR3 SDRAM module effectively consists of a single 8*n*-bit-wide, one-clock-cycle data transfer at the internal DRAM core and eight corresponding n-bit-wide, one-half-clock-cycle data transfers at the I/O pins.

DDR3 modules use two sets of differential signals: DQS, DQS# to capture data and CK and CK# to capture commands, addresses, and control signals. Differential clocks and data strobes ensure exceptional noise immunity for these signals and provide precise crossing points to capture input signals.

### **Fly-By Topology**

DDR3 modules use faster clock speeds than earlier DDR technologies, making signal quality more important than ever. For improved signal quality, the clock, control, command, and address buses have been routed in a fly-by topology, where each clock, control, command, and address pin on each DRAM is connected to a single trace and terminated (rather than a tree structure, where the termination is off the module near the connector). Inherent to fly-by topology, the timing skew between the clock and DQS signals can be easily accounted for by using the write-leveling feature of DDR3.

# Cron<sup>®</sup> 1GB, 2GB (x64, SR) 204-Pin Halogen-Free DDR3 SDRAM SODIMM **Electrical Specifications**

# **Electrical Specifications**

Stresses greater than those listed may cause permanent damage to the module. This is a stress rating only, and functional operation of the module at these or any other conditions outside those indicated in each device's data sheet is not implied. Exposure to absolute maximum rating conditions for extended periods may adversely affect reliability.

**Table 8: Absolute Maximum Ratings** 

| Symbol                             | Parameter                                                  | Min  | Max    | Units |
|------------------------------------|------------------------------------------------------------|------|--------|-------|
| $V_{DD}$                           | V <sub>DD</sub> supply voltage relative to V <sub>SS</sub> | -0.4 | +1.975 | V     |
| V <sub>IN</sub> , V <sub>OUT</sub> | Voltage on any pin relative to V <sub>SS</sub>             | -0.4 | +1.975 | V     |

#### **Table 9: Operating Conditions**

| Symbol            | Parameter                                                                                                                                                                          | Min                  | Nom                           | Max                   | Units                         | Notes |         |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------------------|-----------------------|-------------------------------|-------|---------|
| V <sub>DD</sub>   | V <sub>DD</sub> supply voltage                                                                                                                                                     | 1.425                | 1.5                           | 1.575                 | V                             |       |         |
| I <sub>VTT</sub>  | Termination reference cu                                                                                                                                                           | irrent from $V_{TT}$ | -600                          | _                     | +600                          | mA    |         |
| V <sub>TT</sub>   | Termination reference vo<br>command/address bus                                                                                                                                    | oltage (DC) –        | 0.49 × V <sub>DD</sub> - 20mV | 0.5 × V <sub>DD</sub> | 0.51 × V <sub>DD</sub> + 20mV | V     | 1       |
| I <sub>I</sub>    | Input leakage current; Address in-<br>Any input $0V \le V_{IN} \le DD$ ; CAS#, WE#,<br>$V_{REF}$ input $0V \le V_{IN} \le DD$ ; S#, CKE, ODT,<br>0.95V (All other pins BA, CK, CK# |                      | -16                           | 0                     | +16                           | μА    |         |
|                   | not under test = 0V)                                                                                                                                                               | DM                   | -2                            | 0                     | +2                            |       |         |
| I <sub>OZ</sub>   | Output leakage current;<br>$0V \le V_{OUT} \le V_{DD}$ ;<br>DQ and ODT are<br>disabled; ODT is HIGH                                                                                | DQ, DQS,<br>DQS#     | <b>-</b> 5                    | 0                     | +5                            | μА    |         |
| I <sub>VREF</sub> | $V_{REF}$ supply leakage current;<br>$V_{REF}DQ = V_{DD}/2$ or $V_{REFCA} = V_{DD}/2$<br>(All other pins not under test = 0V)                                                      |                      | -8                            | 0                     | +8                            | μА    |         |
| T <sub>A</sub>    | Module ambient                                                                                                                                                                     | Commercial           | 0                             | _                     | +70                           | °C    | 2, 3    |
|                   | operating temperature                                                                                                                                                              | Industrial           | -40                           | _                     | +85                           | °C    |         |
| T <sub>C</sub>    | DDR3 SDRAM compo-                                                                                                                                                                  | Commercial           | 0                             | _                     | +95                           | °C    | 2, 3, 4 |
|                   | nent case operating temperature                                                                                                                                                    | Industrial           | -40                           | _                     | +95                           | °C    |         |

- Notes: 1. V<sub>TT</sub> termination voltage in excess of the stated limit will adversely affect the command and address signals' voltage margin and will reduce timing margins.
  - 2.  $T_A$  and  $T_C$  are simultaneous requirements.
  - 3. For further information, refer to technical note TN-00-08: "Thermal Applications," available on Micron's Web site.
  - 4. The refresh rate is required to double when  $85^{\circ}\text{C} < T_{C} \le 95^{\circ}\text{C}$ .

# 1GB, 2GB (x64, SR) 204-Pin Halogen-Free DDR3 SDRAM SODIMM Electrical Specifications

### **DRAM Operating Conditions**

Recommended AC operating conditions are given in the DDR3 component data sheets. Component specifications are available on Micron's Web site. Module speed grades correlate with component speed grades, as shown below.

#### **Table 10: Module and Component Speed Grades**

DDR3 components may exceed the listed module speed grades; module may not be available in all listed speed grades

| Module Speed Grade | Component Speed Grade |
|--------------------|-----------------------|
| -1G6               | -125                  |
| -1G4               | -15E                  |
| -1G1               | -187E                 |
| -1G0               | -187                  |
| -80C               | -25E                  |
| -80B               | -25                   |

### **Design Considerations**

#### **Simulations**

Micron memory modules are designed to optimize signal integrity through carefully designed terminations, controlled board impedances, routing topologies, trace length matching, and decoupling. However, good signal integrity starts at the system level. Micron encourages designers to simulate the signal characteristics of the system's memory bus to ensure adequate signal integrity of the entire memory system.

#### **Power**

Operating voltages are specified at the DRAM, not at the edge connector of the module. Designers must account for any system voltage drops at anticipated power levels to ensure the required supply voltage is maintained.

# Cron° 1GB, 2GB (x64, SR) 204-Pin Halogen-Free DDR3 SDRAM SODIMM Electrical Specifications

### **IDD** Specifications

### Table 11: DDR3 I<sub>DD</sub> Specifications and Conditions - 1GB

Values are for the MT41J128M8 DDR3 SDRAM only and are computed from values specified in the 1Gb (128 Meg x 8)

component data sheet

| Parameter                                                         | Symbol              | 1600 | 1333 | 1066 | Units |
|-------------------------------------------------------------------|---------------------|------|------|------|-------|
| Operating current 0: One bank ACTIVATE-to-PRE-<br>CHARGE          | I <sub>DD0</sub>    | 960  | 880  | 800  | mA    |
| Operating current 1: One bank ACTIVATE-to-READ-to-PRECHARGE       | I <sub>DD1</sub>    | 1120 | 1040 | 960  | mA    |
| Precharge power-down current: Slow exit                           | I <sub>DD2P</sub>   | 96   | 96   | 96   | mA    |
| Precharge power-down current: Fast exit                           | I <sub>DD2P</sub>   | 360  | 320  | 280  | mA    |
| Precharge quiet standby current                                   | $I_{DD2Q}$          | 536  | 480  | 424  | mA    |
| Precharge standby current                                         | $I_{DD2N}$          | 560  | 520  | 440  | mA    |
| Precharge standby ODT current                                     | I <sub>DD2NT</sub>  | 760  | 680  | 600  | mA    |
| Active power-down current                                         | $I_{DD3P}$          | 360  | 320  | 280  | mA    |
| Active standby current                                            | $I_{DD3N}$          | 536  | 496  | 456  | mA    |
| Burst read operating current                                      | $I_{\mathrm{DD4R}}$ | 2000 | 1600 | 1280 | mA    |
| Burst write operating current                                     | $I_{\rm DD4W}$      | 2000 | 1760 | 1520 | mA    |
| Refresh current                                                   | I <sub>DD5</sub>    | 2080 | 1920 | 1760 | mA    |
| Self refresh temperature current: MAX T <sub>C</sub> = 85°C       | I <sub>DD6</sub>    | 48   | 48   | 48   | mA    |
| Self refresh temperature current (SRT-enabled): MAX $T_C = 95$ °C | I <sub>DD6ET</sub>  | 72   | 72   | 72   | mA    |
| All banks interleaved read current                                | I <sub>DD7</sub>    | 4800 | 3920 | 3120 | mA    |
| Reset current                                                     | I <sub>DD8</sub>    | 112  | 112  | 112  | mA    |



# 1GB, 2GB (x64, SR) 204-Pin Halogen-Free DDR3 SDRAM SODIMM Electrical Specifications

### Table 12: DDR3 I<sub>DD</sub> Specifications and Conditions – 2GB

Values are for the MT41J256M8 DDR3 SDRAM only and are computed from values specified in the 2Gb (256 Meg x 8) component data sheet

| Parameter                                                         | Symbol             | 1600 | 1333 | 1066 | Units |
|-------------------------------------------------------------------|--------------------|------|------|------|-------|
| Operating current 0: One bank ACTIVATE-to-PRE-<br>CHARGE          | I <sub>DD0</sub>   | TBD  | 720  | 640  | mA    |
| Operating current 1: One bank ACTIVATE-to-READ-to-PRECHARGE       | I <sub>DD1</sub>   | TBD  | 920  | 800  | mA    |
| Precharge power-down current: Slow exit                           | I <sub>DD2P</sub>  | TBD  | 96   | 96   | mA    |
| Precharge power-down current: Fast exit                           | I <sub>DD2P</sub>  | TBD  | 280  | 240  | mA    |
| Precharge quiet standby current                                   | I <sub>DD2Q</sub>  | TBD  | 520  | 440  | mA    |
| Precharge standby current                                         | I <sub>DD2N</sub>  | TBD  | 520  | 440  | mA    |
| Precharge standby ODT current                                     | I <sub>DD2NT</sub> | TBD  | 680  | 600  | mA    |
| Active power-down current                                         | I <sub>DD3P</sub>  | TBD  | 360  | 320  | mA    |
| Active standby current                                            | I <sub>DD3N</sub>  | TBD  | 600  | 480  | mA    |
| Burst read operating current                                      | I <sub>DD4R</sub>  | TBD  | 1600 | 1280 | mA    |
| Burst write operating current                                     | I <sub>DD4W</sub>  | TBD  | 1920 | 1600 | mA    |
| Refresh current                                                   | I <sub>DD5</sub>   | TBD  | 2040 | 1960 | mA    |
| Self refresh temperature current: MAX $T_C = 85$ °C               | I <sub>DD6</sub>   | TBD  | 72   | 72   | mA    |
| Self refresh temperature current (SRT-enabled): MAX $T_C = 95$ °C | I <sub>DD6ET</sub> | TBD  | 96   | 96   | mA    |
| All banks interleaved read current                                | I <sub>DD7</sub>   | TBD  | 2920 | 2560 | mA    |
| Reset current                                                     | I <sub>DD8</sub>   | TBD  | 112  | 112  | mA    |

# 1GB, 2GB (x64, SR) 204-Pin Halogen-Free DDR3 SDRAM SODIMM Temperature Sensor with Serial Presence-Detect EEPROM

### **Temperature Sensor with Serial Presence-Detect EEPROM**

The temperature from the integrated thermal sensor is monitored and converts into a digital word via the I<sup>2</sup>C bus. System designers can use the user-programmable registers to create a custom temperature-sensing solution based on system requirements. Programming and configuration details comply with JEDEC standard No. 21-C page 4.7-1, "Definition of the TSE2002av, Serial Presence Detect with Temperature Sensor."

### **Serial Presence-Detect EEPROM Operation**

DDR3 SDRAM modules incorporate serial presence-detect. The SPD data is stored in a 256-byte EEPROM. The first 128 bytes are programmed by Micron to comply with JE-DEC standard JC-45, "Appendix X: Serial Presence Detect (SPD) for DDR3 SDRAM Modules." These bytes identify module-specific timing parameters, configuration information, and physical attributes. User-specific information can be written into the remaining 128 bytes of storage. READ/WRITE operations between the system (master) and the EEPROM (slave) device occur via an  $\rm I^2C$  bus. Write protect (WP) is connected to  $\rm V_{SS}$ , permanently disabling hardware write protect. For further information please refer to Micron technical note TN-04-42, "Memory Module Serial Presence-Detect."

**Table 13: Temperature Sensor with Serial Presence-Detect EEPROM Operating Conditions** 

| Parameter/Condition                           | Symbol             | Min   | Max                    | Units |
|-----------------------------------------------|--------------------|-------|------------------------|-------|
| Supply voltage                                | V <sub>DDSPD</sub> | +3.0  | +3.6                   | V     |
| Supply current: V <sub>DD</sub> = 3.3V        | I <sub>DD</sub>    | _     | +2.0                   | mA    |
| Input high voltage: Logic 1; SCL, SDA         | V <sub>IH</sub>    | +1.45 | V <sub>DDSPD</sub> + 1 | V     |
| Input low voltage: Logic 0; SCL, SDA          | V <sub>IL</sub>    | _     | +0.55                  | V     |
| Output low voltage: I <sub>OUT</sub> = 2.1mA  | V <sub>OL</sub>    | _     | +0.4                   | V     |
| Input current                                 | I <sub>IN</sub>    | -5.0  | +5.0                   | μΑ    |
| Temperature sensing range                     | _                  | -40   | +125                   | °C    |
| Temperature sensor accuracy (initial release) | _                  | -2.0  | +2.0                   | °C    |
| Temperature sensor accuracy (class B)         | _                  | -1.0  | +1.0                   | °C    |

**Table 14: Sensor and EEPROM Serial Interface Timing** 

| Parameter/Condition                                     | Symbol             | Min | Max   | Units |
|---------------------------------------------------------|--------------------|-----|-------|-------|
| Time bus must be free before a new transition can start | <sup>t</sup> BUF   | 4.7 | _     | μs    |
| SDA fall time                                           | <sup>t</sup> F     | 20  | 300   | ns    |
| SDA rise time                                           | <sup>t</sup> R     | _   | 1,000 | ns    |
| Data hold time                                          | tHD:DAT            | 200 | 900   | ns    |
| Start condition hold time                               | <sup>t</sup> H:STA | 4.0 | _     | μs    |
| Clock HIGH period                                       | tHIGH              | 4.0 | 50    | μs    |
| Clock LOW period                                        | <sup>t</sup> LOW   | 4.7 | _     | μs    |
| SCL clock frequency                                     | <sup>t</sup> SCL   | 10  | 100   | kHz   |
| Data setup time                                         | tSU:DAT            | 250 | _     | ns    |

# Cron° 1GB, 2GB (x64, SR) 204-Pin Halogen-Free DDR3 SDRAM SODIMM Temperature Sensor with Serial Presence-Detect EEPROM

Table 14: Sensor and EEPROM Serial Interface Timing (Continued)

| Parameter/Condition        | Symbol              | Min | Max | Units |
|----------------------------|---------------------|-----|-----|-------|
| Start condition setup time | <sup>t</sup> SU:STA | 4.7 | _   | μs    |
| Stop condition setup time  | tSU:STO             | 4.0 | _   | μs    |

#### **EVENT# Pin**

The temperature sensor also adds the EVENT# pin (open drain). Not used by the SPD EEPROM, EVENT# is a temperature sensor output used to flag critical events that can be set up in the sensor's configuration register.

EVENT# has three defined modes of operation: interrupt mode, compare mode, and critical temperature mode. The open-drain output of EVENT# under the three separate operating modes is illustrated below. Event thresholds are programmed in the 0x01 register using a hysteresis. The alarm window provides a comparison window, with upper and lower limits set in the alarm upper boundary register and the alarm lower boundary register, respectively. When the alarm window is enabled, EVENT# will trigger whenever the temperature is outside the MIN or MAX values set by the user.

The interrupt mode enables software to reset EVENT# after a critical temperature threshold has been detected. Threshold points are set in the configuration register by the user. This mode triggers the critical temperature limit and both the MIN and MAX of the temperature window.

The compare mode is similar to the interrupt mode, except EVENT# cannot be reset by the user and only returns to the logic HIGH state when the temperature falls below the programmed thresholds.

Critical temperature mode triggers EVENT# only when the temperature has exceeded the programmed critical trip point. When the critical trip point has been reached, the temperature sensor goes into comparator mode, and the critical EVENT# cannot be cleared through software.

### **SMBus Slave Subaddress Decoding**

The temperature sensor's physical address differs from the SPD EEPROM's physical address: binary 0011 for A0, A1, and RW#, where A1 and A0 are the two slave subaddress pins, and the RW# bit is the READ/WRITE flag.

If the slave base address is fixed for the temperature sensor/SPD EEPROM, then the pins set the subaddress bits of the slave address, enabling the devices to be located anywhere within the eight slave address locations. For example, they could be set from 30h to 3Eh.

**Figure 3: EVENT# Pin Functionality** 



**Table 15: Temperature Sensor Registers** 

| Name                                      | Address        | Power-on Default |
|-------------------------------------------|----------------|------------------|
| Pointer register                          | Not applicable | Undefined        |
| Capability register                       | 0x00           | 0x0001           |
| Configuration register                    | 0x01           | 0x0000           |
| Alarm temperature upper boundary register | 0x02           | 0x0000           |
| Alarm temperature lower boundary register | 0x03           | 0x0000           |
| Critical temperature register             | 0x04           | 0x0000           |
| Temperature register                      | 0x05           | Undefined        |

### **Pointer Register**

The pointer register selects which of the 16-bit registers is being accessed in subsequent READ and WRITE operations. This register is a write-only register.

Table 16: Pointer Register Bits 0-7

|   | Bit |   |   |                    |                    |                    |                    |  |
|---|-----|---|---|--------------------|--------------------|--------------------|--------------------|--|
| 7 | 6   | 5 | 4 | 3                  | 2                  | 1                  | 0                  |  |
| 0 | 0   | 0 | 0 | Register<br>select | Register<br>select | Register<br>select | Register<br>select |  |

**Table 17: Pointer Register Bits 0-2 Descriptions** 

|   | Bit |   |                                           |
|---|-----|---|-------------------------------------------|
| 2 | 1   | 0 | Register                                  |
| 0 | 0   | 0 | Capability register                       |
| 0 | 0   | 1 | Configuration register                    |
| 0 | 1   | 0 | Alarm temperature upper boundary register |
| 0 | 1   | 1 | Alarm temperature lower boundary register |
| 1 | 0   | 0 | Critical temperature register             |
| 1 | 0   | 1 | Temperature register                      |

### **Capability Register**

The capability register indicates the features and functionality supported by the temperature sensor. This register is a read-only register.

**Table 18: Capability Register (Address: 0x00)** 

| Bit |     |     |            |              |             |           |                                          |  |
|-----|-----|-----|------------|--------------|-------------|-----------|------------------------------------------|--|
| 15  | 14  | 13  | 12         | 11           | 10          | 9         | 8                                        |  |
| RFU | RFU | RFU | RFU        | RFU          | RFU         | RFU       | RFU                                      |  |
|     | Bit |     |            |              |             |           |                                          |  |
| 7   | 6   | 5   | 4          | 3            | 2           | 1         | 0                                        |  |
| RFU | RFU | RFU | Temperatur | e resolution | Wider range | Precision | Has alarm<br>and critical<br>temperature |  |

**Table 19: Capability Register Bit Description** 

| Bit | Description                                                                                                                          |
|-----|--------------------------------------------------------------------------------------------------------------------------------------|
| 0   | Basic capability 1: Has alarm and critical trip point capabilities                                                                   |
| 1   | Accuracy 0: ±2°C over the active range and ±3°C over the monitor range 1: ±1°C over the active range and ±2°C over the monitor range |
| 2   | Wider range 0: Temperatures lower than 0°C are clamped to a binary value of 0 1: Temperatures below 0°C can be read                  |

### **Table 19: Capability Register Bit Description (Continued)**

| Bit  | Description            |
|------|------------------------|
| 4:3  | Temperature resolution |
|      | 00: 0.5°C LSB          |
|      | 01: 0.25°C LSB         |
|      | 10: 0.125°C LSB        |
|      | 11: 0.0625°C LSB       |
| 15:5 | 0: Must be set to zero |

### **Configuration Register**

### **Table 20: Configuration Register (Address: 0x01)**

|                      | Bit            |             |                     |                      |                     |                |                  |  |
|----------------------|----------------|-------------|---------------------|----------------------|---------------------|----------------|------------------|--|
| 15                   | 14             | 13          | 12                  | 11                   | 10                  | 9              | 8                |  |
| RFU                  | RFU            | RFU         | RFU                 | RFU                  | Hyste               | eresis         | Shutdown<br>mode |  |
|                      | Bit            |             |                     |                      |                     |                |                  |  |
| 7                    | 6              | 5           | 4                   | 3                    | 2                   | 1              | 0                |  |
| Critical lock<br>bit | Alarm lock bit | Clear event | Event output status | Event output control | Critical event only | Event polarity | Event mode       |  |

### **Table 21: Configuration Register Bit Descriptions**

| Bit | Description                                                                                                                                      | Notes                                                                                                                        |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|
| 0   | Event mode 0: Comparator mode 1: Interrupt mode                                                                                                  | Event mode cannot be changed if either of the lock bits is set.                                                              |
| 1   | EVENT# polarity 0: Active LOW 1: Active HIGH                                                                                                     | EVENT# polarity cannot be changed if either of the lock bits is set.                                                         |
| 2   | Critical event only 0: EVENT# trips on alarm or critical temperature event 1: EVENT# trips only if critical temperature is reached               |                                                                                                                              |
| 3   | Event output control 0: Event output disabled 1: Event output enabled                                                                            |                                                                                                                              |
| 4   | Event status 0: EVENT# has not been asserted by this device 1: EVENT# is being asserted due to an alarm window or critical temperature condition | This is a read-only field in the register. The event causing the event can be determined from the read temperature register. |
| 5   | Clear event 0: No effect 1: Clears the event when the temperature sensor is in the interrupt mode                                                |                                                                                                                              |



# 1GB, 2GB (x64, SR) 204-Pin Halogen-Free DDR3 SDRAM SODIMM Temperature Sensor with Serial Presence-Detect EEPROM

### **Table 21: Configuration Register Bit Descriptions (Continued)**

| Bit  | Description                                                                                                               | Notes                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------|---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6    | Alarm window lock bit  0: Alarm trips are not locked and can be changed  1: Alarm trips are locked and cannot be changed  |                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 7    | Critical trip lock bit 0: Critical trip is not locked and can be changed 1: Critical trip is locked and cannot be changed |                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 8    | Shutdown mode 0: Enabled 1: Shutdown                                                                                      | The shutdown mode is a power-saving mode that disables the temperature sensor.                                                                                                                                                                                                                                                                                                                                                                    |
| 10:9 | Hysteresis enable 00: Disable 01: Enable at 1.5°C 10: Enable at 3°C 11: Enable at 6°C                                     | When enabled, a hysteresis is applied to temperature movement around the trip points (see Figure 4 (page 19)). As an example, if the hysteresis register is enabled to a delta of 6°C, the preset trip points will toggle when the temperature reaches the programmed value. These values will reset when the temperature drops below the trip points minus the set hysteresis level. In this case, this would be critical temperature minus 6°C. |
|      |                                                                                                                           | The hysteresis is applied to both the above alarm window and the below alarm window bits found in the read-only temperature register (see Table 22 (page 19)). EVENT# is also affected by this register.                                                                                                                                                                                                                                          |

**Figure 4: Hysteresis Applied to Temperature Around Trip Points** 



- Notes: 1. T<sub>H</sub> is the value set in the alarm temperature upper boundary trip register.
  - 2.  $T_L$  is the value set in the alarm temperature lower boundary trip register.
  - 3. Hyst is the value set in the hysteresis bits of the configuration register.

Table 22: Hysteresis Applied to Alarm Window Bits in the Temperature Register

|           | Below Alarm             | n Window Bit          | Above Alarm Window Bit  |                       |  |  |  |
|-----------|-------------------------|-----------------------|-------------------------|-----------------------|--|--|--|
| Condition | Temperature<br>Gradient | Critical Temperature  | Temperature<br>Gradient | Critical Temperature  |  |  |  |
| Sets      | Falling                 | T <sub>L</sub> - Hyst | Rising                  | T <sub>H</sub>        |  |  |  |
| Clears    | Rising                  | T <sub>L</sub>        | Falling                 | T <sub>H</sub> - Hyst |  |  |  |

### **Temperature Format**

The temperature trip point registers and temperature readout register use a 2's complement format to enable negative numbers. The least significant bit (LSB) is equal to 0.0625°C or 0.25°C, depending on which register is referenced. For example, assuming an LSB of 0.0625°C:

- A value of 0x018C would equal 24.75°C
- A value of 0x06C0 would equal 108°C
- A value of 0x1E74 would equal -24.75°C

# 1GB, 2GB (x64, SR) 204-Pin Halogen-Free DDR3 SDRAM SODIMM Temperature Sensor with Serial Presence-Detect EEPROM

### **Temperature Trip Point Registers**

The upper and lower temperature boundary registers are used to set the maximum and minimum values of the alarm window. LSB for these registers is 0.25°C. All RFU bits in the register will always report zero.

Table 23: Alarm Temperature Lower Boundary Register (Address: 0x02)

|    |    |    |     |    |       |        | В       | it       |          |        |     |   |     |     |   |
|----|----|----|-----|----|-------|--------|---------|----------|----------|--------|-----|---|-----|-----|---|
| 15 | 14 | 13 | 12  | 11 | 10    | 9      | 8       | 7        | 6        | 5      | 4   | 3 | 2   | 1   | 0 |
| 0  | 0  | 0  | MSB |    | LSB R |        |         |          |          |        |     |   | RFU | RFU |   |
|    |    |    |     |    | Ala   | rm win | dow upp | oer boui | ndary te | mperat | ure |   | -   |     |   |

Table 24: Alarm Temperature Lower Boundary Register (Address: 0x03)

|    |    |    |     |    |                                         |   | В | it |   |   |   |   |     |     |   |
|----|----|----|-----|----|-----------------------------------------|---|---|----|---|---|---|---|-----|-----|---|
| 15 | 14 | 13 | 12  | 11 | 10                                      | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2   | 1   | 0 |
| 0  | 0  | 0  | MSB |    | LSB RFU                                 |   |   |    |   |   |   |   | RFU | RFU |   |
|    |    |    |     |    | Alarm window lower boundary temperature |   |   |    |   |   |   |   |     |     |   |

### **Critical Temperature Register**

The critical temperature register is used to set the maximum temperature above the alarm window. The LSB for this register is 0.25°C. All RFU bits in the register will always report zero.

Table 25: Critical Temperature Register (Address: 0x04)

|    |    |    |     |    |     |      | В        | it      |           |      |   |   |     |     |   |
|----|----|----|-----|----|-----|------|----------|---------|-----------|------|---|---|-----|-----|---|
| 15 | 14 | 13 | 12  | 11 | 10  | 9    | 8        | 7       | 6         | 5    | 4 | 3 | 2   | 1   | 0 |
| 0  | 0  | 0  | MSB |    | LSB |      |          |         |           |      |   |   | RFU | RFU |   |
|    |    |    |     |    |     | Crit | ical tem | peratur | e trip po | oint |   |   |     |     |   |

### **Temperature Register**

The temperature register is a read-only register that provides the current temperature detected by the temperature sensor. The LSB for this register is 0.0625°C with a resolution of 0.0625°C. The most significant bit (MSB) is 128°C in the readout section of this register.

The upper three bits of the register are used to monitor the trip points that are set in the previous three registers.

### **Table 26: Temperature Register (Address: 0x05)**

|                  |                 |                 |     |    |    |   | Bit |     |        |     |   |   |   |   |     |
|------------------|-----------------|-----------------|-----|----|----|---|-----|-----|--------|-----|---|---|---|---|-----|
| 15               | 14              | 13              | 12  | 11 | 10 | 9 | 8   | 7   | 6      | 5   | 4 | 3 | 2 | 1 | 0   |
| Above            | Above           | Below           | MSB |    |    |   |     |     |        |     |   |   |   |   | LSB |
| critical<br>trip | alarm<br>window | alarm<br>window |     |    |    |   |     | Ter | mperat | ure |   |   |   |   |     |

### **Table 27: Temperature Register Bit Descriptions**

| Bit | Description                                                                                                       |
|-----|-------------------------------------------------------------------------------------------------------------------|
| 13  | Below alarm window 0: Temperature is equal to or above the lower boundary 1: Temperature is below alarm window    |
| 14  | Above alarm window 0: Temperature is equal to or below the upper boundary 1: Temperature is above alarm window    |
| 15  | Above critical trip point 0: Temperature is below critical trip point 1: Temperature is above critical trip point |

### **Serial Presence-Detect Data**

For the latest serial presence-detect data, refer to Micron's SPD page: www.micron.com/SPD.



### **Module Dimensions**

Figure 5: 204-Pin DDR3 SODIMM



Notes: 1. All dimensions are in millimeters (inches); MAX/MIN or typical (TYP) where noted.

2. The dimensional diagram is for reference only.

8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-3900 www.micron.com/productsupport Customer Comment Line: 800-932-4992 Micron and the Micron logo are trademarks of Micron Technology, Inc. All other trademarks are the property of their respective owners.

This data sheet contains minimum and maximum limits specified over the power supply and temperature range set forth herein. Although considered final, these specifications are subject to change, as further product development and data characterization sometimes occur.