### **FIH** zürich

# OpenSource RISC Processors: An introduction into OpenRISC and RISC-V

Advanced System-on-Chip Design

Lecture 6

05.04.2016

Michael Gautschi IIS-ETHZ

Prof. Luca Benini IIS-ETHZ







### Introduction – the "best" core



- Single issue in-order is most energy efficient
- Put more than one + shared memory to fill cluster area



### Introduction – Building PULP



"GPU like" shared memory → low overhead data sharing

Near Threshold but parallel → Maximum Energy efficiency when Active

+ strong power management for (partial) idleness



### Introduction – PULP Architecture

- Uses Open Source RISC processor
  - OpenRISC, RISC-V ISA





### Introduction

- Outline:
  - OpenRISC Instruction-set
    - Basic instruction set
  - Micro-architecture
    - Organization of the pipeline
  - Instruction set extensions for improved performance
    - Hardware and software impact
  - RISC-V architecture
    - Difference to OpenRISC
  - Exercise session about OpenRISC/ RISC-V processor cores
    - Exercise session
- Goals:
  - Learn how to run applications on the Pulpino architecture
  - Understand the impact of the presented hardware extensions
    - Including some pro/ and cons



- Open source 32-/64bit RISC architecture
  - Similar to MIPS architecture described in Hennessey/Patterson
  - ORBIS32:
    - 32-bit integer instruction
    - 32-bit load/store instructions
    - Program flow instructions
  - ORBIS64:
    - 64-bit integer instructions
    - 64-bit load/store instructions
  - ORFPX32:
    - · Single precision floating point instru-
  - ORFPX64:
    - Double-precision floating point instructions
  - ORVDX64:
    - 64-bit vector instructions
  - ⇒ In the following we focus on the 32-bit ORBIS32 instruction set!





- ORBISX32 consists of three types of instructions
  - R-type instructions:
    - Register register operations
    - Examples:
      - ALU operations:
      - Comparisons:

I.add, I.mul, I.sub, I.or, I.mac, etc.

I.sfeq, I.sfges, etc.

l.add Add l.add



1.sfeq Set Flag if Equal 1.sfeq





- ORBISX32 consists of three types of instructions
  - I-type instructions:
    - Operations with an immediate
    - Examples:

Load/store operations:
ALU operations:
I.Iwz, I.sw. I.lhz, I.lbz etc.
I.addi, I.muli, I.ori, etc.

- Comparisons: *I.sfeqi, I.sfnei. etc.* 

### **l.lwz** Load Single Word and Extend with Zero l.lwz



**l.muli** Multiply Immediate Signed l.muli





- ORBISX32 consists of three types of instructions
  - J-type instructions:
    - Jumps and branches
    - Examples:
      - Jump instructions:I.j, I.jal, I.rfe, etc.
      - Conditional branches: I.bf, I.bnf

| l.jal      | Jump and Link l. | jal |  |
|------------|------------------|-----|--|
| 31         | 26 25            | 0   |  |
| opcode 0x1 | N                |     |  |
| 6 bits     | 26 bits          |     |  |
| l.bf       | Branch if Flag   | .bf |  |
| 31         | 26 25            | 0   |  |
| opcode 0x4 | N                |     |  |
| 6 bits     | 26 bits          |     |  |



### **OpenRISC Micro-architecture:**

- Core architecture which has been originally developed here at IIS in a semester thesis.
  - The architecture is called OR10N
  - It has been improved over the years and become a good core architecture
- Simple four-stage pipeline architecture: IF, ID, EX, WB
- Single cycle memory access





# Register file & special purpose registers(SPR)

- Register file organization:
  - 32 registers 32-bit registers
  - Most important registers are:
    - r0 = always zero
    - r1 = stack pointer
    - r9 = link register, holds function return address
    - r11/r12 = return values
- Special purpose registers:
  - Status register contains flags {overflow, carry, branch}
  - Contains registers which are not regularly accessed:
    - Interrupt controller configuration
    - Timer
    - Data/instruction cache control
  - Debug unit
  - Performance counters



### Load/Store Unit

- 32 bit load-store interface
- Supported instructions:
  - Load word/halfword/ byte
    - With zero or sign extension

#### l.lwz Load Single Word and Extend with Zero l.lwz

| 31          | 26 25  | 21 20  | 16 15 |         | 0 |
|-------------|--------|--------|-------|---------|---|
| opcode 0x21 | D      | A      |       | I       |   |
| 6 bits      | 5 bits | 5 bits |       | 16 bits |   |

- Addressing mode aligned data requests
  - I.lwz/s word aligned
  - I.lhz/s half word aligned
  - I.lbz/s byte aligned
- Stall pipeline if exception has been detected
  - Access to protected address
  - Unaligned access
- No out of order requests





### **OpenRISC: Control Flow**

- Branches
  - I.bnf : jump to PC + sign extended immediate if flag is not set
  - I.bf : jump to PC + sign extended immediate if flag is set
  - Delay slot is always executed
- Jumps:
  - I.jr : jump to address stored in a register
  - I.jalr : jump to address stored in a register and link r9 to instruction after
    - delay slot
  - I.j : jump to PC + sign extended immediate
  - I.jal : jump to PC + sign extended immediate and link r9
  - I.rfe : return from exception, jump to EPCR
- No support for VLIW
  - Instructions are always 32 bit





### **OR10N Instruction Extensions for OR10N:**

- In order to improve performance and efficiency of the core we have evaluated several instructions and added the following instructions:
  - Hardware loops
  - Pre/post memory address update
  - New MAC

- Vector unit
- Unaligned memory access





### **Instruction Extensions: Hardware Loops**

- Hardware loops or Zero Overhead Loops can be implemented to remove the branch overhead in for loops.
- After configuration with start, end, count variables no more comparison and branches are required.
- Smaller loop benefit more!
- Loop needs to be set up beforehand and is fully defined by:
  - Start address
  - End address
  - Counter





### **Instruction Extensions: Hardware Loops**

- Two sets registers implemented to support nested loops.
- Area costs:
  - Processor core area increases by 5%
- Performance:
  - Speedup can be up to factor 2!



- Hardware loop setup with:
  - 3 separate instructions
     lp.start, lp.end, lp.count,
     lp.counti
    - ⇒ No restriction on start/end address
  - Fast setup instructions
     Ip.setup, Ip.setupi
    - ⇒ Start address= PC + 4
    - ⇒ End address= start address + offset
    - ⇒ Counter from immediate/register

| Instruction format and Opcode                                               | Semantics                                                                |
|-----------------------------------------------------------------------------|--------------------------------------------------------------------------|
| lp.start J, S (eg. lp.start L0, 10) 000010 000 JJ SSSSSSSSSSSSSSSSSSSSSSSSS | HWLP_START[J] = sext(S*4)+PC                                             |
| lp.end J, S (eg. lp.end L0, -8) 000010 001 JJ EEEEEEEEEEEEEEE               | HWLP_END[J] =sext(E*4)+PC                                                |
| lp.counti J, C (eg. lp.counti L0, 8) 000010 010 JJ CCCCCCCCCCCCCCCCCC       | HWLP_COUNT[J] = zext(C)                                                  |
| lp.count J, rA (eg. lp.count L0, r5) 000010 011 JJ AAAAA                    | HWLP_COUNT[J]=[rA]                                                       |
| lp.setupi J, E, C (eg. lp.setupi L0, 4, 8) 000010 100 JJ CCCCCCCCCCCEEEEEEE | HWLP_START[J]=PC+4<br>HWLP_END[J] =zext(E*4)+PC<br>HWLP_COUNT[J]=zext(C) |
| lp.setup J, E, rA (eg. lp.setup L0, 8, r5) 000010 101 JJ AAAAAEEEEEEEEEEEE  | HWLP_START[J]=PC+4<br>HWLP_END[J] =zext(E*4)+PC<br>HWLP_COUNT[J]=[rA]    |



### **Instruction Extensions: Post increment**

- Automatic address update
  - Update base register with computed address after the memory access
  - ⇒ Save instructions to update address register
  - Post-increment:
    - Base address serves as memory address
- Offset can be stored in:
  - Register
  - Immediate



⇒ save 2 additional instructions to track the read address of the operands!



### **Instruction Extensions: Post increment**

- Register file requires additional write port
- Register file requires additional read port if offset is stored in register

| Old Instruction format                             | Opcode                                                                      |
|----------------------------------------------------|-----------------------------------------------------------------------------|
| 1.s[bhw] I(rA), rB<br>1.1[bhw][zs] rD, I(rA)       | MMMMMM IIIII AAAAA BBBBB IIIIIIIIIII MMMMMMM DDDDD AAAAA IIIIIIIIII         |
| New Instruction format                             | Opcode                                                                      |
| 1.s[bhw] I(rA!), rB<br>1.s[bhw] I(!rA), rB         | 010100 MMMMM AAAAA BBBBB IIIIIIIIII<br>010100 MMMMM AAAAA BBBBB IIIIIIIIIII |
| 1.1[bhw][zs] rD, rC(rA)                            | 010110 MMMMM AAAAA DDDDD CCCCC                                              |
| 1.1[bhw][zs] rD, I(rA!)<br>1.1[bhw][zs] rD, I(!rA) | 010100 MMMMM AAAAA DDDDD IIIIIIIIII<br>010100 MMMMM AAAAA DDDDD IIIIIIIIIII |
| 1.1[bhw][zs] rD, rC(rA!) 1.1[bhw][zs] rD, rC(!rA)  |                                                                             |

- Processor core area increases by 8-12 %
  - Ports can be used for other instructions





# New MAC: Accumulation on register file

#### Old MAC:

Accumulation on special 64 bit register

#### New MAC:

- Accumulation only on 32 bit data
- Directly on the register file

#### Pro:

- Faster access to mac accumulation
- Many accumulations in parallel
- Single cycle mult/mac

#### Contra:

- Additional read port on the register file
  - can be used for pre/post increment with register







# Instruction Extensions: 32 bit Vector Support

- Vector modes: (bytes, halfwords, word)
  - 4 byte operations
    - With byte select
  - 2 halfword operations
    - With halfword select
  - 1 word operation
- Vector ALU supports:
  - Vector additions
  - Vector subtractions
  - Vector comparisons:
    - Rise flag if any, or all conditions are true
- Fused vector Mult/Mac:
  - Dynamic range problem in vector multiplications

#### **Vectorial Adder:**

1.add lv.add.h lv.add.b lv.sub.h lv.sub.b op\_a[31:24] op\_b[31:24]  $\overline{\circ}$ op\_a[23:16] op\_b[23:16] res\_add[31:0] op\_a[15:8] op\_b[15:8] m 🗁 op\_a[7:0] op\_b[7:0] carry i



# 32 bit Vector Support: Vectorial Multiplication

- Multiplication on
  - Word,
  - Halfword
  - Byte
- 3 different multipliers:
  - 4\* (8x8=8) mults.
  - 2\* (16x16=16) mults.
  - 1\*(32x32=32) mult.
- Output has same dynamic range as input!
  - Overflows fast in 8bit case





### **Performance Improvements:**

Hardware loops (H) & pre-/post increment (IH):

Up to 1.75x speedup

Optimized MAC (IHM)

Up to 2.25x speedup

Vector extensions (IHVM)

Up to 5x speedup but only rarely used => Dot product

Cortex M4: STM32F429ZI

Slower, no intrinsic used





# 32 bit Vector Support: Dot Product Multiplier

Dot Product: (half word example)

=> 2 multiplications, 1 addition, 1 accumulation in 1 cycle!





# Instruction Extension: Fractional Support

- Fractional format in Q-format [1]
  - Q3.12 means 1 sign bit, 3 integer bits and + 12 fractional bits (16 bit in total)
  - Q3.12 format in a 32 bit reg:



- Multiplication in Q format requires a shifter:
  - Q3.12 \* Q3.12 =

- Q3.12 \* Q3.12 >> 12 =

-----SSIIIIIFFFFFFFFFFF





### 32 bit Vector Support: Full Multiplier Architecture

16b Dot Product Mult.





### 32 bit Vector Support: Full Multiplier Architecture

### Supports:

- Fractional multiplications
- Dot Products for 16b vectors
- Dot Products for 16b vectors
- Integer multiplication 32b\*32b into 32b

### Multiplier costs:

- Up to 2.3x bigger without resource sharing
- Sharing makes arch, slower
- Power ?





# 32 bit Vector Support: Power Reduction

- Operand Isolation
  - Gating inputs to zero
- Separate input registers:
  - Eliminating all active power of unused units
  - 30-60% power reduction with respect to a design without separate input registers









### 32 bit Vector Support: Unaligned memory access

- Unaligned memory access with 32 bit data interface:
  - Difficult to read/write unaligned words, because memories are 32 bit wide
  - Possible with multibanked memories
    - But significant hardware costs
    - Area and timing
- Implemented with two subsequent memory requests



Example: stencil with vector





## 32 bit Vector Support: Shuffle Instruction

- In order to use the vector unit the elements have to be aligned in the register file
- Shuffle allows to recombine bytes into 1 register:
- Iv.shuffle2.b rD, rA, rB
   Mask bits
  - $rD{3} = (rB[26]=0) ? rA:rD) {rB[25:24]}$
  - $rD{2} = (rB[18]==0) ? rA:rD) {rB[17:16]}$
  - $rD{1} = (rB[10]==0) ? rA:rD) {rB[9:8]}$
  - $rD{0} = (rB[2]==0) ? rA:rD) {rB[1:0]}$
  - With  $rX\{i\} = rX[(i+1)*8-1:i*8]$





# 32 bit Vector Support: Summary

- ALU extensions for packed SIMD are easy
  - Vector addition, comparisons, etc.
- Multiplier is more complicated. Dot product is very useful for simple kernels
  - convolutions, multiplications etc.
- Load store unit needs support for unaligned access
  - Good trade-off with support in two cycles
- Vector recombination instructions are very important for the compiler!
  - To recombine bytes/ halfwords directly in registers instead of reloading everything from memory



### The RISC-V ISA

- Modern ISA created by UC Berkeley for their research
- Available for 32-bit, 64-bit and 128-bit
- Little-endian
- Published as Free and Open RISC ISA
- The ISA specifications were previously controlled by UCB, now shifting to the RISC-V foundation
- RISC-V foundation is controlled by the members
   Everyone can become member, just costs a bit of money
- See official website http://riscv.org



### The RISC-V ISA: Introduction

- Generally kept very simple and extendable
- Separated into multiple specifications
  - User-Level ISA spec (compute instructions)
  - Compressed ISA spec (16-bit instructions)
  - Privileged ISA spec (supervisor-mode instructions)
  - More to come
- Implementations:
  - We have a similar architecture than in OpenRISC
  - Can be used in Semester/Master Projects



# **User-Level ISA Spec**

- Defines the normal instructions needed for computation
- Spec separated into "extensions"
- Defines a mandatory base integer instruction set: "I extension"
- ISA support is given by RV + word-width + extensions supported
  - E.g. RV32I means 32-bit RISC-V with support for the I instruction set
- I: Integer instructions; alu, branches, jumps, loads and stores
  - Support for misaligned memory access is mandatory
- M: Multiplication and (!!!) Division
- A: Atomic instructions
- F: Single-Precision Floating-Point
- D: Double-Precision Floating-Point
- C: Compressed Instructions (more later)



# User-Level ISA Spec: Standard and Non-standard extensions

- Extensions mentioned so far are so called Standard Extensions
- Reserved opcodes for standard extensions
- Rest of opcodes free for non-standard implementations
- Standard extensions will be frozen and will not change in the future



| )11   | 100    | 101      | 110               | 111        |
|-------|--------|----------|-------------------|------------|
|       |        |          |                   | (> 32b)    |
| C-MEM | OP-IMM | AUIPC    | OP-IMM-32         | 48b        |
| МО    | OP     | LUI      | OP-32             | 64b        |
| ADD   | OP-FP  | reserved | custom-2/rv128    | 48b        |
| AL    | SYSTEM | reserved | custom-3/ $rv128$ | $\geq 80b$ |

# **Instruction Length Encoding**

Supports by design 16, 32, 48, 64, ... bit long instruction words





# **Compressed Instruction Spec (Draft)**

- Still a draft, but will be frozen very soon if there are no complaints
- Compressed instructions are 16-bit wide
  - Allows to reduce code size
  - needs support for misaligned instruction memory access
- Compressed instruction ISA spec is no ISA per se
  - All compressed instructions map to I instructions, can be expanded
  - Preprocessing step for instructions needed or separate decoding for compressed instructions



# Compressed Instruction Spec (Draft) Claim code size reduction by ~34%





#### Differences to OpenRISC: No flags, no delay slot

Branches:

**OpenRISC** 

I.sfeq rA, rB

I.bf 0x20

I.nop

**RISC-V** 

beq rA, rB, 0x20

Jumps are more general

**OpenRISC** 

l.jalr rB

**RISC-V** 

jalr rD, rs1, 0x10



### Differences to OpenRISC: Opcode Sizes

- RISC-V: 7-bit main opcodes
  - actually only 5-bits due to compressed instructions
  - sub-opcodes (funct\*) for most instruction types

| 25 24 20 19 15 14 12 11 7 6     | 6 0           |
|---------------------------------|---------------|
| rs2 rs1 funct3 rd               | opcode R-typ  |
|                                 |               |
| m[11:0] $rs1$ $funct3$ $rd$     | opcode I-type |
|                                 |               |
| [6] rs2 rs1 funct3 $[imm[4:0]]$ | opcode S-typ  |
|                                 |               |
| imm[31:12] rd                   | opcode U-typ  |
| [5] rs2 rs1 funct3 imm[4:0]     | opcode S-     |

OpenRISC: 6-bit main opcodes



### Differences to OpenRISC: Immediate Size

- RISC-V: 12-bit immediates, all sign-extended
  - sign-bit always in same position

| 31        | 25 2    | 24 2      | 0 19 | 15 | 14 12  | 2 11     | 7 6    | 0 |          |
|-----------|---------|-----------|------|----|--------|----------|--------|---|----------|
| funct7    |         | rs2       | rs1  |    | funct3 | rd       | opcode |   | R-type   |
|           | •       |           |      | ·  |        |          | •      |   |          |
| imr       | n[11:0] |           | rs1  |    | funct3 | rd       | opcode |   | I-type   |
|           |         |           |      |    |        |          |        |   |          |
| imm[11:5] |         | rs2       | rs1  |    | funct3 | imm[4:0] | opcode |   | S-type   |
|           |         |           |      |    |        |          |        |   |          |
|           |         | imm[31:12 | 2]   |    |        | rd       | opcode |   | ] U-type |

 OpenRISC: 16-bit immediates, mixed sign- and zeroextended



## Differences to OpenRISC: Constructing a 32-bit number

- OpenRISC has 16 bit immediates with zero-extension
  - Just use 2 instructions
- RISC-V has 12 bit immediates with sign-extension
  - load upper immediate first and then add sign-extended value
  - upper immediate is set to imm+1 to correct for sign-extension if necessary

#### **OpenRISC**

I.movhi r1, 0x1000 I.ori r1, r1, 0x1800

#### **RISC-V**

lui x1, 0x10002 add x1, x1, -2048



## RI5CY: Core architecture (4 stage pipeline)



CSR in EX instead of WB



## RI5CY: Prefetcher: Why is branching difficult

- No delay slot in RISC-V:
  - Jumps loose one cycle
    - Next instruction already fetching and probably ready in IF stage
- Combined branches: No setflag instruction
  - Branch decision computed with branching instruction
  - Branch decision computed in EX stage
  - Taken branches loose two cycles
    - Branch only available late in pipeline
  - Not taken branches don't loose cycles



### RI5CY: Prefetcher: The need for prefetching



31 0

0x0 Instr. 0

0x4 Instr. 2 Instr. 1

0x8 Instr. 3 Instr. 2

0xC Instr. 4 Instr. 3

- Instruction memory is word-aligned
  - Does not accept misaligned accesses
- Cross-word instruction needs to be assembled from two words
- If lower half word is compressed, no need to fetch next word already
- Solution: Prefetcher with storage for >2 words
  - We choose 4 words (1 cacheline) for optimal performance and to deal with cache misses





## RI5CY: Fully independent pipeline

- Ready & valid signals running left and right respectively
- Pipeline stages can be empty
  - Not possible in OR10N
- Easy to integrate multi-cycle instructions in each stage
  - Similar for "limited" out-of-order execution





#### **RI5CY: Simulation Checker**

- Instruction Set Simulator running in parallel using instruction and data access inputs from RTL
- After every cycle write-back data to RF is compared
- ISS serves as golden model
- Could also execute a random instruction stream, since check is automatically and implicitly done
- The simchecker is not activated by default
- To activate:
  - Uncomment `define simchecker in riscv\_defines.sv
  - Uncomment sv\_lib loading in vsim setup files
  - Build and copy rtl\_checker from SDK to vsim work directory



#### **RI5CY: Random Stall Injection**

- Only on PULPino for the moment
- Random latency (non-synthesizable) introduced to instruction and data accesses
- Checks core interfaces in a way that we would seldom see on the platform
- To activate
  - Uncomment `define DATA\_STALL\_RANDOM and `define INSTR\_STALL\_RANDOM in config.sv of PULPino



#### **RI5CY: Tracer**

- Similar to objdump output
- Displays also read and written registers
  - x??:read value
  - x??=written value
  - PA: physical address for memory accesses
- Virtual platform follows same output format
- Files automatically generated for RTL simulation
  - trace\_core\_xx\_xx.log

| Ti mestamp  | Cyc. | PC       | Instr.   | Assembl | er String    | Regi sters                  |
|-------------|------|----------|----------|---------|--------------|-----------------------------|
| 24530000 ps | 1197 | 0000012c | ffaddce3 | bge     | x27, x26, -8 | x27: 001002d4 x26: 001002d4 |
| 24510000 ps |      | 00000128 |          |         | x26, x26, 4  | x26=001002d4 x26: 001002d0  |
| 24590000 ps |      | 00000124 |          |         | x0, 0(x26)   | x26: 001002d4 PA: 001002d4  |
| 24630000 ps | 1202 | 0000012c | ffaddce3 | bge     | x27, x26, -8 | x27: 001002d4 x26: 001002d8 |
| 24610000 ps |      | 00000128 |          |         | x26, x26, 4  | x26=001002d8 x26: 001002d4  |
| 24650000 ps | 1203 | 00000130 | 00000513 | addi    | x10, x0, 0   | x10=00000000                |
| 24670000 ps | 1204 | 00000134 | 00100593 | addi    | x11, x0, 1   | x11=00000001                |



#### **RI5CY: Performance Counters**

- Events to be counted:
  - #cycles
  - #instructions
  - #ld\_stall: load data hazards
  - #jr\_stall: number of jump register data hazards
  - #imiss: cycles waiting for instructions
  - #ld
  - #st
  - #jump
  - #branch: total number of branches (w/o jumps)

- #btaken: branches that were taken
- #rvc: number of rvc insns
- #ld\_ext: LD to non-tcdm
  - misaligned access counted twice
- #st\_ext: ST to non-tcdm
- #ld\_ext\_cyc
- #st\_ext\_cyc
- #tcdm\_cont: cycles wasted due to waiting for grants in L1



#### **RI5CY: Performance Counters**

- On ASIC only one counter + one register
- On FPGA/RTL sim
  - one counter + one register per metric
- Binary tracer for performance counters is not yet available (for KCG)





## Other RISC-V Cores Z-Scale / V-Scale

- From UC Berkeley
- Their take on a small core
- Z-Scale: Written in Chisel
- V-Scale: Written in Verilog

Z-scale Pipeline

Z-Scale & V-Scale virtually identical

#### Mini project:

Compare V-Scale/Z-Scale to our core [1]

#### **Semester project:**

Design a mini core with lower power consumption than V-Scale, Z-Scale

|             |            | •         |          |
|-------------|------------|-----------|----------|
| PC          |            |           | WB       |
| Gen.        | IF         | DE        | MEM      |
|             | ے لـــا لے | الــــالا | MUL      |
| <b>\psi</b> | <b></b>    | <b>\</b>  | <b></b>  |
| I-Bus       | I-Bus      | D-Bus     | D-Bus    |
| Request     | Response   | Request   | Response |

| Category        | ARM Cortex-M0                 | RISC-V Zscale                 |
|-----------------|-------------------------------|-------------------------------|
| ISA             | 32-bit ARM v6                 | 32-bit RISC-V (RV32IM)        |
| Architecture    | Single-Issue In-Order 3-stage | Single-Issue In-Order 3-stage |
| Performance     | 0.87 DMIPS/MHz                | 1.35 DMIPS/MHz                |
| Process         | TSMC 40LP                     | TSMC 40GPLUS                  |
| Area w/o Caches | 0.0070 mm <sup>2</sup>        | 0.0098 mm <sup>2</sup>        |
| Area Efficiency | 124 DMIPS/MHz/mm <sup>2</sup> | 138 DMIPS/MHz/mm <sup>2</sup> |
| Frequency       | ≤50 MHz                       | ~500 MHz                      |
| Voltage (RTV)   | 1.1 V                         | 0.99 V                        |
| Dynamic Power   | 5.1 µW/MHz                    | 1.8 μW/MHz                    |



#### Other RISC-V Cores: Rocket

- From UC Berkeley, written in Chisel
- 64-Bit Implementation



| Category             | ARM Cortex-A5                  | RISC-V Rocket                  |
|----------------------|--------------------------------|--------------------------------|
| ISA                  | 32-bit ARM v7                  | 64-bit RISC-V v2               |
| Architecture         | Single-Issue In-Order          | Single-Issue In-Order 5-stage  |
| Performance          | 1.57 DMIPS/MHz                 | 1.72 DMIPS/MHz                 |
| Process              | TSMC 40GPLUS                   | TSMC 40GPLUS                   |
| Area w/o Caches      | 0.27 mm <sup>2</sup>           | 0.14 mm <sup>2</sup>           |
| Area with 16K Caches | 0.53 mm <sup>2</sup>           | 0.39 mm <sup>2</sup>           |
| Area Efficiency      | 2.96 DMIPS/MHz/mm <sup>2</sup> | 4.41 DMIPS/MHz/mm <sup>2</sup> |
| Frequency            | >1GHz                          | >1GHz                          |
| Dynamic Power        | <0.08 mW/MHz                   | 0.034 mW/MHz                   |



# Other RISC-V Cores BOOM: Berkeley Out-of-Order Processor

- From UC Berkeley, written in Chisel
- Parametrizable for Dual-Issue/Quad-Issue

| Category              | ARM Cortex-A9                                               | RISC-V BOOM-2w                          |
|-----------------------|-------------------------------------------------------------|-----------------------------------------|
| ISA                   | 32-bit ARM v7                                               | 64-bit RISC-V v2 (RV64G)                |
| Architecture          | 2 wide, 3+1 issue Out-of-<br>Order 8-stage                  | 2 wide, 3 issue Out-of-Order<br>6-stage |
| Performance           | 3.59 CoreMarks/MHz                                          | 3.91 CoreMarks/MHZ                      |
| Process               | TSMC 40GPLUS                                                | TSMC 40GPLUS                            |
| Area with 32K caches  | ~2.5 mm <sup>2</sup>                                        | ~1.00 mm <sup>2</sup>                   |
| Area efficiency       | <b>1.4</b> CoreMarks/MHz/mm <sup>2</sup>                    | 3.9 CoreMarks/MHz/mm <sup>2</sup>       |
| Frequency             | 1.4 GHz                                                     | 1.5 GHz                                 |
| Power                 | <b>0.5-1.9 W</b> (2 cores + L2)<br>@ TSMC 40nm, 0.8-2.0 GHz |                                         |
| note:<br>not to scale | Core VFP                                                    | CI TO                                   |

Master project: [1]

Design and implement a VLIW-architecture supporting the RISC-V ISA

#### **Mini Project:**

Initial design consideration for the implementation (pro/cons evaluation)



#### **Exercise session:**

- In the exercise we are going to cover:
  - How to compile and run an application using:
    - The open source Pulpino platform
  - Impact of the new instructions:
    - Hardware loops
    - Pre/post increment
    - Vector support
    - Dot product
    - Shuffle instruction



- How to use highly optimized kernels in programs
  - Convolutions
- Comparison of RISC-V to ARM Cortex M4



Q&A

