

# Computação Paralela

Mest. Int. Engenharia Computacional

Ano letivo 2019/2020

Manuel Barroso, Nuno Lau



- Parallel general purpose computation model
- Introduced by NVIDIA in 2006
- Allows using the GPU for the execution of general purpose applications



#### Theoretical GFLOP/s





#### Theoretical GB/s



### CUDA – CPU and GPU Architecure





## **CUDA Architecture**





# **CUDA Computing Applications**



| GPU Computing Applications                         |                                    |                            |            |                                          |                             |                            |                             |                       |    |                               |  |
|----------------------------------------------------|------------------------------------|----------------------------|------------|------------------------------------------|-----------------------------|----------------------------|-----------------------------|-----------------------|----|-------------------------------|--|
| Libraries and Middleware                           |                                    |                            |            |                                          |                             |                            |                             |                       |    |                               |  |
| cuDNN<br>TensorRT                                  | cuFFT, cuBLAS,<br>cuRAND, cuSPARSE |                            | CULA MAGMA |                                          | Thrust<br>NPP               | VSIPL, SVM,<br>OpenCurrent |                             | PhysX, OptiX,<br>iRay |    | MATLAB<br>Mathematica         |  |
| Programming Languages                              |                                    |                            |            |                                          |                             |                            |                             |                       |    |                               |  |
| С                                                  | C++                                |                            | Fortran    |                                          | Java, Pytho<br>Wrappers     | -                          | DirectCor                   | DirectCompute         |    | Directives<br>(e.g., OpenACC) |  |
| CUDA-enabled NVIDIA GPUs                           |                                    |                            |            |                                          |                             |                            |                             |                       |    |                               |  |
| Turing Architecture<br>(Compute capabilities 7.x)  |                                    | DRIVE/JETSON<br>AGX Xavier |            | GeForce 2000 Series                      |                             | es                         | Quadro RTX Series           |                       | Т  | Tesla T Series                |  |
| Volta Architecture<br>(Compute capabilities 7.x)   |                                    | DRIVE/JETSON<br>AGX Xavier |            |                                          |                             |                            |                             |                       | Т  | esla V Series                 |  |
| Pascal Architecture<br>(Compute capabilities 6.x)  |                                    | Tegra X2                   |            | GeForce 1000 Series                      |                             | es                         | Quadro P Series             |                       | Т  | Tesla P Series                |  |
| Maxwell Architecture<br>(Compute capabilities 5.x) |                                    | Tegra X1                   |            | GeForce 900 Series                       |                             | es                         | Quadro M Series             |                       | Te | Tesla M Series                |  |
| Kepler Architecture<br>(Compute capabilities 3.x)  |                                    | Tegra K1                   |            | GeForce 700 Series<br>GeForce 600 Series |                             |                            | Quadro K Series             |                       | Т  | Tesla K Series                |  |
|                                                    |                                    | EMBEDDED                   |            | COI                                      | CONSUMER DESKTOP,<br>LAPTOP |                            | PROFESSIONAL<br>WORKSTATION |                       | С  | DATA CENTER                   |  |

# **CUDA Automatic Scalability**





## CUDA Kernel, Grid, Block, Thread





### **CUDA Grid of Threads**





# **CUDA** memory





# **CUDA** memory







# **CUDA** memory





## **CUDA Compute Capability**



#### Compute Capability 1.x

- Global memory (read and write)
  - Slow and uncached
  - Requires sequential and aligned 16 byte reads and writes to be fast
- Texture memory (read only)
  - Cache optimized for 2D spatial access pattern
- Constant memory
  - This is where constants and kernel arguments are stored
  - Slow, but with small cache
- Shared memory (16 kb per MP)
  - Fast, but take care of bank conflicts
  - Can be used to exchange data between threads in a block
- Local memory (used for data that does not fit into registers)
  - Slow and uncached
- Registers
  - Fastest, scope is thread local

## **CUDA Compute Capability**



#### Compute Capability 2.x

- Global memory (read and write)
  - Slow, but now with cache
- Texture memory (read only)
  - Cache optimized for 2D spatial access pattern
- Constant memory
  - Slow, but with cache (8 kb)
- Shared memory
  - Fast, but slightly different rules for bank conflicts now
- Local memory
  - Slow, but now with cache
- Registers (32768 32-bit registers per MP)

## **CUDA Compute Capability**



#### Compute Capability 3.x

- Global memory (read and write)
  - Generally cached in L2, but not in L1
- Constant memory
  - Cache shared by all functional units
- Shared memory
  - 32 banks with two addressing modes
- Local memory
  - Cached in L1

#### Compute Capability 5.x

- Global memory
  - Identical to cp 3.x
- Shared memory
  - 32 banks organized such that successive 32-bit words map to successive banks

# **CUDA Heterogeneous Programming**







```
// Kernel definition
  global void VecAdd(float* A, float* B, float* C)
    int i = threadIdx.x;
    C[i] = A[i] + B[i];
int main()
    // Kernel invocation with N threads
    VecAdd <<<1, N>>> (A, B, C);
```



Kernel invocation

### kernel<<< Dg, Db, Ns, S >>>

- Dg is the grid dimension (dim3 type)
- Db is the block dimension (dim3 type)
- Ns is the number of shared memory bytes
- S is the stream



#### Block

- threadIdx.x, threadIdx.y, threadIdx.z
  - Identify the thread in the block
- blockDim.x, blockDim.y, blockDim.z
- threadID = x+y\*Dx+z\*Dx\*Dy
- Threads are executed in warps
  - 32 threads of the same block with consecutive ids
  - Blocks should have more than 32 threads



- Grid
  - blockldx.x, blockldx.y, blockldx.z
    - · Identify the block in the grid
  - gridDim.x, gridDim.y, gridDim.z