## CSE 140 Lab/HW#6 – 4/26 11:59PM

## Caches (15pts + 15pts)

1. Suppose the following cache hierarchies.



miss penalty: time to access memory Hit time: time to access cache. a. What is the average memory access time?

b. You want to improve the average memory access time so you added a L2 cache between L1 an Memory. L2 takes 16 cycles and miss rate is 20%. What is the average memory access time? And what is the speedup over the initial design (the above hierarchy)?



## Virtual memory (30pts)

- 2. Consider the following assumptions:
  - Size of virtual address: 32 bits
  - 210 = 2 kB : 214 = 16 kB : 14 bits needed for page offset Size of physical memory: 2 GB Page size: 16 KB
  - Size of an entry in page tables: 32 bits (or 4 B)

What would be the size of the page table for this system?

32-14 = 18 bit viAval page numbers.

Total entries in page table: 
$$2^{18}$$
 entries

Size of an entry:  $2^{2}$  bytes = 4 bytes

Size of page table = Total entries in page table \* Size of an entry =  $2^{18} \cdot 2^{2}$ 

=  $2^{18} \cdot 2^{2}$ 

=  $2^{20}$ 

## Cache Coherence (40 pts)

3. Consider the following reference stream:

All of the references in the stream are to the same cache block but for different data words, A and B within the same cache block. r and w indicate read and write, respectively, and the digit refers to the processor issuing the reference.

We run MESI protocol. Assume that all caches are initially empty and the accessed cache block is not evicted while executing the reference stream. Use the following cost model:

- Read / write cache hit with no bus access: 1 cycle
- Invalidation broadcasting without requesting the cache block (BusUpgr): 10 cycles
- Request remote processor to send updated a cache block (BusRd / BusRdX): 50 cycles Request the memory (or next level cache) to send a cache block (BusRd): 150 cycles

Fill the following table with the coherence state of the three processors, coherence message, and cache hit/miss for each memory references. Each column should show the status of the corresponding data word (either A or B). Show the total number of cycles used for running the reference stream.

|          | II(A) | 12(A) | w <sub>2</sub> (D) | 12(A) | 13(A) | 11(D) | 12(1) | w <sub>2</sub> (D) | w 3 (A) | II(A)      |
|----------|-------|-------|--------------------|-------|-------|-------|-------|--------------------|---------|------------|
| hit/miss | M     | M     | M                  | M     | H     | M     | Н     | Н                  | Н       | W          |
| bus      | BusRd | Buskd | BWRdX              | BusRd | 1     | Buskd |       | BUSUPAT            |         | Bus Rd     |
| State1   | Е     | S     | 工                  | L     | I     | S     | B     | I                  | I       | <b>క</b> ' |
| State2   | I     | Z.    | I                  | \$    | S     | Z     | 2     | I                  | I       | I          |
| State3   | I     | I     | M                  | 8     | **    | S     | \$    | W                  | M       | S          |
| cycles   | 150   | 150   | 50                 | 50    | 1     | 150   | 1     | 10                 | 1       | 50         |

 $r_1(A)$   $r_2(A)$   $r_3(B)$   $r_2(A)$   $r_3(A)$   $r_1(B)$   $r_2(B)$   $r_3(A)$ 

