

# Bell 103/V.21 Single Chip Modem

S3530H

#### Features

- $\hfill \Box$  Single-Chip 300 bps, Full Duplex, FSK Modem
- ☐ Bell 103/113 and CCITT V.21 Operation (Pin Selectable)
- ☐ Auto Answer/Originate Operating Modes
- ☐ Manual Answer/Originate Modes
- ☐ No External Filtering Required
- □ Phase Continuous Transmit Carrier Frequency Switching
- ☐ RS-232 Control Interface
- ☐ Passthrough Mode for Protocol Independence
- ☐ Low Cost 3.58MHz (TV Crystal) Time Base
- ☐ Digital and Analog Loopback Modes
- ☐ UART Clock Output (4.8KHz)
- □ V.25 Tone Generation

#### **Typical Applications**

- ☐ Stand Alone Modems for Home Computers
- □ Smart Modems for Personal Computers
- □ Board Modems for Office Automation Equipment
- ☐ Portable Lap Computers
- ☐ Encrypted Data Stream Modem
- ☐ Password Secure Modem
- □ Test Instrument Communications
- ☐ Phone and Modem Combination





#### **General Description**

The S3530 is a Full Duplex FSK Modem integrated circuit which may be operated in Bell 103/113 or CCITT V.21 applications. The S3530 features transmit and receive filtering; answer/originate mode selections;

RS-232 control interface; digital and analog loopback test modes; and generation of both the 4.8KHz UART clock and V.25 Answer Tone. The S3530 is designed for use in stand-alone modern applications and in applications in which the modern function is designed directly into the DTE.

#### **Pin/Function Descriptions**

| Pin #    | Name                              | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | DL<br>(Digital Loopback)          | A high level on this input causes the device to enter the digital loopback mode. In this mode the received data from the remote end is internally looped back to TD and DSR is forced high to signal to the DTE that the modem is not ready for transmission. The received data is not available on RD during the DL mode.                                                                                                                                                                |
| 2        | TP<br>(Test Point)                | Test Pin. Must be connected to either $V_{SS}$ or $V_{DD}$ for normal operations.                                                                                                                                                                                                                                                                                                                                                                                                         |
| 3        | EP<br>(Eye Pattern)               | Output (analog) of the demodulator prior to slicing. Do not load.                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 4, 15    | V <sub>DD</sub> , V <sub>SS</sub> | Positive and negative Power Pins, respectively (±5V).                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 5        | RC<br>(Receive Carrier)           | This analog input is the data carrier received by the data access arrangement from the line. The modem demodulates this signal to generate the receive data bits.                                                                                                                                                                                                                                                                                                                         |
| 6<br>7   | Test 1<br>Test 0                  | These are test inputs and must be tied to $V_{\mbox{\footnotesize{SS}}}$ for normal applications. See table under Passthru Mode.                                                                                                                                                                                                                                                                                                                                                          |
| 8        | GP                                | Ground this pin. (Analog GND).                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 9        | AGND                              | Analog ground (0 Volts).                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 10       | TC<br>(Transmit Carrier)          | This analog output is the modulated transmit data carrier. Its frequency depends upon whether the modem is in the answer or originate mode and if a mark or space condition is being sent (Table 1). Typically the output level is at $-9 \text{dBm}$ . (275mVRMS into $10 \text{K}\Omega$ .)                                                                                                                                                                                             |
| 11       | SL<br>(Select)                    | A high level on this input selects the CCITT V.21 data transmission format. Applying a low level selects the Bell 103 data transmission format.                                                                                                                                                                                                                                                                                                                                           |
| 12<br>13 | OSC <sub>0</sub>                  | These are terminals for connecting an external 3.579545MHz TV crystal. All internal clock signals are derived from this time base. Feedback resistor and capacitors are integrated on the chip but additional 20pF caps to V <sub>SS</sub> from each pin are required.                                                                                                                                                                                                                    |
| 14       | DSR<br>(Data Set Ready)           | This output, when low, indicates to the data terminal that the modem is ready to transmit data.                                                                                                                                                                                                                                                                                                                                                                                           |
| 16       | CDT<br>(Carrier Detect Threshold) | Applying a variable voltage level between 0 and -5V at this pin allows control of the recieve carrier detection threshold. This will override the internally determined threshold. If CDT is set to a voltage between +1.5 and +2.0V the AGC will be disabled during the test modes of pins 6 & 7.                                                                                                                                                                                        |
| 17       | DGND                              | Digital ground (0 Volts).                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 18       | SH<br>(Switch Hook)               | This input is used to manually place the device in the originate mode. The device will make the $\overline{OH}$ output low and start the originate sequence if $\overline{SH}$ input is low ( $-5V$ ) and DTR is on. This can be a level or a momentary low-going pulse input (min. 54msec). A pulse duration of less than 27 msec will not be detected. $\overline{RI}$ should be high if $\overline{SH}$ is to be exercised. Once $\overline{RI}$ has been activated RTS has no effect. |



| N- #               | Name                                  | Function The data access arrangements                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>Pin #</b><br>19 | RI<br>(Ring Indicator)                | This input, when high, permits auto answer capability. The data access arrangements should apply a low level (-5V) to Ri when a ringing signal is detected. The level should be low for at least 107msec. The input may remain low during data transmission, but must be reset before DTR. Similarly, in manual mode, the answer mode is entered by applying a low level to this input (unless RTS is high).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 20                 | RTS<br>(Request to Send)              | A high level on this input with the DTR input in the on condition causes the device to enter the originate mode. OH will go low to seize the phone line. Auto dialing can be performed by turning the RTS input on and off to effect dial pulsing. This input must remain high for the duration of data transmission. (Auto answer will <b>not</b> function if RTS is main high for the duration of data transmission.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 21                 | CD<br>(Carrier Detect)                | This output goes to a low level to indicate that the receive data carrier has been received at a level of -35dBm. It turns off if the received data carrier falls below the carrier determined to the same of the same throughout the same throughout the same throughout the same throughout throughout the same throughout through the same throughout through |
| 22                 | RD (Passived Pata)                    | The device presents data bits demodulated from the received data carrier at this output.  This output is forced high if the DTR input or the carrier detect output is off.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 23                 | (Received Data)  CTS  (Clear to Send) | This output goes to a low level at the completion of the handsnaking sequence and turns off when the modem disconnects. It is always turned off if the device is in the digital loopback mode. Data to be transmitted should not be applied at the TD input until this output turns on                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 24                 | OH<br>(Off Hook)                      | This output goes to a low level when either the SH or the RTS input is on in the originate mode and when a valid ring signal is detected on the RT input in the answer and a Thic output is off if DTR is off or if the disconnect sequence has been completed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 25                 | DTR<br>(Data Terminal Ready)          | A high level on this input enables all the other inputs and outputs and must be present before the device will enter the data mode either manually or automatically. The device will enter an irreversible disconnect sequence if the input is turned off (low level) for more than 14msec during a data call. A pulse duration of less than 6msec will not be detected. To reset the chip before each call, this pin should be held low for greater than                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 26                 | AL<br>(Analog Loopback)               | 14msec.  This input allows the data terminal to make the telephone line busy (off hook) and implement the analog loopback mode. A high level on this input while DTR is high causes the device to make the OH output low and to enter the analog loopback mode. The receive filter center frequency is switched to correspond to the transmit filter center frequency and the transmit data carrier output is internally connected to the receive data carrier input as well as being available at TC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 27                 | TD<br>(Transmit Data)                 | Data bits to be transmitted are presented to this input serially by the data terminal. A high level is considered a binary '1' or MARK and a low level is considered a binary '0' or SPACE. The data terminal should hold this input in the MARK state when data is not being transmitted. During handshaking this input is ignored.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 28                 | CLK<br>(Clock)                        | A 4.8KHz LSTTL compatible square wave output is provided for supplying the 16X clock signal required by a UART for 300 bits/sec. data rate. This output facilitates the integration of the modern function in the data terminal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |



### **Absolute Maximum Ratings**

| Supply Voltage (V <sub>DD</sub> – V <sub>cc</sub> ) |                                              |
|-----------------------------------------------------|----------------------------------------------|
|                                                     | +12.0V<br>0°C to +70°C                       |
| Storage Temperature                                 | 0°C to +70°C<br>65°C to +150°C               |
| Power Dissipation                                   |                                              |
|                                                     | $V_{SS} - 0.3V \le V_{IN} \le V_{DD} + 0.3V$ |

D.C. Electrical Operating Characteristics:  $T_A = 0$  °C to +70 °C;  $(V_{DD} - V_{SS}) = 10V$ ;  $(\pm 5.0V)$ 

| Symbol          | Parameter/Conditions                                     | <u> </u> | S/ = 10 V, (± 3.0 V | <u>,                                      </u> |       |
|-----------------|----------------------------------------------------------|----------|---------------------|------------------------------------------------|-------|
| <u> </u>        |                                                          | Min.     | Typ.                | Max.                                           | Units |
| V <sub>DD</sub> | Positive Supply Voltage (ref. to DGND, AGND; both at 0V) | +4.75    | +5.0                | +5.25                                          | VDC   |
| V <sub>SS</sub> | Negative Supply Voltage (ref. to DGND, AGND)             | -4.75    | -5.0                | -5.25                                          | VDC   |
| P <sub>D</sub>  | Power Dissipation, Operating (@±5V)                      |          | 110                 | 200                                            | mW    |
| R <sub>IN</sub> | Input Resistance                                         | 8        |                     |                                                |       |
| CIN             | Input Capacitance                                        |          |                     | <del></del>                                    | MΩ    |
|                 |                                                          |          |                     | 1 15 1                                         | DF    |

Analog Signal Parameters:  $T_A = 0$ °C to 70°C;  $\pm 5$  VDC.  $f_{OSC} = 3.58$ MHz

| Symbol           | Parameter/Conditions                              | Min.     | Тур.            | Max. | Units       |
|------------------|---------------------------------------------------|----------|-----------------|------|-------------|
| f <sub>osc</sub> | Oscillator Frequency                              |          | 3.579545 ±0.02% | max. |             |
| f <sub>t</sub>   | Transmit Frequency Tolerance                      | t        |                 |      | MHz         |
|                  | Transmit 2nd Harmonic Attenuation with respect to | <b> </b> | ±1.2            |      | Hz          |
| t <sub>D</sub>   | Carrier Level                                     |          | 50              |      | dB          |
| T <sub>OUT</sub> | Transmit Output Level into 10KΩ min., 25pF max.   | 245      | 275 (-9dBm)     | 308  | mVRMS       |
|                  | Carrier Input Range (CDT open)                    |          | -48 ±2          | n    | dBm         |
| DNR              | Dynamic Range (CDT open)                          |          | 48              |      | <del></del> |
|                  | Bit Jitter (Input = - 30dBm)                      |          | +               |      | dB          |
|                  | Bit Bias                                          |          | 100             |      | μSec        |
|                  | Bias Distortion                                   |          | 3               |      | %           |
|                  |                                                   |          |                 |      | 1 %         |

Signal Input and Output Compatibility Table

|                   | 1   | 1     |        | Voltage    | Voltage Level |                               | loc                                              | T 1                |
|-------------------|-----|-------|--------|------------|---------------|-------------------------------|--------------------------------------------------|--------------------|
| Name              | No. | Input | Output | Low (Max.) | High (Min.)   | Logic Family<br>Compatibility | Millamps                                         | IOH<br>  Milliamps |
| SH                | 18  | X     |        | -3         | +3            | CMOS                          | <del>                                     </del> |                    |
| ŘI                | 19  | X     |        | -3         | +3            | CMOS                          | <del>                                     </del> | <del> </del>       |
| TEST <sub>0</sub> | 7   | X     |        | -3         | +3            | CMOS                          |                                                  |                    |
| TEST <sub>1</sub> | 6   | Х     |        | -3         | +3            | CMOS                          |                                                  |                    |
| OH                | 24  |       | X      | +0.4       | +2.4          | LSTTL                         | 0.4                                              | 0.02               |
| CLK               | 28  |       | X      | +0.4       | +2.4          | LSTTL                         | 0.4                                              | 0.02               |
| CD                | 21  |       | Х      | +0.4       | +2.4          | LSTTL                         | 0.4                                              |                    |
| RD                | 22  |       | Х      | +0.4       | +2.4          | TTL                           |                                                  | 0.02               |
| CTS               | 23  |       | Х      | +0.4       | +2.4          |                               | 1.6                                              | 0.4                |
| OSR               | 14  |       | X      | + 0.4      |               | TTL                           | 1.6                                              | 0.4                |
| RTS               | 20  | X     |        | +0.8       | +2.4          | LSTTL                         | 0.4                                              | 0.02               |
| D                 | 27  | X     |        |            | +2.0          | TTL*                          |                                                  |                    |
| )TR               | 25  | X     |        | +0.8       | +2.0          | TTL*                          |                                                  |                    |
|                   |     |       |        | +0.8       | + 2.0         | TTL*                          |                                                  |                    |
| L                 | 26  | X     |        | + 0.8      | + 2.0         | TTL*                          |                                                  |                    |
| L                 | 1   | X     |        | +0.8       | +2.0          | TTL*                          |                                                  |                    |
| <u> </u>          | 11  | х     |        | +0.8       | +2.0          | TTL*                          |                                                  |                    |

se inputs are high impedance CMOS inputs that respond to TTL voltage levels.



# What is a 300 Baud Modem and What Does It Do?

A modem acts like a translator between a computer and the telephone system. Computers work with data in the form of binary pulses but telephones were designed to transmit analog audio waveforms. The modem converts binary data from the computer into analog signals that the phone lines can carry. In the receive mode the modem demodulates the analog signals from the phone line, converting them back to binary form for the computer.

300 Baud modems are among the most common data communications devices in use today. Modems are used for exchanging information between home computers, personal computers, banks, offices and mainframes to name just a few posible applications. 300 Baud modems are used anywhere that a normal telephone line exists. Modems based on the S3530 have the advantages of full duplex operation using either BELL 103 or CCITT V.21 Protocols, a built-in interface to the industry standard RS232 serial data port, very low system part count, and low power CMOS single chip construction.

Both BELL 103 and CCITT V.21 modems use FSK modulation for data transmission over standard phone lines. FSK modulation simply means Frequency Shift Keying or the transmission of frequency "A" for binary "1" and frequency "B" for binary "0". Full duplex FSK occurs when two-way transmission happens simultaneously between two modems.

A simple protocol exists to prohibit both the originating modem and the answering modem from transmitting simultaneously on the same frequency. The protocol breaks the telephone frequency spectrum into two bands; a high band, and a low band. Each band has its own mark frequency corresponding to a binary 1 and its own space frequency corresponding to a binary 0, for a total of four transmitting frequencies. The protocol states that the originating modem must transmit on the low band and receive on the high band while the answering modem must transmit on the high band and receive on the low band.

Obviously the ability of a modem to separate the high band from the low band is important for correct decoding of the transmitted data. Figures 4, 5, 6, and 7 of the S3530 transmit and recieve filters shows a sharp 20 db cutoff within just a few hundred Hertz of the edges of the high and low bands.



















#### **Block Description**

The block diagram of the FSK Modem is shown on page 1. The input to the modulator is the TD (Transmit Data) signal, which is the digital data to be converted to analog form. This input would typically be provided by the RS-232 interface or a UART. The modulator generates a square wave whose frequency is shifted in response to the Transmit Data input.

The transmit filter outputs a Frequency Shift Keying signal at the TC (Transmit Carrier) output. The frequency of the FSK signal corresponds to the fundamental frequency of the square wave at the input of the filter.

On the receive side, the receive filter whose input is the Receive Carrier, rejects the adjacent channel energy and improves the Signal to Noise Ratio of the received signal.

The output of the receive filter is fed into the demodulator where the data is converted back into digital form.

The next block is the energy detect circuit. It detects energy levels at which reception and demodulation of data is considered reliable, controlling the  $\overline{\text{CD}}$  signal.

The last block is the timing control and handshake logic, which besides controlling all the other blocks, also implements the RS-232 interface protocol and controls the BELL 103 and CCITT V.21 operations.

#### Transmit Filter

The function of the transmit filter is to produce an FSK signal from the phase continuous, frequency shifted, square wave input.

The prime objective of the transmit filter is to pass the square wave fundamental component while attenuating its harmonics. These harmonics could be located in the receive band. Unless attenuated by the transmit filter, they would be coupled back through the hybrid, unattenuated by the receive filter, thus causing degradation of bit error rate.

The transmit filter was designed to have a zero at the third harmonic of the square wave, to alleviate the above problem.

The second objective of the transmit filter is to attenuate the out of band energy. This is necessary since the modulation process produces energy over a broad spectrum and not just at the mark/space frequencies. The fundamental component is attenuated by 24 dB to

produce a signal at -9 dBm at the TC (Transmit Carrier) output.

#### **Receive Filter**

The measured frequency response of the receive filter is shown in Figures 6 and 7. The receive filter rejects out-of-band noise so that the filtered signal can be demodulated with a resultant low bit error rate.

The filter was designed to reject the adjacent channel energy by 60dB. This is essential since that channel is used for carrier transmission which is coupled back, through the hybrid and into the receive section. Unless attenuated by the receive filter, this component would corrupt the demodulated data and result in excessive bit error rate. The filter was also designed to minimize group delay distortion between the mark and space frequencies. The band width of the filter is 500Hz and is centered around the center frequency of the received carrier.

The dynamic range of the receive signal is 50dB due to the automatic gain control circuit employed.

#### Timing Control

The chip also incorporates a 14 second abort timer. This is necessary for automatic operation. When a call is automatically originated, and the remote device is busy, then the originating device waits for 14 seconds and hangs up. On the other hand, if the modem is called by mistake it will hang up in 14 seconds, unless the appropriate carrier is received.

#### Clock Crystal

The S3530 uses the popular low-cost 3.58MHz crystal. This crystal is very popular because it is used in all NTSC color TVs and in many low cost personal computers (which require the 3.58MHz to interface with TV monitors). The S3530 can therefore use the same system clock as the display interface to reduce system costs.

#### Operation

#### A. Answer Mode

In the answer mode the S3530 stands idle waiting for an incoming call. With DTR high, a low from the ring detector to  $\overline{\rm RI}$  causes the S3530 to set  $\overline{\rm OH}$  and  $\overline{\rm DSR}$  low enabling the hookswitch relay and connecting the modem to the phone line. After 2.1 seconds the S3530 sends a carrier at 2225Hz (mark) to the Originate Modem. If 1270Hz (mark) is returned the S3530 carrier











detect circuit turns on within 106msec, setting  $\overline{\text{CD}}$  and  $\overline{\text{CTS}}$  low indicating completion of the handshaking sequence. Data can then be sent and received.

#### **Originate Mode**

In the originate mode with DTR high, a call is initiated by applying a high to the RTS input in auto mode or a negative or low pulse to \$\overline{SH}\$ in manual mode. This will cause \$\overline{OH}\$ to go low, enabling the hookswitch relay and connecting the phone line. When dial tone is detected, RTS can be pulsed off to provide dial pulses\*. The \$\overline{OH}\$ will follow the RTS pulses, sending the desired digits over the line. When the answering modem comes on line it will wait 2.1 seconds ("billing delay") and then send the 2225Hz answer tone. 106msec later the \$\overline{CD}\$ pin will go low indicating carrier received. 190msec later the \$3530 will respond with 640msec of 1270Hz. At the end of that time \$\overline{CTS}\$ will go low indicating to the terminal side that the communications link has been established.

#### **Abort Mode**

There is an automatic abort feature in the S3530 to avoid tying up a system when there is difficulty establishing a link. If no carrier is detected within 14 seconds of being put into the answer or originate mode it will abort the call by turning off  $\overline{OH}$  and disconnecting the phone line.  $\overline{DSR}$  will also go off (high). This abort time can be extended by pulsing RTS low for 1msec before the 14 seconds have elapsed. This will reset the abort timer. If time does run out DTR should be pulsed off to reset the S3530.

#### Shutdown Mode

Should the received carrier fall below  $-48~\mathrm{dBm}$  (approx.) during data exchange for more than 213msec the S3530H will terminate the call and go on hook, disconnecting the phone line.

Table 1. 103/V.21 Mark and Space Frequencies

| Mode                                                         | Transmit Frequency (Hz)     |                              | Receive Frequency (Hz) |                      |
|--------------------------------------------------------------|-----------------------------|------------------------------|------------------------|----------------------|
| Bell 103 Originate                                           | Mark                        | Space                        | Mark                   | Space                |
| Bell 103 Answer<br>CCITT V.21 Originate<br>CCITT V.21 Answer | 1270<br>2225<br>980<br>1650 | 1070<br>2025<br>1180<br>1850 | 2225<br>1270<br>1650   | 2025<br>1070<br>1850 |
| e that OH only follows BTS. The proper til                   | 2                           | 100                          | 980                    | <u>  1180</u><br>V/A |

<sup>\*(</sup>Note that OH only follows RTS. The proper timing for dialing must come from the terminal on the RTS line.)

#### Reset Protocol

By insuring that all control inputs are in their inactive states a minimum of 2msec before the rising edge of DTR, the S3530 will be properly reset.

### Manual Operation

The S3530 can be operated manually as well as automatically. With DTR enabled (high) a negative pulse (-5V) of >107msec on  $\overline{\text{Ri}}$  will put the device in the Answer Mode. Similarly (with DTR high)  $\overline{\text{SH}}$  can be pulled low for >54msec to put the S3530 into the Originate Mode.

#### Passthru Mode

With the "Test 0" and "Test 1" lines the S3530 can be put into the Passthru Mode disabling the handshake protocol. The transmit and receive functions are enabled but become independent of timing and control.  $\overline{\text{CD}}$  works as usual and the Answer and Originate Modes are selected manually with  $\overline{\text{RI}}$  and  $\overline{\text{SH}}$ .

| Test 0 | Test 1 | S3530              | $1 = +5V (V_{DD})$ |
|--------|--------|--------------------|--------------------|
| PIN 7  | PIN 6  | STATUS             |                    |
| 0      | 0      | NORMAL<br>PASSTHRU | $0 = -5V (V_{SS})$ |

### V.21 Mode, CCITT Operation

With the SL pin tied high the S3530 functions in the CCITT V.21 Mode but performs the same operations described above. The basic principle is the same but the frequencies and the timings are switched to V.21 specifications. When in V.21 Mode the V.25 answer tone of 2100Hz will be generated upon answering. See the timing charts and Table 1 for additional details.

#### **Diagnostic Modes**

The S3530 has two diagnostic modes for either local or remote testing. By putting the AL pin high while DTR is high, the device enters the Analog Loopback Mode. OH goes low to busy out the phone line. The receive filter center frequency is switched to the transmit



center frequency and the TC signal is internally connected to the RC input. The transmit signal also remains available on the TC pin. Thus any digital data input at TD is coded and sent out via TC, and at the same time back through the analog input, decoded, and out on the  $\overline{\text{RD}}$  pin.

By putting the DL pin high the S3530 enters the Digital Loopback mode. In this mode any data received from the remote end of the phone line is retransmitted back to its source and  $\overline{DSR}$  is forced high. The digital or decoded data is not available at the  $\overline{RD}$  output in this mode. See Table 2.

Table 2. Control Logic During Diagnostic Modes

| Status Lines |     |     |     |    |     |     |  |  |
|--------------|-----|-----|-----|----|-----|-----|--|--|
| Test<br>Mode | DTR | RTS | DSR | OH | CTS | CD  |  |  |
| AL           | On  | On  | On  | 0n | On  | On  |  |  |
| DL           | On  | On  | Off | On | Off | Off |  |  |

To establish diagnostic modes in either originate or answer, establish handshaking in the preferred mode (originate or answer), then enter diagnostic modes.

### Oscillator Details

| (2500 + 200                             | 1                |
|-----------------------------------------|------------------|
| Quartz Crystal Specification (25°C ±2°C | ·                |
| Operating Temperature Range             | 0°C to +70°C     |
| Frequency                               | 3.579545MHz      |
| Frequency.                              |                  |
| Frequency Calibration Tolerance         | 18nF             |
| Load Capacitance                        |                  |
| Effective Series Resistance             | 100 Unitis, max. |
| Drive Level-Correlation/Operating       | 2mW              |
| Shunt Capacitance                       | 7pF, max         |
| Shunt Capachance                        | Fundamenta       |
| Oscillation Mode.                       | Tandamenta       |

### **External Drive Requirements**

To use an external 3.58MHz clock a TTL level, 50% duty cycle, square wave can be applied to pin 12, OSC0 through a .1 $\mu$ F capacitor. It must have a 2V P-P amplitude and be AC coupled through the .1 $\mu$ F capacitor.

### **Applications Circuits**

Three applications circuits are illustrated. The first circuit is for a stand-alone RS-232 interface modem to be used as a peripheral accessory to a terminal or computer. Plugging into an RS-232 serial port on one side and into a standard modular phone jack on the other

side it is a stand-alone direct connect modem for operation at rates up to 300bps.

The second circuit is an add-on modem for building into a computer and connecting to the internal parallel buss structure. The ACIA or UART does the parallel-to-serial and serial-to-parallel conversion required. The edge connector is numbered for an Apple II application but the same interface applies to most  $\mu P$  systems.

Both circuits are intended for direct connection to the phone lines. This requires meeting FCC Part 68 requirements for network protection as well as protection of the modem. No suppression components are illustrated on these examples as the design of the interface will vary depending on the needs of the designer. After a design is completed it must be subjected to Part 68 certification before sale to the public.

If one wants to avoid the protection/certification details a certified DAA (Data Access Arrangement) such as the Cermetek CH1810 can be used instead. The DAA is designed to handle the phone line interface including the 4-wire to 2-wire function and is already registered with the FCC. See the third circuit.

Whether using a DAA or not, the S3530 requires very few external components.

### **Hybrid Function**

In the stand-alone circuit the hybrid 4-wire to 2-wire converter utilizing the dual op amp was configured to provide 1:1 conversion in each direction. A -9dBm voltage level from the Transmit Carrier pin on the S3530 is amplified by the op amp to compensate for the losses in the  $300\Omega$  matching resistor and the coupling transformer. The transmit carrier is delivered to the line at -9dBm. (For CCITT applications this should be reduced to -13dBm.)

In the receive direction the loss in the coupling transformer is compensated for by the other half of the op amp. If there is a  $-20 \, \text{dBm}$  signal across Tip and Ring then a  $-20 \, \text{dBm}$  signal is delivered to the Receive Carrier pin on the S3530.

The  $300\Omega$  resistor is to provide the proper termination so that Tip and Ring look like a  $600\Omega$  AC impedance to the line. The  $16K\Omega$  resistor from the Transmit Carrier pin to the inverting input of the receive op amp is to provide sidetone suppression. The transmit carrier is provided through the  $16K\Omega$  resistor  $180^\circ$  out of phase from the transmit carrier presented to the line. Thus, the transmit carrier is cancelled and presented to the Recieve Carrier pin on the S3530 at a reduced level.















Under ideal conditions 20dB or more of cancellation might be achieved, but because telephone lines vary considerably, a cancellation of around 10dB is a more realistic number.

Also, the transformer listed is rated to 75mA loop current. To go to the maximum loop current the Microtran number would be T5115 for 120mA loop current capability. The DC resistance may be slightly different and various components may need to be adjusted to retain the necessary AC and DC specifications. Another transformer is the T2112 which is much smaller and lighter because the low end frequency response is not needed.

#### **Application Hint**

An important point to remember is that if the chip is in the answer mode and an originating modem, not following Bell or CCITT protocol, sends carrier before the S3530 has finished the auto answer sequence there will be carrier detect but handshaking will not be completed and data will not be transfered. This is of particular importance in V.21 because the longer answer sequence with the answer tone is almost 6 seconds.

NOTE once again, that only minimal transient protection is illustrated in these examples, This must be added to meet the needs of the application and the FCC Part 68 requirements.



#### Modem Glossary

**Analog Loopback** — A diagnostic test for the entire internal signal path of the modem chip. The transmitted analog output is internally connected to the analog input.

Asynchronous — A scheme for transmitting data on a character-by-character basis without a synchronizing clock signal. In general the asynchronous protocol includes a start bit to identify the beginning of a character, the data bits, and stop bit(s).

**Bandwidth** — The frequency range of a communications channel. Normal phone lines have a bandwidth of 3000Hz for voice, from 300Hz to 3300Hz.

**BPS** — The speed at which a modem can transmit or receive data, measured in bits per second. 300 bps is roughly equal to 300 words per minute.

Bias Distortion — Distortion such that the actual mark and space bits are not of equal time duration, thus causing a deviation from the expected 50% duty cycle.

**CCITT** — International Telegraph and Telephone Consultative Committee. An organization for developing communication system standards. The European equivalent of BELL standards.

**Data Distortion** — Bit bias distortion occurs when the width of bits received are not equivalent for both a logic one and a logic zero. Bit bias is easily measured as it shows up as a deviation in average voltage. In a normal data stream of alternating ones and zeros the average voltage is zero. However when bit bias destortion is present the duty cycle is not exactly 50% and hence the average voltage is not zero. Excessive bit bias will lead to quality degradation as system UARTs deserialize data correctly only when bit bias distortion is low.

Bit jitter distortion is also important for proper operation of all modems. Bit jitter occurs when the actual center of the data bit drifts around the theoretical center. Again, this is important to the proper operation of a modem because UARTs only deserialize data correctly when bit jitter distortion is low. Jitter distortion is important in all asynchronous serial data systems because the edges of the data bits are used to reconstruct all timing information.

**DAA** — Data Access Arrangement. An FCC registered device necessary for correctly connecting a device to the switched telephone network. Refer to Part 68 of the FCC's regulations.

DCE — Data Communication Equipment. Modem or any other equipment necessary for the transmission and reception of data between computers and terminals.

**Digital Loopback** — A diagnostic test for the entire phone line and remote modem. The remote modem's digital output to the DTE is connected to the digital input from the DTE and fed back to the transmitting modem.

**Direct Connect Modems** — Modems that contain a DAA rather than requiring an acoustic coupler or a tie-in to a phone handset mouthpiece.

**DTE** — Data Terminal Equipment. The digital equipment that attaches to a modem as the end of the data path. Usually a terminal or a computer.

FSK — Frequency Shift Keying. A modulation method which varies the carrier frequency to correspond with the binary signals to be transmitted.

Full Duplex — Simultaneous two-way communication (transmission and reception) between two computers or modems.

Off-Hook - Connected to the telephone line.

RS232C — A serial communications interface defined by the Electronic Industries Association. Frequently used to connect stand-alone modems to personal computers.