

## Design of the McRTOS Multi-core Real-Time Operating System

Germán Rivera jgrivera67@gmail.com

August 5, 2017

#### Abstract

This document describes the design of McRTOS, a Multi-core Real-time Operating System kernel for ARM processors [1, 2]. Specifically, McRTOS is designed to support ARM cores that implement the ARMv7 architecture [3] in any of its profiles (A, R or M), and also to be backward compatible down to the ARMv4 architecture. McRTOS is intended to support both single-core processors and multi-core processors.

The main focus of McRTOS is reliability. McRTOS is designed to be thoroughly self-checking and it is intended to be used in safety-critical applications.

The design of McRTOS is described as a formal specification using the Z notation [5, 6]. Z is a software modeling notation based on discrete mathematics structures (such as sets, relations and functions) and predicate logic. With Z, data structures can be specified in terms of mathematical structures and their state invariants can be specified using mathematical predicates. The pre-conditions and post-conditions of the operations that manipulate the data structures can also be specified using predicates. Using Z for this purpose encourages a rigorous and methodical thought process to elicit the correctness properties to check at run time, in a systematic way. The Z specification described here was checked with the fuzz tool [7], a Z type-checker, that catches Z type mismatches in predicates.

## Contents

| 1        | Ove | erview  |                                  | 5  |
|----------|-----|---------|----------------------------------|----|
|          | 1.1 | Major   | Design Decisions and Assumptions | 5  |
|          | 1.2 | McRT    | OS Component Architecture        | 5  |
|          | 1.3 | Develo  | opment Plan                      | 7  |
| <b>2</b> | Ma  | jor Dat | ta Structures                    | 9  |
|          | 2.1 | Z Nam   | ning Conventions                 | 9  |
|          | 2.2 | Numer   | ric Constants                    | 10 |
|          | 2.3 | Primit  | ive Types                        | 11 |
|          | 2.4 | Structi | ural Constants                   | 12 |
|          | 2.5 | State V | Variables                        | 13 |
|          |     | 2.5.1   | Execution Controller             | 15 |
|          |     | 2.5.2   | CPU Controllers                  | 17 |
|          |     | 2.5.3   | ExecutionContext                 | 20 |
|          |     | 2.5.4   | Threads                          | 20 |
|          |     | 2.5.5   | Interrupts                       | 21 |
|          |     | 2.5.6   | Timers                           | 21 |
|          |     | 2.5.7   | Mutexes                          | 21 |
|          |     | 2.5.8   | Condition Variables              | 22 |
|          |     | 2.5.9   | Message Channels                 | 23 |
|          |     | 2.5.10  | Object Pools                     | 23 |
|          |     | 2.5.11  | Reliability Monitor              | 24 |
|          |     | 2.5.12  | Generic Data Structures          | 24 |

| Design of the McRTOS Real-Time Operating Systems | Design | of the | McRTOS | Real-Time | Operating | System |
|--------------------------------------------------|--------|--------|--------|-----------|-----------|--------|
|--------------------------------------------------|--------|--------|--------|-----------|-----------|--------|

| 3 | Coc | Code Quality Guidelines                                                     |    |
|---|-----|-----------------------------------------------------------------------------|----|
|   | 3.1 | Compliance with Industry Standards for Code Reliability $\ \ldots \ \ldots$ | 27 |
|   | 3.2 | Doxygen Code Documentation                                                  | 27 |
|   | 3.3 | Opaque Objects return by User-level APIs                                    | 27 |
|   | 3.4 | Design-by-Contract Principles                                               | 28 |
|   | 3.5 | Test-Driven Development                                                     | 28 |

# List of Figures

## Chapter 1

## Overview

### 1.1 Major Design Decisions and Assumptions

- Threads will always run in the CPU core in which they were created. They cannot migrate to a different core. Mutexes and condition variables can only be used to synchronize threads in the same CPU core. For synchronization/communication between threads on separate CPU cores, a door-bell mechanism will be implemented using shared memory and software triggered inter-processor interrupts.
- An application thread can only create other threads, mutexes, condition variables and timers on the same CPU core in which it runs.

### 1.2 McRTOS Component Architecture

The McRTOS component-level architecture is depicted in the UML component diagram in figure 1.1.

Figure 1.1: McRTOS Component Architecture

### 1.3 Development Plan

McRTOS will be developed initially for the following two embedded boards:

- The Olimex LPC2478-STK development prototype board. This board features an LPC2478 SoC, which has an ARM7TDMI CPU core, 64K of static RAM and 512K of Flash. The ARM7TDMI core implements the ARMv4 archirecture.
- The Stellaris LM4F120 LaunchPad evaluation board. This board features an LM4F120H5QR SoC, which has an ARM Cortex-M4 core, 32K of static RAM and 256K of Flash. The Cortex-M4 core implements the ARM v7-M architecture.

Although the SoCs on these boards have single core CPUs, McRTOS will be designed from the beginning with support of Multi-core CPUs.

The development of McRTOS will be done in the following phases:

- Phase 1: Design, code and test the following components:
  - Source tree architecture and makefiles
  - Minimal board support for LPC2478-STK
  - Failure Data Capture Services
  - Runtime Exception Handlers
  - Generic Linked-List Primitives
  - Thread Primitives: Thread Queue
- Phase 2: Design, code and test the following components:
  - Thread Primitives: thread creation
  - Tick Timer Interrupt Handler and Context Switch for the LPC2478 SoC
  - Thread Scheduler
  - Minimal board support for LM4F120
  - Tick Timer Interrupt Handler and Context Switch for the LM4F120 SoC
- Phase 3: Design, code and test the following components:
  - Synchronization Primitives
  - Time Primitives: Delay
  - Generic Circular Buffer Primitives
  - Object Pool Primitives

- Message Channel Primitives
- Phase 4: Design, code and test the following components:
  - Interrupt Primitives for Application-specific Peripheral interrupts
  - Time Primitives: timers
  - System Call Interface components
  - Liveness Watchdog Timers
  - Safety Patrol Threads
- Phase 5: Design, code and test the following components:
  - Peripheral device drivers for the LPC2478-STK board
  - Peripheral device drivers for the LM4F120 LaunchPad board

## Chapter 2

## Major Data Structures

## 2.1 Z Naming Conventions

The following naming conventions are used in this Z specification.

- Z Primitive types are in uppercase.
- Z Composite types (schema types) start with uppercase.
- Z constants and variables start with lower case, with the following special cases:
  - Identifiers that start with k represent compile-time constants.
  - Identifiers that start with z are redundant variables that are only used to add clarity to the specification. They are not meant to be implemented in code.

#### 2.2 Numeric Constants

 $kMaxNumCpuCores: \mathbb{N}_1$ 

These are compile-time constants. Values given are just for illustrative purposes. Some may vary in the actual implementation.

```
kMaxNumThreadsPerCpu: \mathbb{N}_1
kMaxNumMutexes: \mathbb{N}_1
kMaxNumCondvars: \mathbb{N}_1
kWordSizeInBytes: \mathbb{N}_1
kMaxNumInterruptChannelsPerCpu: \mathbb{N}_1
kMaxNumThreadPriorities : \mathbb{N}_1
kThreadQuantumInTicks: \mathbb{N}_1
kLowestThreadPriority: \mathbb{N}_1
kThreadStackSizeInWords: \mathbb{N}_1
kInterruptStackSizeInWords: \mathbb{N}_1
kMaxNumCpuCores = 4
kMaxNumThreadsPerCpu=32
kMaxNumMutexes = 16
kMaxNumCondvars = 16
kWordSizeInBytes = 4
kMaxNumInterruptChannelsPerCpu=32
kMaxNumThreadPriorities = 32
kLowestThreadPriority = kMaxNumThreadPriorities - 1
kThreadQuantumInTicks = 8
kThreadStackSizeInWords = 128
```

kInterruptStackSizeInWords = 32

kMaxNumThreadPriorities is limited to the integer bit-size of the machine (32-bits for ARMv7). This limitation is to ensure that the thread scheduler has "O(1)" complexity (requiring only one CLZ ARM instruction to determine the highest-priority runnable thread).

### 2.3 Primitive Types

```
[BYTE\_LOCATION]
[WORD\_LOCATION]
[OBJECT\_TYPE]
[LIST\_NODE]
[STRING]
CPUID == 0 ... kMaxNumCpuCores - 1
THREAD\_ID == 0 ... kMaxNumThreadsPerCpu - 1
INTERRUPT\_CHANNEL == 0...kMaxNumInterruptChannelsPerCpu-1
THREAD\_PRIO == 0 ... kMaxNumThreadPriorities - 1
INTPRIO == 0 ... kMaxNumInterruptChannelsPerCpu - 1
UINT8 == 0..255
UINT16 == 0..65535
UINT32 == 0..4294967295
ADDRESS == UINT32
EXECUTION\_CONTEXT\_TYPE ::= kThreadContext \mid kInterruptContext
CPU\_MODE ::= kUnprivilegedThreadMode
               kPrivilegedThreadMode
               kInterruptMode
SYNCHRONIZATION\_SCOPE ::= kLocalCpuThreadOnly
                              kLocalCpuInterruptAndThread
                               kInterCpuThreadOnly
THREAD\_STATE ::= kRunnable
                   kRunning \mid
                   kBlocked |
                   kPreemptedByInterrupt |
                   kPreemptedByThread
                   kTerminated
```

For both threads and interrupts, lower priority numbers represent higher priorities. Interrupts have higher priority than threads. That is, the lowest priority interrupt has higher priority than the highest priority thread.

#### 2.4 Structural Constants

 $kValidMemoryBytes: ADDRESS \rightarrowtail BYTE\_LOCATION$ 

 $kByteValue: BYTE\_LOCATION \rightarrow UINT8$ 

 $kValidMemoryWords: ADDRESS \rightarrow WORD\_LOCATION$ 

 $kWordValue: WORD\_LOCATION \rightarrow UINT32$ 

 $kValidRamWordAddresses: \mathbb{F}_1\ ADDRESS\\ kValidRomWordAddresses: \mathbb{F}\ ADDRESS\\ kValidMmioWordAddresses: \mathbb{F}\ ADDRESS$ 

 $kReadOnlyAddresses: \mathbb{F}\ ADDRESS$  $kExecutableAddresses: \mathbb{F}\ ADDRESS$ 

 $kInterruptPriority: INTERRUPT\_CHANNEL \rightarrow INTPRIO$ 

 $dom \, kValidMemoryBytes \subseteq \{a : ADDRESS\}$ 

 $dom \, kValidMemoryWords \subseteq \{a : ADDRESS \mid a \bmod kWordSizeInBytes = 0\}$ 

 $\bigcap \{kValidRamWordAddresses, kValidRomWordAddresses, kValidMmioWordAddresses\} = \emptyset$ 

 $\bigcup \{kValidRamWordAddresses, kValidRomWordAddresses, \\ kValidMmioWordAddresses\} \subseteq \operatorname{dom} kValidMemoryWords$ 

 $kValidRomWordAddresses \subseteq kReadOnlyAddresses$ 

 $kReadOnlyAddresses \subset (kValidRomWordAddresses \cup kValidRamWordAddresses)$ 

 $kExecutableAddresses \subset kReadOnlyAddresses$ 

#### 2.5 State Variables

```
McRTOS
Execution Controller
Reliability Monitor
mutexes: \mathbb{F} \ Mutex
condvars : \mathbb{F} \ Condvar
messageChannels : \mathbb{F} MessageChannel
objectPools : \mathbb{F} \ ObjectPool
zMutexOwner: Mutex \rightarrow ExecutionContext
zMutexWaiters: Thread \rightarrow Mutex
zCondvarWaiters: Thread \rightarrow Condvar
zCondvarToMutex : Condvar \rightarrow Mutex
\operatorname{dom} zMutexOwner \subseteq mutexes
ran zMutexOwner \subset
      \{t: zThreads \bullet t.executionContext\} \cup \{i: zInterrupts \bullet i.executionContext\}
\operatorname{dom} zMutexWaiters \subset zThreads \wedge \operatorname{ran} zMutexWaiters \subseteq mutexes
\operatorname{dom} zCondvarWaiters \subset zThreads \wedge \operatorname{ran} zCondvarWaiters \subseteq condvars
\operatorname{dom} zMutexWaiters \cap \operatorname{dom} zCondvarWaiters = \emptyset
\#zMutexWaiters < \#zThreads \land \#zCondvarWaiters < \#zThreads
\forall cpu : CPUID \bullet
      (zCpuIdToCpuController(cpu)).zRunnableThreads \cap
      (\text{dom } zMutexWaiters \cup \text{dom } zCondvarWaiters) = \emptyset
\forall t: zThreads \bullet
      t.executionContext \notin ran zMutexOwner \Rightarrow
           t.currentPriority = t.basePriority
\{mq: messageChannels \bullet mq.mutex\} \subset mutexes
\{mq: messageChannels \bullet mq.notEmptyCondvar\} \cup
\{mq: messageChannels \bullet mq.notFullCondvar\} \subset condvars
\forall cv : dom zCondvarToMutex \bullet
      cv.synchronizationScope \neq kLocalCpuInterruptAndThread \land
      cv.synchronizationScope = (zCondvarToMutex(cv)).synchronizationScope
```

#### Invariants:

- The same thread cannot be waiting for more than one mutex.
- The same mutex cannot be owned by more than one thread.

- The same thread cannot be waiting on more than one condition variable.
- The same thread cannot be waiting on a mutex and a condition variable at the same time.
- The same thread cannot be both runnable and blocked on a condvar or mutex.
- ISRs can never wait on mutexes or condvars. However, ISRs can signal condvars for which waiting threads call "wait for interrupt".
- The current priority of a thread that does not own a mutex must always be its base priority.

#### 2.5.1 Execution Controller

```
Execution Controller
zCpuIdToCpuController: CPUID \rightarrow CpuController
cpuControllers : \mathbb{F}_1 \ CpuController
zExecutionContexts: \mathbb{F}_1 \ ExecutionContext
zThreads: \mathbb{F} Thread
zInterrupts : \mathbb{F}_1 Interrupt
zExecutionContextToCpu: ExecutionContext 	woheadrightarrow CPUID
zThreadToExecutionContext: Thread \rightarrowtail ExecutionContext
zInterruptToExecutionContext: Interrupt \rightarrow ExecutionContext
\operatorname{ran} zCpuIdToCpuController = cpuControllers
\forall cpu : CPUID \bullet (zCpuIdToCpuController(cpu)).cpuId = cpu
\bigcap \{cpuC : cpuControllers \bullet cpuC.threads\} = \emptyset
\bigcup \{cpuC: cpuControllers \bullet cpuC.threads\} = zThreads
\bigcap \{cpuC : cpuControllers \bullet cpuC.interrupts\} = \emptyset
\bigcup \{cpuC : cpuControllers \bullet cpuC.interrupts\} = zInterrupts
zExecutionContexts =
     \{t: zThreads \bullet t.executionContext\} \cup \{i: zInterrupts \bullet i.executionContext\}
\{t: zThreads \bullet t.executionContext\} \cap \{i: zInterrupts \bullet i.executionContext\} = \emptyset
dom\ zExecutionContextToCpu = zExecutionContexts
dom\ zThread\ ToExecution\ Context = zThreads
\operatorname{ran} zThreadToExecutionContext = \{t : zThreads \bullet t.executionContext\}
dom\ zInterruptToExecutionContext = zInterrupts
ran zInterrupt To Execution Context = \{i : zInterrupts \bullet i.execution Context\}
\forall et : zExecutionContexts \bullet zExecutionContextToCpu(et) = et.cpuId
\bigcap \{et : zExecutionContexts \bullet et.executionStack\} = \emptyset
```

An execution context can correspond to a software-scheduled thread or to an interrupt. Interrupts are seen as "hardware-scheduled" threads that have higher priority than software-scheduled threads. Thus, an interrupt can be seen as a hardware thread that can preempt the highest priority software thread.

#### Invariants:

• Every thread must be assigned to a CPU. This is done at thread creation time and the thread cannot be moved to another CPU.

- Every interrupt source must be assigned to a CPU and must always be served by that CPU.
- The same thread cannot be assigned to more than one CPU.
- The same interrupt source cannot be assigned to more than one CPU.
- Every execution context is assigned to a fixed CPU. The same execution context cannot be assigned to two different CPUs. Every CPU has at least one execution context (if nothing else, its idle thread).
- Synchronization between threads and interrupts via codvars is only allowed for threads and interrupts running on the same CPU. That is, a thread cannot be signaled from an ISR running on a different CPU. In other words, a thread cannot wait for an interrupt assigned to a different CPU.

#### 2.5.2 CPU Controllers

```
CpuController.
ThreadScheduler
cpuId: CPUID
zExecutionContexts: \mathbb{F}_1 \ ExecutionContext
preemptedBy: ExecutionContext \rightarrow ExecutionContext
timers : \mathbb{F} \ Timer
zIterruptChannelToInterrupt:INTERRUPT\_CHANNEL 
ightarrow Interrupt
interrupts: \mathbb{F}_1 Interrupt
tickTimerInterrupt: Interrupt
runningExecutionContext: ExecutionContext
nestedInterruptCount: 0...kMaxNumInterruptChannelsPerCpu
active Interrupts Bit Map: \mathbb{F}\ INTERRUPT\_CHANNEL
activeInterrupts: \mathbb{F} Interrupt
\operatorname{ran} z I terrupt Channel To Interrupt = interrupt s
zExecutionContexts =
     \{t: threads \bullet t.executionContext\} \cup \{i: interrupts \bullet i.executionContext\}
\{t: threads \bullet t.executionContext\} \cap \{i: interrupts \bullet i.executionContext\} = \emptyset
\forall et: zExecutionContexts \bullet et.cpuId = cpuId
activeInterrupts = \{iv : activeInterruptsBitMap \bullet zIterruptChannelToInterrupt(iv)\}
nestedInterruptCount = \#activeInterrupts
nestedInterruptCount = 0 \Leftrightarrow
     runningExecutionContext \in \{t : zRunnableThreads \bullet t.executionContext\}
nestedInterruptCount > 0 \Leftrightarrow
     runningExecutionContext \in \{i : activeInterrupts \bullet i.executionContext\}
```

#### Invariants:

- There can be more than one interrupt with the same interrupt priority. Interrupt scheduling is done by hardware. For the LPC2478, this is done by the Vectored Interrupt Controller (VIC). For ARMv7-A and ARMv7-R processors, the ARM generic interrupt controller (GIC) [4] is used. For ARMv7-M processors, the Nested Vectored Interrupt controller (NVIC) is used.
- The same interrupt cannot be nested.

ThreadScheduler represents the state variables of the Per-CPU thread scheduler.

```
ThreadScheduler\_
zThreadIdToThread: THREAD\_ID \rightarrowtail Thread
threads: \mathbb{F}_1 Thread
zUserThreads: \mathbb{F} Thread
zSystemThreads: \mathbb{F}_1 Thread
idle Thread: Thread
runningThread:Thread
runnable\ Thread\ Priorities\ BitMap: \mathbb{F}_1\ THREAD\_PRIO
runnable Thread Queues: THREAD\_PRIO \rightarrow Thread Queue
zRunnable\,Threads: \mathbb{F}_1\ Thread
ran zThreadIdToThread = threads
zRunnable Threads =
     \{i: THREAD\_PRIO \bullet ran(runnableThreadQueues(i)).zElements\}
zRunnableThreads \neq \emptyset \land zRunnableThreads \subseteq threads
threads = zUserThreads \cup zSystemThreads
zUserThreads \cap zSystemThreads = \emptyset
\forall t: zSystemThreads \bullet t.executionContext.cpuMode = kPrivilegedThreadMode
\forall t: zUserThreads \bullet
     t.executionContext.cpuMode \in
          \{kUnprivilegedThreadMode, kPrivilegedThreadMode\}
idleThread \in zSystemThreads
zThreadIdToThread(0) = idleThread
runningThread \in zRunnableThreads \land runningThread.state = kRunning
\forall t : zRunnableThreads \setminus \{runningThread\} \bullet t.state = kRunnable
\forall t: threads \setminus zRunnableThreads \bullet
     t.state \notin \{kRunnable, kRunning\}
ran(runnableThreadQueues(kLowestThreadPriority)).zElements = \{idleThread\}
\forall t : threads \bullet
     runningThread.currentPriority \geq t.currentPriority
\forall \ prio : runnable Thread Priorities Bit Map \bullet prio \in dom \ runnable Thread Queues
```

#### Invariants:

• The running thread is always the highest priority thread. There can be more than one thread with the same thread priority. Threads of equal priority are

time-sliced in a round-robin fashion.

• Each CPU has an idle thread. The idle thread has the lowest priority and cannot get blocked on any mutex or condvar, but it is the only thread that can execute an instruction that stops the processor until an interrupt happens.

| $\_\_ThreadQueue \_\_\_$ |  |
|--------------------------|--|
| GenericLinkedLis         |  |

#### 2.5.3 ExecutionContext

ExecutionContext $cpuRegisters: \mathbb{F}_1 \ WORD\_LOCATION$  $stackPointer: WORD\_LOCATION$ cpuId: CPUID $cpuMode: CPU\_MODE$  $contextType: EXECUTION\_CONTEXT\_TYPE$  $executionStack: ADDRESS \rightarrowtail WORD\_LOCATION$ exeStackTopEnd: ADDRESSexeStackBottomEnd: ADDRESScontextName: STRING $stackPointer \in cpuRegisters$  $kWordValue(stackPointer) \in dom\ executionStack$ exeStackTopEnd < exeStackBottomEndexeStackTopEnd .. exeStackBottomEnd  $\subset kValidRamWordAddresses$  $dom\ executionStack = exeStackTopEnd + 1 \dots exeStackBottomEnd$  $dom\ executionStack \subset kValidRamWordAddresses$ 

 $dom\ executionStack \cap kReadOnlyAddresses = \emptyset$ 

#### 2.5.4 Threads

```
 \begin{array}{l} \textit{Thread} \\ & executionContext : \textit{ExecutionContext} \\ & threadID : \textit{THREAD\_ID} \\ & threadFunction : \textit{kExecutableAddresses} \\ & state : \textit{THREAD\_STATE} \\ & basePriority : \textit{THREAD\_PRIO} \\ & currentPriority : \textit{THREAD\_PRIO} \\ & listNode : \textit{LIST\_NODE} \\ & deadlineToRun : \mathbb{N} \\ \hline & currentPriority \geq \textit{basePriority} \\ & executionContext.contextType = \textit{kThreadContext} \\ & executionContext.cpuMode \in \{\textit{kUnprivilegedThreadMode}, \textit{kPrivilegedThreadMode}\} \\ & \#executionContext.executionStack = \textit{kThreadStackSizeInWords} \\ \end{array}
```

User-created threads will run in the ARM user mode and system internal threads

will run in the ARM system mode. This is to prevent user threads to execute privileged instructions. When user threads call the system APIs, API wrappers that execute the ARM system call instruction are actually invoked. Then, the SWI exception handler, which gets invoked in supervisor mode, changes the CPU mode to system mode and call the corresponding kernel service. When the kernel service returns to the SWI exception handler, it switches back to supervisor mode and returns form the exception, causing the CPU mode to go back to user mode again.

#### Invariants:

• The current priority of a thread can never be lower than its base priority. The current priority can be higher than the base priority, due to priority inheritance, when the thread owns a mutex a higher priority thread is waiting for.

#### 2.5.5 Interrupts

```
-Interrupt \\ = executionContext : ExecutionContext \\ interruptChannel : INTERRUPT\_CHANNEL \\ isrFunction : kExecutableAddresses \\ = executionContext.contextType = kInterruptContext \\ executionContext.cpuMode = kInterruptMode \\ \# executionContext.executionStack = kInterruptStackSizeInWords
```

Interrupt execution contexts run in the ARM IRQ mode. To ensure that a higher priority interrupt is not delayed by a lower priority interrupt, nested interrupts will be supported. After clearing the interrupt source, all interrupt service routines (ISRs), re-enable IRQ interrupts in the ARM core, but continue running in IRQ mode. Note that the same interrupt cannot be raised again until we finish servicing the current one, as the interrupt controller is expected to only raise interrupts with higher priority than the current one being served. (The last step in servicing an interrupt is to notify the interrupt controller of the completion of servicing the interrupt).

#### **2.5.6** Timers

#### 2.5.7 Mutexes

```
-Mutex \_-\\ waiting Threads: Thread Queue \\ synchronization Scope: SYNCHRONIZATION\_SCOPE \\ synchronization Scope \in \{kLocalCpuThreadOnly, kInterCpuThreadOnly\}
```

When a mutex is released and another thread is waiting to acquire it, the ownership of the mutex is transferred to the first waiter, and this waiter is made runnable. This is so that if the previous owner has higher priority and tries to acquire it again, it will get blocked. Otherwise, the highest priority thread will keep running, acquiring and releasing the mutex without giving a chance to the low priority waiting thread to ever get it.

The queue of waiters on a mutex is strictly FIFO, not priority based. This is to ensure fairness for lower priority threads. Otherwise, lower priority threads may starve waiting to get the mutex, as higher priority threads keep acquiring it first.

The primitive to acquire a mutex returns with error if the reliability monitor detects a deadlock, to prevent the caller from waiting indefinitely.

#### 2.5.8 Condition Variables

```
\_Condvar\_\_
waiting Threads: Thread Queue
synchronization Scope: SYNCHRONIZATION\_SCOPE
```

Besides the traditional condvar "wait" primitive, there is an additional "Wait for interrupt" primitive, intended to be used to synchronize a waiting thread with an ISR that is supposed to signal the corresponding condvar on which the thread is waiting. The waiting thread must have interrupts disabled in the ARM processor, when it calls "wait for interrupt".

If more than one thread is waiting on the condvar, the "signal" primitive will wake up the first thread in the condvar's queue. The "broadcast" primitive wakes up all the waiting threads.

There is a variation of the "wait" primitive that includes a timeout.

McRTOS will not provide semaphore primitives as part of its user APIs, as semaphores can be easily implemented using condition variables and mutexes, for semaphores used only by threads. For semaphores signaled from ISRs, they can be implemented with a combination of condition variables and disabling interrupts, since mutexes cannot be used in ISRs. In this case, the thread waiting on the condition variable to be signaled by an ISR, disables interrupts before checking the condition

and calls the "wait for interrupt" primitive, if the condition has not been met. Otherwise, missed "wake-ups" could happen due to a race condition between the thread and the ISR.

#### 2.5.9 Message Channels

```
\_MessageChannel \_\_MessageChannel \_MessageChannel \_MessageC
```

### 2.5.10 Object Pools

```
\begin{array}{c} \textit{ObjectPool} \\ \textit{objects} : \mathbb{F}_1 \, \textit{ADDRESS} \\ \textit{zNumObjects} : \mathbb{N}_1 \\ \textit{freeObjects} : \textit{FreeList} \\ \textit{zNumFreeObjects} : \mathbb{N} \\ \textit{objectType} : \textit{OBJECT\_TYPE} \\ \\ \#\textit{objects} = \textit{zNumObjects} \\ \textit{freeObjects.numEntries} = \textit{zNumObjects} \\ \textit{freeObjects.entriesFilled} = \textit{zNumFreeObjects} \\ \end{array}
```

 $\_FreeList\_\_$  GenericCircularBuffer[ADDRESS]

#### 2.5.11 Reliability Monitor

| Г | ReliabilityMonitor                      |
|---|-----------------------------------------|
|   | failure Trace Log: Failure Trace Buffer |
|   |                                         |
| _ | FailureTraceBuffer                      |
|   | Generic Circular Buffer [Failure]       |
|   |                                         |
| _ | Failure                                 |
|   | location: ADDRESS                       |
|   | $timeStamp: \mathbb{N}$                 |
|   | $stackTrace:$ iseq $WORD\_LOCATION$     |

Failures to be detected by the Reliability Monitor:

- Interrupts have been disabled for too long (longer than a predefined threshold).
- Mutex deadlock (initial implementation may simply use a timer-based detection approach to detect if a mutex has been held for too long)
- Thread starvation: a runnable thread other than the idle thread has not been able to get the CPU for too long.
- A time-critical thread has missed its next deadline to run.
- Failure detectors will be placed through the code of McRTOS in the form of production-code "asserts" (as opposed to debug-only asserts that are compiled-out from production code).
- Regular error handling in the code will call the Reliability monitor to capture
  failure data associated with the error. The reliability monitor will assign a
  unique error to each error detected by error handling logic. The purpose of
  these error codes is to uniquely identify the point in the source code where the
  error originated.

#### 2.5.12 Generic Data Structures

#### 2.5.12.1 Generic Linked Lists

```
GenericLinkedList[ElementType]
listAnchor: LIST\_NODE
numNodes: \mathbb{N}
zNodes : \mathbb{F} LIST\_NODE
zElements: iseq Element Type
zNodeToElem: LIST\_NODE > ElementType
zNextNode: LIST\_NODE \implies LIST\_NODE
zPrevNode: LIST\_NODE \implies LIST\_NODE
zNodeToListAnchor: LIST\_NODE > LIST\_NODE
listAnchor \notin zNodes
numNodes = \#zNodes
dom zNodeToElem = zNodes
\operatorname{ran} zNodeToElem = \operatorname{ran} zElements
dom\ zNextNode = zNodes \cup \{listAnchor\}
ran zNextNode = zNodes \cup \{listAnchor\}
dom z PrevNode = dom z NextNode
ran z PrevNode = ran z NextNode
\#zElements = \#zNodes
head\ zElements = zNodeToElem(zNextNode(listAnchor)) \Leftrightarrow zElements \neq \emptyset
last\ zElements = zNode\ ToElem(zPrevNode(listAnchor)) \Leftrightarrow zElements \neq \emptyset
head\ zElements = last\ zElements \Leftrightarrow \#zElements = 1
\forall x : zNodes \bullet
             zPrevNode(zNextNode(x)) = x \land zNextNode(zPrevNode(x)) = x \land zNextNode(zPrevNode(x)) = x \land zNextNode(x) = x
             zNodeToListAnchor(x) = listAnchor
\forall x : zNodes \bullet
             zNextNode^{\#zNodes+1}(x) = x \wedge zPrevNode^{\#zNodes+1}(x) = x
\forall x : zNodes; k : 1 ... \#zNodes \bullet
             zNextNode^k(x) \neq x \land zPrevNode^k(x) \neq x
zNextNode(listAnchor) = zNodeToElem^{\sim}(zElements(0))
zPrevNode(listAnchor) = zNodeToElem^{\sim}(last(zElements))
zNextNode(listAnchor) = listAnchor \Leftrightarrow zNodes = \emptyset
zPrevNode(listAnchor) = listAnchor \Leftrightarrow zNextNode(listAnchor) = listAnchor
zNextNode(listAnchor) = zPrevNode(listAnchor) \Leftrightarrow \#zNodes \leq 1
```

#### 2.5.12.2 Generic Circular Buffers

```
\_GenericCircularBuffer[EntryType] \_
zEntries : iseq EntryType
numEntries: \mathbb{N}_1
entriesFilled: \mathbb{N}
readCursor: \mathbb{N}
writeCursor: \mathbb{N}
synchronizationScope: SYNCHRONIZATION\_SCOPE
mutex: Mutex
notEmptyCondvar:Condvar
notFullCondvar:Condvar
\#zEntries = numEntries
entriesFilled \in 0...numEntries
readCursor \in 0 ... numEntries - 1
writeCursor \in 0 \dots numEntries - 1
writeCursor = readCursor \Leftrightarrow
     (entriesFilled = 0 \lor entriesFilled = numEntries)
notEmptyCondvar \neq notFullCondvar
notEmptyCondvar.synchronizationScope = synchronizationScope
notFullCondvar.synchronizationScope = synchronizationScope
```

If synchronizationScope is kLocalCpuInterruptAndThread, the circular buffer operations disable interrupts instead of using the circular buffer's mutex. If a circular buffer is empty, a reader will block until the buffer is not empty. Three behaviors are possible for writers when a circular buffer is full: block until there is room to complete the write, drop the item to be written, overwrite the oldest entry with the new item.

## Chapter 3

## Code Quality Guidelines

# 3.1 Compliance with Industry Standards for Code Reliability

All the C code of McRTOS will follow the MISRA C 2012 standard [8] and the CERT C Secure Coding Standard [9].

### 3.2 Doxygen Code Documentation

All functions, types, constants and global variables will have a preceding comment block in Doxygen format [10], so that API documentation can be generated automatically from code comments.

### 3.3 Opaque Objects return by User-level APIs

All the "create" APIs return opaque pointers (pointer to incomplete structs). They point to objects allocated from internal object pools statically allocated (malloc() is not used at all). Entries in these object pools are cache-line aligned, to avoid cache line trashing when threads running on different processors keep modifying neighboring entries. The returned pointers are "scrambled" so that the user cannot dereference them directly. A simple approach to scramble a pointer is to rotate its bits left or right 2 or 3 bits, using an inline assembly instruction. When an API needs to dereference a pointer, it will "un-scramble" it first, by doing the opposite rotation.

### 3.4 Design-by-Contract Principles

Design-by-Contract principles [11] will be followed to systematically identify places in the code where to put "asserts". Assertion checks will stay in production code, as opposed to being compiled out from production builds.

### 3.5 Test-Driven Development

Test-driven development practices [12] will be used to develop the code of McRTOS. In particular the CppUTest [13] unit-testing framework will be used to create automated unit tests.

## **Bibliography**

- [1] Steve Furber, "ARM System-on-Chip Architecture", second edition, Addison-Wesley, 2000 http://www.amazon.com/ARM-System-Chip-Architecture-Edition/dp/ 0201675196
- [2] Andrew Sloss et al, "ARM System Developer's Guide: Designing and Optimizing System Software", Morgan Kaufmann, 2004 http://www.amazon.com/ARM-System-Developers-Guide-Architecture/dp/ 1558608745
- [3] ARM, "Cortex-A Series Programmers Guide", version 3.0, ARM, 2012 http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.den0013-/index.html
- [4] ARM, "ARM Generic Interrupt Controller Architecture Specification Architecture", version 2.0, ARM, 2011 http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ihi0048b/index.html
- [5] Mike Spivey, "The Z Reference Manual", second edition, Prentice-Hall, 1992 http://spivey.oriel.ox.ac.uk/~mike/zrm/zrm.pdf
- [6] Jonathan Jacky, "The Way of Z", Cambridge Press, 1997 http://staff.washington.edu/jon/z-book/index.html
- [7] Mike Spivey, "The Fuzz checker" http://spivey.oriel.ox.ac.uk/mike/fuzz
- [8] MISRA, "MISRA C:2012" http://www.misra.org.uk/LinkClick.aspx?fileticket=SAG1iH3YwNE%3d&tabid=59
- [9] Software Engineering Institute, "CERT C Secure Coding Standard" https://www.securecoding.cert.org/confluence/display/seccode/CERT+ C+Secure+Coding+Standard

- [10] Dimitri van Heesch, "Doxygen Documentation Generator" http://doxygen.org
- [11] Bertrand Meyer, "Touch of Class: Learning to Program Well with Objects and Contracts", Springer, 2009 http://www.amazon.com/dp/3540921443
- [12] James W. Grenning, "Test Driven Development for Embedded C", Pragmatic Bookshelf, 2011 http://www.amazon.com/Driven-Development-Embedded-Pragmatic-Programmers/ dp/193435662X
- [13] CppUTest Project, "CppUTest unit testing and mocking framework for C/C++" http://cpputest.org