# RD53A Single Chip Card Configuration (Rev. 0.2c and 0.2d)

# 1. Assembly modifications

## NEEDED to configure data link / clocking debug mode

• **JP10**, **JP11**: 1x3 solder jumper to select LANE2 and LANE3 use (mount 0 Ohm 0603 SMD resistors to make connections – already mounted on SCC revision 0.2d for 4-lane mode)

## **RECOMMENDED** configuration

- PLL\_RST: mount and close jumper to connect PLL\_RST\_B to POR\_OUT\_B
- REXTA, REXTD: mount to set current for shunt operation (806 Ohm)
- RIOFSA, RIOFSD: mount to set offset voltage point for shunt operation (249 kOhm)
- R3: to bias the PLL VCTRL input mount 4.99 kOhm resistor
- Remove (not mount): R51, R52, R55, and R57 (R49 and R50 are not mounted by default)
- Remove C22

## Assemble as needed for debugging and optional operation modes

- PWR OUT: Power connector for serial powering chain
- JP1, JP2, JP3, JP4, JP5, JP6: Output enable jumpers for the top row (test pads)
- JP7, JP8, JP9: pin headers for cap measurement circuit on top row
- VDD\_TOP\_EN: jumper to enable top row power supply
- VDD\_CAP, CLKN, CLKP, INJ\_STRB0, INJ\_STRB1|TRG, IREF|VINJ\_MID, HV, IMUX|VMUX, VREF|VINJ\_HI: LEMO connectors for debugging
- EXT\_TRG: jumper to connect EXT\_TRIGGER to LEMO
- MUX\_SEL: 1x3 jumper to select between IMUX and VMUX output for IMUX|VMUX LEMO connector
- IMUX\_R: jumper to enable pull-down resistor for IMUX out to voltage conversion
- AINO\_SEL, AIN1\_SEL: 1x3 jumpers to select analog input options (VINJ\_x, xREF)
- R1\_VREF, R2\_VREF: optional voltage reference generation for on-chip ADC
- R\_IREF: voltage divider for optional reference current generation for bias generation
- R3, R4: voltage divider for setting the PLL control voltage at PLL reset (PLL RST B)
- R49, R50: optional 0 Ohm resistors to connect external reset to either POR\_RST\_B or EXT\_POR\_CAP
- R55: connection between DP connector shield and local GND (remove)
- R56: connection between JTAG reset (TRST B) and pin 14 of JTAG connector
- DET GRD0, DET GRD1: 1x3 jumper to select sensor guard ring connection
- AUX: AUX lane from 2<sup>nd</sup> DP connector, solder short wires to supply EXT\_SER\_CLK or EXT\_CMD\_CLK (JP10, JP11) if LANE2/LANE3 from DP1 are used for data.

#### Meant as test points:

GND, GTX0, HITORO, CMD, TP NTC, TOP PADS

#### 2. Jumper configuration

Default settings given below assume operation in **LDO mode** and no debug or overwrite settings applied. Jumper settings needed for operation a marked bold.

## PWR\_A, PWR\_D: Selects external power supply (PWR\_IN) connection to the chip (VINx or VDDx)

| Setting | Function                   | Default |
|---------|----------------------------|---------|
| VDDx    | Direct powering            | open    |
| VINx    | LDO or Shunt-LDO operation | closed  |

SLDO\_A, SLDO\_D: Set position VDD\_SHNT to enable shunt mode and set RINT or REXT (on bottom side of SCC) for selection of the current setting resistor.

| Setting  | Function                                     | Default  |
|----------|----------------------------------------------|----------|
| VDD_SHNT | Enable shunt regulator                       | open     |
| RINT     | Select internal resistor for current setting | 249 kOhm |
| REXT     | Select external resistor for current setting | 806 Ohm  |

VDD\_CML\_SEL: Select CML driver power supply

| Setting | Function                                          | Default |
|---------|---------------------------------------------------|---------|
| VDDA    | Operate CML driver from VDDA supply               | closed  |
| VDDD    | Operate CML driver from VDDD supply               | open    |
| VEXT    | Operate CML driver from external supply (AUX_PWR) | open    |

• VDD\_PLL\_SEL: Select PLL driver power supply

| Setting | Function                                          | Default |
|---------|---------------------------------------------------|---------|
| VDDA    | Operate PLL driver from VDDA supply               | closed  |
| VDDD    | Operate PLL driver from VDDD supply               | open    |
| VEXT    | Operate PLL driver from external supply (AUX_PWR) | open    |

• **JP\_PWR**: Shorts PWR\_IN1 and PWR\_IN2 input lines from the external power supply

| Setting | Function                                                                                       | Default |
|---------|------------------------------------------------------------------------------------------------|---------|
| Open    | PWR_IN1 and PWR_IN2 are not connected to allow individual current sensing with direct powering |         |
| Closed  | PWR_IN1 and PWR_IN2 are shorted                                                                | closed  |

 JP\_VIN: Shorts VIND and VINA, open in direct powering (or for individual current sensing in shunt mode)

| Setting | Function                                                          | Default |
|---------|-------------------------------------------------------------------|---------|
| Open    | VINA and VIND are independent to allow individual current sensing |         |
| Closed  | VINA and VIND are shorted                                         | closed  |

• COMP\_DISABLE: SLDO compensation scheme

| Setting | Function                              | Default |
|---------|---------------------------------------|---------|
| Open    | New SLDO compensation scheme enabled  | open    |
| Closed  | New SLDO compensation scheme disabled |         |

• VREF\_ADC: ADC voltage reference selection

| Setting | Function                                                                                     | Default |
|---------|----------------------------------------------------------------------------------------------|---------|
| Open    | Connect external voltage source to ADC reference input VREF ADC IN (via LEMO VREF   VINJ HI) |         |
| Closed  | Use internal ADC voltage reference VREF_ADC_OUT                                              | closed  |

IREF\_IO: Bias generator reference current selection

| Setting | Function                                                                                                  | Default |
|---------|-----------------------------------------------------------------------------------------------------------|---------|
| Open    | Connect external current source to current reference input IREF_IN (via LEMO VREF VINJ_MID) or use R_IREF |         |
| Closed  | Use internal current reference IREF_OUT                                                                   | closed  |

• IREF\_TRIM: Trim bits for internal current reference

| Setting | Function                        | Default |
|---------|---------------------------------|---------|
| [3:0]   | Close jumper to set bit to high | 1000    |

• CHIP\_ID: Chip address selection

| Setting | Function                        | Default |
|---------|---------------------------------|---------|
| [2:0]   | Close jumper to set bit to high | none    |

DEBUG\_CTRL: Enable debug modes (enabled when jumper is closed)

| Setting | Function                                       | Default |
|---------|------------------------------------------------|---------|
| BYP_CMD | Bypass command decoder (use EXT_TRIGGER)       | open    |
| BYP_CDR | Bypass CDR (use EXT_CMD_CLK)                   | open    |
| DBG_EN  | Enable further debug options (see chip manual) | open    |
| TRST_B  | Enable further debug options (see chip manual) | open    |



Fig. 1: Jumper configuration for LDO mode (default).



Fig. 2: Jumper configuration for direct powering.



Fig. 3: Jumper configuration for shunt-mode with internal current setting resistor (RINT).



Fig. 4: Location of the shunt current setting resistors REXTA and REXTD on the bottom side of the SCC.

# 3. Powering Options



Fig. 5: Connectivity for power options: direct powering (left), single-chip shunt (or LDO only) (middle), and serial powering (right).



Fig. 6: Jumper implementation (JP\_PWR, JP\_VIN, PWR\_A, and PWR\_D)



Fig. 7: Jumper settings for: direct powering (left), single-chip shunt (or LDO only) (middle), and serial powering (right).



Fig. 8: Serial power chain setup. All connections to common FPGA board need to be galvanicisolated.

# 4. Errata

## SCC Revision 0.2c

Issue: Wire bond pad for sensor backside bias is missing
Work-around: Use DET\_GRD1 net (close DET\_GRD1 jumper) to apply the depletion
voltage. Wire bond sensor backside (instead of chip pad 198) to the DET\_GRD1 pad on
the PCB. To reduce the risk of sparking don't place STATUS wire bond (chip pad 197)
and remove part of the STATUS trace on the PCB.



