# TOSHIBA NAND memory Toggle DDR1.0 Technical Data Sheet

Rev. 0.2
2012 – 03 – 01
TOSHIBA
Semiconductor & Storage Products
Memory Division

# **CONTENTS**

| 1.                  | INTRODUCTION                                         | E  |
|---------------------|------------------------------------------------------|----|
| 1.1.                | General Description                                  | E  |
| 1.2.                | Definitions and Abbreviations                        | {  |
| 1.3.                | Features                                             | 7  |
| 1.4.                | Diagram Legend                                       |    |
| 2.                  | PHYSICAL INTERFACE                                   |    |
| 2.1.                | Pin Descriptions                                     |    |
| 2.2.                | PIN ASSIGNMENT (TOP VIEW)                            |    |
| 2.3.                | BLOCK DIAGRAM                                        |    |
| $\frac{2.5.}{2.4.}$ | Independent Data Buses                               |    |
| 2.4. 2.5.           | Absolute Maximum DC Rating                           |    |
| 2.6.                | · · · · · · · · · · · · · · · · · · ·                |    |
|                     | Operating Temperature Condition                      |    |
| 2.7.                | Recommended Operating Conditions                     |    |
| 2.8.                | Valid Blocks                                         |    |
| 2.9.                | AC Overshoot/Undershoot Requirements                 |    |
| 2.10.               |                                                      |    |
| 2.11.               | Input/Output Capacitance ( $T_{OPER}$ =25°C, f=1MHz) |    |
| 2.12.               | <b>v</b>                                             |    |
| 2.13.               |                                                      |    |
| 2.14.               |                                                      |    |
| 2.15.               | Write Protect                                        | 21 |
| 3.                  | MEMORY ORGANIZATION                                  | 22 |
| 3.1.                | Addressing                                           | 23 |
| 3.1.1               |                                                      |    |
| 3.1.2               | · · · · · · · · · · · · · · · · · · ·                |    |
| 3.2.                | Factory Defect Mapping                               |    |
| 3.2.1               |                                                      |    |
| 3.2.2               | •                                                    |    |
| 4.                  | FUNCTION DESCRIPTION                                 |    |
| 4.1.                | Discovery and Initialization                         |    |
| 4.1.1               | ·                                                    |    |
| 4.1.1               |                                                      |    |
|                     | · · · · · · · · · · · · · · · · · · ·                |    |
| 4.2.                | Mode Selection                                       |    |
| 4.2.1               | 0                                                    |    |
| 4.2.1               | · · · · · · · · · · · · · · · · · · ·                |    |
| 4.2.1               | · · · · · · · · · · · · · · · · · · ·                |    |
| 4.2.1               | 1 0                                                  |    |
| 4.2.1               |                                                      |    |
| 4.2.1               | .5. Read ID Operation                                | 33 |
| 4.2.1               | .6. Status Read Cycle                                | 34 |
| 4.2.1               | .7. Set Feature                                      | 38 |
| 4.2.1               | .8. Get Feature                                      | 38 |
| 4.2.1               | .9. Page Read Operation                              | 36 |
| 4.2.1               | .10. Page Program Operation                          | 37 |
| 4.2.2               |                                                      |    |
| 4.2.2               |                                                      |    |
| 4.2.2               |                                                      |    |
| 4.2.2               | ·                                                    |    |
| 4.2.2               |                                                      |    |
| 4.2.2               |                                                      |    |
| 4.2.2               |                                                      |    |
| 4.2.2               | •                                                    |    |
|                     |                                                      |    |
| 4.2.2               |                                                      |    |
| 4.2.2               | č ·                                                  |    |
| 4.2.2               |                                                      |    |
| 4.3.                | AC Timing Characteristics                            |    |
| 4.3.1               | •                                                    |    |
| 4.3.2               | ě                                                    |    |
| 5.                  | COMMAND DESCRIPTION AND DEVICE OPERATION             | 49 |

# TOSHIBA CONFIDENTIAL TC58TEG5DCJTAx0

| 5.1.     | Basic Command Sets                                 | 49 |
|----------|----------------------------------------------------|----|
| 5.2.     | Basic Operation.                                   | 50 |
| 5.2.1.   | Page Read Operation                                | 50 |
| 5.2.1.1. | Page Read Operation with Random Data Output        | 50 |
| 5.2.1.2. | Data Out After Status Read                         | 51 |
| 5.2.2.   | Sequential Cache Read Operation                    | 51 |
| 5.2.3.   | Random Cache Read Operation                        | 52 |
| 5.2.4.   | Page Program Operation                             | 52 |
| 5.2.4.1. | Program Operation with Random Data Input           |    |
| 5.2.5.   | Cache Program Operation                            |    |
| 5.2.6.   | Block Erase Operation                              |    |
| 5.2.7.   | Copy-Back Program Operation                        |    |
| 5.2.7.1. | Copy-Back Program Operation with Random Data Input |    |
| 5.2.8.   | Set Feature Operation                              |    |
| 5.2.8.1. | Driver strength setting (10h)                      | 56 |
| 5.2.9.   | Get Feature Operation                              | 56 |
| 5.2.10.  | Read ID Operation                                  |    |
| 5.2.10.1 | -                                                  |    |
| 5.2.10.2 | 40h Address ID Definition                          | 58 |
| 5.2.11.  | Read Status Operation                              | 59 |
| 5.2.12.  | Reset Operation                                    | 60 |
| 5.2.13.  | Reset LUN Operation                                |    |
| 5.3.     | Extended Operation                                 |    |
| 5.3.1.   | Extended Command Sets                              | 62 |
| 5.3.2.   | Page Copy (2) Operation                            |    |
| 5.3.3.   | Device Identification Table Read Operation         |    |
| 5.3.4.   | Device Identification Table Definition             |    |
| 5.3.5.   | Read Status Enhanced                               |    |
| 5.3.6.   | Read LUN #0 Status Operation                       |    |
| 6. Al    | PPLICATION NOTES AND COMMENTS                      |    |
|          | ackage Dimensions                                  |    |
|          | evision History                                    | 79 |

# **LIST of FIGURES**

| Figure 1. Block Diagram                                                | 11 |
|------------------------------------------------------------------------|----|
| Figure 2. Overshoot/Undershoot Diagram                                 | 14 |
| Figure 3. trise and trall Definition for Output Slew Rate              | 20 |
| Figure 4. Write Protect timing requirements of the Program operation   |    |
| Figure 5. Write Protect timing requirements of the Erase operation     |    |
| Figure 6. Target Organization                                          |    |
| Figure 7. Row Address Layout                                           |    |
| Figure 8. Position of Plane Address                                    |    |
| Figure 9. Area marked in first or last page of block indicating defect |    |
| Figure 10. Flow chart to create initial invalid block table            |    |
| Figure 11. Initialization Timing.                                      |    |
| Figure 12. Command Latch Cycle Timing                                  |    |
| Figure 13. Address Latch Cycle Timing                                  |    |
| Figure 14. Basic Data Input Timing                                     |    |
| Figure 15. Basic Data Output Timing                                    |    |
| Figure 16. Read ID Operation Timing                                    |    |
| Figure 17. Status Read Cycle Timing                                    |    |
| Figure 18. Set Feature Timing                                          |    |
| Figure 19. Get Feature Timing                                          |    |
| Figure 20. Page Read Operation Timing                                  |    |
| Figure 21. Read Hold Operation with CE high                            |    |
| Figure 22. Page Program Operation Timing                               |    |
| Figure 23. Command Latch Cycle Timing                                  |    |
| Figure 24. Address Latch Cycle Timing                                  |    |
| Figure 25. Basic Data Input Timing                                     |    |
|                                                                        |    |
| Figure 26. Basic Data Output Timing                                    |    |
| Figure 27. Read ID Operation Timing                                    |    |
| Figure 28. Status Read Cycle Timing                                    |    |
| Figure 29. Set Feature Timing.                                         |    |
| Figure 30. Get Feature Timing                                          |    |
| Figure 31. Page Read Operation Timing                                  |    |
| Figure 32. Page Program Operation Timing                               |    |
| Figure 33. Page Read Timing.                                           |    |
| Figure 34. Page Read with Random Data Output Timing                    |    |
| Figure 35. Data Out After Status Read Timing                           |    |
| Figure 36. Sequential Cache Read Timing                                |    |
| Figure 37. Random Cache Read Timing                                    |    |
| Figure 38. Page Program Timing                                         |    |
| Figure 39. Program operation with Random Data Input Timing             |    |
| Figure 40. Cache Program Timing                                        |    |
| Figure 41. Block Erase Timing                                          |    |
| Figure 42. Copy-Back Program Timing                                    |    |
| Figure 43. Copy-Back Program with Random Data Input Timing             |    |
| Figure 44. Set Feature Timing                                          |    |
| Figure 45. Get Feature Timing                                          |    |
| Figure 46. Read ID Timing                                              |    |
| Figure 47. Read Status Timing                                          |    |
| Figure 48. Reset timing                                                |    |
| Figure 49. Reset timing during Program operation                       |    |
| Figure 50. Reset timing during Erase operation                         |    |
| Figure 51. Reset timing during Read operation                          |    |
| Figure 52. Status Read after Reset operation                           |    |
| Figure 53. Successive Reset operation                                  |    |
| Figure 54. Single LUN Reset Timing                                     |    |
| Figure 55. Example Timing with Page Copy (2)                           | 63 |
| Figure 56. Device Identification Table Read Timing                     | 64 |
| Figure 57. Read Status Timing                                          | 70 |
| Figure 58. Read LUN#0 Status Timing                                    | 71 |

# **LIST of TABLES**

| Table 1  | Pin Descriptions                                          | 9  |
|----------|-----------------------------------------------------------|----|
| Table 3  | Absolute Maximum Rating                                   | 12 |
| Table 4  | Operating Temperature Condition                           | 13 |
| Table 5  | Recommended Operating Condition                           | 13 |
| Table 6  | Valid Blocks                                              | 13 |
| Table 7  | AC Overshoot/Undershoot Specification                     | 14 |
| Table 8  | DC & Operating Characteristics for Toggle VccQ=3.3V       | 15 |
| Table 9  | DC & Operating Characteristics for Toggle VccQ=1.8V       | 16 |
| Table 10 | DC & Operating Characteristics for SDR VccQ=1.8V and 3.3V | 17 |
| Table 11 | Input/ Output capacitance                                 |    |
| Table 12 |                                                           |    |
| Table 13 | Testing Conditions for Impedance Values                   | 17 |
| Table 14 | 1                                                         |    |
| Table 15 | Pull-up and Pull-down Output Impedance Mismatch           | 18 |
| Table 16 | Derating factor                                           | 19 |
| Table 17 | Input Slew Rate                                           | 19 |
| Table 18 | Testing Conditions for Input Slew Rate                    |    |
| Table 19 | Output Slew Rate Requirements                             |    |
| Table 20 | Testing Conditions for Output Slew Rate                   |    |
| Table 21 | The addressing of this device.                            |    |
| Table 23 | Toggle DDR1.0 Interface Mode Selection                    |    |
| Table 24 |                                                           |    |
| Table 25 | <b>9</b>                                                  |    |
| Table 26 | AC Timing Charateristics                                  |    |
| Table 27 |                                                           |    |
| Table 28 | <u> </u>                                                  |    |
| Table 29 | Basic Command Sets                                        | 49 |
| Table 30 |                                                           |    |
| Table 31 | Driver Strength Setting Data                              |    |
| Table 32 | Interface change Setting Data                             |    |
| Table 33 |                                                           |    |
| Table 35 |                                                           |    |
| Table 36 | 4th ID Data                                               |    |
| Table 38 |                                                           |    |
| Table 39 | <b>,</b>                                                  |    |
| Table 40 |                                                           |    |
| Table 41 |                                                           |    |
| Table 42 |                                                           |    |
| Table 43 |                                                           |    |
| Table 44 | <b> </b>                                                  |    |
| Table 45 |                                                           | 70 |
| Table 46 | Pood LIN#0 Status Definition                              | 71 |

#### 1. INTRODUCTION

## 1.1. General Description

Toggle DDR is a NAND interface for high performance applications which support data read and write operations using bidirectional DQS.

Toggle DDR NAND has implemented 'Double Data Rate' without a clock. It is compatible with functions and command which have been supported in conventional type NAND(i.e. SDR NAND) while providing high data transfer rate based on the high-speed Toggle DDR Interface and saving power with separated DQ voltage. For applications that require high capacity and high performance NAND, Toggle DDR NAND is the most appropriate.

Toggle DDR1.0 NAND supports the interface speed of up to 100 MHz, which is faster than the data transfer rate offered by SDR NAND. Toggle DDR NAND transfers data at high speed using DQS signal that behaves as a clock, and DQS shall be used only when data is transferred for optimal power consumption.

This device supports both SDR interface and Toggle DDR interface. When starting, the device is activated in SDR mode. The interface mode can be changed into Toggle DDR interface utilizing specific command issued by the Host.

## 1.2. Definitions and Abbreviations

#### SDR

Acronym for single data rate.

#### **DDR**

Acronym for double data rate.

#### Address

The address is comprised of a column address with 2 cycles and a row address with 3 cycles. The row address identifies the page, block and LUN to be accessed. The column address identifies the byte within a page to access. The least significant bit of the column address shall always be zero.

## Column

The byte location within the page register.

## Row

Refer to the block and page to be accessed.

#### Page

The smallest addressable unit for the Read and the Program operations.

#### Block

Consists of multiple pages and is the smallest addressable unit for the Erase operation.

#### Plane

The unit that consists of a number of blocks. There are one or more Planes per LUN.

## Page register

Register used to transfer data to and from the Flash Array.

## Cache register

Register used to transfer data to and from the Host.

## Defect area

The defect area is where factory defects are marked by the manufacturer. Refer to the section 3.2

#### Device

The packaged NAND unit. A device may contain more than a target.

## LUN (Logical Unit Number)

The minimum unit that can independently execute commands and report status. There are one or more LUNs per  $\overline{\text{CE}}$ 

## Target

An independent NAND Flash component with its own  $\overline{\text{CE}}$  signal.

## SR[x] (Status Read)

SR refers to the status register contained within a particular LUN. SR[x] refers to bit x in the status register for the associated LUN. Refer to section 5.13 for the definition of bit meanings within the status register.

#### 1.3. Features

## Organization

Part number TC58TEG5DCJ

TC58TEG5DCJTA00 (T<sub>OPER</sub>:  $0\sim70^{\circ}$ C) TC58TEG5DCJTAI0 (T<sub>OPER</sub>:  $-40\sim+85^{\circ}$ C)

Device capacity  $17664 \times 256 \times 1060 \times 8$  bits

 $\begin{array}{ccc} \text{Page size} & 17664 \text{ Bytes} \\ \text{Block size} & (4\text{M} + 320 \text{ K}) \text{ Bytes} \\ \text{Plane size} & 2396651520 \text{ Bytes} \end{array}$ 

Plane per one LUN 1 Planes LUN per one target 1 LUNs Target per one device 1 targets

#### Modes

#### **Basic Operation**

Page Read Operation (with Random Data Output), Data Out After Status Read, Sequential Cache Read Operation, Random Cache Read Operation, Page Program Operation (with Random Data Input), Cache Program Operation, Block Erase Operation, Copy-Back Program Operation (with Random Data Input), Set Feature Operation, Get Feature Operation, Read ID Operation, Read Status Operation, Reset Operation, Reset LUN Operation

#### **Extend Operation**

Page Copy (2) Operation, Device Identification Table Read Operation, Read Status Enhanced Operation, Read LUN #0 Status Operation

#### • Mode control

Serial input/output Command control

## • Power supply

 $V_{CC} = 2.7 \text{ V}$  to 3.6 V

 $V_{CCQ} = 2.7 \text{ V to } 3.6 \text{ V} / 1.7 \text{ V to } 1.95 \text{V}$ 

#### Access time

Cell array to register 100 µs max (TENTATIVE)

50 μs typ. (TENTATIVE)

Data Transfer rate 100 MHz

• Program/Erase time

Auto Page Program 1400  $\mu$ s/page typ. (TENTATIVE) Auto Block Erase 5 ms/block typ. (TENTATIVE)

## • Operating current

 $\begin{array}{lll} Read & TBD \ mA \ max. \ (per \ 1 \ chip) \\ Program \ (avg.) & TBD \ mA \ max. \ (per \ 1 \ chip) \\ Erase \ (avg.) & TBD \ mA \ max. \ (per \ 1 \ chip) \\ Standby & TBD \ \mu A \ max. \ (per \ 1 \ chip) \end{array}$ 

## • Package

(Weight: TBD g typ.)

#### • Reliability

Refer to APPLICATION NOTES AND COMMENTS.

## 1.4. Diagram Legend

Diagrams in the Toggle DDR1.0 datasheet use the following legend:



This legend shows the command data. Refer to the Table 29 for more information about the command data.



This legend shows the Address data. The addresses are comprised of 2 cycles column address and 3 cycles row address.

C1: Column address 1

C2: Column address 2

R1: Row address 1

R2: Row address 2

R3: Row address 3



This legend shows Host writing data (data input) to the device.



This legend shows Host reading data (data output) from the device.



This legend shows Host reading the status register within a particular LUN.

# 2. PHYSICAL INTERFACE

# 2.1. Pin Descriptions

Table 1 Pin Descriptions

| able 1 Pin Descriptions                                 |                       |                                                                                                                                                 |  |
|---------------------------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--|
| SDR                                                     | Toggle<br>DDR1.0      | Pin Function                                                                                                                                    |  |
|                                                         |                       | DATA INPUTS/OUTPUTS                                                                                                                             |  |
| DQ[7:0]                                                 | DQ[7:0]               | The DQ pins are used to input command, address and data and to output data during read operations.                                              |  |
|                                                         |                       | The DQ pins float to high-z when the chip is deselected or when the outputs are disabled.                                                       |  |
|                                                         |                       | COMMAND LATCH ENABLE                                                                                                                            |  |
| o. =                                                    | 0                     | The CLE input controls the activating path for commands sent to the command register. When active high,                                         |  |
| CLE                                                     | CLE                   | commands are latched into the command register through the DQ ports on the rising edge of the WE                                                |  |
|                                                         |                       | signal.                                                                                                                                         |  |
|                                                         |                       | ADDRESS LATCH ENABLE                                                                                                                            |  |
| ALE                                                     | ALE                   | The ALE input controls the activating path for address to the internal address registers.                                                       |  |
|                                                         |                       | Addresses are latched on the rising edge of WE with ALE high.                                                                                   |  |
|                                                         |                       | CHIP ENABLE                                                                                                                                     |  |
| $\overline{	ext{CE}}$                                   | $\overline{	ext{CE}}$ | The $\overline{\text{CE}}$ input is the device selection control. When the device is in the Busy state, $\overline{\text{CE}}$ high is ignored, |  |
|                                                         |                       | and the device does not return to standby mode in program or erase operation.                                                                   |  |
|                                                         |                       | READ ENABLE                                                                                                                                     |  |
| DE.                                                     | RE                    | The $\overline{RE}$ input is the serial data-out control, and when active, drives the data onto the DQ bus. Data is                             |  |
| RE                                                      | KE                    | valid after $t_{DQSRE}$ of rising edge & falling edge of $\overline{RE}$ , which also increments the internal column address                    |  |
|                                                         |                       | counter by each one.                                                                                                                            |  |
|                                                         |                       | WRITE ENABLE                                                                                                                                    |  |
| WE                                                      | WE                    | The WE input controls writes to the DQ port. Commands, addresses are latched on the rising edge of the                                          |  |
|                                                         |                       | WE pulse.                                                                                                                                       |  |
|                                                         |                       | WRITE PROTECT                                                                                                                                   |  |
| $\overline{WP}$                                         | WP                    | The WP pin provides inadvertent program/erase protection during power transitions.                                                              |  |
|                                                         |                       | The internal high voltage generator is reset when the $\overline{\text{WP}}$ pin is active low.                                                 |  |
|                                                         |                       | READY/BUSY OUTPUT                                                                                                                               |  |
| R/ <del>B</del>                                         | R/ <u>B</u>           | The R/ $\overline{\mathrm{B}}$ output indicates the status of the device operation. When low, it indicates that a program, erase                |  |
| TV D                                                    | IV B                  | or random read operation is in process and returns to high state upon completion. It is an open drain output                                    |  |
|                                                         |                       | and does not float to high-z condition when the chip is deselected or when outputs are disabled.                                                |  |
| _                                                       | DQS                   | DATA STROBE                                                                                                                                     |  |
|                                                         |                       | Output with read data, input with write data. Edge-aligned with read data, centered in write data.                                              |  |
| Vcc                                                     | Vcc                   | POWER                                                                                                                                           |  |
|                                                         |                       | VCC is the power supply for device.                                                                                                             |  |
| VccQ                                                    | VccQ                  | DQ POWER                                                                                                                                        |  |
|                                                         |                       | The VccQ is the power supply for input and/or output signals.                                                                                   |  |
| Vss                                                     | Vss Vss GROUND        |                                                                                                                                                 |  |
| VssQ VssQ DQ GROUND The VssQ is the power supply ground |                       |                                                                                                                                                 |  |
|                                                         |                       | 1 1173                                                                                                                                          |  |
| NC N                |                       |                                                                                                                                                 |  |
|                                                         | .,,                   | NCs are not internally connected. They can be driven or left unconnected.                                                                       |  |
| NU                                                      | NU                    | Not use                                                                                                                                         |  |
|                                                         | ,,,,                  | NUs must be left unconnected.                                                                                                                   |  |
| JOTE:                                                   |                       |                                                                                                                                                 |  |

- 1) Connect all Vcc and Vss pins of each device to common power supply outputs.
- 2) Do not leave all Vcc, VccQ, Vss and VssQ disconnected.

# 2.2. PIN ASSIGNMENT (TOP VIEW)

|                                                                               |            | Tx58TEG5DCJ                                                                                              |                   |                                                                                                                                                                                    |
|-------------------------------------------------------------------------------|------------|----------------------------------------------------------------------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SDR                                                                           | SDR/Toggle |                                                                                                          | SDR/Toggle        | SDR                                                                                                                                                                                |
| only                                                                          | DDR1.0     |                                                                                                          | DDR1.0            | only                                                                                                                                                                               |
| VCC<br>VSSS<br>NC NCC<br>NCC<br>NCC<br>NCC<br>NCC<br>NCC<br>NCC<br>NCC<br>NCC | VCC        | 48<br>47<br>46<br>45<br>44<br>43<br>42<br>41<br>40<br>39<br>38<br>37<br>36<br>35<br>34<br>33<br>32<br>32 | Vss               | Vss<br>NC<br>NU or VssQ<br>NU or VccQ<br>DQ7<br>DQ6<br>DQ5<br>DQ4<br>NU or VssQ<br>NU or VccQ<br>VccQ<br>Vcc<br>Vss<br>NU<br>VccQ<br>NU or VssQ<br>NU or VssQ<br>DQ3<br>DQ3<br>DQ4 |
| WP                                                                            | WP □ 19    | 30                                                                                                       | DQ1 DQ0 VccQ VssQ | DQ1                                                                                                                                                                                |
| NC                                                                            | NC □ 20    | 29                                                                                                       |                   | DQ0                                                                                                                                                                                |
| NC                                                                            | NC □ 21    | 28                                                                                                       |                   | NU or VccQ                                                                                                                                                                         |
| NC                                                                            | NC □ 22    | 27                                                                                                       |                   | NU or VssQ                                                                                                                                                                         |
| Vss                                                                           | Vss □ 23   | 26                                                                                                       | □ NC              | NC                                                                                                                                                                                 |
| Vcc                                                                           | Vcc □ 24   | 25                                                                                                       | □ Vss             | Vss                                                                                                                                                                                |

# 2.3. BLOCK DIAGRAM



Figure 1. Block Diagram

## 2.4. Independent Data Buses

There may be two independent 8-bit data buses in some packages, with two, four or eight  $\overline{CE}$  signals. If the device supports two independent data buses, then  $\overline{CE}$  1,  $\overline{CE}$  3,  $\overline{CE}$  5, and  $\overline{CE}$  7 (if connected) shall use the second data bus.  $\overline{CE}$  0,  $\overline{CE}$  2  $\overline{CE}$  4, and  $\overline{CE}$  6 shall always use the first data bus pins. Note that all  $\overline{CE}$  8 may use the first data bus and the first set of control signals ( $\overline{RE}$  0, CLE0, ALE0,  $\overline{WE}$  0, and  $\overline{WP}$  0) if the device does not support independent data buses. Table 2 defines the control signal to  $\overline{CE}$  signal mapping when there are two independent x8 data buses.

Table 2 Dual Channel(x8) Data Bus Signal to  $\overline{\text{CE}}$  mapping

| Signal Name | CE                                                                                                     |
|-------------|--------------------------------------------------------------------------------------------------------|
| R/ B 0      | CE 0, CE 4                                                                                             |
| R/ B 1      | CE 1, CE 5                                                                                             |
| R/ B 2      | $\overline{\overline{\text{CE}}}$ 2, $\overline{\overline{\text{CE}}}$ 6                               |
| R/B3        | $\overline{\text{CE}}$ 3, $\overline{\text{CE}}$ 7                                                     |
| RE 0        | $\overline{\text{CE}}$ 0, $\overline{\text{CE}}$ 2, $\overline{\text{CE}}$ 4, $\overline{\text{CE}}$ 6 |
| RE 1        | $\overline{\text{CE}}$ 1, $\overline{\text{CE}}$ 3, $\overline{\text{CE}}$ 5, $\overline{\text{CE}}$ 7 |
| CLE0        | $\overline{\text{CE}}$ 0, $\overline{\text{CE}}$ 2, $\overline{\text{CE}}$ 4, $\overline{\text{CE}}$ 6 |
| CLE1        | $\overline{\text{CE}}$ 1, $\overline{\text{CE}}$ 3, $\overline{\text{CE}}$ 5, $\overline{\text{CE}}$ 7 |
| ALE0        | $\overline{\text{CE}}$ 0, $\overline{\text{CE}}$ 2, $\overline{\text{CE}}$ 4, $\overline{\text{CE}}$ 6 |
| ALE1        | $\overline{\text{CE}}$ 1, $\overline{\text{CE}}$ 3, $\overline{\text{CE}}$ 5, $\overline{\text{CE}}$ 7 |
| WE 0        | $\overline{\text{CE}}$ 0, $\overline{\text{CE}}$ 2, $\overline{\text{CE}}$ 4, $\overline{\text{CE}}$ 6 |
| WE 1        | $\overline{\text{CE}}$ 1, $\overline{\text{CE}}$ 3, $\overline{\text{CE}}$ 5, $\overline{\text{CE}}$ 7 |
| WP 0        | $\overline{\text{CE}}$ 0, $\overline{\text{CE}}$ 2, $\overline{\text{CE}}$ 4, $\overline{\text{CE}}$ 6 |
| WP 1        | $\overline{\text{CE}}$ 1, $\overline{\text{CE}}$ 3, $\overline{\text{CE}}$ 5, $\overline{\text{CE}}$ 7 |
| DQS0        | $\overline{\text{CE}}$ 0, $\overline{\text{CE}}$ 2, $\overline{\text{CE}}$ 4, $\overline{\text{CE}}$ 6 |
| DQS1        | $\overline{\text{CE}}$ 1, $\overline{\text{CE}}$ 3, $\overline{\text{CE}}$ 5, $\overline{\text{CE}}$ 7 |

Implementations may tie the data lines and control signals ( $\overline{RE}$ , CLE, ALE,  $\overline{WE}$ ,  $\overline{WP}$ , and DQS) together for the two independent 8-bit data buses externally to the device.

## 2.5. Absolute Maximum DC Rating

Stresses greater than those listing in Table 3 may cause permanent damage to the device. This is a stress rating only. Operation beyond the operating conditions specified in Table 4 is not recommended. Extended exposure beyond these conditions may affect device reliability.

Table 3 Absolute Maximum Rating

| Parameter                          | Symbol   |            | Rating       | Unit |  |
|------------------------------------|----------|------------|--------------|------|--|
|                                    | VCC      |            | -0.6 to +4.6 |      |  |
|                                    | VIN VI/O | VccQ(3.3V) | -0.6 to +4.6 | V    |  |
| Voltage on any pin relative to VSS |          | VccQ(1.8V) | -0.2 to +2.4 |      |  |
|                                    |          | VccQ(3.3V) | -0.6 to +4.6 |      |  |
|                                    | VI/O     | VccQ(1.8V) | -0.2 to +2.4 |      |  |

## 2.6. Operating Temperature Condition

Table 4 Operating Temperature Condition

| Symbol    | Symbol Parameter Part Number               |                 | Rating  | Unit         |
|-----------|--------------------------------------------|-----------------|---------|--------------|
| TOPER     | Operating Temperature Range for Commercial | TC58TEG5DCJTA00 | 0~70    | $^{\circ}$ C |
| TOPER     | Operating Temperature Range for Industrial | TC58TEG5DCJTAI0 | -40~+85 |              |
| TSOLDER   | TSOLDER Soldering Temperature (10 s)       |                 | 260     |              |
| $T_{STG}$ | Storage Temperature                        | -55∼+150        |         |              |

#### NOTE:

- 1) Operating Temperature (Toper) is the case surface temperature on the center/top side of the NAND.
- 2) Operating Temperature Range specifies the temperatures where all NAND specifications will be supported. During operation, the NAND case temperature must be maintained between the range specified in the table under all operating conditions.

# 2.7. Recommended Operating Conditions

Table 5 Recommended Operating Condition

| Parameter                             | Symbol | Min | Тур. | Max  | Unit |
|---------------------------------------|--------|-----|------|------|------|
| Supply Voltage                        | VCC    | 2.7 | 3.3  | 3.6  | V    |
| Ground Voltage                        | VSS    | 0   | 0    | 0    | V    |
| Supply Voltage for 1.8V I/O signaling | VccQ   | 1.7 | 1.8  | 1.95 | V    |
| Supply Voltage for 3.3V I/O signaling | VccQ   | 2.7 | 3.3  | 3.6  | V    |
| Ground Voltage for I/O signaling      | VssQ   | 0   | 0    | 0    | V    |

VccQ and Vcc may be distinct and unique voltages. The device shall support one of the following VccQ/Vcc combinations,

Vcc = 3.3V, VccQ = 3.3VVcc = 3.3V, VccQ = 1.8V

All parameters, timing modes and other characteristics are related to the supported voltage combination.

## 2.8. Valid Blocks

Table 6 Valid Blocks

| Part Number | Min  | Max  | Unit   |
|-------------|------|------|--------|
| TC58TEG5DCJ | 1009 | 1060 | Blocks |

- 1) The device occasionally contains unusable blocks.
- 2) The first block (Block 0) is guaranteed to be a valid block at the time of shipment.
- 3) The specification for the minimum number of valid blocks is applicable over the device lifetime.
- 4) The number of valid blocks includes extended blocks.

# 2.9. AC Overshoot/Undershoot Requirements

The device may have AC overshoot or undershoot from VccQ and VssQ levels. Table 7 defines the maximum values that the AC overshoot or undershoot may attain. These values apply for both 3.3V and 1.8V VccQ levels.

Table 7 AC Overshoot/Undershoot Specification

| Parameter                                       | Maximum Value<br>67~100Mhz | Unit |
|-------------------------------------------------|----------------------------|------|
|                                                 | 67~100IVITI2               |      |
| Max. peak amplitude allowed for overshoot area  | 1                          | V    |
| Max. peak amplitude allowed for undershoot area | 1                          | V    |
| Max. overshoot area above VccQ                  | 1.8                        | V*ns |
| Max. undershoot area above VssQ                 | 1.8                        | V*ns |

#### NOTE:

1) This specification is intended for devices with no clamp protection and is guaranteed by design.



Figure 2. Overshoot/Undershoot Diagram

# 2.10. DC Operating Characteristics

Table 8 DC & Operating Characteristics for Toggle VccQ=3.3V

| Parameter                                 | Symbol                   | Test Conditions                                                                                         | Min       | Тур | Max       | Unit |
|-------------------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------|-----------|-----|-----------|------|
| Page Read Operation Current               | I <sub>CC1</sub>         | -                                                                                                       | 1         | 1   | TBD       |      |
| Page Program Operation Current            | I <sub>CC2</sub>         | -                                                                                                       | 1         | 1   | TBD       |      |
| Erase Operation Current                   | I <sub>CC3</sub>         | -                                                                                                       | 1         | ı   | TBD       | mA   |
| DQ Burst Read Current for Vcc             | I <sub>CC4R</sub>        | $t_{RC}$ = $t_{RC}$ (min.), Half data switchiing                                                        | 1         | 1   | 80        |      |
| DQ Burst Write Current for Vcc            | I <sub>CC4W</sub>        | t <sub>DSC</sub> = t <sub>DSC</sub> (min.)<br>Half data switching                                       | -         | 1   | 80        |      |
| DQ Burst Read Current for Vccq            | I <sub>CCQ4R</sub>       | $t_{\text{RC}} \! = t_{\text{RC}}(\text{min.})$ Half data switching, Cload=0pF, Nominal driver strength | -         | -   | 50        |      |
| DQ Burst Write Current for Vccq           | I <sub>CCQ4W</sub>       | t <sub>DSC</sub> = t <sub>DSC</sub> (min.)<br>Half data switching                                       | -         | -   | 10        |      |
| Bus Idle Current                          | I <sub>CC5</sub>         | -                                                                                                       | 1         | 1   | TBD       |      |
| Stand-by Current(CMOS)                    | I <sub>SB</sub>          | $\overline{\text{CE}}$ =VccQ-0.2, $\overline{\text{WP}}$ =0V/VccQ                                       | 1         | 1   | TBD       |      |
| Input Leakage Current                     | ILI                      | V <sub>IN</sub> =0 to VccQ(max)                                                                         | -         | -   | ±10       | μΑ   |
| Output Leakage Current                    | I <sub>LO</sub>          | V <sub>OUT</sub> =0 to VccQ(max)                                                                        | 1         | 1   | ±10       |      |
| AC Input High Voltage                     | V <sub>IH</sub> (AC)     | -                                                                                                       | 0.8 xVccQ | 1   | NOTE 5)   |      |
| DC Input High Voltage                     | V <sub>IH</sub> (DC)     | -                                                                                                       | 0.7 xVccQ | -   | VccQ +0.3 |      |
| AC Input Low Voltage                      | V <sub>IL</sub> (AC)     | -                                                                                                       | NOTE 5)   | 1   | 0.2 xVccQ | V    |
| DC Input Low Voltage V <sub>IL</sub> (DC) |                          | -                                                                                                       | -0.3      | -   | 0.3 xVccQ | v    |
| Output High Voltage Level                 | $V_{OH}$                 | I <sub>OH</sub> =-400μA                                                                                 | 2.4       | -   | -         |      |
| Output Low Voltage Level                  | $V_{OL}$                 | I <sub>OL</sub> = 2.1mA                                                                                 | -         | -   | 0.4       |      |
| Output Low Current(R/ B )                 | $I_{OL}(R/\overline{B})$ | V <sub>OL</sub> =0.4V                                                                                   | 8         | 10  | -         | mA   |

- 1) Typical value is measured at Vcc=3.3V,  $T_{\rm OPER}$  =25°C. Not 100% tested.
- 2)  $V_{OH}$  and  $V_{OL}$  should be available on these two conditions; Output Strength is nominal and VccQ=3.3V, Rpd/Rpu are all VccQx0.5. If the drive strength settings are supported, Table 12shall be used to derive the output driver impedance values.
- 3) Icc1,2 are without data cache.
- 4) Icc1/2/3,  $I_{SB}$  are the value of one chip, and an unselected chip is in Standby mode.
- 5) Refer to AC Overshoot and Undershoot requirements.

Table 9 DC & Operating Characteristics for Toggle VccQ=1.8V

| Parameter                       | Symbol                   | Test Conditions                                                                                        | Min       | Тур | Max       | Unit |
|---------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------|-----------|-----|-----------|------|
| Page Read Operation Current     | I <sub>CC1</sub>         | -                                                                                                      | -         | 1   | TBD       |      |
| Page Program Operation Current  | I <sub>CC2</sub>         | -                                                                                                      | -         | -   | TBD       |      |
| Erase Operation Current         | I <sub>CC3</sub>         | -                                                                                                      | -         | ı   | TBD       |      |
| DQ Burst Read Current for Vcc   | I <sub>CC4R</sub>        | t <sub>RC</sub> = t <sub>RC</sub> (min.)<br>Half data switchiing                                       | -         | -   | 80        | mA   |
| DQ Burst Write Current for Vcc  | I <sub>CC4W</sub>        | $t_{DSC}$ = $t_{DSC}$ (min.)<br>Half data switching                                                    | -         | -   | 80        |      |
| DQ Burst Read Current for Vccq  | I <sub>CCQ4R</sub>       | $t_{\text{RC}} \! = t_{\text{RC}}(\text{min.})$ Half data switching Cload=0pF, Nominal driver strength | -         | -   | 50        |      |
| DQ Burst Write Current for Vccq | I <sub>CCQ4W</sub>       | t <sub>DSC</sub> = t <sub>DSC</sub> (min.)<br>Half data switching                                      | -         | -   | 10        |      |
| Bus Idle Current                | I <sub>CC5</sub>         | -                                                                                                      | -         | -   | TBD       |      |
| Stand-by Current(CMOS)          | I <sub>SB</sub>          | $\overline{\text{CE}}$ =VccQ-0.2, $\overline{\text{WP}}$ =0V/VccQ                                      | -         | 1   | TBD       |      |
| Input Leakage Current           | ILI                      | V <sub>IN</sub> =0 to VccQ(max)                                                                        | -         | -   | ±10       | μΑ   |
| Output Leakage Current          | $I_{LO}$                 | V <sub>OUT</sub> =0 to VccQ(max)                                                                       | -         | -   | ±10       |      |
| AC Input High Voltage           | V <sub>IH</sub> (AC)     | -                                                                                                      | 0.8 xVccQ | -   | NOTE 5)   |      |
| DC Input High Voltage           | V <sub>IH</sub> (DC)     |                                                                                                        | 0.7 xVccQ |     | VccQ +0.3 |      |
| AC Input Low Voltage            | V <sub>IL</sub> (AC)     | -                                                                                                      | NOTE 5)   | -   | 0.2 xVccQ | V    |
| DC Input Low Voltage            | V <sub>IL</sub> (DC)     | -                                                                                                      | -0.3      | -   | 0.3 xVccQ | v    |
| Output High Voltage Level       | $V_{OH}$                 | I <sub>OH</sub> =-100μA                                                                                | VccQ-0.1  | -   | -         |      |
| Output Low Voltage Level        | $V_{OL}$                 | I <sub>OL</sub> = 100μ A                                                                               | -         | -   | 0.1       |      |
| Output Low Current(R/ B )       | $I_{OL}(R/\overline{B})$ | V <sub>OL</sub> =0.2V                                                                                  | 3         | 4   | -         | mA   |

- 1) Typical value is measured at Vcc=3.3V,  $T_{OPER}$ =25°C. Not 100% tested.
- 2)  $V_{OH}$  and  $V_{OL}$  should be available on these two conditions; Output Strength is nominal and VccQ=1.8V, Rpd/Rpu are all VccQx0.5. If the drive strength settings are supported, Table 12 shall be used to derive the output driver impedance values.
- 3) Icc1,2 are without data cache.
- 4) Icc1/2/3,  $I_{SB}$  are the value of one chip, and an unselected chip is in Standby mode.
- 5) Refer to AC Overshoot and Undershoot requirements.

| Parameter                                | Symbol                     | Test Conditions                                                                                            | Min | Тур | Max | Unit |
|------------------------------------------|----------------------------|------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Input Leakage Current                    | IJĽ                        | $V_{IN} = 0 V \text{ to } V_{CC}$                                                                          | _   | _   | ±10 |      |
| Output Leakage Current                   | I <sub>LO</sub>            | $V_{OUT} = 0 V \text{ to } V_{CC}$                                                                         |     |     | ±10 | μA   |
| Power On Reset Current                   | I <sub>CC00</sub> *1       | CE = V <sub>IL</sub>                                                                                       |     |     | TBD |      |
| Read Mode Current                        | I <sub>CCO1</sub> *2       | $\overline{CE} = V_{IL}$ , $I_{OUT} = 0$ mA, tcycle = 25 ns                                                |     | _   | TBD | mA   |
| Auto Page Program Current                | I <sub>CCO2</sub> *2       |                                                                                                            |     |     | TBD | '''' |
| Auto Block Erase current                 | I <sub>CCO3</sub>          |                                                                                                            |     |     | TBD |      |
| Standby Current                          | Iccs                       | $\overline{\text{CE}} = V_{\text{CC}} - 0.2 \text{ V},  \overline{\text{WP}} = 0 \text{ V/V}_{\text{CC}},$ | _   | _   | TBD | μΑ   |
| High Level Output Voltage                | V <sub>OH</sub>            | $I_{OH} = -0.4 \text{ mA } (2.7 \text{ V} \le V_{CC} \le 3.6 \text{ V})$                                   | 2.4 |     | _   | V    |
| Low Level Output Voltage V <sub>OL</sub> |                            | $I_{OL} = 2.1 \text{ mA } (2.7 \text{ V} \le V_{CC} \le 3.6 \text{ V})$                                    |     |     | 0.4 | V    |
| Output current of RY/BY pin              | I <sub>OL</sub><br>(RY/BY) | $V_{OL} = 0.4 \text{ V } (2.7 \text{ V} \le V_{CC} \le 3.6 \text{ V})$                                     | _   | 8   | _   | mA   |

Table 10 DC & Operating Characteristics for SDR VccQ=1.8V and 3.3V

# 2.11. Input/Output Capacitance (T<sub>OPER</sub> =25°C, f=1MHz)

Table 11 Input/ Output capacitance

| SYMBOL           | Parameter | Test Condition       | Min | Max | Unit |
|------------------|-----------|----------------------|-----|-----|------|
| C <sub>IN</sub>  | Input     | V <sub>IN</sub> =0V  | -   | 10  | pF   |
| C <sub>OUT</sub> | Output    | V <sub>OUT</sub> =0V | -   | 10  | pF   |

## 2.12. DQ Driver Strength

The device may be configured with multiple driver strengths with 'SET FEATURE' command. There are Underdrive, Nominal, Overdrive 1 options. The Toggle DDR1.0 supports all four driver strength settings. Devices that support driver strength settings shall comply with the output driver requirements in this section. A device is only required to meet driver strength values for either 3.3V VccQ or 1.8V VccQ, and is not required to meet driver strength values for both 3.3V VccQ and 1.8V VccQ.

Table 12 DQ Drive Strength Settings

| The state of the s |                 |       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------|
| Setting                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Driver Strength | VccQ  |
| Overdrive 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1.4x = 25 Ohms  |       |
| Nominal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1.0x = 35 Ohms  | 3.3 V |
| Underdrive                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0.7x = 50 Ohms  |       |
| Overdrive 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1.4x = 25 Ohms  |       |
| Nominal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1.0x = 35 Ohms  | 1.8 V |
| Underdrive                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0.7x = 50 Ohms  |       |

The impedance values corresponding to several different VccQ values are defined in Table 14 for 3.3V and 1.8V VccQ. The test conditions that shall be used to verify the impedance values are specified in Table 13. The terms  $T_{OPER}(Min)$  and  $T_{OPER}(Max)$  are in reference to the minimum and maximum operating temperature defined for the device.

Table 13 Testing Conditions for Impedance Values

| <u> </u>          |                             |             |             |             |
|-------------------|-----------------------------|-------------|-------------|-------------|
| Condition         | Temperature                 | VccQ (3.3V) | VccQ (1.8V) | Process     |
| Minimum Impedance | TOPER (Min) degrees Celsius | 3.6 V       | 1.95 V      | Fast - fast |
| Nominal Impedance | 25 degrees Celsius          | 3.3 V       | 1.8 V       | Typical     |
| Maximum Impedance | TOPER (Max) degrees Celsius | 2.7 V       | 1.7 V       | Slow-slow   |

<sup>1)\*1:</sup> Icco0 is the average current during R/B signal="Busy" state.

<sup>2)\*2:</sup> All operation current are without data cache.

Table 14 Output Drive Strength Impedance Values

| Output Strength              | ength Rpd/Rpu VOUT to VssQ |      | T to Voc   |            | Nominal    |            | Maximum    |            | Units |      |
|------------------------------|----------------------------|------|------------|------------|------------|------------|------------|------------|-------|------|
| Output Otterigiti Tripu/repu | VOOT 10                    | VSSQ | VccQ(3.3V) | VccQ(1.8V) | VccQ(3.3V) | VccQ(1.8V) | VccQ(3.3V) | VccQ(1.8V) | Units |      |
|                              |                            | VccQ | 0.2        | 8.0        | 10.5       | 15.0       | 19.0       | 30.0       | 44.0  | ohms |
|                              | Rpd                        | VccQ | 0.5        | 15.0       | 13.0       | 25.0       | 25.0       | 45.0       | 47.0  | ohms |
| Overdrive1                   |                            | VccQ | 8.0        | 20.0       | 16.0       | 35.0       | 32.5       | 65.0       | 61.5  | ohms |
| Overdrive                    |                            | VccQ | 0.2        | 20.0       | 16.0       | 35.0       | 32.5       | 65.0       | 61.5  | ohms |
|                              | Rpu                        | VccQ | 0.5        | 15.0       | 13.0       | 25.0       | 25.0       | 45.0       | 47.0  | ohms |
|                              |                            | VccQ | 8.0        | 8.0        | 10.5       | 15.0       | 19.0       | 30.0       | 44.0  | ohms |
|                              |                            | VccQ | 0.2        | 12.0       | 15.0       | 22.0       | 27.0       | 40.0       | 62.5  | ohms |
|                              | Rpd                        | VccQ | 0.5        | 20.0       | 18.0       | 35.0       | 35.0       | 65.0       | 66.5  | ohms |
| Nominal                      |                            | VccQ | 8.0        | 25.0       | 22.0       | 50.0       | 52.0       | 100.0      | 88.0  | ohms |
| INOIIIIIIai                  |                            | VccQ | 0.2        | 25.0       | 22.0       | 50.0       | 52.0       | 100.0      | 88.0  | ohms |
|                              | Rpu                        | VccQ | 0.5        | 20.0       | 18.0       | 35.0       | 35.0       | 65.0       | 66.5  | ohms |
|                              |                            | VccQ | 8.0        | 12.0       | 15.0       | 22.0       | 27.0       | 40.0       | 62.5  | ohms |
|                              |                            | VccQ | 0.2        | 18.0       | 21.5       | 32.0       | 39.0       | 55.0       | 90.0  | ohms |
|                              | Rpd                        | VccQ | 0.5        | 29.0       | 26.0       | 50.0       | 50.0       | 100.0      | 95.0  | ohms |
| Underdrive                   |                            | VccQ | 8.0        | 40.0       | 31.5       | 75.0       | 66.5       | 150.0      | 126.5 | ohms |
| Griderarive                  |                            | VccQ | 0.2        | 40.0       | 31.5       | 75.0       | 66.5       | 150.0      | 126.5 | ohms |
|                              | Rpu                        | VccQ | 0.5        | 29.0       | 26.0       | 50.0       | 50.0       | 100.0      | 95.0  | ohms |
|                              |                            | VccQ | 8.0        | 18.0       | 21.5       | 32.0       | 39.0       | 55.0       | 90.0  | ohms |

Table 15 Pull-up and Pull-down Output Impedance Mismatch

| Drive Strength | Minimum | Maximum | Unit |
|----------------|---------|---------|------|
| Overdrive 1    | 0.0     | 8.8     | ohms |
| Nominal        | 0.0     | 12.3    | ohms |
| Underdrive     | 0.0     | 17.5    | ohms |

- 1) Mismatch is the absolute value between pull-up and pull-down impedances. Both are measured at the same temperature and voltage.
- 2) Test conditions: VccQ = VccQ(min),  $Vout = VccQ \times 0.5$

## 2.13. Input/Output Slew rate

The input slew rate requirements that the device shall comply with are defined in, Table 16, and Table 17. The output slew rate requirements that the device shall comply with are defined in Table 19. The testing conditions that shall be used to verify the input slew rate and output slew rate are listed in Table 18 and Table 20 respectively.

Table 16 Derating factor

| Input alow rate | Up to 1 | Unit    |       |
|-----------------|---------|---------|-------|
| Input slew rate | 3.3Vccq | 1.8Vccq | Offic |
| 1.0V/ns         | 0       | 0       |       |
| 0.8V/ns         | 332     | 180     | ps    |
| 0.6V/ns         | 884     | 482     |       |

#### NOTE:

1) Derating factor listed in this table shall be applied to data setup time (tDS) and data hold time (tDH) as additional value if the slew rate is less than the minimum value defined in Table 17.

Table 17 Input Slew Rate

| Voca | Minimum slew rate |
|------|-------------------|
| Vccq | Up to 100MHz      |
| 3.3V | 1.0V/ns           |
| 1.8V | 1.0V/ns           |

Table 18 Testing Conditions for Input Slew Rate

| Parameter                 | Value                |  |  |
|---------------------------|----------------------|--|--|
| Positive Input Transition | VIL (DC) to VIH (AC) |  |  |
| Negative Input Transition | VIH (DC) to VIL (AC) |  |  |

Table 19 Output Slew Rate Requirements

| Parameter   | VccQ    | =3.3V   | VccQ=   | Unit    |       |
|-------------|---------|---------|---------|---------|-------|
| Parameter   | Minimum | Maximum | Minimum | Maximum | Offic |
| Overdrive 1 | 1.5     | 9.0     | 0.85    | 5.0     | V/ns  |
| Nominal     | 1.2     | 7.0     | 0.75    | 4.0     | V/ns  |
| Underdrive  | 1.0     | 5.5     | 0.60    | 4.0     | V/ns  |

- 1) Measured with a test load of 5pF connected to VssQ.
- 2) The ratio of pull-up slew rate to pull-down slew rate is specified for the same temperature and voltage, over the entire temperature and voltage range. For a given output, it represents the maximum difference between pull-up and pull-down drivers due to process variation.

Table 20 Testing Conditions for Output Slew Rate

| Parameter                        | Value                                                                      |
|----------------------------------|----------------------------------------------------------------------------|
| V <sub>OL</sub> (DC)             | 0.3 * VccQ                                                                 |
| V <sub>OH</sub> (DC)             | 0.7 * VccQ                                                                 |
| V <sub>OL</sub> (AC)             | 0.2 * VccQ                                                                 |
| V <sub>OH</sub> (AC)             | 0.8 * VccQ                                                                 |
| Positive Output Transition       | V <sub>OL</sub> (DC) to V <sub>OH</sub> (AC)                               |
| Negative Output Transition       | V <sub>OH</sub> (DC) to V <sub>OL</sub> (AC)                               |
| t <sub>RISE</sub> <sup>(1)</sup> | Time during Rising Edge from V <sub>OL</sub> (DC) to V <sub>OH</sub> (AC)  |
| t <sub>FALL</sub> <sup>(1)</sup> | Time during Falling Edge from V <sub>OH</sub> (DC) to V <sub>OL</sub> (AC) |
| Output Slew Rate Rising Edge     | $(V_{OH} (AC) - V_{OL} (DC)) / t_{RISE}$                                   |
| Output Slew Rate Falling Edge    | (V <sub>OH</sub> (DC) - V <sub>OL</sub> (AC)) / t <sub>FALL</sub>          |
| Output Capacitive load           | 50 Ohms to Vtt (Vtt=0.5*VCCQ)                                              |

- 1) Refer to Figure 3.
- 2) Output slew rate is verified by design and characterization. It may not be subject to production test.
- 3) The minimum slew rate is the minimum of the rising edge and the falling edge slew rate. The maximum slew rate is the maximum of the rising edge and the falling edge slew rate.



Figure 3. trise and trall Definition for Output Slew Rate

# 2.14. R/ $\overline{B}$ and SR[6] Relationship

 $R/\overline{B}$  represents the status of the selected target.  $R/\overline{B}$  goes busy when only a single LUN is busy while rest of LUNs on the same target are idle.

## 2.15. Write Protect

When  $\overline{WP}$  is enabled, Flash array is blocked from any program and erase operations. This signal shall only be transitioned when a target is idle. The host shall be allowed to issue a new command after tww once  $\overline{WP}$  is enabled.

Figure 4 describes the tww timing requirement, shown with the start of a Program command. And Figure 5 shows with the start of a Erase command.

#### 1. Enable Mode



#### 2. Disable Mode



Figure 4. Write Protect timing requirements of the Program operation

#### 1. Enable Mode



#### 2. Disable Mode



Figure 5. Write Protect timing requirements of the Erase operation

## 3. MEMORY ORGANIZATION

A device contains one or more targets. A target is controlled by one  $\overline{CE}$  signal. A target is organized into one or more logical units (LUNs).

A logical unit (LUN) is the minimum unit that can independently execute commands and report status. Specifically, separate LUNs may operate on arbitrary command sequences in parallel. For example, it is permissible to start a Page Program operation on LUN 0 and then prior to the operation's completion to start a Read command on LUN 1. A LUN contains at least one page register and a Flash array. The number of page registers is dependent on the number of plane operations supported for the LUN. The Flash array contains a number of blocks.

A block is the smallest erasable unit of data within the Flash array of a LUN. There is no restriction on the number of blocks within the LUN. A block contains a number of pages.

A page is the smallest addressable unit for read and program operations. For targets that support partial page programming with constraints, the smallest addressable unit for program operations is a partial page. A page consists of a number of bytes.

Each LUN shall have at least one page register. A page register is used for the temporary storage of data before it is moved to a page within the Flash array or after it is moved from a page within the Flash array.

The byte location within the page register is referred to as the column.

There are several mechanisms to achieve parallelism within this architecture. There may be multiple commands outstanding to different LUNs at the same time.



Figure 6. Target Organization

## 3.1. Addressing

There are two address types used: the column address and the row address. The column address is used to access bytes within a page, i.e. the column address is the byte offset into the page. The least significant bit of the column address shall always be zero—for a DDR—interface, i.e. an even number of bytes is always transferred. The row address is used to address pages, blocks, and LUNs. When both the column and row addresses are required to be issued, the column address is always issued first in one or more 8-bit address cycles. The row addresses follow in one or more 8-bit address cycles. There are some functions that may require only row addresses, such as Block Erase. In this case the column addresses are not issued. For both column and row addresses the first address cycle always contains the least significant address bits and the last address cycle always contains the most significant address bits. If there are bits in the most significant cycles of the column and row addresses that are not used then they are required to be cleared to zero. The row address structure is shown in Figure 7 with the least significant row address bit to the right and the most significant row address bit to the left.



Figure 7. Row Address Layout

The page address is set by the least significant row address bits, and the LUN address is set by the most significant row address bit(s). The block address is between a page address and a LUN address. A host shall not access an address of a page or block beyond maximum page address or block address. The addressing of this device is shown in Table 21.

Table 21 The addressing of this device.

|                    | DQ7  | DQ6  | DQ5  | DQ4  | DQ3  | DQ2  | DQ1  | DQ0  |
|--------------------|------|------|------|------|------|------|------|------|
| First cycle        | C1-7 | C1-6 | C1-5 | C1-4 | C1-3 | C1-2 | C1-1 | C1-0 |
| (Column address 1) | C1-7 | C1-6 | C1-5 | C1-4 | C1-3 | C1-2 | C1-1 | C1-0 |
| Second cycle       | L    | C2-6 | C2-5 | C2-4 | C2-3 | C2-2 | C2-1 | C2-0 |
| (Column address 2) |      |      |      |      |      |      |      |      |
| Third cycle        | D4 7 | D4 0 | D4.5 | D4 4 | D4 0 | D4 0 | D4.4 | D4 0 |
| (Row address 1)    | R1-7 | R1-6 | R1-5 | R1-4 | R1-3 | R1-2 | R1-1 | R1-0 |
| Fourth cycle       | D0 = | D0 0 | D0 5 | D 4  | D0 0 | D0 0 | D0.4 | D0 0 |
| (Row address 2)    | R2-7 | R2-6 | R2-5 | R2-4 | R2-3 | R2-2 | R2-1 | R2-0 |
| Fifth cycle        |      |      |      |      | ,    | D2 2 | D2.4 | D2 0 |
| (Row address 3)    | L    | L    | L    | L    | L    | R3-2 | R3-1 | R3-0 |

R1-0 to R1-7: Page address

R2-0 to R3-2: Block address

#### NOTE:

- 1) The least significant bit of Block address is also regarded as Plane Address bit. Refer to 3.1.1.
- 2) If the target of the device has only one LUN, no LUN Address bit is assigned.

## 3.1.1. Plane Addressing

The plane address comprises the lowest order bits of the block address as shown in Figure 8.



Figure 8. Position of Plane Address

# 3.1.2. Extended Blocks Arrangement

The device has 36 extended blocks per plane (Extended Blocks) to increase valid blocks. Extended Blocks can be accessed by the following addressing.

Table 22 Extended Blocks Arrangement

| Row Address       | Block Assignment      |                    |
|-------------------|-----------------------|--------------------|
| 000000h           | Block 0( Plane 0 )    |                    |
| 000100h           | Block 1( Plane 0 )    |                    |
| 000200h           | Block 2( Plane 0 )    |                    |
| 000300h           | Block 3( Plane 0 )    | LUN #0             |
| 000400h           | Block 4( Plane 0 )    | Main Blocks        |
| 000050h           | Block 5( Plane 0 )    | ( 1024 blocks )    |
| l                 | I                     |                    |
| 03FE00h           | Block 1022( Plane 0 ) |                    |
| 03FF00h           | Block 1023( Plane 0 ) |                    |
| 040000h           | Block 1024( Plane 0 ) |                    |
| 040100h           | Block 1025( Plane 0 ) | LUN #0             |
| I                 | 1                     | Extended<br>Blocks |
| 042200h           | Block 1058( Plane 0 ) | ( 36 blcoks )      |
| 042300h           | Block 1059( Plane 0 ) |                    |
| 042400h – FFFFFFh | Address Gap           |                    |

# NOTE:

1) エラー! 参照元が見つかりません。 is only for the device having multiple LUNs per a target and shall be ignored for the device having single LUN per a target.

## 3.2. Factory Defect Mapping

The Flash array is not presumed to be pristine, and a number of defects that makes the blocks unusable may be present. Invalid blocks shall be sorted out from normal blocks by software.

## 3.2.1. Device Requirements

If a block is defective, the manufacturer shall mark the block as defective by setting the Defective Block Marking, as shown in Figure 9, of the first or last page of the defective block to a value of non-FFh. The Defective Block Marking is located on the first byte of user data area or the first byte of spare data area in the pages within a block.



Figure 9. Area marked in first or last page of block indicating defect

## 3.2.2. Host Requirements

The host shall not erase or program blocks marked as defective by the manufacturer, and any attempt to do so vields indeterminate results.

Figure 10 outlines the flow chart how to create an initial invalid block table. It should be performed by the host to create the initial bad block table prior to performing any erase or programming operations on the target. All pages in non-defective blocks are read FFh with ECC enabled on the controller. A defective block is indicated by the majority of bits being read non-FFh in the Defective Block Marking location of either the first page or last page of the block. The host shall check the Defective Block Marking location of both the first and last past page of each block to verify the block is valid prior to any erase or program operations on that block.

#### NOTE:

Over the lifetime use of a NAND device, the Defective Block Marking of defective blocks may encounter read disturbs that cause bit changes. The initial defect marks by the manufacturer may change value over the lifetime of the device, and are expected to be read by the host and used to create a bad block table during initial use of the part.



Figure 10. Flow chart to create initial invalid block table

#### NOTE:

1) The location for the initial invalid block may vary depending on vendors

# 4. FUNCTION DESCRIPTION

## 4.1. Discovery and Initialization

Toggle DDR1.0 NAND is designed to offer protection from any involuntary program/erase during power-transitions. An internal voltage detector disables all functions whenever Vcc is below about 2V. The Reset command (FFh) must be issued to all  $\overline{\text{CE}}$  s as the first command after the NAND Flash device is powered on. Each  $\overline{\text{CE}}$  will be busy for 5ms at the maximum after the Reset command is issued. During busy time of resetting, the acceptable command is the Read Status (70h).

WP pin provides hardware protection and is recommended to be kept at VIL during power-up and power-down. The two step command sequence for pro-gram/erase provides additional software protection. Figure 11 defines the Initialization behavior and timings.

## 4.1.1. Single Channel Discovery

Host shall set to 'Low' the  $\overline{\text{CE}}$  which is to enable the target if connected, while all other  $\overline{\text{CE}}$  are set to 'High'. Host shall then issue the Reset command (FFh) to the target. Following the reset, the host should then issue the Read ID command to the target. If the Host read out 6 cycles data by the Read ID command with address 00h, then the corresponding target is connected. If the ID values are not returned or any error is encountered within the sequence, then the corresponding target may not be connected properly and no further use of the target shall be done.

## 4.1.2. Dual Channel Discovery

If there are dual channel in a package, host should issues the Reset command (FFh) to both channels to initialize all LUNs. Note that the relationships are described between several  $\overline{\text{CE}}$  and dual channels. See the Table 2 for further information.

The sequence of initialization is the same as the sequence for single channel discovery. Host shall set to 'Low' the  $\overline{\text{CE}}$  which is to enable the target if connected, while all other  $\overline{\text{CE}}$  are set to 'High'. Host shall then issue the Reset command (FFh) to the target. Following the reset, the host should then issue a Read ID command to the target. If the Host read out 6 cycles data by the Read ID command with address 00h, then the corresponding target is connected. If the ID values are not returned or any error is encountered within the sequence, then the corresponding target may not be connected properly and no further use of the target shall be done.



Figure 11. Initialization Timing

1) During the initialization, the device consumes a maximum current of  $I_{\rm CC1}.$ 

## 4.2. Mode Selection

After initialization, the SDR interface is active for all targets on the device. Each target's interface is independent of other targets, so the host is responsible for changing the interface for each target. The interface can be changed by Set Feature Command defined in section 5.2.8.

Table 23 describes the bus state for the Toggle DDR1.0. Command, address and data are all written through DQ's by bringing  $\overline{\text{WE}}$  to low while  $\overline{\text{CE}}$  is low. Those are latched on the rising edge of  $\overline{\text{WE}}$ . Command Latch Enable (CLE) and Address Latch Enable (ALE) are used to multiplex command and address respectively, via the DQ pins. Host reads or writes data to the device using DQS signal. And data are latched on both falling and rising edges of DQS on data input.

Table 23 Toggle DDR1.0 Interface Mode Selection

| 6 20 Toggie BBTT1.0 Interface Mode Gelection |     |     |    |    |    |                  |                       |  |
|----------------------------------------------|-----|-----|----|----|----|------------------|-----------------------|--|
|                                              | CLE | ALE | CE | WE | RE | DQS              | WP                    |  |
| Command Input                                | Н   | L   | L  | F  | Н  | X <sup>(1)</sup> | Х                     |  |
| Address Input                                | L   | Н   | L  |    | Н  | Х                | Х                     |  |
| Command Input                                | Н   | L   | L  | 7厂 | Н  | Х                | Н                     |  |
| Address Input                                | L   | Н   | L  | 7厂 | Н  | Х                | Н                     |  |
| Data Input                                   | L   | L   | L  | Н  | Н  | ₹                | Н                     |  |
| Data Output                                  | L   | L   | L  | Н  | 7  | 7                | Х                     |  |
| During Read(Busy)                            | Х   | Х   | Χ  | Х  | Н  | Х                | Х                     |  |
| During Program(Busy)                         | Х   | Х   | Χ  | Х  | Х  | Х                | Н                     |  |
| During Erase(Busy)                           | Х   | Х   | Χ  | Х  | Х  | Х                | Н                     |  |
| Write Protect                                | Х   | Х   | Х  | Х  | Х  | Х                | L                     |  |
| Stand-by                                     | Х   | Х   | Н  | Χ  | Χ  | Χ                | 0V/Vcc <sup>(2)</sup> |  |

#### NOTE:

- 1) X can be VIL or VIH.
- 2) WP should be biased to CMOS high or CMOS low for standby.

Table 24 describes the bus state for the SDR interface. Command, address and data are all written through DQ's by bringing  $\overline{WE}$  to low while  $\overline{CE}$  is low. Those are latched on the rising edge of  $\overline{WE}$ . Command Latch Enable (CLE) and Address Latch Enable (ALE) are used to multiplex command and address respectively, via the DQ pins. Host reads the data to the device using  $\overline{RE}$  signal and writes the data to the device using  $\overline{WE}$  signal.

Table 24 SDR Interface Mode Selection

|                        | CLE | ALE | CE | WE     | RE     | WP *1               |
|------------------------|-----|-----|----|--------|--------|---------------------|
| Command Input          | Н   | L   | L  | 7禾     | Н      | *                   |
| Data Input             | L   | L   | L  | 7禾     | Н      | Н                   |
| Address input          | L   | Н   | L  | 7禾     | Н      | *                   |
| Serial Data Output     | L   | L   | L  | Н      | 7      | *                   |
| During Program (Busy)  | *   | *   | *  | *      | *      | Н                   |
| During Erase (Busy)    | *   | *   | *  | *      | *      | Н                   |
| During Road (Rusy)     | *   | *   | Н  | *      | *      | *                   |
| During Read (Busy)     | *   | *   | L  | H (*2) | H (*2) | *                   |
| Program, Erase Inhibit | *   | *   | *  | *      | *      | L                   |
| Stand-by               | *   | *   | Н  | *      | *      | 0 V/V <sub>CC</sub> |

- H: VIH, L: VIL, \*: VIH or VIL
- \*1: Refer to Application Note (10) toward the end of this document regarding the WP signal when Program or Erase Inhibit
- \*2: If  $\overline{CE}$  is low during read busy,  $\overline{WE}$  and  $\overline{RE}$  must be held High to avoid unintended command/address input to the device or read to device. Reset or Status Read command can be input during Read Busy.

# 4.2.1. Toggle DDR1.0 General Timing

## 4.2.1.1. Command Latch Cycle



Figure 12. Command Latch Cycle Timing

#### NOTE:

- 1) Command Information is latched by  $\overline{WE}$  going 'High', when  $\overline{CE}$  is 'Low', CLE is 'High', and ALE is 'Low'.
- 2) DQS shall be set to Low when these commands (85h, 10h, 11h, or 15h) are input.

# 4.2.1.2. Address Latch Cycle



Figure 13. Address Latch Cycle Timing

#### NOTE:

1) Address Information is latched by  $\overline{\text{WE}}$  going 'High', when  $\overline{\text{CE}}$  is 'Low', CLE is 'Low', and ALE is 'High'.

## 4.2.1.3. Basic Data Input Timing



Figure 14. Basic Data Input Timing

- 1) DQS, and Data input buffers are turned-on when  $\overline{\text{CE}}$  and DQS goes 'Low' and Data inputs begin with DQS, toggling simultaneously.
- 2) ALE and CLE should not toggle during twpre period regardless of tCALS.
- 3) DQS and Data input buffers are turned-off if either CLE or  $\overline{\text{CE}}$  goes 'High'.
- 4) The least significant bit of the column address shall always be zero.
- 5) DQS, shall be either high or low before data-input condition is set.

# 4.2.1.4. Basic Data Output Timing



Figure 15. Basic Data Output Timing

- 1) DQS, and DQ drivers are turned-on when  $\overline{\text{CE}}$  and  $\overline{\text{RE}}$  goes Low for data out operation.
- 2) ALE and CLE should not toggle during trpre period regardless of tcals.
- 3) DQS and DQ drivers turn from valid to high-z if either CLE or  $\overline{\text{CE}}$  goes high.
- 4) The least significant bit of the column address shall always be zero.

## 4.2.1.5. Read ID Operation



Figure 16. Read ID Operation Timing

- 1) Even though toggle-mode NAND uses both low- and high-going edges of DQS for reads, READ ID operation repeats each data byte twice, so that READ ID timing becomes identical to that conventional NAND
- 2) DQS and DQ drivers turn from valid to high-z when CE or CLE goes high.
- 3) Address 00h is for Toshiba conventional NAND and 40h is for new JEDEC ID information.

# 4.2.1.6. Status Read Cycle



Figure 17. Status Read Cycle Timing

- 1) Even though toggle-mode NAND uses both low- and high-going edges of DQS for reads, Status read operation repeats same output until device status changes
- 2) DQS and Data out buffers turn from valid value to high-z when  $\overline{\text{CE}}$  or  $\overline{\text{CLE}}$  goes high.
- 3) RE can toggle more than once.
- 4) Read Status Enhanced command (78h) requires row address setting steps before reading status value although it is omitted in the above figure.

## **4.2.1.7. Set Feature**



Figure 18. Set Feature Timing

## 4.2.1.8. Get Feature



Figure 19. Get Feature Timing

# 4.2.1.9. Page Read Operation



Figure 20. Page Read Operation Timing

Read Hold Operation with  $\overline{\mathsf{CE}}$  High is below



Figure 21. Read Hold Operation with  $\overline{\text{CE}}$  high

# $\overline{\mathsf{CE}}$ CLE **t**ADL ALE $\overline{\text{WE}}$ t<sub>CALS</sub> RE tcpqss **twpre** twpst twpsti DQS DQ0 (10h) DQx 70h/78h/F1h Column Address Row Address **t**PROG $R/\overline{B}$

# 4.2.1.10. Page Program Operation

: Don't care

Figure 22. Page Program Operation Timing

#### NOTE:

1) Read Status Enhanced command (78h) requires row address setting steps before reading status value although it is omitted in the above figure.

DQ0=0 Successful Program DQ0=1 Error in Program

# 4.2.2. SDR General Timing

# 4.2.2.1. Command Latch Cycle



Figure 23. Command Latch Cycle Timing

# 4.2.2.2. Address Latch Cycle



Figure 24. Address Latch Cycle Timing

# 4.2.2.3. Basic Data Input Timing



Figure 25. Basic Data Input Timing

# 4.2.2.4. Basic Data Output Timing



Figure 26. Basic Data Output Timing

# 4.2.2.5. Read ID Operation



Figure 27. Read ID Operation Timing

# 4.2.2.6. Status Read Cycle



Figure 28. Status Read Cycle Timing

# 4.2.2.7. Set Feature



Figure 29. Set Feature Timing

# 4.2.2.8. Get Feature



: V<sub>IH</sub> or V<sub>IL</sub>

: Do not input data while data is being output.

Figure 30. Get Feature Timing

# 4.2.2.9. Page Read Operation



Figure 31. Page Read Operation Timing

# 4.2.2.10. Page Program Operation



: Do not input data while data is being output.

: V<sub>IH</sub> or V<sub>IL</sub>

\*) M: up to 17664 (byte input data for  $\times 8$  device).

Figure 32. Page Program Operation Timing

# 4.3. AC Timing Characteristics

# 4.3.1. Timing Parameters Description

Table 25 Timing Parameters Description

Toggle DDR1.0

| Toggle DDR1.0       |                                                                       |  |  |  |  |
|---------------------|-----------------------------------------------------------------------|--|--|--|--|
| Parameter           | Description                                                           |  |  |  |  |
| t <sub>R</sub>      | Data Transfer from Flash array to Register                            |  |  |  |  |
| t <sub>PROG</sub>   | Program Time                                                          |  |  |  |  |
| t <sub>BERASE</sub> | Erase Time                                                            |  |  |  |  |
| t <sub>ADL</sub>    | Address to Data Loading Time                                          |  |  |  |  |
| t <sub>AR</sub>     | ALE Low to RE Low                                                     |  |  |  |  |
| t <sub>CALH</sub>   | CLE/ALE Hold Time                                                     |  |  |  |  |
| t <sub>CALS</sub>   | CLE/ALE Setup Time                                                    |  |  |  |  |
| t <sub>CAH</sub>    | Command/Address Hold Time                                             |  |  |  |  |
| t <sub>CAS</sub>    | Command/Address Setup Time                                            |  |  |  |  |
| t <sub>CH</sub>     | CE Hold Time                                                          |  |  |  |  |
| t <sub>CDQSH</sub>  | DQS Hold Time for data input mode finish                              |  |  |  |  |
| tcdqss              | DQS Setup Time for data input mode start                              |  |  |  |  |
| t <sub>CHZ</sub>    | CE High to Output Hi-Z                                                |  |  |  |  |
| t <sub>CLHZ</sub>   | CLE High to Output Hi-Z                                               |  |  |  |  |
| t <sub>CLR</sub>    | CLE to RE Low                                                         |  |  |  |  |
| t <sub>coh</sub>    | Data Hold Time after CE disable                                       |  |  |  |  |
| t <sub>CR</sub>     | CE Low to RE Low                                                      |  |  |  |  |
| t <sub>CRES</sub>   | RE Setup Time before CE Low                                           |  |  |  |  |
| t <sub>cs</sub>     | CE Setup Time                                                         |  |  |  |  |
| t <sub>CWAW</sub>   | Command Write Cycle to Address Write Cycle Time for Random Data Input |  |  |  |  |
| t <sub>DH</sub>     | Data Hold Time                                                        |  |  |  |  |
| t <sub>DQSH</sub>   | DQS Input High Pulse Width                                            |  |  |  |  |
| t <sub>DQSL</sub>   | DQS Input Low Pulse Width                                             |  |  |  |  |
| togsa               | Output skew among data output and corresponding DQS                   |  |  |  |  |
| t <sub>DQSRE</sub>  | RE to DQS and DQ delay                                                |  |  |  |  |
| t <sub>DSC</sub>    | Data Strobe Cycle Time                                                |  |  |  |  |
| t <sub>DS</sub>     | Data Setup Time                                                       |  |  |  |  |
| t <sub>DVW</sub>    | Output data valid window                                              |  |  |  |  |
| t <sub>FEAT</sub>   | Busy time for Set Feature and Get Feature                             |  |  |  |  |
| t <sub>QH</sub>     | Output hold time from DQS                                             |  |  |  |  |
| t <sub>QHS</sub>    | DQS hold skew factor                                                  |  |  |  |  |
| t <sub>RC</sub>     | Read Cycle Time                                                       |  |  |  |  |
| t <sub>REH</sub>    | RE High pulse width                                                   |  |  |  |  |
| t <sub>RP</sub>     | RE Low pulse width                                                    |  |  |  |  |
| t <sub>RPP</sub>    | RE Low pulse width for Read Status at Power-up sequence               |  |  |  |  |
| t <sub>RPRE</sub>   | Read Preamble                                                         |  |  |  |  |
| t <sub>RPST</sub>   | Read Postamble                                                        |  |  |  |  |
| tresth              | Read Postamble Hold Time                                              |  |  |  |  |
| t <sub>RR</sub>     | Ready to RE High                                                      |  |  |  |  |
| t <sub>RST</sub>    | Device Resetting Time(Read/Program/Erase)                             |  |  |  |  |
| t <sub>WB</sub>     | WE High to Busy                                                       |  |  |  |  |
| twc                 | Write Cycle Time                                                      |  |  |  |  |
| t <sub>wh</sub>     | WE High pulse width                                                   |  |  |  |  |
| t <sub>WHR</sub>    | WE High to RE Low                                                     |  |  |  |  |
|                     | WE High to RE Low for Random data out                                 |  |  |  |  |
| t <sub>WHR2</sub>   | WE Low pulse Width                                                    |  |  |  |  |
| $t_{WP}$            | T ME TOM bridge AMORTI                                                |  |  |  |  |

# **TOSHIBA**

# TOSHIBA CONFIDENTIAL TC58TEG5DCJTAx0

| t <sub>WPRE</sub>    | Write Preamble                                      |
|----------------------|-----------------------------------------------------|
| t <sub>WPST</sub>    | Write Postamble                                     |
| t <sub>WPSTH</sub>   | Write Postamble Hold Time                           |
| t <sub>ww</sub>      | WP High/Low to WE E low                             |
| t <sub>DCBSYW1</sub> | Data Cache Busy Time in Write Cache (following 11h) |
| t <sub>DCBSYW2</sub> | Data Cache Busy Time in Write Cache (following 15h) |
| t <sub>DCBSYR</sub>  | Cache Busy in Read Cache                            |
| t <sub>DCBSYR2</sub> | Dummy Busy Time for Page Copy(2) Read               |

| SDR                |                                           |
|--------------------|-------------------------------------------|
| Parameter          | Description                               |
| t <sub>CLS</sub>   | CLE Setup Time                            |
| t <sub>CLS2</sub>  | CLE Setup Time                            |
| t <sub>CLH</sub>   | CLE Hold Time                             |
| t <sub>CS</sub>    | CE Setup Time                             |
| t <sub>CS2</sub>   | CE Setup Time                             |
| t <sub>CH</sub>    | CE Hold Time                              |
| t <sub>WP</sub>    | WE Low pulse Width                        |
| t <sub>ALS</sub>   | ALE Setup Time                            |
| t <sub>ALH</sub>   | ALE Hold Time                             |
| t <sub>DS</sub>    | Data Setup Time                           |
| t <sub>DH</sub>    | Data Hold Time                            |
| twc                | Write Cycle Time                          |
| t <sub>WH</sub>    | WE High pulse width                       |
| t <sub>ADL</sub> * | Address to Data Loading Time              |
| tww                | WP High to WE Low                         |
| t <sub>RR</sub>    | Ready to RE Falling Edge                  |
| t <sub>RW</sub>    | Ready to WE Falling Edge                  |
| t <sub>RP</sub>    | RE Low pulse width                        |
| t <sub>RC</sub>    | Read Cycle Time                           |
| t <sub>REA</sub>   | RE Access Time                            |
| t <sub>CR</sub>    | CE Low to RE Low                          |
| t <sub>CLR</sub>   | CLE Low to RE Low                         |
| t <sub>AR</sub>    | ALE Low to RE Low                         |
| t <sub>RHOH</sub>  | Data Output Hold Time from RE High        |
| t <sub>RLOH</sub>  | Data Output Hold Time from RE Low         |
| t <sub>RHZ</sub>   | RE High to Output High Impedance          |
| t <sub>CHZ</sub>   | CE High to Output Hi-Z                    |
| t <sub>CLHZ</sub>  | CLE High to Output Hi-Z                   |
| t <sub>REH</sub>   | RE High pulse width                       |
| t <sub>IR</sub>    | Output-High-impedance-to- RE Falling Edge |
| t <sub>RHW</sub>   | RE High to WE Low                         |
| twnc               | WE High to CE Low                         |
| t <sub>WHR1</sub>  | WE High to RE Low (Status Read)           |
| t <sub>WHR2</sub>  | WE High to RE Low for Random data out     |
| t <sub>WB</sub>    | WE High to Busy                           |
| t <sub>RST</sub>   | Device Resetting Time(Read/Program/Erase) |
| t <sub>CEA</sub>   | CE Access Time                            |
| t <sub>FEAT</sub>  | Busy time for Set Feature and Get Feature |
|                    |                                           |



# 4.3.2. Timing Parameters Table

Table 26 AC Timing Charateristics

Toggle DDR1.0

| Parameter.                                                            | Complete                        | 100                          | Unit                                                 |    |
|-----------------------------------------------------------------------|---------------------------------|------------------------------|------------------------------------------------------|----|
| Parameter                                                             | Symbol                          | Min                          | Min Max                                              |    |
| Address to Data Loading Time                                          | t <sub>ADL</sub>                | 300                          | -                                                    | ns |
| ALE Low to /RE Low                                                    | t <sub>AR</sub>                 | 10                           | -                                                    | ns |
| CLE/ALE Hold Time                                                     | t <sub>CALH</sub>               | 5                            | -                                                    | ns |
| CLE/ALE Setup Time                                                    | $t_{\sf CALS}$                  | 15                           | -                                                    | ns |
| Command/Address Hold Time                                             | t <sub>CAH</sub>                | 5                            | -                                                    | ns |
| Command/Address Setup Time                                            | t <sub>CAS</sub>                | 5                            | -                                                    | ns |
| DQS Hold Time for data input mode finish                              | t <sub>CDQSH</sub>              | 100                          | -                                                    | ns |
| DQS Setup Time for data input mode start                              | t <sub>CDQSS</sub>              | 100                          | -                                                    | ns |
| /CE Hold Time                                                         | t <sub>CH</sub>                 | 5                            | -                                                    | ns |
| /CE High to Output Hi-Z                                               | t <sub>CHZ</sub>                | -                            | 30                                                   | ns |
| CLE High to Output Hi-Z                                               | t <sub>CLHZ</sub>               | -                            | 30                                                   | ns |
| CLE to RE Low                                                         | t <sub>CLR</sub>                | 10                           | -                                                    | ns |
| Data Hold Time after CE disable                                       | t <sub>COH</sub>                | 5                            | -                                                    | ns |
| /CE Low to /RE Low                                                    | t <sub>CR</sub>                 | 10                           | -                                                    | ns |
| /RE Setup Time before /CE Low                                         | t <sub>CRES</sub>               | 10                           | -                                                    | ns |
| /CE Setup Time                                                        | t <sub>CS</sub>                 | 20                           | -                                                    | ns |
| Command Write cycle to Address Write cycle Time for Random data input | t <sub>CWAW</sub>               | 300                          | -                                                    | ns |
| Data Hold Time                                                        | $t_{DH}$                        | 0.9                          | -                                                    | ns |
| DQS Input High Pulse Width                                            | t <sub>DQSH</sub>               | 0.4*t <sub>RC</sub>          | -                                                    | ns |
| DQS Input Low Pulse Width                                             | t <sub>DQSL</sub>               | 0.4*t <sub>RC</sub>          | -                                                    | ns |
| Output skew among data output and corresponding DQS                   | t <sub>DQSQ</sub>               | -                            | 0.8                                                  | ns |
| /RE to DQS and DQ delay                                               | t <sub>DQSRE</sub>              | -                            | 25                                                   | ns |
| Data Strobe Cycle Time                                                | t <sub>DSC</sub>                | 10                           | -                                                    | ns |
| Data Setup Time                                                       | t <sub>DS</sub>                 | 0.9                          | -                                                    | ns |
| Output data valid window                                              | t <sub>DVW</sub>                | $t_{DVW} = t_{C}$            | $t_{DVW} = t_{QH} - t_{DQSQ}$                        |    |
| Busy time for Set Feature and Get Feature                             | t <sub>FEAT</sub>               | -                            | 1                                                    | μS |
| Output hold time from DQS                                             | $t_{QH}$                        | $t_{QH} = min[t_{Ri}]$       | <sub>EH</sub> , t <sub>RP</sub> ] - t <sub>QHS</sub> | ns |
| DQS hold skew factor                                                  | $t_{QHS}$                       | -                            | 0.8                                                  | ns |
| /RE Read Cycle Time                                                   | t <sub>RC</sub>                 | 10                           | -                                                    | ns |
| /RE High pulse width                                                  | t <sub>REH</sub>                | 0.4*t <sub>RC</sub>          | -                                                    | ns |
| /RE Low pulse width                                                   | $t_{RP}$                        | 0.4*t <sub>RC</sub>          | -                                                    | ns |
| RE Low pulse width for Read Status at Power-up                        | $t_{RPP}$                       | 30                           | -                                                    | ns |
| sequence Read Preamble                                                | t <sub>RPRE</sub>               | 15                           | _                                                    | ns |
| Read Postamble                                                        | t <sub>RPST</sub>               | t <sub>DQSRE</sub> + 0.5xtRC | _                                                    | ns |
| Read Postamble Hold Time                                              | t <sub>RPSTH</sub>              | 25                           | _                                                    | ns |
| Ready to /RE High                                                     | t <sub>RR</sub>                 | 20                           | _                                                    | ns |
| Device Resetting Time<br>(Read/Program/Erase)                         | t <sub>RST</sub> <sup>(1)</sup> | 10 /30 /100                  |                                                      | μs |
| /WE High to Busy                                                      | t <sub>WB</sub>                 | -                            | 100                                                  | ns |
| Write Cycle Time                                                      | t <sub>WC</sub>                 | 25                           | -                                                    | ns |
| /WE High pulse width                                                  | t <sub>WH</sub>                 | 11                           | -                                                    | ns |
| /WE High to Low                                                       | t <sub>WHR</sub>                | 120                          | -                                                    | ns |
| /WE High to /RE Low for Random data out                               | t <sub>WHR2</sub>               | 300                          | _                                                    | ns |

# **TOSHIBA**

# TOSHIBA CONFIDENTIAL TC58TEG5DCJTAx0

| /WE Low pulse Width       | $t_WP$             | 11  | - | ns |
|---------------------------|--------------------|-----|---|----|
| Write Preamble            | t <sub>WPRE</sub>  | 15  | - | ns |
| Write Postamble           | t <sub>WPST</sub>  | 6.5 | - | ns |
| Write Postamble Hold Time | t <sub>wpsth</sub> | 25  | - | ns |
| /WP High/Low to /WE low   | tww                | 100 | - | ns |

SDR

| Symbol            | Min                                                                                                                           | Max                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Unit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                   |                                                                                                                               | WICK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Offic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| t <sub>CLS</sub>  | 10                                                                                                                            | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| t <sub>CLS2</sub> | 40                                                                                                                            | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| t <sub>CLH</sub>  | 5                                                                                                                             | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| t <sub>CS</sub>   | 15                                                                                                                            | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| t <sub>CS2</sub>  | 32                                                                                                                            | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| t <sub>CH</sub>   | 5                                                                                                                             | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| t <sub>WP</sub>   | 10                                                                                                                            | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| t <sub>ALS</sub>  | 10                                                                                                                            | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| t <sub>ALH</sub>  | 5                                                                                                                             | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| t <sub>DS</sub>   | 5                                                                                                                             | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| t <sub>DH</sub>   | 5                                                                                                                             | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| twc               | 20                                                                                                                            | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| t <sub>WH</sub>   | 7                                                                                                                             | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| t <sub>ADL*</sub> | 300                                                                                                                           | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| t <sub>WW</sub>   | 100                                                                                                                           | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| t <sub>RR</sub>   | 20                                                                                                                            | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| t <sub>RW</sub>   | 20                                                                                                                            | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| t <sub>RP</sub>   | 10                                                                                                                            | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| t <sub>RC</sub>   | 20                                                                                                                            | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| t <sub>REA</sub>  | _                                                                                                                             | 16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| t <sub>CR</sub>   | 9                                                                                                                             | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| t <sub>CLR</sub>  | 10                                                                                                                            | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| t <sub>AR</sub>   | 10                                                                                                                            | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| <sup>t</sup> RHOH | 25                                                                                                                            | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| <sup>t</sup> RLOH | 5                                                                                                                             | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| t <sub>RHZ</sub>  |                                                                                                                               | 60                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| t <sub>CHZ</sub>  | _                                                                                                                             | 30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| t <sub>CLHZ</sub> |                                                                                                                               | 30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| t <sub>REH</sub>  | 7                                                                                                                             | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| t <sub>IR</sub>   | 0                                                                                                                             | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| twhR              | 30                                                                                                                            | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| twhc              | 30                                                                                                                            | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| twhR1             | 180                                                                                                                           | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| t <sub>WHR2</sub> | 300                                                                                                                           | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| t <sub>WB</sub>   |                                                                                                                               | 100                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| t <sub>RST</sub>  |                                                                                                                               | 10/30/100                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | μ\$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| t <sub>CEA</sub>  | _                                                                                                                             | 25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| t <sub>FEAT</sub> |                                                                                                                               | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | μ\$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                   | tcs tcs tcs2 tch twp tals talh tbs talh tbs tbh twc twh tadl* tww trr tre tre tre tre tcr | tCLH         5           tCS         15           tCS2         32           tCH         5           tWP         10           tALS         10           tALH         5           tDH         5           tWC         20           tWW         100           tRR         20           tRP         10           tRC         20           tREA         —           tCR         9           tCLR         10           tAR         10           tREA         —           tRHOH         25           tRLOH         5           tRHZ         —           tCHZ         —           tCHZ         —           tCHZ         —           tREH         7           tREH         7           tREH         7           tWHR         30 | tCLH         5         —           tCS         15         —           tCS2         32         —           tWP         10         —           tWP         10         —           tWP         10         —           tALS         10         —           tALH         5         —           tDH         5         —           tDH         5         —           tWC         20         —           tWH         7         —           tADL*         300         —           tWW         100         —           tWW         100         —           tRR         20         —           tRP         10         —           tREA         —         16           tCR         9         —           tCLR         10         —           tRHA         10         — |

**NOTE**: The values in this table are preliminary and subject to change.

Table 27 AC Test Conditions

#### Toggle DDR1.0

| Parameter                      | Condition                     |
|--------------------------------|-------------------------------|
| Input Pulse Levels             | VIL to VIH                    |
| Input Rise and Fall Times      | 1.0V/ns                       |
| Input and Output Timing Levels | VccQ/2                        |
| Output Load                    | 50 Ohms to Vtt (Vtt=0.5*VCCQ) |

#### SDR (VCCQ=3.3V)

| Parameter                    | Condition                      |
|------------------------------|--------------------------------|
| Input Pulse Levels           | 0 V to V <sub>CC</sub>         |
| Input Rise and Fall Times    | 3ns                            |
| Input comparison level       | V <sub>CC</sub> /2             |
| Output data comparison level | V <sub>CC</sub> /2             |
| Output load                  | C <sub>L</sub> (50 pF) + 1 TTL |

#### SDR (VCCQ=1.8V)

| Parameter                    | Condition                      |
|------------------------------|--------------------------------|
| Input Pulse Levels           | 0 V to V <sub>CC</sub>         |
| Input Rise and Fall Times    | 3ns                            |
| Input comparison level       | V <sub>CC</sub> /2             |
| Output data comparison level | V <sub>CC</sub> /2             |
| Output load                  | C <sub>L</sub> (30 pF) + 1 TTL |

#### NOTE:

1) Busy to ready time depends on the pull-up resistor tied to the  $RY/\overline{BY}$  pin. (Refer to Application Note (9) toward the end of this document.)

Table 28 Read/Program/Erase Timing Characteristics

| Description                                                | Parameter            | Тур.                | Max.                | Unit  |
|------------------------------------------------------------|----------------------|---------------------|---------------------|-------|
| Data Transfer from Cell to Register                        | $t_{ m R}$           | 50 (TENTATIVE)      | 100 (TENTATIVE)     | μS    |
| Average Programming Time                                   | tPROG                | 1400<br>(TENTATIVE) | 3000<br>(TENTATIVE) | μs    |
| Block Erasing Time                                         | t <sub>BERASE</sub>  | 5 (TENTATIVE)       | 10 (TENTATIVE)      | ms    |
| Data Cache Busy Time in Write Cache (following 11h or 32h) | t <sub>DCBSYW1</sub> | 0.5                 | 1                   | μ\$   |
| Data Cache Busy Time in Write Cache (following 15h)        | t <sub>DCBSYW2</sub> | -                   | 3000<br>(TENTATIVE) | μs    |
| Cache Busy in Read Cache                                   | t <sub>DCBSYR</sub>  | -                   | 100(TENTATIVE)      | μS    |
| Dummy Busy Time for Page Copy(2) Read                      | t <sub>DCBSYR2</sub> | -                   | 105(TENTATIVE)      | μS    |
| Number of Partial Program Cycles in the Same Page          | -                    | -                   | -                   | Cycle |

#### NOTE:

 $1)t_{PROG}$  is the internal program time from a cache or page register to NAND array.  $t_R$  is the internal loading time from NAND array to the a cache or page register.

<sup>2)</sup>  $t_{DCBSYW2}$  depends on the timing between internal programming time and data in time.

<sup>3)</sup> tPROG and tDCBSYW2 are the average busy time in a block. The absolute maximum for one page operation is  $5000\mu s$ .

### 5. COMMAND DESCRIPTION AND DEVICE OPERATION

### 5.1. Basic Command Sets

Toggle DDR1.0 NAND Flash Memory has addresses multiplexed into 8 I/Os. Command, address and data are all written through DQ [7:0] by bringing  $\overline{WE}$  to low while  $\overline{CE}$  is low. Those are latched on the rising edge of  $\overline{WE}$ . Command Latch Enable (CLE) and Address Latch Enable (ALE) are used to multiplex command and address respectively, via the DQ[7:0] pins. Commands which apply to a specific page or block typically have a second command and ones that apply to a target or a LUN have a first command only.

Table 29 below defines the basic command sets.

Table 29 Basic Command Sets

| Function                            | Primary or<br>Secondary | 1st Set | Address<br>Cycles | 2nd Set | Acceptable while Accessed LUN is Busy | Acceptable while Other LUNs are Busy |
|-------------------------------------|-------------------------|---------|-------------------|---------|---------------------------------------|--------------------------------------|
| Page Read                           | Primary                 | 00h     | 5                 | 30h     |                                       | Υ                                    |
| Sequential Cache Read               | Primary                 | 31h     | -                 | -       |                                       | Υ                                    |
| Read Start for Last Page Cache Read | Primary                 | 3Fh     | -                 | -       |                                       | Υ                                    |
| Random Cache Read                   | Primary                 | 00h     | 5                 | 31h     |                                       | Υ                                    |
| Page Program                        | Primary                 | 80h     | 5                 | 10h     |                                       | Υ                                    |
| Cache Program                       | Primary                 | 80h     | 5                 | 15h     |                                       | Υ                                    |
| Block Erase                         | Primary                 | 60h     | 3                 | D0h     |                                       | Υ                                    |
| Read for Copy-Back                  | Primary                 | 00h     | 5                 | 35h     |                                       | Υ                                    |
| Copy-Back Program                   | Primary                 | 85h     | 5                 | 10h     |                                       | Υ                                    |
| Random Data Input <sup>(1)</sup>    | Primary                 | 85h     | 2                 | -       |                                       | Υ                                    |
| Random Data Output <sup>(1)</sup>   | Primary                 | 05h     | 2                 | E0h     |                                       | Υ                                    |
| Set Feature                         | Primary                 | EFh     | 1                 | -       |                                       |                                      |
| Get Feature                         | Primary                 | EEh     | 1                 | -       |                                       |                                      |
| Read ID                             | Primary                 | 90h     | 1                 | -       |                                       | Υ                                    |
| Read Status                         | Primary                 | 70h     | -                 | -       | Υ                                     | Υ                                    |
| Read Status2                        | Primary                 | 71h     | -                 | -       | Υ                                     | Υ                                    |
| Reset                               | Primary                 | FFh     | -                 | -       | Υ                                     | Υ                                    |
| Reset LUN                           | -                       | FAh     | 3                 | -       | Y                                     | Υ                                    |

### NOTE:

#### Caution

Any undefined command inputs are prohibited except for above command set.

<sup>1)</sup> Random Data Input/Output can be executed in a page.

# 5.2. Basic Operation

# 5.2.1. Page Read Operation

The Page Read function reads a page of data identified by row address for the selected LUN. The page of data is made available to be read from the page register starting at the specified column address. Figure 33 defines the Page Read behavior and timings. Reading beyond the end of a page results in indeterminate values being returned to the host.



Figure 33. Page Read Timing

# 5.2.1.1. Page Read Operation with Random Data Output

The Random Data Output function changes the column address from which data is being read in the page register for the selected LUN. The Random Data Output command shall only be issued when the LUN is in a read idle condition. Figure 34 defines the Random Data Output behavior and timings. The host shall not read data from the LUN until twhR2(ns) after the second(i.e. E0h) is written to the LUN.



Figure 34. Page Read with Random Data Output Timing

# 5.2.1.2. Data Out After Status Read

While monitoring the read status to determine when the t<sub>R</sub> (transfer from Flash array to a page register) is complete, the host shall re-issue the 00h command to start reading data. Issuing the 00h command will cause data to be returned starting at the selected column address.



Figure 35. Data Out After Status Read Timing

# 5.2.2. Sequential Cache Read Operation

The Sequential Cache Read operation permits a page to be read from the page register while another page is simultaneously read from the Flash array for the selected LUN. A Read Page command shall be issued prior to the initial Sequential Cache Read command in a cache read sequence. A Sequential Cache Read command shall be issued prior to the Read Start for Last Page Cache Read command (3Fh) being issued.

The Sequential Cache Read command may be issued after the Read function is complete (i.e. SR[6] is set to one).



Data output always begins at column address 00h. When the Sequential Cache Read command (i.e. 31h) is issued, SR[6] is cleared to zero (i.e. busy). After the operation finishes, SR[6] turns to one (i.e. ready) and the host may begin to read the data loaded by the previous Sequential Cache Read operation. The data loaded by a Sequential Cache Read command from Flash array to a page register is copied to a cache register by a following Sequential Cache Read command. And the data of a final page loaded onto a page register is transferred to a cache register by 3Fh command. The host shall not issue a Sequential Cache Read command (31h) after the last page of a block is read. Figure 36 defines the Sequential Cache Read behavior and timings.



Figure 36. Sequential Cache Read Timing

# 5.2.3. Random Cache Read Operation

A Read Page command shall be issued prior to the initial Random Cache Read command in a cache read sequence like the Sequential Cache Read operation. A Random Cache Read command shall be issued prior to the Read Start for Last Page Cache Read command (3Fh) being issued. The page and block address can be accessed in a random manner. Data output always begins at column address 00h. Figure 37 defines the Random Cache Read behavior and timings.



Figure 37. Random Cache Read Timing

# 5.2.4. Page Program Operation

The device is programmed basically on a page basis, and each page shall be programmed only once before being erased. The addressing order shall be sequential within a block. The contents of the page register are programmed into the Flash array specified by row address. SR[0] is valid for this command after SR[6] transitions from zero to one until the next transition of SR[6] to zero. Figure 38 defines the Page Program behavior and timings. Writing beyond the end of the page register is undefined.



Figure 38. Page Program Timing

### 5.2.4.1. Program Operation with Random Data Input

The device supports random data input in a page. The column address for the next data, which will be written, may be changed to the address using Random data input command (i.e. 85h). Random data input may be operated multiple times without limitation.



Figure 39. Program operation with Random Data Input Timing

# 5.2.5. Cache Program Operation

The Cache Program function allows the host to write the next data for another page to the page register while a page of data to be programmed to the Flash array for the selected LUN. When command 15h is issued,  $R/\bar{B}$  returns high (i.e. ready) when a cache register is ready to be written after data in the cache register is transferred to a page register. However, when command 10h is issued for the final page,  $R/\bar{B}$  turns to high after outstanding program operation performed by previous Cache Program command and the program operation for the final page is completed. SR[0] is valid for this command after SR[5] transitions from zero to one until the next transition. SR[1] is valid for this command after SR[6] transitions from zero to one, and it is invalid after the first Cache Program Command completion since there is no previous Cache Program operation. Cache Program operation shall work only within a block. Figure 40 defines the Cache Program behavior and timings. Note that  $t_{PROG}$  at the end of the caching operation may be longer than typical as this time also includes completing the programming operation for the previous page. Writing beyond the end of the page register is undefined.



Figure 40. Cache Program Timing

# 5.2.6. Block Erase Operation

The Block Erase operation is done on a block basis. Only three cycles of row addresses are required for Block Erase operation and a page address within the cycles is ignored while plane and block address are valid. After Block Erase operation passes, all bits in the block shall be set to one. SR[0] is valid for this command after SR[6] transitions from zero to one(i.e. the selected LUN is ready) until the LUN goes in busy state by a next command. Figure 41 defines the Block Erase behavior and timings.



Figure 41. Block Erase Timing

# 5.2.7. Copy-Back Program Operation

The Copy-Back Program with Read for Copy-Back is configured to efficiently rewrite data stored in a page of a block to a page of the other block without data re-loading when no error within the page is found. Since the time-consuming re-loading cycles are removed, copy-back operation helps the system performance improve. The benefit is especially obvious when a part of a block is updated and the rest of the block also needs to be copied to the newly assigned free block. The Copy-Back operation consists of 'Read for Copy-Back' and 'Copy-Back Program'. A host reads a page of data from a source page using 'Read for Copy-Back' and copies read data back to a destination page on the same LUN by 'Copy-Back Program' command. Copy-Back Program Operation shall work only within the same plane. Figure 42 defines the Copy-Back Program behavior and timings.

#### NOTE:

The least significant bit of page address shall be the same between source and destination pages. In other words, the page of even page address cannot be copied to the page of odd page address, and the page of odd page address cannot be copied to the page of even page address as well.



Figure 42. Copy-Back Program Timing

# 5.2.7.1. Copy-Back Program Operation with Random Data Input

After a host completes to read data from a page register, the host may modify data using Random Data Input command if required. Figure 43 defines the Copy-Back Program with Random Data Input behavior and timings.



Figure 43. Copy-Back Program with Random Data Input Timing

# 5.2.8. Set Feature Operation

Users may set particular features using 'Set Feature' operation. Figure 44 defines the Set Features behavior and timings and Table 30 defines features that users can change. Once Set Feature operation begins, the operation shall be completed without any disturbance and interruption such as Reset operation.



Figure 44. Set Feature Timing

#### NOTE:

The feature-setting shall work on lower than 133Mbps.

Table 30 Set feature addresses

| 1 <sup>st</sup> Cycle | 2 <sup>nd</sup> Cycle | Description             |
|-----------------------|-----------------------|-------------------------|
| FFL                   | 10h                   | Driver strength setting |
| EFh                   | 80h                   | Interface change        |

# 5.2.8.1. Driver strength setting (10h)

Driver strength is configured according to the B0 value.

Table 31 Driver Strength Setting Data

| B0 Value  | Description                     |
|-----------|---------------------------------|
| 00h ~ 01h | Reserved                        |
| 02h       | Driver Multiplier : Underdrive  |
| 03h       | Reserved                        |
| 04h       | Driver Multiplier : 1 (default) |
| 05h       | Reserved                        |
| 06h       | Driver Multiplier : Overdrive 1 |
| 07h       | Reserved                        |
| 08h       | Reserved                        |
| 09h ~ FFh | Reserved                        |

#### NOTE:

B1, B2 and B3 are reserved and shall be written with 00h.

Table 32 Interface change Setting Data

|     |     |     | B0 V | /alue       |   |   |   | Description      |
|-----|-----|-----|------|-------------|---|---|---|------------------|
| DQ7 | DQ6 | DQ5 | DQ4  | Description |   |   |   |                  |
| 0   | 0   | 0   | 0    | 0           | 0 | 0 | 0 | to Toggle DDR1.0 |
| 0   | 0   | 0   | 0    | 0           | 0 | 0 | 1 | to SDR           |

# 5.2.9. Get Feature Operation

Users find how the target is set through 'Get Feature' command. The function shall return the current setting information. If a host starts to read the first byte of data (i.e. B0 value), the host shall complete reading all four bytes of data before issuing another command (including Read Status or Read Status Enhanced). Figure 45 defines the Get Features behavior and timings.

If Read Status (or Read Status Enhanced) is used to monitor whether the  $t_{\text{FEAT}}$  time is complete, the host shall issue Read command (i.e. 00h) to read B0-B1-B2-B3.



Figure 45. Get Feature Timing

#### NOTE:

The feature-getting shall work on lower than 133Mbps.

# 5.2.10. Read ID Operation

The ID of a target is read by command 90h followed by 00h or 40h address. Figure 46 defines Read ID operation behavior and timings.



Figure 46. Read ID Timing

#### 5.2.10.1. 00h Address ID Definition

Users can read six bytes of ID containing manufacturer code, device code and architecture information of the target by command 90h followed by 00h address. The command register remains in Read ID mode until another command is issued.

Table 33 00h Address ID Definition Table

| Cycle                | Description                               | TC58TEG6D2H |
|----------------------|-------------------------------------------|-------------|
| 1 <sup>st</sup> Data | Maker Code                                | 98h         |
| 2 <sup>nd</sup> Data | Device Code                               | D7h         |
| 3 <sup>rd</sup> Data | Number of LUN per Target, Cell Type, Etc. | 84h         |
| 4 <sup>th</sup> Data | Page Size, Block Size,etc.                | 93h         |
| 5 <sup>th</sup> Data | Plane Number,etc.                         | 72h         |
| 6 <sup>th</sup> Data | Technology Code                           | 57h         |

Table 34 2nd ID Data

|                           | Description | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | Hex Data |
|---------------------------|-------------|-----|-----|-----|-----|-----|-----|-----|-----|----------|
|                           | 8 Gbits     | 1   | 1   | 0   | 1   | 0   | 0   | 1   | 1   | D3h      |
|                           | 16 Gbits    | 1   | 1   | 0   | 1   | 0   | 1   | 0   | 1   | D5h      |
| Mamary Dansity per Target | 32 Gbits    | 1   | 1   | 0   | 1   | 0   | 1   | 1   | 1   | D7h      |
| Memory Density per Target | 64 Gbits    | 1   | 1   | 0   | 1   | 1   | 1   | 1   | 0   | DEh      |
|                           | 128 Gbits   | 0   | 0   | 1   | 1   | 1   | 0   | 1   | 0   | 3Ah      |
|                           | 256 Gbits   | 0   | 0   | 1   | 1   | 1   | 1   | 0   | 0   | 3Ch      |

Table 35 3rd ID Data

|                   | Description   | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 |
|-------------------|---------------|-----|-----|-----|-----|-----|-----|-----|-----|
|                   | 1             |     |     |     |     |     |     | 0   | 0   |
| Number of LUN per | 2             |     |     |     |     |     |     | 0   | 1   |
| Target            | 4             |     |     |     |     |     |     | 1   | 0   |
|                   | 8             |     |     |     |     |     |     | 1   | 1   |
|                   | 2 Level Cell  |     |     |     |     | 0   | 0   |     |     |
| Cell Type         | 4 Level Cell  |     |     |     |     | 0   | 1   |     |     |
| Cell Type         | 8 Level Cell  |     |     |     |     | 1   | 0   |     |     |
|                   | 16 Level Cell |     |     |     |     | 1   | 1   |     |     |

Table 36 4th ID Data

|                       | Description | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 |
|-----------------------|-------------|-----|-----|-----|-----|-----|-----|-----|-----|
|                       | 2KB         |     |     |     |     |     |     | 0   | 0   |
| Page Size             | 4KB         |     |     |     |     |     |     | 0   | 1   |
| (w/o redundant area)  | 8KB         |     |     |     |     |     |     | 1   | 0   |
|                       | 16KB        |     |     |     |     |     |     | 1   | 1   |
|                       | 128KB       | 0   |     | 0   | 0   |     |     |     |     |
|                       | 256KB       | 0   |     | 0   | 1   |     |     |     |     |
| Block Size            | 512KB       | 0   |     | 1   | 0   |     |     |     |     |
| (w/o redundant area)  | 1MB         | 0   |     | 1   | 1   |     |     |     |     |
| (w/o reduildant area) | 2MB         | 1   |     | 0   | 0   |     |     |     |     |
|                       | 4MB         | 1   |     | 0   | 1   |     |     |     |     |
|                       | Reserved    | 1   |     | Х   | Χ   |     |     |     |     |

X: either 0 or 1

Table 37 5th ID Data

|                            | Description | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 |
|----------------------------|-------------|-----|-----|-----|-----|-----|-----|-----|-----|
|                            | 1           |     |     |     |     | 0   | 0   |     |     |
| Number of Diene per Target | 2           |     |     |     |     | 0   | 1   |     |     |
| Number of Plane per Target | 4           |     |     |     |     | 1   | 0   |     |     |
|                            | 8           |     |     |     |     | 1   | 1   |     |     |

Table 38 6th ID Data

|                 | Description        | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 |
|-----------------|--------------------|-----|-----|-----|-----|-----|-----|-----|-----|
|                 | 130 nm process     |     |     |     |     |     | 0   | 0   | 0   |
|                 | 90 nm process      |     |     |     |     |     | 0   | 0   | 1   |
|                 | 70 nm process      |     |     |     |     |     | 0   | 1   | 0   |
| Technology Code | 56 nm process      |     |     |     |     |     | 0   | 1   | 1   |
|                 | 43 nm process      |     |     |     |     |     | 1   | 0   | 0   |
|                 | 32 nm process      |     |     |     |     |     | 1   | 0   | 1   |
|                 | 24 nm process      |     |     |     |     |     | 1   | 1   | 0   |
|                 | 19 nm process      |     |     |     |     |     | 1   | 1   | 1   |
| Interface       | Conventional       | 0   |     |     |     |     |     |     |     |
| Interface       | Toggle DDR1.0 Mode | 1   |     |     |     |     |     |     |     |

#### NOTE:

As for Table 38 "6th ID data", even if the interface is changed into Toggle DDR1.0 by SetFeature, the value of "Interface" is still 0.

### 5.2.10.2. 40h Address ID Definition

Toggle DDR1.0 NAND also provides six bytes of JEDEC standard signature ID. Users can read the ID by command 90h followed by 40h address. Any data returned after the six bytes of JEDEC standard signature is considered reserved for future use.

Table 39 40h Address ID Cycle

| I | 1 <sup>st</sup> Cycle | 2 <sup>nd</sup> Cycle | 3 <sup>rd</sup> Cycle | 4 <sup>th</sup> Cycle | 5 <sup>th</sup> Cycle | 6 <sup>th</sup> Cycle |
|---|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|
| ĺ | 4Ah                   | 45h                   | 44h                   | 45h                   | 43h                   | 01h                   |

Table 40 40h Address ID Definition

| Cycle | Description                   | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 |
|-------|-------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|
| 1st   | J                             | 0   | 1   | 0   | 0   | 1   | 0   | 1   | 0   |
| 2nd   | Е                             | 0   | 1   | 0   | 0   | 0   | 1   | 0   | 1   |
| 3rd   | D                             | 0   | 1   | 0   | 0   | 0   | 1   | 0   | 0   |
| 4th   | Е                             | 0   | 1   | 0   | 0   | 0   | 1   | 0   | 1   |
| 5th   | С                             | 0   | 1   | 0   | 0   | 0   | 0   | 1   | 1   |
|       | Conventional Asynchronous SDR |     |     |     |     | 0   | 0   | 0   | 1   |
| 6th   | Toggle DDR1.0                 | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 0   |
|       | Synchronous DDR               |     |     |     |     | 0   | 1   | 0   | 0   |

# 5.2.11. Read Status Operation

In the case of non-multi-plane operations, the 70h Read Status function retrieves a status value for the last operation issued. If multi-plane operations are in progress on a single LUN, then 70h Read Status returns the composite status value. Specifically, 70h Read Status shall return the combined status value of the independent status register bits according to Table 41. On the other hands, 71h Read Status returns statuses of two planes on a single LUN according to Table 42. Figure 47 defines the Read Status behavior and timings.

Table 41 Read Status Definition for 70h

|                 | DQ 0              | DQ 1              | DQ 2     | DQ 3     | DQ 4     | DQ 5                          | DQ 6                   | DQ 7                |
|-----------------|-------------------|-------------------|----------|----------|----------|-------------------------------|------------------------|---------------------|
| Definition of   | Pass : "0"        | Pass : "0"        | Reserved | Reserved | Reserved | Busy : "0"                    | Busy : "0"             | Protected : "0"     |
| value           | Fail : "1"        | Fail : "1"        | Reserved | Reserved | Reserved | Ready : "1"                   | Ready : "1"            | Not Protected : "1" |
| Block Erase     | Pass/Fail         | Not Use           | Not Use  | Not Use  | Not Use  | Not Use                       | Busy/Ready             | Write Protect       |
| Page<br>Program | Pass/Fail         | Not Use           | Not Use  | Not Use  | Not Use  | Not Use                       | Busy/Ready             | Write Protect       |
| Cache           | Pass/Fail for the | Pass/Fail for the | Not Hoo  | Not Use  | Not Use  | Busy/Ready for                | Busy/Ready for         | Write Protect       |
| Program         | current page      | previous page     | Not Use  | Not use  | Not use  | Flash array                   | Host                   | vviile Prolect      |
| Read            | Not Use           | Not Use           | Not Use  | Not Use  | Not Use  | Not Use                       | Busy/Ready             | Write Protect       |
| Cache Read      | Not Use           | Not Use           | Not Use  | Not Use  | Not Use  | Busy/Ready for<br>Flash array | Busy/Ready for<br>Host | Write Protect       |
| Copy-Back       | Pass/Fail         | Not Use           | Not Use  | Not Use  | Not Use  | Not Use                       | Busy/Ready             | Write Protect       |

#### NOTE:

- 1) During Block Erase, Page Program or Copy-Back operation, DQ 0 is only valid when DQ6 shows the Ready state.
- 2) During Cache Program operation, DQ 0 is only valid when DQ 5 shows the Ready state, and DQ 1 is only valid when DQ 6 shows the Ready state.

Table 42 Read Status Definition for 71h

|                     | DQ 0                     | DQ 1                         | DQ 2                         | DQ 3                           | DQ 4                           | DQ 5                          | DQ 6                      | DQ 7                                      |
|---------------------|--------------------------|------------------------------|------------------------------|--------------------------------|--------------------------------|-------------------------------|---------------------------|-------------------------------------------|
| Definition of value | Pass : "0"<br>Fail : "1" | Pass : "0"<br>Fail : "1"     | Pass : "0"<br>Fail : "1"     | Pass : "0"<br>Fail : "1"       | Pass : "0"<br>Fail : "1"       | Busy : "0"<br>Ready : "1"     | Busy : "0"<br>Ready : "1" | Protected : "0"<br>Not Protected :<br>"1" |
| Block Erase         | Pass/Fail                | Pass/Fail for<br>Plane#0     | Pass/Fail for<br>Plane#1     | Not Use                        | Not Use                        | Not Use                       | Busy/Ready                | Write Protect                             |
| Page<br>Program     | Pass/Fail                | Pass/Fail for<br>Plane#0     | Pass/Fail for<br>Plane#1     | Not Use                        | Not Use                        | Not Use                       | Busy/Ready                | Write Protect                             |
| Cache<br>Program    | Pass/Fail                | Pass/Fail for<br>Plane#0 (N) | Pass/Fail for<br>Plane#1 (N) | Pass/Fail for<br>Plane#0 (N-1) | Pass/Fail for<br>Plane#1 (N-1) | Busy/Ready for<br>Flash array | Busy/Ready for<br>Host    | Write Protect                             |
| Read                | Not Use                  | Not Use                      | Not Use                      | Not Use                        | Not Use                        | Not Use                       | Busy/Ready                | Write Protect                             |
| Cache Read          | Not Use                  | Not Use                      | Not Use                      | Not Use                        | Not Use                        | Busy/Ready for<br>Flash array | Busy/Ready for<br>Host    | Write Protect                             |
| Copy-Back           | Pass/Fail                | Pass/Fail for<br>Plane#0     | Pass/Fail for<br>Plane#1     | Not Use                        | Not Use                        | Not Use                       | Busy/Ready                | Write Protect                             |

### NOTE:

- 1) During Block Erase, Page Program or Copy-Back operation, DQ 0, DQ 1 and DQ 2 are only valid when DQ6 shows the Ready state.
- 2) During Cache Program operation, DQ 0, DQ 1 and DQ 2 are only valid when DQ 5 shows the Ready state, and DQ 3 and DQ 4 are only valid when DQ 6 shows the Ready state.



Figure 47. Read Status Timing

### 5.2.12. Reset Operation

Toggle DDR1.0 NAND offers a reset function by command FFh. When the device is in 'Busy' state during any operation, the Reset operation will abort these operations. The contents of memory cells being programmed are no longer valid, as the data will be partially programmed or erased. Reset during the operation with a cache register (e.g. Cache Program operation) may not just stop the most recent page operation but it may also stop the previous page operation depending on when the FF reset is input. Although the device is already in process of reset operation, a new reset command will be accepted. Figure 48 defines the Reset behavior and timings.



Figure 48. Reset timing

### When Reset (FFh) command is input during Program operation



Figure 49. Reset timing during Program operation

#### When Reset (FFh) command is input during Erase operation



Figure 50. Reset timing during Erase operation

### When Reset (FFh) command is input during Read operation



Figure 51. Reset timing during Read operation

# When Read Status command (70h) is input after Reset operation



Figure 52. Status Read after Reset operation

# When two or more Reset commands are input in succession



Figure 53. Successive Reset operation

# 5.2.13. Reset LUN Operation

A certain LUN within a target can be reset by command FAh followed by row addresses. Row addresses are required to set a LUN to be reset. Figure 54 defines the Reset LUN behavior and timings.



Figure 54. Single LUN Reset Timing

#### NOTE:

If there are multiple LUNs on a target, R/B is also affected by the rest of LUN(s) on the same target.

# 5.3. Extended Operation

### 5.3.1. Extended Command Sets

Table 43 defines the Extended Command Sets. Primary and Secondary Commands are also categorized in the table. Primary commands are recommended to use when a particular function is implemented, while Secondary commands are for alternative implementation for backward compatibility.

Table 43 Extended Command Sets

| Function                            | Primary or secondary | 1st Set | Address<br>Cycles for<br>1st Set | 2nd Set | Address Cycles for 2nd Set |
|-------------------------------------|----------------------|---------|----------------------------------|---------|----------------------------|
| Page Copy (2) Read                  | Primary              | 00h     | 5                                | 3Ah     | -                          |
| Page Copy (2) Program               | Primary              | 8Ch     | 5                                | 15h     | -                          |
| Page Copy (2) Program for Last Page | Primary              | 8Ch     | 5                                | 10h     | -                          |
| Device Identification Table Read    | Primary              | ECh     | 1                                | -       | -                          |
| Read status enhanced                | Primary              | 78h     | 3                                | -       | -                          |
| Read LUN#0 Status                   | Secondary            | F1h     | -                                | -       | -                          |

# 5.3.2. Page Copy (2) Operation

By using Page Copy (2), data in a page of a block can be copied to a page of the other block after the data has been read out. This operation needs to be executed within a plane. If the block address is changed, this sequence shall be started from the beginning. Data input is required only if previous data output needs to be changed. If the data needs to be changed, locate the desired address with the column and row address input after 8Ch command, and change only the data that needs to be changed. Make sure  $\overline{\text{WP}}$  is held to High level when Page Copy (2) operation is performed.

Figure 55 defines Page Copy (2) behavior and timings.

#### NOTE:

The least significant bit of page address shall be the same between source and destination pages. In other words, the page of even page address cannot be copied to the page of odd page address, and the page of odd page address cannot be copied to the page of even page address as well.



Figure 55. Example Timing with Page Copy (2)

# 5.3.3. Device Identification Table Read Operation

The device returns a JEDEC standard formatted parameter page during the data out phase of the READ PARAMETER PAGE command when address 40h is inputted. The READ PARAMETER PAGE command is a ECh value for the command cycle and a 40h value for the address cycle, and the bytes of the parameter page are returned in the data output (DOUT) cycles.

After the command ECh address 40h is received by the NAND device, it will go busy for a period of time (t<sub>R</sub> in the figure) after which, the parameter page can be read from the device. The length and contents of the parameter page is to be determined (TBD). The timing associated with the bus cycles for the READ PARAMETER PAGE command is defined elsewhere in the JEDEC standard.

The READ ID command is used by the controller to identify the device that is attached. This command is used by the controller to gather information about the target flash device. Figure 56 defines the behavior and timings.



Figure 56. Device Identification Table Read Timing

# **Device Identification Table Definition**

Table 44 defines the parameter page data structure. For parameters that span multiple bytes, the least significant byte of the parameter corresponds to the first byte.

Values are reported in the parameter page in units of bytes when referring to items related to the size of data access (as in an 8-bit data access device). For example, the target will return how many data bytes are in a page.

All optional parameters that are not implemented shall be cleared to 00h by the target.

| Table 44     | Parameter           | Page Definitions                                                                                                                                                                                                          |                                                                                                                 |
|--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
| Byte         | O/M                 | Description                                                                                                                                                                                                               | Value                                                                                                           |
| Revision in  |                     |                                                                                                                                                                                                                           |                                                                                                                 |
| 0-3          | М                   | Parameter page signature  Byte 0: "J" (= 4Ah)  Byte 1: "E" (= 45h)  Byte 2: "S" (= 53h)  Byte 3: "D" (= 44h)                                                                                                              | 4Ah, 45h, 53h, 44h                                                                                              |
| 4-5          | М                   | Revision number 2-15: Reserved (0) 1: 1 = supports revision 1.0 0: Reserved (0)                                                                                                                                           | 02h, 00h                                                                                                        |
| 6-31         |                     | Reserved (0)                                                                                                                                                                                                              | All 00h                                                                                                         |
| 32-43        | urer informati<br>M | Device manufacturer (12 ASCII characters) TOSHIBA                                                                                                                                                                         | 54h, 4Fh, 53h, 48h<br>49h, 42h, 41h, 20h<br>20h, 20h, 20h, 20h                                                  |
| 44-63        | М                   | Device model (20 ASCII characters) TC58TEG5DCJTA00(TC58TEG5DCJTAI0)                                                                                                                                                       | 54h, 43h, 35h, 38h<br>54h, 45h, 47h, 35h<br>44h, 43h, 4Ah, 54h<br>41h, 30h(49h), 30h, 20h<br>20h, 20h, 20h, 20h |
| 64-69        | М                   | JEDEC manufacturer ID (6 bytes)                                                                                                                                                                                           | 98h, 00h, 00h, 00h, 00h                                                                                         |
| 70-79        |                     | Reserved (0)                                                                                                                                                                                                              | All 00h                                                                                                         |
| Memory o     | rganization b       | block                                                                                                                                                                                                                     |                                                                                                                 |
| 80-83        | М                   | Number of data bytes per page                                                                                                                                                                                             | 00h, 40h, 00h, 00h                                                                                              |
| 84-85        | M                   | Number of spare bytes per page                                                                                                                                                                                            | 00h, 05h                                                                                                        |
| 86-91        |                     | Reserved (0)                                                                                                                                                                                                              | All 00h                                                                                                         |
| 92-95        | М                   | Number of pages per block                                                                                                                                                                                                 | 00h, 01h, 00h, 00h                                                                                              |
| 96-99        | М                   | Number of blocks per logical unit (LUN)                                                                                                                                                                                   | 24h, 04h, 00h, 00h                                                                                              |
| 100          | М                   | Number of logical units (LUNs)                                                                                                                                                                                            | 01h                                                                                                             |
| Memory o     | rganization b       | olock                                                                                                                                                                                                                     |                                                                                                                 |
| 101          | М                   | Number of address cycles 4-7: Column address cycles 0-3: Row address cycles                                                                                                                                               | 23h                                                                                                             |
| 102          | М                   | Number of bits per cell                                                                                                                                                                                                   | 02h                                                                                                             |
| 103          |                     | Reserved (0)                                                                                                                                                                                                              | All 00h                                                                                                         |
| 104          | М                   | Multi-plane addressing 4-7: Reserved (0) 0-3: Number of plane address bits                                                                                                                                                | 00h                                                                                                             |
| 105-143      |                     | Reserved (0)                                                                                                                                                                                                              | All 00h                                                                                                         |
| Electrical p | parameters b        | lock                                                                                                                                                                                                                      |                                                                                                                 |
| 144-145      |                     | Reserved (0)                                                                                                                                                                                                              | All 00h                                                                                                         |
| 146-147      | 0                   | Toggle DDR speed grade 5-15: Reserved (0) 4: 1 = supports 10 ns speed grade (~100 MHz) 3: 1 = supports 12 ns speed grade (~83 MHz) 2: 1 = supports 15 ns speed grade (~66 MHz) 1: 1 = supports 25 ns speed grade (40 MHz) | 1Fh, 00h                                                                                                        |

| i                         | 1                              | 1                                           |                      |
|---------------------------|--------------------------------|---------------------------------------------|----------------------|
|                           |                                | 0: 1 = supports 30 ns speed grade (~33 MHz) |                      |
| 148-150                   |                                | Reserved (0)                                | All 00h              |
| 151                       | 0                              | Toggle DDR features                         | 00h                  |
| 131                       | O                              | 0-7: Reserved (0)                           |                      |
| 152-168                   |                                | Reserved (0)                                | All 00h              |
|                           |                                | Driver strength support                     | 03h                  |
| 169                       | М                              | 2-7: Reserved (0)                           |                      |
| 109                       | IVI                            | 1: 1 = supports Overdrive 1 drive strength  |                      |
|                           |                                | 0: 1 = supports driver strength settings    |                      |
| 170-207                   |                                | Reserved (0)                                | All 00h              |
| ECC and e                 | ndurance bloc                  | ck                                          |                      |
| 208-419                   | 419 Reserved (0)               |                                             | All 00h              |
| Vendor sp                 | ecific block                   |                                             |                      |
| 420-511                   | 0-511 Vendor specific          |                                             | Vendor specific      |
| Redundant Parameter Pages |                                |                                             |                      |
| 512-1023                  | 12-1023 Value of bytes 0-511   |                                             | Value of bytes 0-511 |
| 1024-1535                 | 1024-1535 Value of bytes 0-511 |                                             | Value of bytes 0-511 |

#### Byte 0-3: Parameter page signature

This field contains the parameter page signature. When two or more bytes of the signature are valid, then it denotes that a valid copy of the parameter page is present.

Byte 0 shall be set to 4Ah.

Byte 1 shall be set to 45h.

Byte 2 shall be set to 53h.

Byte 3 shall be set to 44h.

#### Byte 4-5: Revision number

This field indicates the revisions of the standard that the target complies to. The target may support multiple revisions of the standard. This is a bit field where each defined bit corresponds to a particular specification revision that the target may support.

Bit 0 shall be cleared to zero.

Bit 1 when set to one indicates that the target supports revision 1.0.

Bits 2-15 are reserved and shall be cleared to zero.

#### Byte 32-43: Device manufacturer

This field contains the manufacturer of the device. The content of this field is an ASCII character string of twelve bytes. The device shall pad the character string with spaces (20h), if necessary, to ensure that the string is the proper length.

There is no standard for how the manufacturer represents their name in the ASCII string. If the host requires use of a standard manufacturer ID, it should use the JEDEC manufacturer ID.

#### Byte 44-63: Device model

This field contains the model number of the device. The content of this field is an ASCII character string of twenty bytes. The device shall pad the character string with spaces (20h), if necessary, to ensure that the string is the proper length.

#### Byte 64-69: JEDEC manufacturer ID

This field contains the JEDEC manufacturer ID for the manufacturer of the device.

#### Byte 80-83: Number of data bytes per page

This field contains the number of data bytes per page. The value reported in this field shall be a power of two. The minimum value that shall be reported is 512 bytes.

#### Byte 84-85: Number of spare bytes per page

This field contains the number of spare bytes per page. There are no restrictions on the value.

#### Byte 92-95: Number of pages per block

This field contains the number of pages per block.

#### Byte 96-99: Number of blocks per logical unit

This field contains the number of blocks per logical unit. There are no restrictions on this value.

### Byte 100: Number of logical units (LUNs)

This field indicates the number of logical units the target supports. Logical unit numbers are sequential, beginning with a LUN address of zero. This field shall be greater than zero.

#### Byte 101: Number of Address Cycles

This field indicates the number of address cycles used for row and column addresses. The reported number of address cycles shall be used by the host in operations that require row and/or column addresses (e.g. Page Program).

Bits 0-3 indicate the number of address cycles used for the row address. This field shall be greater than zero.

Bits 4-7 indicate the number of address cycles used for the column address. This field shall be greater than zero.

#### NOTE:

Throughout these standard examples are shown with 2-byte column addresses and 3-byte row addresses. However, the host is responsible for providing the number of column and row address cycles in each of these sequences based on the values in this field.

#### Byte 102: Number of bits per cell

This field indicates the number of bits per cell in the Flash array. This field shall be greater than zero.

#### Byte 104: Multi-plane addressing

This field describes parameters for multi-plane addressing.

Bits 0-3 indicate the number of bits that are used for plane addresses. This value shall be greater than 0h when multi-plane operations are supported.

Bits 4-7 are reserved.

#### Byte 146-147: Toggle DDR1.0 speed grade

This field indicates the Toggle DDR1.0 speed grades supported. The target shall support an inclusive range of speed grades.

Bit 0 when set to one indicates that the target supports the 30 ns speed grade (~33 MHz).

Bit 1 when set to one indicates that the target supports the 25 ns speed grade (40 MHz).

Bit 2 when set to one indicates that the target supports the 15 ns speed grade (~66 MHz).

Bit 3 when set to one indicates that the target supports the 12 ns speed grade (~83 MHz).

Bit 4 when set to one indicates that the target supports the 10 ns speed grade (~100 MHz).

Bit 5 when set to one indicates that the target supports the 7.5 ns speed grade (~133 MHz).

Bit 6 when set to one indicates that the target supports the 6 ns speed grade (~166 MHz).

Bit 7 when set to one indicates that the target supports the 5 ns speed grade (~200 MHz).

Bits 8-15 are reserved and shall be cleared to zero.

### Byte 151: Toggle DDR features

This field describes features and attributes for Toggle DDR1.0 operation. This byte is mandatory when the Toggle DDR data interface is supported.

Bits 0-7 are reserved.

### Byte 169: Driver strength support

This field describes if the target supports configurable driver strengths and its associated features.

Bit 0 when set to one indicates that the target supports configurable driver strength settings as defined in Table TBD. If this bit is set to one, then the device shall support both the Nominal and Underdrive settings. If this bit is set to one, then the device shall power-on with a driver strength at the Nominal value defined in Table TBD. If this bit is cleared to zero, then the driver strength at power-on is undefined. This bit shall be set to one for devices that support the synchronous DDR or Toggle DDR data interface.

Bit 1 when set to one indicates that the target supports the Overdrive 1 setting in Table TBD for use in the I/O Drive Strength setting. This bit shall be set to one for devices that support the synchronous DDR or Toggle DDR data interface.

Bits 2-7 are reserved.

#### Byte 420-511: Vendor specific

This field is reserved for vendor specific use.

#### Byte 512-1023: Redundant Parameter Page 1

This field shall contain the values of bytes 0-511 of the parameter page. Byte 512 is the value of byte 0.

The redundant parameter page is used when the integrity CRC indicates that there was an error in bytes 0-511. The redundant parameter page shall be stored in non-volatile media; the target shall not create these bytes by retransmitting the first 512 bytes.

### Byte 1024-1535: Redundant Parameter Page 2

This field shall contain the values of bytes 0-511 of the parameter page. Byte 1024 is the value of byte 0.

The redundant parameter page is used when the integrity CRC indicates that there was an error in bytes 0-511 and in the first redundant parameter page. The redundant parameter page shall be stored in non-volatile media; the target shall not create these bytes by retransmitting the first 512 bytes.

#### 5.3.5. Read Status Enhanced

Read Status Enhanced function is used to check status of selected LUN and Plane specified by row address setting. Thus, the function requires row address setting steps before reading status value. Table 45 defines status values of each operation and Figure 57 defines Read Status Enhanced behavior and timings.

 $Table\ 45\quad \hbox{Read Status Enhanced Definition}$ 

|                 | DQ 0              | DQ 1              | DQ 2     | DQ 3     | DQ 4     | DQ 5                          | DQ 6                   | DQ 7                |
|-----------------|-------------------|-------------------|----------|----------|----------|-------------------------------|------------------------|---------------------|
| Definition of   | Pass : "0"        | Pass : "0"        | Decembed | Reserved | Dagamyad | Busy : "0"                    | Busy : "0"             | Protected : "0"     |
| value           | Fail : "1"        | Fail : "1"        | Reserved | Reserved | Reserved | Ready : "1"                   | Ready : "1"            | Not Protected : "1" |
| Block Erase     | Pass/Fail         | Not Use           | Not Use  | Not Use  | Not Use  | Not Use                       | Ready/Busy             | Write Protect       |
| Page<br>Program | Pass/Fail         | Not Use           | Not Use  | Not Use  | Not Use  | Not Use                       | Ready/Busy             | Write Protect       |
| Cache           | Pass/Fail for the | Pass/Fail for the | Not Hoo  | Not Use  | Not Use  | Busy/Ready for                | Ready/Busy for         | Write Protect       |
| Program         | current page      | previous page     | Not Use  | Not use  | Not Use  | Flash array                   | Host                   | write Protect       |
| Read            | Not Use           | Not Use           | Not Use  | Not Use  | Not Use  | Not Use                       | Ready/Busy             | Write Protect       |
| Cache Read      | Not Use           | Not Use           | Not Use  | Not Use  | Not Use  | Busy/Ready for<br>Flash array | Ready/Busy for<br>Host | Write Protect       |
| Copy-Back       | Pass/Fail         | Not Use           | Not Use  | Not Use  | Not Use  | Not Use                       | Ready/Busy             | Write Protect       |

#### NOTE:

- 1) During Block Erase, Page Program or Copy-Back operation, DQ 0 is only valid when DQ6 shows the Ready state.
- 2) During Cache Program operation, DQ 0 is only valid when DQ 5 shows the Ready state, and DQ 1 is only valid when DQ 6 shows the Ready state.



Figure 57. Read Status Timing

# 5.3.6. Read LUN #0 Status Operation

Read LUN#0 Status provides status value of LUN#0 without address setting. The function retrieves plane0 and plane1 status only. Table 46 defines the status values and Figure 58 defines Read LUN#0 Status behavior and timings.

 $Table\ 46\quad \hbox{Read LUN\#0 Status Definition}$ 

|                 | DQ 0                   | DQ 1                     | DQ 2                     | DQ 3          | DQ 4          | DQ 5                          | DQ 6                   | DQ 7                |
|-----------------|------------------------|--------------------------|--------------------------|---------------|---------------|-------------------------------|------------------------|---------------------|
| Definition of   | Pass : "0"             | Pass : "0"               | Pass : "0"               | Pass : "0"    | Pass : "0"    | Busy : "0"                    | Busy : "0"             | Protected : "0"     |
| value           | Fail : "1"             | Fail : "1"               | Fail : "1"               | Fail : "1"    | Fail : "1"    | Ready : "1"                   | Ready : "1"            | Not Protected : "1" |
| Block Erase     | Pass/Fail for<br>LUN#0 | Pass/Fail for<br>Plane#0 | Pass/Fail for<br>Plane#1 | Not Use       | Not Use       | Not Use                       | Ready/Busy             | Write Protect       |
| Page<br>Program | Pass/Fail for<br>LUN#0 | Pass/Fail for<br>Plane#0 | Pass/Fail for<br>Plane#1 | Not Use       | Not Use       | Not Use                       | Ready/Busy             | Write Protect       |
| Cache           | Pass/Fail for          | Pass/Fail for            | Pass/Fail for            | Pass/Fail for | Pass/Fail for | Busy/Ready for                | Ready/Busy for         | Write Protect       |
| Program         | LUN#0                  | Plane#0 (N)              | Plane#1(N)               | Plane#0 (N-1) | Plane#1(N-1)  | Flash array                   | Host                   | White Protect       |
| Read            | Not Use                | Not Use                  | Not Use                  | Not Use       | Not Use       | Not Use                       | Ready/Busy             | Write Protect       |
| Cache<br>Read   | Not Use                | Not Use                  | Not Use                  | Not Use       | Not Use       | Busy/Ready for<br>Flash array | Ready/Busy for<br>Host | Write Protect       |
| Copy-Back       | Pass/Fail for<br>LUN#0 | Pass/Fail for<br>Plane#0 | Pass/Fail for<br>Plane#1 | Not Use       | Not Use       | Not Use                       | Ready/Busy             | Write Protect       |

### NOTE:

- 1) During Block Erase, Page Program or Copy-Back operation, DQ 0, DQ 1 and DQ 2 are only valid when DQ6 shows the Ready state.
- 2) During Cache Program operation, DQ 0, DQ 1 and DQ 2 are only valid when DQ 5 shows the Ready state, and DQ 3 and DQ 4 are only valid when DQ 6 shows the Ready state.



Figure 58. Read LUN#0 Status Timing

# 6. APPLICATION NOTES AND COMMENTS

(1) Prohibition of unspecified commands

Input of a command other than those specified in this document is prohibited. Stored data may be corrupted if an unknown command is entered during the command cycle.

(2) Restriction of commands while in the Busy state

During the Busy state, do not input any command except 70h, 71h, 78h, F1h and FFh.

(3) Acceptable commands after Serial Input command "80h"

Once the Serial Input command "80h" has been input, do not input any command other than the Multi Page Program command "81h", the Random Data Input command "85h", Multi Page Program command "11h", Cache Program command "15h", the Reset command "FFh", or Read Status commands until Page Program command "10h" is input.



If a command other than "81h", "85h", "11h", "15h", "FFh", or Read Status command is input, the Program operation is not performed and the device operation is set to the mode which the input command specifies.



(4) Addressing for program operation

Within a block, the pages must be programmed consecutively from the LSB (least significant bit) page of the block to MSB (most significant bit) page of the block. Random page address programming is prohibited.





Ex.) Random page program (Prohibition)



### (5) Programming failure



# (6) $RY / \overline{BY}$ : termination for the Ready/Busy pin $(RY / \overline{BY})$

A pull-up resistor needs to be used for termination because the  $RY \, / \, \overline{BY}$  buffer consists of an open drain circuit.



(7) When six address cycles are input

Although the device may read in a sixth address, it is ignored inside the chip.



(8) Several programming cycles on the same page (Partial Page Program)

This device does not support partial page programming.

#### (9) Invalid blocks (bad blocks)

The device occasionally contains unusable blocks. Therefore, the following issues must be recognized:



At the time of shipment, the bad block information is marked on each bad block. Please do not perform an erase operation to bad blocks. It may be impossible to recover the bad block information if the information is erased.

Check if the device has any bad blocks after installation into the system. Refer to the test flow for bad block detection. Bad blocks which are detected by the test flow must be managed as unusable blocks by the system.

A bad block does not affect the performance of good blocks because it is isolated from the bit lines by select gates.

Refer to section 2.8 for the number of valid blocks over the device lifetime.

#### (10) Failure phenomena for Program and Erase operations

The device may fail during a Program or Erase operation.

The following possible failure modes should be considered when implementing a highly reliable system.

| FAILURE MODE  |                              | DETECTION AND COUNTERMEASURE SEQUENCE         |
|---------------|------------------------------|-----------------------------------------------|
| Block         | Erase Failure                | Status Read after Erase → Block Replacement   |
| Page          | Programming Failure          | Status Read after Program → Block Replacement |
| Random<br>Bit | Programming Failure "1 to 0" | ECC                                           |

• ECC: TBD

• Block Replacement

#### **Program**



### Erase

When an error occurs during an Erase operation, prevent future accesses to this bad block (again by creating a table within the system or by using another appropriate scheme).

- (11) Do not turn off the power before write/erase operation is complete. Avoid using the device when the battery is low. Power shortage and/or power failure before write/erase operation is complete will cause loss of data and/or damage to data.
- (12) If FF reset command is input before completion of write operation to page B, it may cause damage to data not only to the programmed page, but also to the adjacent page A as follows.

| Page A | Page B | Page A | Page B |
|--------|--------|--------|--------|
| 0      | 2      | :      |        |
| 1      | 4      |        |        |
| 3      | 6      |        | :      |
| 5      | 8      | 225    | 228    |
| 7      | 10     | 227    | 230    |
| 9      | 12     | 229    | 232    |
| 11     | 14     | 231    | 234    |
| 13     | 16     | 233    | 236    |
| 15     | 18     | 235    | 238    |
| 17     | 20     | 237    | 240    |
| 19     | 22     | 239    | 242    |
| 21     | 24     | 241    | 244    |
| 23     | 26     | 243    | 246    |
| 25     | 28     | 245    | 248    |
| 27     | 30     | 247    | 250    |
|        |        | 249    | 252    |
|        |        | 251    | 254    |
| i      | •      | 253    | 255    |

#### (13) Reliability Guidance

This reliability guidance is intended to notify some guidance related to using MLC NAND flash with TBD. For detailed reliability data, please refer to TOSHIBA's reliability note.

Although random bit errors may occur during use, it does not necessarily mean that a block is bad.

Generally, a block should be marked as bad when a program status failure or erase status failure is detected. The other failure modes may be recovered by a block erase.

ECC treatment for read data is mandatory due to the following Data Retention and Read Disturb failures.

#### • Write/Erase Endurance

Write/Erase endurance failures may occur in a cell, page, or block, and are detected by doing a status read after either a program or a block erase operation. The cumulative bad block count will increase along with the number of write/erase cycles.

# • Data Retention

The data in memory may change after a certain amount of storage time. This is due to charge loss or charge gain. After block erasure and reprogramming, the block may become usable again.

Here is the combined characteristics image of Write/Erase Endurance and Data Retention.



Write/Erase Endurance [Cycles]

#### • Read Disturb

A read operation may disturb the data in memory. The data may change due to charge gain. Usually, bit errors occur on other pages in the block, not the page being read. After a large number of read cycles (between block erases), a tiny charge may build up and can cause a cell to be soft programmed to another state. After block erasure and reprogramming, the block may become usable again.

#### (14) Randomizing function

Controller shall employ randomizing function. All the columns within a page shall be filled with randomized data at programming

# 7. Package Dimensions



# 8. Revision History

| Date       | Rev. | Description                                                                 |  |
|------------|------|-----------------------------------------------------------------------------|--|
| 2012-01-26 | 0.0  | Initial issue                                                               |  |
| 2012-01-30 | 0.1  | Clarification for the requirement of randomizing.                           |  |
|            |      | Deleted the definition of Overdrive2 and ODT behavior.                      |  |
| 2012-03-01 | 0.2  | Added the definition of tRW and tRHW.                                       |  |
|            |      | Integrated SDR AC Timing table                                              |  |
|            |      | Updated Data Transfer rate                                                  |  |
|            |      | Corrected 6th cycle data of 40h Address ID Definition in Read ID operation. |  |
|            |      | Clarification for the address setting on Random Cache Read Operation        |  |
|            |      | Clarification for the requirement of randomizing                            |  |

#### RESTRICTIONS ON PRODUCT USE

- Toshiba Corporation, and its subsidiaries and affiliates (collectively "TOSHIBA"), reserve the right to make changes to the information in this document, and related hardware, software and systems (collectively "Product") without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- Product is intended for use in general electronics applications (e.g., computers, personal equipment, office equipment, measuring equipment, industrial robots and home electronics appliances) or for specific applications as expressly stated in this document. Product is neither intended nor warranted for use in equipment or systems that require extraordinarily high levels of quality and/or reliability and/or a malfunction or failure of which may cause loss of human life, bodily injury, serious property damage or serious public impact ("Unintended Use"). Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, devices related to electric power, and equipment used in finance-related fields. Do not use Product for Unintended Use unless specifically permitted in this document.
- · Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any
  applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE
  FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY
  WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR
  LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND
  LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO
  SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS
  FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without
  limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile
  technology products (mass destruction weapons). Product and related software and technology may be controlled under the
  Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product
  or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.
- Product is subject to foreign exchange and foreign trade control laws.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product.
   Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA assumes no liability for damages or losses occurring as a result of noncompliance with applicable laws and regulations.