# Speed Record of AES-CTR and AES-ECB Bit-Sliced Implementation on GPUs

Wai-Kong Lee<sup>®</sup>, Member, IEEE, Seog Chung Seo<sup>®</sup>, Member, IEEE, Hwajeong Seo<sup>®</sup>, Member, IEEE, Dong Cheon Kim<sup>®</sup>, and Seong Oun Hwang<sup>®</sup>, Senior Member, IEEE

Abstract—The advanced encryption standard (AES) has been widely used to protect digital data in various applications, such as secure IoT communication, files encryption, and pseudorandom number generation. The efficient implementation of AES on parallel architecture, such as graphics processing unit (GPU), has attracted considerable interest over the past decade. These prior studies mainly implemented the AES electronics code book (ECB) and counter (CTR) mode using the table-based approach. In this brief, we set a new speed record of AES-ECB and AES-CTR on GPU based on the proposed bit-sliced implementation techniques. Our implementation achieved 2.6% (ECB) and 9% (CTR) faster than the state-of-the-art table-based implementation on a RTX3080 GPU. Our work evaluated on an embedded GPU (Jetson Orin Nano) can also achieve high throughput at 60 Gb/s, which is 1.9% (ECB) and 7% (CTR) faster than state-of-the-art.

Index Terms—Advanced encryption standard (AES), bit-sliced implementation, graphics processing unit (GPU).

# I. INTRODUCTION

ANY attempts have been made to produce high advanced encryption standard (AES) [1] encryption throughput in counter (CTR) and electronic code book (ECB) modes using a graphics processing unit (GPU) [2], [3], [4], [5]. Tezcan [3] proposed to store the AES states on shared memory and partially mitigate the associated bank conflict issues. Lee et al. [5] improved the performance of AES by removing all the bank conflicts on shared memory, setting

Manuscript received 9 April 2024; revised 8 May 2024; accepted 31 May 2024. Date of publication 5 June 2024; date of current version 26 November 2024. This work was supported in part by the National Research Foundation of Korea (NRF) Grant funded by the Korea Government (Ministry of Science and ICT) under Grant RS-2024-00340882; in part by The Circle Foundation (Republic of Korea) for 1 year since December 2023 as Quantum Security Research Center selected as the 2023 The Circle Foundation Innovative Science Technology Center under Grant 2023 TCF Innovative Science Project-05; and in part by the Institute of Information and Communications Technology Planning and Evaluation (IITP) Grant funded by the Korea Government (MSIT, Development of Fast Design and Implementation of Cryptographic Algorithms based on GPU/ASIC) under Grant 2021-0-00540. This manuscript was recommended for publication by S. Ghosh. (Corresponding author: Seong Oun Hwang.)

Wai-Kong Lee is with the Faculty of Information and Communication Technology, Universiti Tunku Abdul Rahman, Kampar 31900, Malaysia.

Seog Chung Seo and Dong Cheon Kim are with the Department of Financial Information Security, Kookmin University, Seoul 02707, South Korea.

Hwajeong Seo is with the Division of IT Convergence Engineering, Hansung University, Seoul 02876, South Korea.

Seong Oun Hwang is with the Department of Computer Engineering, Gachon University, Seongnam 13120, South Korea (e-mail: sohwang@gachon.ac.kr).

Digital Object Identifier 10.1109/LES.2024.3409725

up the highest throughput record to date. On the other hand, Nishikawa et al. explored the bit-sliced approach to implement AES on a GPU, which is slightly faster than the T-box approach. Hajihassani et al. [4] continued this line of research and reported a bit-sliced AES implementation superior to previous works, but was slightly slower than Lee et al. [5]. The main drawback of [4] was that each thread encrypts 32 AES blocks, thus consuming a lot of registers.

Side channel analysis is an important issue that was also being actively researched [6]. Recently, researchers also found that AES is still post-quantum resistance [7], which motivate us to continue improving its performance on a GPU platform. In this brief, we proposes a high throughput bit-sliced AES implementation on GPUs that surpasses the state-of-the-art results [5]. The contributions are summarized as follows.

- 1) This study proposed to utilize the barrel-shiftrows representation [8] for bit-sliced AES implementation to achieve efficient shiftrow operation. We also proposed to compute eight AES blocks per thread to avoid using excessive registers for storing the AES state [4].
- 2) Bit-slice implementation requires pack/unpack operations to convert between ordinary and bit-sliced representation, which is expensive for the GPU. To optimize this, a technique to generate the counter values on-the-fly was proposed, which completely avoid the pack operation. This study also replaced some expensive steps in unpacking with the built-in PRMT instruction.
- 3) The experimental results show that the proposed implementation could achieve up to 1620 and 60 Gb/s on RTX3080 (desktop GPU) and Jetson Orin Nano (embedded GPU), respectively. Our AES-CTR implementation was 9% and 7% faster than [5] on an RTX3080 and Jetson Orin Nano GPU, respectively. The source code for AES-128-CTR implementation is shared on the public domain: https://github.com/benlwk/AES-BS-GPU/

#### II. BACKGROUND

#### A. Bit-Sliced AES Implementation

Since AES is based on byte-wise operations, there are only 256 possible results for each operation, so we can precompute them into four look-up tables [1] (T-box). In this way, the subbytes, shift-row, and mix-column are reduced down to table look-up, significantly improved the performance of AES on 32-bit and 64-bit architectures. However, many shift/rotate and mask operations are still required to extract the byte-level data,

1943-0671 © 2024 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See https://www.ieee.org/publications/rights/index.html for more information.



Fig. 1. Bit-sliced representation used in [9]. Eight AES blocks (128-bit each) are stored in eight 128-bit registers  $R_0 - R_7$ , wherein  $b_j^i$  represents the *j*th bit of the *i*th block.

which are slow in many processor architectures. Bit-sliced implementation technique [9] makes use of the composite field [10], allowing the AES linear layer and table look-up (S-box or T-box) to be replaced with logical instructions of bit-level. Fig. 1 shows the 128-bit AES state transposed and represented in the bit-sliced form, so that the 128-bit registers can handle entire state. Hence, all operations in AES encryption can be performed at the bit-level and encrypted in parallel. This avoids many shift/rotate/mask operations found in the byte-level approach, but the pack/unpack process to achieve this representation is nontrivial.

#### B. State-of-the-Art AES Implementation on GPUs

Hajihassani et al. [4] proposed a new bit-sliced representation that can compute 32 AES blocks per thread, achieving ≈33% higher throughput than another bit-sliced implementation on P100 GPU [2]. This bit-sliced representation [4] directly transposed the plaintext from row-major to columnmajor, requiring  $128 \times 32$ -bit registers to hold the AES states. This approach achieved high throughput, but suffered from high register consumption. Note that the GPU can use up to maximum 255 registers per thread and 128 of them are already used to store the AES state, leaving not many for other operations, thus limiting the number of parallel warps execution. Recently, two notable methods that rely on the T-box approach [3], [5] were reported. Tezcan [3] proposed to duplicate 32 copies of the T-box to avoid bank conflicts in shared memory read in T-box. Lee et al. [5] proposed a warpbased storage technique to mitigate the bank conflict issue when T-box is written onto the shared memory. This is the best performance for AES-CTR to date, achieving 1598 and 1489 Gb/s on V100 and RTX3080, respectively.

# III. PROPOSED BIT-SLICED AES IMPLEMENTATION ON $$\operatorname{\textsc{GPU}}$$

# A. Adapting Barrel-Shiftrows Representation to GPU

Barrel-shiftrows is a bit-slice representation first introduced by [8]. Referring to Fig. 2, Barrel-shiftrows were similar to [9], except that 32 32-bit registers were use instead of eight 128-bit registers. This representation is suitable for shiftrow operation because the rows are separated in distinct registers, so that word-wise rotations can replace the byte-wise rotations. This also avoided rotations on the mix-column, which is particularly suitable for architectures like GPU, which does not support native rotation. By using barrel-shiftrows representation, we can process eight AES blocks per thread,



Fig. 2. Adapted from [8]. Eight AES blocks are distributed into 32 32-bit registers  $R_0 - R_{31}$ , wherein  $b_i^i$  represents the *j*th bit of the *i*th block.

# Algorithm 1 Generate Counter Values on-the-Fly

- 1:  $tid = blockDim \times blockIdx + threadIdx$
- 2: State[31] = 0x55000000 XOR nonce[31]
- 3: State[30] = 0x33000000 XOR nonce[30]
- 4: State[29] = 0x0F0000000 XOR nonce[29]
- 5: State[28] =  $(tid\%2) \times 0xFF000000$  XOR nonce[28]
- 6: State[27] =  $((\text{tid}\gg1)\%2)\times0$ xFF000000 XOR nonce[27]
- 7: State[26] = ((tid\sigma2)\%2)\times0xFF000000 XOR nonce[26] 8: State[25] = ((tid\sigma3)\%2)\times0xFF000000 XOR nonce[25]
- 9: State[24] =  $((tid\gg 4)\%2)\times 0$ xFF000000 XOR nonce[24]
- 10: State[23] =  $((tid \gg 4) \times 2) \times 0$ xFF000000 XOR nonce[23]
- 11: Skip the remaining lines for brevity.

wherein only 32 registers are used to store the AES state. This avoids the issue of high registers usage as found in [4].

#### B. On-the-Fly Bit-Sliced Counter Generation

The counter values for AES-CTR could be generated on the GPU using the unique thread ID with an incremental step of one. This technique was also previously used in other AES implementations on GPUs [3], [5]. However, bit-sliced implementation requires a costly pack operation to convert the counter values into the bit-sliced form. To avoid this pack operation, a technique was proposed to generate the counter values directly in the barrel-shiftrows bit-sliced form.

Referring to Fig. 3, the 64-bit nonce is a pseudorandom number, generated on a CPU and used by all GPU threads. Each thread encrypts eight counter blocks and each AES encryption has four 32-bit states, making total  $4 \times 8 = 32$ AES states on each thread. After converting to a bit-sliced form, the nonce is stored on the lower 16-bit of all AES states, which exhibits a binary pattern. For instance, a value "8" is converted to FF, 00, 00, and 00 in bit-sliced form, which representing the binary value "1000" for 8. On the other hand, the counter values are stored on the upper 16-bit. Since each thread encrypts a different set of counter values, the values after bit-sliced transformation is also different. For instance, state[27] and state[28] of thread 0 shows "00" and '00', which is different from thread 1 that shows "00" and "FF" and thread 2 that shows "FF" and "00", respectively, following a binary pattern similar to the nonce. In contrast, state[29], state[30], and state[31] remain unchanged throughout entire AES encryption. Algorithm 1 was proposed based on this specific pattern, which can be used to generate the counter values in bit-sliced form on-the-fly. It first compute the unique counter value from the thread ID in line 1. State[29], state[30],



Fig. 3. Converting counter values to bit-sliced form. For example, 8 is converted to binary "1, 0, 0, 0", and 32 counter values makes up "FF, 00, 00, 00."

and state[31] have fixed values; they are combined with nonce values in lines 2–10. The nonce values are generated on the CPU and copied to the GPU global memory. Other AES states (lines 5 onward) were computed following the binary patterns observed in Fig. 3 and combined with their respective nonce values, thus completely avoided the expensive pack operation.

#### C. Optimizing the SWAPMOVE Operations for Unpack

After encryption, the bit-sliced ciphertext needs to be unpacked into ordinary form. The unpack process relies heavily on SWAPMOVE operation, which is widely used to exchange/shift bits between two variables defined as follows:

tmp = 
$$(b \text{ XOR } (a \gg n)) \text{ AND mask}$$
  
 $b = B \text{ XOR tmp}$   
 $a = b \text{ XOR } (\text{tmp} \ll n)$  (1)

where a and b are the variables to be swapped, n is the shift amount and mask is the logical mask to be used. When n=8,16, the movement is byte-wise, which are also found in the unpack operation. This process is time-consuming because each SWAPMOVE takes six logical instructions to complete, and unpack operation requires a lot of SWAPMOVE. A careful investigation reveals that the PRMT instruction can perform byte-wise data shuffling. Therefore, we proposed to replace the expensive SWAPMOVE with a faster routine for byte-wise data movement found in unpack operation as follows:

where a and b are the two variables to be swapped, and tmp is a temporary register. The values  $sel_1$  and  $sel_2$  are the selection values used to determine the swap patterns. The byte-wise swap can be performed with only three instructions, which is much faster than SWAPMOVE (six instructions).

After the unpacking process, the ciphertext adopts byte-wise big-endian form. For a successful decryption, the ciphertext

needs to be arranged back to little-endian form, which can be achieved through the shift and XOR operations show:

$$tmp = ((y >> 24) \text{ AND } 0xFF)|$$

$$((y << 8) \text{ AND } 0xFF0000)|$$

$$((y >> 8) \text{ AND } 0xFF000)|$$

$$((y << 24) \text{ AND } 0xFF000000)$$
(3)

where y is a 32-bit input and *tmp* is the 32-bit output in little-endian form. Similar to unpacking, we found that these operations can be replaced by using one PRMT instruction

PRMT.
$$b32 tmp$$
,  $y$ ,  $y$ ,  $0x00004567$  (4)

where "0x00004567" is the selection value required to arrange the input y into its little-endian form.

#### D. Other Techniques

Loop unrolling is applied to reduce the conditional check statements on *for* loops and each thread performs encryption on several CTR blocks [5]. The ciphertext is also stored in the global memory in a coalesced manner to allow burst mode write and achieve a 100% efficiency on global memory access.

#### IV. EXPERIMENTAL RESULTS AND DISCUSSIONS

The experiments were carried out on a desktop GPU (RTX 3080) and an embedded GPU (Jetson Orin) released by NVIDIA, implemented on the CUDA 12.1 SDK.

# A. Ablation Study

In this experiment, 2B of data is encrypted with parallel blocks, each consisting of 128 threads. Within each thread, AES encryption was performed on eight different counter/plaintext. The encryption key was expanded on the CPU copied to the shared memory on the GPU; it is used throughout the AES-CTR and AES-ECB encryption. The ECB mode was similar to CTR mode, except that each thread encrypts the plaintext stored on the global memory, instead of the CTR values. Referring to Table I, the throughput achieved by adopting barrel-shiftrows implementation is 1440 Gb/s on

TABLE I
PERFORMANCE FROM AES-128 CTR AND ECB
ENCRYPTION ON RTX 3080 GPU

| GPU Device                        | RTX 3080          |      |
|-----------------------------------|-------------------|------|
| Proposed Implementation           | Throughput (Gbps) |      |
|                                   | CTR               | ECB  |
| Barrel-shiftrows (Section III-A)  | 1440              | 1249 |
| Bit-sliced CTR (Section III-B)    | 1505              | N/A  |
| Optimize SWAPMOVE (Section III-C) | 1579              | 1351 |
| Other techniques (Section III-D)  | 1623              | 1406 |



Fig. 4. Performance of AES-CTR and AES-ECB on RTX 3080 with different batch sizes.



Fig. 5. Performance of AES-CTR and AES-ECB on Jetson Orin Nano with different batch sizes.

an RTX 3080. Using the proposed CTR generation technique, the throughput was improved 4.5% to 1505 Gb/s. Replacing the byte-wise SWAPMOVE with PRMT instruction provides a further 4.9% improvement, recording a throughput of 1579 Gb/s. Finally, the best throughput of 1623 Gb/s (CTR) and 1406 Gb/s (ECB) were achieved after incorporating the other supplementary techniques. Note that the bit-sliced counter generation does not apply to ECB mode, because the plaintext stored on the global memory was encrypted instead of being generated on the GPU. Hence, AES-ECB is slightly slower than AES-CTR due to additional global memory access.

#### B. Performance of AES-CTR on RTX 3080 and Jetson Orin

Figs. 4 and 5 show the results of AES-CTR and AES-ECB implementation with various batch sizes. The throughput increases proportionally to the batch size because more workload is assigned to the GPU when the batch size increases, and the throughput saturates at some point when the GPU is

fully utilized. The highest throughput achieved on an RTX 3080 GPU are 1623 Gb/s (CTR) and 1406 Gb/s (ECB). On a Jetson Orin Nano, the performance peak at 60 Gb/s (CTR) and 54 Gb/s (ECB).

## C. Comparison With State-of-the-Art

Lee et al. [5] reported the fastest AES implementation to date, achieving 1489 Gb/s AES-CTR encryption on RTX 3080. On the same GPU, our results is 9% (CTR) and 2.6% (ECB) faster than the previous record [5]. We also evaluate the implementation of [5], which was open-sourced, on a Jetson Orin Nano, and achieve 7.1% (CTR) and 1.9% (ECB) speed-up. Note that a table-based implementation of AES could be vulnerable to side-channel attacks [11], which is not recommended for highly sensitive applications. In contrast, bit-sliced implementation can achieve a higher throughput on GPUs and also more resistant to side-channel attacks.

### V. Conclusion

This letter presents several techniques to optimized the barrel-shiftrow bit-sliced representation and achieves a new speed record for AES-CTR and AES-ECB implementation on GPU platforms. This proposed solution is very useful in applications that need to encrypt/decrypt a large amount of data in high speed. In addition, it can be used to accelerate the encryption of counter values in AES-GCM mode to achieve a high performance authenticated encryption. In future, we intend to utilize the findings in this letter to develop high throughput implementation of ASCON [12], the newly standardized lightweight cryptography algorithm, on a GPU.

#### REFERENCES

- "Advanced encryption standard (AES)," Federal Inf. Process. Stand., Nat. Inst. Stand. Technol., Gaithersburg, MD, USA, Rep. FIPS-197, 2001.
- [2] N. Nishikawa, H. Amano, and K. Iwai, "Implementation of bitsliced AES encryption on CUDA-enabled GPU," in *Proc. 11th Int. Conf. Netw.* Syst. Secur., 2017, pp. 273–287.
- [3] C. Tezcan, "Optimization of advanced encryption standard on graphics processing units," *IEEE Access*, vol. 9, pp. 67315–67326, 2021.
- [4] O. Hajihassani, S. K. Monfared, S. H. Khasteh, and S. Gorgin, "Fast AES implementation: A high-throughput bitsliced approach," *IEEE Trans. Parallel Distrib. Syst.*, vol. 30, no. 10, pp. 2211–2222, Oct. 2019.
- Trans. Parallel Distrib. Syst., vol. 30, no. 10, pp. 2211–2222, Oct. 2019.
  W.-K. Lee, H. J. Seo, S. C. Seo, and S. O. Hwang, "Efficient implementation of AES-CTR and AES-ECB on GPUs with applications for high-speed FrodoKEM and exhaustive key search," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 69, no. 6, pp. 2962–2966, Jun. 2022.
- [6] M. Mozaffari-Kermani and A. Reyhani-Masoleh, "A low-power high-performance concurrent fault detection approach for the composite field S-box and inverse S-box," *IEEE Trans. Comput.*, vol. 60, no. 9, pp. 1327–1340, Sep. 2011.
  [7] K. Jang, A. Baksi, H. Kim, G. Song, H. Song, J. C.
- [7] K. Jang, A. Baksi, H. Kim, G. Song, H. Seo, and A. Chattopadhyay, "Quantum analysis of AES," Cryptol. ePrint Arch., IACR, Bellevue, WA, USA, Rep. 2022/683, 2022.
- [8] A. Adomnicai and T. Peyrin, "Fixslicing AES-like ciphers: New bitsliced AES speed records on ARM-cortex M and RISC-V," Cryptol. ePrint Arch., IACR, Bellevue, WA, USA, Rep. 2020/1123, 2020.
- Arch., IACR, Bellevue, WA, USA, Rep. 2020/1123, 2020.

  [9] E. Käsper and P. Schwabe, "Faster and timing-attack resistant AES-GCM," in *Proc. Int. Workshop Cryptogr. Hardw. Embed. Syst.*, 2009, pp. 1–17
- [10] D. Canright and D. A. Osvik, "A more compact AES," in *Proc. 16th Annu. Int. Workshop, Select. Areas Cryptog. (SAC)*, 2009, pp. 157–169.
- [11] Y. Gao and Y. Zhou, "Side-channel attacks with multi-thread mixed leakage," *IEEE Trans. Inf. Forensics Security*, vol. 16, pp. 770–785, 2021
- [12] C. Dobraunig, M. Eichlseder, F. Mendel, and M. Schläffer, "ASCON v1.2: Lightweight authenticated encryption and hashing," *J. Cryptol.*, vol. 34, no. 3, p. 33, 2021. [Online]. Available: https://doi.org/10.1007/s00145-021-09398-9