# 周报-向嘉豪 (2024-12-16)

摘要:本周,我们对论文进行了深入的修改和完善,主要包括两方面的工作:首先,在参考了 [LAKS20] 的基础上,我们对论文摘要进行了细分,增加了"动机"和"相关工作"两个小节,以增强摘要的结构性和可读性;其次,我们对实验章节进行了修改,提供了实验测试的开源链接,采用了 [LAKS20] 中的三线表格样式,深入分析了实验结果,并补充了非 SPN 结构的密码算法实现。

下周计划: 1) 完成论文的最终修改和投稿准备; 2) 开始准备下一阶段的研究工作。

### 0.1 摘要的修改与完善

在参考了 IEEE Transactions on Computers 中相关文献 [LAKS20] 后,我们对论文的摘要部分进行了细致的调整。具体而言,我们将摘要细分为多个小节,增加了"动机"和"相关工作"两个部分,以提高摘要的结构性和信息量。在"动机"部分(见图1a),我们详细阐述了研究该问题的重要性和必要性;在"相关工作"部分(见图1b),我们对现有的相关研究进行了系统的综述,明确了本研究的创新点和贡献。

#### A. Motivation

Adapting these optimization techniques to 32-bit processor architectures presents significant technical challenges. The limited computational resources and architectural constraints of these processors necessitate tailored optimization strategies to achieve effective performance improvements [9]. Implementing bitsliced SPN ciphers on 32-bit processors encounters multiple obstacles. Firstly, the constrained instruction set architecture (ISA) of 32-bit processors lacks specialized instructions, such as SSE and AVX, which are prevalent in x86 platforms [10]. This absence limits the ability to perform parallel bit-level operations efficiently. Secondly, the reduced register size restricts the number of bits that can be processed concurrently, impeding parallelism and diminishing potential performance gains. Thirdly, the limited number of available registers constrains the storage of temporary variables essential for complex cryptographic computations. These factors collectively hinder the effective implementation of bitsliced SPN ciphers on 32-bit architectures, necessitating optimization strategies to mitigate these limitations.

(a) 动机章节

#### B. Related Work

Efforts to optimize bitsliced SPN cipher implementations on 32-bit processors focus on both the linear and non-linear layers. In the linear layer, heuristic search methods, such as those proposed by [11], decompose complex matrix operations into simpler XOR and rotation tasks, improving performance on limited instruction sets. In the non-linear layer, gate complexity minimization techniques reduce the number of logical operations required for S-box computations [12]. Additionally, Boolean satisfiability solvers are utilized to optimize S-box transformations, enhancing speed and efficiency on 32-bit architectures [13]. These techniques address the inherent limitations of 32-bit processors, resulting in more efficient bitsliced implementations.

However, existing methods have certain limitations. The approach proposed by [11] focuses on optimizing large cyclic matrices, whereas the linear layer of SPN ciphers typically

(b) 相关工作章节

图 1: 摘要部分的修改

## 0.2 实验章节的改进

为了提高实验部分的完整性和可重复性,我们提供了实验测试的开源链接。此外,我们将论文中的表格格式由 IEEE 默认样式改为 [LAKS20] 中使用的三线表,提高了表格的美观性和规范性。在实验结果分析章节,我们增加了对实验结果的深入讨论和解读(见图2a),以更好地阐释研究成果。为了从更多维度验证我们的方案,我们还补充了非 SPN 结构的密码算法实现(见图2b)。

AES Performance Analysis. The proposed AES bitsliced implementation achieves a CPB of 252.06, demonstrating superior efficiency compared to the implementation in [21], which yields 279.12 CPB. The primary improvement arises from the ShiftRow optimization, which reduces the number of Permutation Primitive Operations (PPOs) from six to four. PPOs are computationally expensive on IoT processors; thus, reducing their number significantly enhances performance.

An interesting observation is that AES implementations using lookup tables can outperform bitsliced implementations. For instance, the RISC-V based FE310-G000 implementation proposed in [23] exhibits better performance than the bitsliced implementation in [21]. This advantage is attributed to the use of precomputed tables that merge the S-box and MixColumn operations, leading to faster execution. However, these large tables consume more memory space, and the performance may not be consistent across different platforms due to variations in memory architecture.

(a) 实验结果分析

Additional results for non-SPN block cipher implementations within the LCB framework are presented in Table VI, providing further insights into low-latency block cipher performance on IoT devices. These results establish a comparative baseline for future research aiming to develop efficient cryptographic implementations suitable for resource-constrained

TABLE VI Non-SPN Block Cipher Implementations in CTR Mode

| Cipher            | Size (bytes) | Cycles | CPB      | Flash (bytes) |
|-------------------|--------------|--------|----------|---------------|
| WARP <sup>‡</sup> | 8            | 27,642 | 3,455.25 | 11,520        |
| WARP              | 8            | 31,177 | 3,897.12 | 11,204        |
| SIMON             | 8            | 1,655  | 206.87   | 11,232        |
| LLLWBC            | 8            | 53,166 | 6,645.75 | 12,164        |

<sup>‡</sup> Lookup Table implementation

(b) 非 SPN 结构算法实现

图 2: 实验章节的改讲

## 参考文献

[LAKS20] Zhe Liu, Reza Azarderakhsh, Howon Kim, and Hwajeong Seo. Efficient software implementation of ring-lwe encryption on iot processors. *IEEE Trans. Computers*, 69(10):1424–1433, 2020.