

# everyday geniuş

# **MT7613BEN Datasheet**

802.11a/n/ac Wi-Fi 2T2R Chip

Version: 1.4

Release date: 2019-9-11

Specifications are subject to change without notice.



# **Document Revision History**

| Revision | Date       | Author  | Description                                                                                                            |
|----------|------------|---------|------------------------------------------------------------------------------------------------------------------------|
| 1.0      | 2018-12-05 | CH Hung | Formal release                                                                                                         |
| 1.1      | 2018-12-21 | CH Hung | Update 5.2 / 3.1.3                                                                                                     |
| 1.2      | 2019-01-02 | CH Hung | Add 5.4 IO Control Option                                                                                              |
| 1.3      | 2019-05-16 | CH Hung | Update 1.2.4 WLAN Update 5.6 Top marking Update 4.1 Absolute maximum rating Update Figure.2 Update Table.2 and Table.3 |
| 1.4      | 2019-09-11 | CH Hung | Update 4.2<br>Update Figure.2                                                                                          |



# **Table of Contents**

| Docu  | ument | Revision History                                    | 2    |
|-------|-------|-----------------------------------------------------|------|
| Table |       | ontents                                             |      |
| 1     | Syst  | em overview                                         | 5    |
|       | 1.1   | General Description                                 | 5    |
|       | 1.2   | Features                                            | 5    |
|       |       | 1.2.1 Technology and package                        |      |
|       |       | 1.2.2 Power management and clock source             | 5    |
|       |       | 1.2.3 Platform                                      | 5    |
|       |       | 1.2.4 WLAN                                          | 5    |
|       |       | 1.2.5 Miscellaneous                                 | 5    |
|       | 1.3   | Block Diagram                                       | 5    |
| 2     | Fund  | etional Description                                 | 7    |
|       | 2.1   | Overview                                            | 7    |
|       | 2.2   | Chip architecture                                   |      |
|       |       | 2.2.1 Chip power plan                               | 7    |
|       |       | 2.2.2 Chip power on sequence                        | 7    |
|       |       | 2.2.3 Digital power domain                          | 8    |
|       |       | 2.2.4 Clock                                         | 8    |
|       |       | 2.2.5 Reset                                         | 8    |
|       | 2.3   | 32-bit RISC MCU subsystem                           |      |
|       | 2.4   | Host interface subsystem                            |      |
|       |       | 2.4.1 PCIe interface                                |      |
|       | 2.5   | Wi-Fi subsystem                                     | . 10 |
|       |       | 2.5.1 Wi-Fi MAC                                     | . 10 |
|       |       | 2.5.2 WLAN Baseband                                 |      |
|       |       | 2.5.3 WLAN RF                                       |      |
| 3     | Radi  | o Characteristics                                   | . 12 |
|       | 3.1   | Wi-Fi Radio Characteristics                         | . 12 |
|       |       | 3.1.1 Wi-Fi RF Block Diagram                        | . 12 |
|       |       | 3.1.2 Wi-Fi 5GHz band RF receiver specifications    | . 12 |
|       | 5     | 3.1.3 Wi-Fi 5GHz band RF transmitter specifications | . 13 |
|       | 3.2   | Current Consumption                                 | . 14 |
|       |       | 3.2.1 WLAN Current Consumption                      | . 14 |
| 4     | Elec  | trical Characteristics                              | . 15 |
|       | 4.1   | Absolute maximum rating                             | . 15 |
|       | 4.2   | Recommended operating range                         | . 15 |
|       | 4.3   | DC characteristics                                  | . 15 |
|       | 4.4   | XTAL oscillator                                     | . 16 |
|       | 4.5   | PMU Characteristics                                 | . 16 |
|       | 4.6   | Thermal characteristics                             | . 16 |

### MT7613BEN Datasheet



| 5 P      |         | ge specification                                             |                  |
|----------|---------|--------------------------------------------------------------|------------------|
| 5        | .1      | Pin Layout                                                   | 18               |
| 5        | .2      | Pin Description                                              | 19               |
| 5        |         | Bootstrap                                                    |                  |
| 5        | .4      | IO Control Option                                            | 21               |
| 5        | .5      | Package information                                          | 22               |
| 5        | .6      | Ordering Information                                         | 24               |
|          | .7      | Top marking                                                  | 24               |
|          |         |                                                              |                  |
|          |         | Tables and Figures                                           |                  |
| Table 1  | ECH.    | Iz RF receiver specifications                                | 10               |
| Table 1  | 5GH     | IZ RF receiver specifications                                | ۱۵<br>1 <i>۵</i> |
| Table 3  | WI A    | AN 5GHz Current Consumption                                  | 14               |
| Table 4  | Ahs     | olute maximum rating                                         | 15               |
| Table 5  | Rec     | commended operating range                                    | 15               |
| Table 6  | DC      | characteristics of 3.3V application                          | 15               |
|          |         | AL oscillator requirement                                    |                  |
| Table 8  | PM      | U electrical characteristic                                  | 16               |
| Table 9  | Ther    | mal characteristics                                          | 17               |
| Table 1  | 0 M     | T7613BEN common pin descriptions                             | 20               |
| Table 1  | 1 MT    | F7613BEN pin descriptions                                    | 21               |
| Table 1  | 2 Bo    | ootstrap option – XTAL clock modeootstrap option – Chip mode | 21               |
| Table 1  | 3 Bo    | ootstrap option – Chip mode                                  | 21               |
| Table 14 | 4 10    | Control Option                                               | 22               |
|          |         | dering information                                           |                  |
| Figure 1 | 1 MT    | 7613BEN system-on-chip block diagram                         | 6                |
| Figure 2 | 2 Chi   | p power on sequence                                          | 8                |
| Figure 3 | 3 Col   | d reset sequence                                             | 9                |
| Figure 4 | 4 PEI   | RST_N sequence                                               | 10               |
|          |         | Hz RF block diagram                                          |                  |
| Figure 6 | эМΓ     | 7613BEN Pin Layout                                           | 18               |
|          |         | ckage outline drawing                                        |                  |
| rigure 8 | 5 IVI I | 7613BEN Top Marking                                          | 25               |



## 1 System overview

### 1.1 General Description

MT7613BEN is highly integrated single chip which features a low power 2x2 11a/n/ac WAVE2 5GHz band Wi-Fi subsystem. The Wi-Fi subsystem contains the 802.11a/n/ac radio, baseband, and MAC that are designed to meet both the low power and high throughput application.

#### 1.2 Features

### 1.2.1 Technology and package

■ 9x9 QFN 76 pins package

#### 1.2.2 Power management and clock source

- Integrate high efficiency power management unit with single 3.3V power supply input
- Support 24,25,26 and 40MHz crystal clock with low power operation in idle mode
- Buffered clock output for co-clock with other SOC chipset

#### 1.2.3 Platform

- 32-bit RISC MCU for Wi-Fi protocols
- Embedded SRAM/ROM
- Programmable and multiplexed GPIO pins
- PCIe device fully compliant to PCIe v2.1 specification

#### 1.2.4 WLAN

- IEEE 802.11 a/n/ac compliant
- Support 20MHz, 40MHz, 80Mhz bandwidth in 5GHz band
- 5GHz-band 2T2R mode
  - MT7613BEN data rate up to 867Mbps
- Support MU-MIMO TX/RX
- Support STBC, LDPC, TX Beamformer and RX Beamformee
- Greenfield, mixed mode, legacy modes support
- IEEE 802.11 d/e/h/i/j/k/mc/r/v/w support
- Security support for WFA WPAWPA2 personal, WPS2.0
- QoS support of WFA WMM, WMM PS
- Integrated LNA, PA, and T/R switch
- Optional external LNA and PA support.

#### 1.2.5 Miscellaneous

■ Integrate 8Kbit efuse to store device specific information and RF calibration data.

## 1.3 Block Diagram





Figure 1 MT7613BEN system-on-chip block diagram



# **2** Functional Description

#### 2.1 Overview

MT7613BEN is designed to support high data throughput over Wi-Fi. The host interface PCle2.1 is integrated to provide stable bandwidth between the host platform and MT7613BEN. The clock rate of the internal bus fabric can also support the throughput the requirement. The clock rate of MCU is also configurable for different kinds of scenarios.

MT7613BEN supports low power requirement. Multiple power domains are implemented on chip. It defines a deep sleep mode, in which only the AON domain is powered on, while other OFF domains are shut off by the power switches integrated on chip. In deep sleep mode, the PMU could be further configured to be in a low power state to save the power consumption. The power, clock, and reset schemes of MT7613BEN are described in 2.2.

MT7613BEN has one CPU subsystem. There is a 32-bit RISC MCU subsystem. The CPU has its local memory. They also have common memory space for MEMORY and memory-mapped hardware engine. There are several options of clock frequency to provide the optimal performance with the best power consumption. The 32-bit RISC MCU is used to do clock control, power management, and host interface configuration. It also handles Wi-Fi MAC operations. PDMA (packet DMA) engines are integrated to support on-the-fly data buffer management. The architecture of 32-bit RISC MCU subsystem is described in 2.3.

MT7613BEN features PCle2.1 for the host interface. The configuration and the feature set of the interface are described in 2.4.

MT7613BEN has the Wi-Fi MAC, BBP, and the RF subsystems, which provide the best-in-class radio and low power performance. The architecture of Wi-Fi subsystem is described in 2.5.

# 2.2 Chip architecture

The section describes the power, clock, and reset schemes in MT7613BEN.

#### 2.2.1 Chip power plan

The external power source can be directly supplied to the Power Management Unit, digital IOs, PCIe PHY, and RF circuitry on MT7613BEN. The on-chip Power Management Unit contains 1 switching regulator and a number of LDOs. It converts the 3.3V input to other power rails. PMU:

- 3.3V to 1.8V by PHYLDO for digital IOs and PCIe PHY circuit.
- 3.3V to 1.4V by the switching regulator (Buck converter) for CLDO and RF circuit.
- 1.4V to 1.05V by CLDO for digital circuit.

RF:

• 1.4V to lower voltages by the RF LDOs for RF circuits.

### 2.2.2 Chip power on sequence

The figure below shows the chip power on sequence.



Figure 2 Chip power on sequence

### 2.2.3 Digital power domain

The digital circuit is separated into AON (always-on), MCU, Wi-Fi MAC, Wi-Fi baseband, and PCIe power domains. Except AON, each power domain can be turned off individually for different sleep scenarios.

#### 2.2.4 Clock

#### 2.2.4.1 Clock scheme

MT7613BEN connects to the crystal (XTAL) or the external clock source as the single clock source of the whole system. MT7613BEN XTAL oscillator support the XTAL frequency 24MHz, 25MHz, 26MHz and 40MHz.

#### 2.2.5 **Reset**

#### 2.2.5.1 Global reset

MT7613BEN has 3 global resets as follows:

Cold reset by AVDD33\_BUCK, AVDD33\_MISC — Whole chip reset.

MediaTek Confidential

© 2018 - 2019 MediaTek Inc.

Page 8 of 25



- System reset by SYSRST\_B Reset digital circuit, include strapping and XTAL controller.
- MCU WDT (watch-dog-timer) reset Reset digital circuit, except strapping, PMU, and XTAL controller.



Figure 3 Cold reset sequence

### 2.3 32-bit RISC MCU subsystem

The 32-bit RISC MCU subsystem is built upon a multi-layer AHB bus fabric infrastructure. There is 880KB ROM and 560KB RAM in local instruction memory, and 368KB RAM in local data memory, with 1T access capability.

### 2.4 Host interface subsystem

#### 2.4.1 PCle interface

MT7613BEN supports PCI Express End Point which is fully compliant with the PCI Express Base Specification Revision 2.0. It supports PCI Express Gen1 (2.5Gbps) and PCIE Express Gen2 (5.0Gbps) differential bus speed.

MT7613BEN supports PCI Express low power operations such as ASPM L1.0, ASPM L1.CLK\_PM, ASPM L1.SS (L1.1 and L1.2), and PCI PM L2 state. It also supports WAKE\_N for device wakeup host scenario, as well as remote wake-up signaling.

The PCI Express interface is only used for Wi-Fi operations. The DMA ring and the data structure are controlled by the descriptor-based PDMA engine over PCI Express interface.

#### 2.4.1.1 PERST N

Fundamental reset is triggered when PERST\_N is asserted with power already applied to the device and SYSRST\_B have been asserted.

MediaTek Confidential



Figure 4 PERST\_N sequence

# 2.5 Wi-Fi subsystem

#### 2.5.1 Wi-Fi MAC

#### **2.5.1.1** Features

Wi-Fi MAC supports the following features:

- Support all date rates of 802.11a including 6, 9, 12, 18, 24, 36, 48, and 54Mbps
- Support short GI and all data rates of 802.11n including MCS0 to MCS7
- Support 802.11ac MCS0 to MCS9
- AMPDU/AMSDU RX (de-aggregation) and TX (aggregation) support
- TX beamformer and RX beamformee
- TX rate adaptation
- TX power control
- Security
  - 64-bit WEP (WEP-40) and 128-bit WEP (WEP-104) encryption with hardware TKIP and CKIP processing
  - AES-CCMP hardware processing
  - GCMP hardware processing
- Support 2x2 and two independent 1x1 operations
- Low power beacon filtering
- Management/control frame filtering

#### 2.5.2 WLAN Baseband

#### **2.5.2.1** Features

Wi-Fi baseband supports the following features:

- 20/40/80 MHz channels
- VHT MCS0-9 BW20/40/80MHz with Nss=1~2
- Short Guard Interval
- Space-time block code (STBC)

MediaTek Confidential

© 2018 - 2019 MediaTek Inc.



- Low Density Parity check (LDPC)
- Support digital pre-distortion to enhance PA performance
- Smoothing (channel estimation) extension to MIMO case
- DFS radar detection
- Beamformer (explicit/implicit)
  - Decoded BW20/40/80 up to 2x2 BF matrix apply
- Beamformee
  - Decoded BW20/40/80 up to 4x2 MU matrix feedback
- MU-MIMO TX/RX
- Support 2x2 and two independent 1x1 operations.

#### 2.5.3 WLAN RF

RF supports the following features:

- Integrated 5GHz PA and LNA, and T/R switch
- Integrated 5GHz Balun
- Support 5GHz external PA and LNA
- Support frequency band
  - 5150-5350MHz
  - 5470-5725MHz
  - 5725-5850MHz
  - 5850-5925MHz
- Configurable PA that provides different PA modes at different power levels for power consumption optimization





# **3** Radio Characteristics

#### 3.1 Wi-Fi Radio Characteristics

### 3.1.1 Wi-Fi RF Block Diagram

MT7613BEN has two Wi-Fi RF ports.



Figure 5 5GHz RF block diagram

# 3.1.2 Wi-Fi 5GHz band RF receiver specifications

The specification in table below is measured at the antenna port, which includes the frond-end loss.

| Davamatan       | Description  | Performance |       |      |      |
|-----------------|--------------|-------------|-------|------|------|
| Parameter       | Description  | MIN         | TYP   | MAX  | Unit |
| Frequency range |              | 5180        | 1     | 5825 | GHz  |
|                 | 6 Mbps OFDM  | -           | -93.5 | -    | dBm  |
| K               | 9 Mbps OFDM  | -           | -91.5 | -    | dBm  |
|                 | 12 Mbps OFDM | -           | -91   | -    | dBm  |
| RX sensitivity  | 18 Mbps OFDM | -           | -88.5 | -    | dBm  |
|                 | 24 Mbps OFDM | -           | -84.5 | -    | dBm  |
|                 | 36 Mbps OFDM | -           | -82   | -    | dBm  |
|                 | 48 Mbps OFDM | -           | -77   | -    | dBm  |

MediaTek Confidential

© 2018 - 2019 MediaTek Inc.

Page 12 of 25



|                                    | 54 Mbps OFDM | -   | -76      | - | dBm |
|------------------------------------|--------------|-----|----------|---|-----|
|                                    | MCS 0        | -   | -93      |   | dBm |
|                                    | MCS 1        | -   | -90      |   | dBm |
| RX Sensitivity                     | MCS 2        | -   | -88      | - | dBm |
| BW=20MHz VHT                       | MCS 3        | -   | -84      |   | dBm |
| Mixed Mode                         | MCS 4        | -   | -81.5    | - | dBm |
| 800ns Guard Interval               | MCS 5        | - \ | -77      |   | dBm |
| Non-STBC                           | MCS 6        |     | -75.5    | - | dBm |
|                                    | MCS 7        | -   | -74      | - | dBm |
|                                    | MCS 8        | 1   | -69.5    | - | dBm |
|                                    | MCS 0        | /-  | -90      | - | dBm |
|                                    | MCS 1        | -   | -87      | - | dBm |
|                                    | MCS 2        | -   | -85      | - | dBm |
| RX Sensitivity                     | MCS 3        | -   | -81      | - | dBm |
| BW=40MHz VHT<br>Mixed Mode         | MCS 4        |     | -78.5    | 1 | dBm |
| 800ns Guard Interval               | MCS 5        | -   | -74      | ı | dBm |
| Non-STBC                           | MCS 6        |     | -72.5    | - | dBm |
|                                    | MCS 7        | j   | -71      | ı | dBm |
|                                    | MCS 8        | -   | -66.5    | ı | dBm |
|                                    | MCS 9        | -   | -65      | - | dBm |
|                                    | MCS 0        | -   | -86.5    | - | dBm |
|                                    | MCS 1        | -   | -83.5    | - | dBm |
|                                    | MCS 2        | -   | -81.5    | - | dBm |
| RX Sensitivity                     | MCS 3        | -   | -77.5    | - | dBm |
| BW=80MHz VHT                       | MCS 4        | -   | -75      | - | dBm |
| Mixed Mode<br>800ns Guard Interval | MCS 5        | -   | -70.5    | - | dBm |
| Non-STBC                           | MCS 6        | -   | -69      | - | dBm |
|                                    | MCS 7        | -   | -67.5    | - | dBm |
|                                    | MCS 8        | -   | -63      | - | dBm |
|                                    | MCS 9        | -   | -61.5    | - | dBm |
|                                    | 6 Mbps OFDM  | -   | -10      | - | dBm |
| Maximum Receive Level              | 54 Mbps OFDM | 1   | -10      | ı | dBm |
| iviaximum Receive Level            | MCS0         | 1   | -10      | ı | dBm |
|                                    | MCS7         | ı   | -10      | ı | dBm |
| Receive Adjacent                   | MCSO         | -   | 28       | - | dBm |
| Channel Rejection<br>(VHT20)       | MCS8         | -   | 0        | - | dBm |
| Receive Adjacent                   | MCS 0        | -   | 27       | - | dBm |
| Channel Rejection (VHT40)          | MCS 9        | -   | 1        | - | dBm |
| 1                                  |              |     |          |   | 1   |
|                                    | MCS 0        | _   | 31       | _ | dBm |
| Receive Adjacent Channel Rejection | MCS 0 MCS 9  | -   | 31<br>12 | - | dBm |

Table 1 5GHz RF receiver specifications

# 3.1.3 Wi-Fi 5GHz band RF transmitter specifications

The specification in table below is measured at the antenna port, which includes the frond-end loss.

| Down Asia       |              |      | Performance |      |      |  |  |
|-----------------|--------------|------|-------------|------|------|--|--|
| Parameter       | Description  | MIN  | TYP         | MAX  | Unit |  |  |
| Frequency range |              | 5180 | -           | 5825 | MHz  |  |  |
|                 | 6 Mbps OFDM  | -    | 19.5        | -    | dBm  |  |  |
|                 | 54 Mbps OFDM | -    | 17          | -    | dBm  |  |  |

MediaTek Confidential

© 2018 - 2019 MediaTek Inc.

Page 13 of 25



|                                             | HT20, MCS 0                                               | -  | 18.5         | -        | dBm     |
|---------------------------------------------|-----------------------------------------------------------|----|--------------|----------|---------|
| 0                                           | HT20, MCS 7                                               | -  | 16           | _        | dBm     |
| Output power at 25°C and 3.3V with mask and | HT40, MCS 0                                               | -  | 18.5         | -        |         |
| EVM compliance                              | HT40, MCS 7                                               | -  | 16           | -        |         |
|                                             | VHT80, MCS0                                               | -  | 18.5         | -        | dBm     |
|                                             | VHT80, MCS9                                               | -  | 15           | <b>-</b> | dBm     |
| Output power variation <sup>1</sup>         | TSSI closed-loop control across all temperature range and | 4  | V. /         | 2        | dB      |
| Output power variation                      | channels and VSWR $\leq$ 1.5:1.                           | -2 | <u>بر</u> بر | 2        | ав      |
| Carrier suppression                         |                                                           | -  |              | -30      | dBc     |
| Harris and a Contract Dancer                | 2nd Harmonic                                              | -  | -45          | <i>-</i> | dBm/MHz |
| Harmonic Output Power                       | 3nd Harmonic                                              | -7 | -45          | -        | dBm/MHz |

Note 1: VDD33 voltage is within ±5% of typical value

Table 2 5GHz RF transmitter specifications

# 3.2 Current Consumption

### 3.2.1 WLAN Current Consumption

| Description                          | Current (average) |      |  |
|--------------------------------------|-------------------|------|--|
| Description                          | MT7613BEN         | Unit |  |
| Sleep mode, radio off                | 61                | mA   |  |
| 5GHz VHT80 RX Listen, 2RX            | 179               | mA   |  |
| 5GHz RX Active, VHT80, MCS9, Nss=2   | 228               | mA   |  |
| 5GHz TX VHT80, MCS9, Nss=2 @ 15dBm   | 693               | mA   |  |
| 5GHz TX VHT80, MCS0, Nss=2 @ 18.5dBm | 802               | mA   |  |

#### Note:

- [1] All result is measured provided VDD33 is 3.3V. TX power is measured at antenna port. Temperature is 25°C.
- [2] Duty cycle for TX/RX measurement is 100%.
- [3] The chip variation is +/- 15%.

Table 3 WLAN 5GHz Current Consumption



### 4 Electrical Characteristics

### 4.1 Absolute maximum rating

| Symbol           | Parameters           | Maximum rating | Unit     |
|------------------|----------------------|----------------|----------|
| VDD33            | 3.3V Supply Voltage  | -0.3 to 3.63   | V        |
| VDD18            | 1.8V Supply Voltage  | -0.3 to 1.98   | <b>V</b> |
| T <sub>STG</sub> | Storage Temperature  | -40 to +125    | °C       |
| VESD             | ESD protection (HBM) | 2000           | V        |

Table 4 Absolute maximum rating

# 4.2 Recommended operating range

| Symbol   | Rating              | MIN  | TYP | MAX  | Unit |
|----------|---------------------|------|-----|------|------|
| VDD33    | 3.3V Supply Voltage | 2.97 | 3.3 | 3.63 | V    |
| VDD18    | 1.8V Supply voltage | 1.7  | 1.8 | 1.9  | V    |
| TAMBIENT | Ambient Temperature | -10  | 7   | 70   | °C   |

Table 5 Recommended operating range

### 4.3 DC characteristics

The digital IO supports VDD33 or VDD18 application.

| Symbol          | Parameter         | Conditions                         | MIN         | TYP | MAX        | Unit |
|-----------------|-------------------|------------------------------------|-------------|-----|------------|------|
| $V_{IL}$        | Input Low Voltage | Input voltage                      |             |     |            | V    |
|                 |                   | • VDD33                            | -0.3        | -   | VDD33*0.25 |      |
|                 | /                 | • VDD18                            | -0.3        |     | VDD18*0.35 |      |
| $V_{IH}$        | Input High        | Input voltage                      |             |     |            | V    |
|                 | Voltage           | • VDD33                            | VDD33*0.625 | -   | VDD33+0.3  |      |
|                 |                   | • VDD18                            | VDD18*0.65  |     | VDD18+0.3  |      |
|                 |                   | Input voltage                      |             |     |            |      |
| V               | Output Low        | • VDD33                            | -0.3        |     | 0.4        | V    |
| V <sub>OL</sub> | Voltage           | <ul> <li>VDD18</li> </ul>          | -0.3        | -   | 0.2        | V    |
|                 |                   | $ I_{OL}  = 4^{\sim}16 \text{ mA}$ |             |     |            |      |
|                 | A                 | Input voltage                      |             |     |            |      |
| M.              | Output High       | • VDD33                            | VDD33-0.4   |     | VDD33+0.3  | V    |
| V <sub>OH</sub> | Voltage           | • VDD18                            | VDD18-0.2   | -   | VDD18+0.3  | V    |
|                 |                   | I <sub>OH</sub>   = 4~16 mA        |             |     |            |      |
|                 |                   | Input voltage                      |             |     |            |      |
| D.              | Input Pull-Up     | <ul> <li>VDD33</li> </ul>          | 40          | 75  | 190        | ΚΩ   |
| R <sub>PU</sub> | Resistance        | <ul> <li>VDD18</li> </ul>          | 10          | 50  | 100        | K12  |
|                 |                   | PU=high, PD=low                    |             |     |            |      |
|                 |                   | Input voltage                      |             |     |            |      |
| D               | Input Pull-Down   | <ul> <li>VDD33</li> </ul>          | 40          | 75  | 190        | ΚΩ   |
| $R_{PD}$        | Resistance        | <ul> <li>VDD18</li> </ul>          | 10          | 50  | 100        | K12  |
| 1               |                   | PU=low, PD=high                    |             |     |            |      |

Table 6 DC characteristics of 3.3V application



#### 4.4 XTAL oscillator

The table below lists the requirement for the XTAL.

| Parameter           | Value                         |     |
|---------------------|-------------------------------|-----|
| Frequency           | 24MHz, 25MHz, 26MHz and 40MHz | VA  |
| Frequency stability | ±10 ppm @ 25 °C               | Y 2 |

Table 7 XTAL oscillator requirement

#### 4.5 PMU Characteristics

| PARAMETER                | CONDITIONS                | PERFORMANCE |      |        |      |  |
|--------------------------|---------------------------|-------------|------|--------|------|--|
|                          |                           | MIN         | ТҮР  | MAX    | Unit |  |
| Switching regulator(     | Switching regulator(BUCK) |             |      |        |      |  |
| Input voltage            |                           | 2.97        | 3.3  | 3.63   | V    |  |
| Output voltage           |                           | 1.33        | 1.4  | 1.47   | V    |  |
| Output current           |                           | -           | -    | 800    | mA   |  |
| Quiescent current        |                           | <b>.</b>    | 150  | 200    | uA   |  |
| Efficiency               | 500mA load current        | -           | 82   | -      | %    |  |
| Over-current<br>Shutdown | lout=800mA                | 1.2*lout    | -    | 5*lout | mA   |  |
| Core LDO (CLDO)          |                           |             |      |        |      |  |
| Input voltage            |                           | 1.33        | 1.4  | 1.47   | V    |  |
| Output voltage           |                           | 0.8         | 1.05 | 1.2    | V    |  |
| Output current           |                           | =           | -    | 500    | mA   |  |
| Quiescent current        |                           | =           | 40   | 50     | uA   |  |
| PHY LDO                  |                           |             |      |        |      |  |
| Input voltage            |                           | 2.97        | 3.3  | 3.63   | V    |  |
| Output voltage           |                           | 1.7         | 1.8  | 1.9    | V    |  |
| Output current           |                           | -           | -    | 60     | mA   |  |
| Quiescent current        |                           | -           | 40   | 50     | uA   |  |

Table 8 PMU electrical characteristic

# 4.6 Thermal characteristics

 $\Theta_{JC}$  assumes that all the heat is dissipated through the top of the package, while  $\Psi_{Jt}$  assumes that the heat is dissipated through the top, sides, and the bottom of the package. Thus it's suggested to use  $\Psi_{Jt}$  to estimate the junction temperature.

| Symbol          | Description                                        | Performance |      |  |
|-----------------|----------------------------------------------------|-------------|------|--|
| Syllibol        | Symbol Description                                 | Typical     | Unit |  |
| \T <sub>1</sub> | Maximum Junction Temperature (Plastic Package)     | 125         | °C   |  |
| ОЈА             | Junction to ambient temperature thermal resistance | 22.67       | °C/W |  |
| ΘJC             | Junction to case temperature thermal resistance    | 9.28        | °C/W |  |

MediaTek Confidential

© 2018 - 2019 MediaTek Inc.

Page 16 of 25





| $\Psi_{Jt}$ | Junction to the package thermal resistance | 2.12 | °C/W |
|-------------|--------------------------------------------|------|------|

Note: JEDEC 51-7 system FR4 PCB size: 76.2x114.3mm (3"x4.5"), 4 layer.

#### Table 9 Thermal characteristics



# 5 Package specification

### 5.1 Pin Layout

MT7613BEN uses QFN package of with 9mm x 9mm dimension.



Figure 6 MT7613BEN Pin Layout



# 5.2 Pin Description

The section describes the pin functionality of MT7613BEN chip.

| THE SEC                            | ction describes the pin function | iality of WIT7013BEN CHIL               | ).    |        |               |
|------------------------------------|----------------------------------|-----------------------------------------|-------|--------|---------------|
| QFN                                | Pin Name                         | Pin description                         | PU/PD | 1/0    | Supply domain |
| Reset and cl                       | ocks                             |                                         | A Y   | 1      |               |
| 76                                 | SYSRST_B                         | External system reset active low        | PU    | Input  | DVDDIO        |
| 36                                 | хо                               | Crystal input or external clock input   | N/A   | Input  | AVDD33_XO     |
| 35                                 | хо_оит                           | XTAL buffered clock output              | N/A   | Output |               |
| UART                               |                                  |                                         |       |        |               |
| 73                                 | UART_RXD                         | UART receive                            | PU    | Input  | DVDDIO        |
| 74                                 | UART_TXD                         | UART transmit                           | N/A   | Output | DVDDIO        |
| PCM                                |                                  |                                         | 2     | •      |               |
| 68                                 | PCM_CLK                          | PCM interface clock                     | PD    | Input  | DVDDIO        |
| 69                                 | PCM_IN                           | PCM interface input data                | PD    | Input  | DVDDIO        |
| 70                                 | PCM_OUT                          | PCM interface output data               | N/A   | Output | DVDDIO        |
| 67                                 | PCM_SYNC                         | PCM interface sync                      | PD    | Input  | DVDDIO        |
| EPA TSSI                           | <u> </u>                         |                                         | •     | •      |               |
| 42                                 | PDET0                            | External PA TSSI input                  | N/A   | Output | DVDDIO_ANTSEL |
| 41                                 | PDET1                            | External PA TSSI input                  | N/A   | Output | DVDDIO_ANTSEL |
| 39                                 | PDET2                            | External PA TSSI input                  | N/A   | Output | DVDDIO_ANTSEL |
| 38                                 | PDET3                            | External PA TSSI input                  | N/A   | Output | DVDDIO_ANTSEL |
| Antenna Cor                        | ntrol                            |                                         |       |        |               |
| 29                                 | ANTSEL0                          | RF switch control 0                     | PD    | Input  | DVDDIO_ANTSEL |
| 30                                 | ANTSEL1                          | RF switch control 1                     | PD    | Input  | DVDDIO_ANTSEL |
| 33                                 | ANTSEL2                          | RF switch control 2                     | PD    | Input  | DVDDIO_ANTSEL |
| 34                                 | ANTSEL3                          | RF switch control 3                     | N/A   | Output | DVDDIO_ANTSEL |
| WIFI radio ii                      | nterface                         |                                         | •     | •      |               |
| 37,43,45,48,<br>50,52,55,57,<br>62 | AVDD33                           | RF 3.3v power supply                    | N/A   | Power  |               |
| 32,40,58,59,<br>60                 | AVDD14                           | RF 1.4v power supply                    | N/A   | Power  |               |
| 31                                 | AVDD18                           | RF 1.8v power supply                    | N/A   | Power  |               |
| 51                                 | WF0_RFIO                         | RF a-band RF port                       | N/A   | In/out |               |
| 44                                 | WF1_RFIO                         | RF a-band RF port                       | N/A   | In/out |               |
| 53                                 | WF0_LNA_EXT                      | RF a-band RF port                       | N/A   | In/out |               |
|                                    | •                                | i e e e e e e e e e e e e e e e e e e e |       | •      | •             |



| 46                 | WF1_LNA_EXT   | RF a-band RF port                | N/A | In/out |        |
|--------------------|---------------|----------------------------------|-----|--------|--------|
| 47,49,54,56,<br>61 | NC            |                                  |     | (      | 7      |
| PMU/BUCK           |               |                                  |     |        |        |
| 20                 | AVSS33_BUCK   | BUCK ground                      | N/A | Ground | _      |
| 19                 | LX            | BUCK output                      | N/A | Output |        |
| 18                 | AVDD33_BUCK   | BUCK power supply                | N/A | Input  | Y      |
| 17                 | VDD20NA       | BUCK internal circuit output cap | N/A | Output | 7      |
| 21                 | AVDD14_CLDO   | CLDO supply                      | N/A | Input  |        |
| 26                 | AVDD33_MISC   | PMU supply                       | N/A | Input  |        |
| 22                 | CLDO          | Core LDO output                  | N/A | Output |        |
| 25                 | PHYLDO        | PHY LDO 1.8V output              | N/A | Output |        |
| 24                 | VREF          |                                  | N/A | Ground |        |
| 23                 | TMOUT         | PMU monitor                      | N/A | Output |        |
| Miscellaneo        | us            |                                  |     | •      |        |
| 75                 | WIFI_INT_B    | WLAN host interrupt              | PU  | Input  | DVDDIO |
| 2                  | BGF_INT_B     | host interrupt                   | N/A | Output | DVDDIO |
| 1                  | PERST_N       | PCIe functional reset            | PU  | Input  | DVDDIO |
| 66                 | GPIO1         | GPIO1 in/out                     | PD  | Input  | DVDDIO |
| 64                 | GPIO2         | GPIO2 in/out                     | N/A | Output | DVDDIO |
| 63                 | GPIO3         | GPIO3 in/out                     | N/A | Output | DVDDIO |
| power suppl        | ies           |                                  |     |        |        |
| 72                 | DVDDIO        | Digital IO power input           | N/A | Power  |        |
| 27                 | DVDDIO_ANTSEL | Digital IO power input           | N/A | Power  |        |
| 16,28,65,71        | DVDD          | Digital CORE power input         | N/A | Power  |        |
| 8                  | GND           | Ground                           | N/A | Ground |        |

### Table 10 MT7613BEN common pin descriptions

| PCIE | PCIE interface |                                   |     |        |  |  |  |
|------|----------------|-----------------------------------|-----|--------|--|--|--|
| 5    | AVDD18_PCIE    | PCIe 1.8V power supply            | N/A | Power  |  |  |  |
| 7    | PCIE_TXN       | PCIe transmit differential pair   | N/A | Analog |  |  |  |
| 6    | PCIE_TXP       | PCIe transmit differential pair   | N/A | Analog |  |  |  |
| 11   | PCIE_RXN       | PCIe receive differential pair    | N/A | Analog |  |  |  |
| 10   | PCIE_RXP       | PCIe receive differential pair    | N/A | Analog |  |  |  |
| 9    | AVDD10_PCIE    | PCIe 1.05V power supply           | N/A | Power  |  |  |  |
| 3    | PCIE_CKRXP     | PCIe differential reference clock | N/A | Analog |  |  |  |
| 4    | PCIE_CKRXN     | PCIe differential reference clock | N/A | Analog |  |  |  |



| 15     | AVDD33 | 3.3V power supply | N/A | Power |  |
|--------|--------|-------------------|-----|-------|--|
| 14, 13 | NC     |                   |     |       |  |
| 12     | AVDD18 | 1.8V power supply | N/A | Power |  |

Table 11 MT7613BEN pin descriptions

### 5.3 Bootstrap

The section describes the bootstrap function. The chip modes are sensed from the device pin during power up. After chip reset, the pull configuration are stored in a register and determine the device operation mode.

| XTAL clock mode | GPIO3     | GPIO2     | Description      |
|-----------------|-----------|-----------|------------------|
| 24MHz           | Pull-down | Pull-up   | Uses 24MHz XTAL. |
| 25MHz           | Pull-up   | Pull-down | Uses 25MHz XTAL. |
| 26MHz           | Pull-up   | Pull-up   | Uses 26MHz XTAL. |
| 40MHz           | Pull-down | Pull-down | Uses 26MHz XTAL. |

Table 12 Bootstrap option – XTAL clock mode

| Chip mode   | PCM_OUT                  | Description                   |
|-------------|--------------------------|-------------------------------|
| Normal mode | Pull-down <sup>(1)</sup> | Chip operates in normal mode. |
| Test mode   | Pull-up                  | Chip operates in test mode.   |

Note 1: No external pull-down resistor is required because internal pull-down is active during power up.

Table 13 Bootstrap option – Chip mode

Pins PCM\_OUT, UART\_TXD, GPIO2 and GPIO3 are used for bootstrap. The system design should follow the following guideline:

- Those pins shall not be used as input functions because the signals from other device might affect the values sensed.
- Those pins shall not be used as an open-drain function because the pull-up resistor would affect the values sensed.

# 5.4 **IO Control Option**

MT7613 provides 16 configurable I/O functions to support diversified applications. The IO functions can be configured through the control register PINMUX\_SEL. It supports external front-end module on dual bands for high power requirement. Open drained IOs are available for WLAN LED. The most common configuration is listed in the table below.

| _ |                      |            |            |
|---|----------------------|------------|------------|
| 7 | Function 0 (default) | Function 1 | Function 2 |

MediaTek Confidential

© 2018 - 2019 MediaTek Inc.



| QFN pin name            | wire      | dir      | wire       | dir | wire     | dir |
|-------------------------|-----------|----------|------------|-----|----------|-----|
| SYSRST_B                | SYSRST_B  | -        | -          | -   | -        | 1   |
| BGF_INT_B               | CLK_REQ_N | 1/0      |            | 0   | GPIO[0]  | 1/0 |
| WIFI_INT_B              | WAKE_N    | 1/0      | LED0       | I/O | GPIO[1]  | 1/0 |
| UART_RXD                |           |          | LED1       | 1/0 | GPIO[2]  | 1/0 |
| UART_TXD                |           |          | -          | -   | GPIO[3]  | 1/0 |
| PCM_CLK                 |           |          | ANTSEL[8]  | 0   | GPIO[4]  | 1/0 |
| PCM_SYNC                |           |          | ANTSEL[9]  | 0   | GPIO[5]  | 1/0 |
| PCM_OUT                 |           |          | ANTSEL[10] | 0   | GPIO[6]  | 1/0 |
| PCM_IN                  |           |          | ANTSEL[11] | 0   | GPIO[7]  | 1/0 |
| GPIO0                   | PERST_N   | - 1      | ANTSEL[4]  | 0   | GPIO[8]  | 1/0 |
| GPIO1                   |           |          | ANTSEL[5]  | 0   | GPIO[9]  | 1/0 |
| GPIO2                   |           |          | ANTSEL[6]  | 0   | GPIO[10] | 1/0 |
| GPIO3                   |           |          | ANTSEL[7]  | 0   | GPIO[11] | 1/0 |
| ANTSELO (FLASH_SPI_SO)  | LED0      | 1/0      | ANTSEL[0]  | 0   | GPIO[12] | 1/0 |
| ANTSEL1 (FLASH_SPI_SI)  | EXT_32K   | D        | ANTSEL[1]  | 0   | GPIO[13] | 1/0 |
| ANTSEL2 (FLASH _SPI_CS) |           |          | ANTSEL[2]  | 0   | GPIO[14] | 1/0 |
| ANTSEL3 (FLASH _SPI_CK) |           | <i>y</i> | ANTSEL[3]  | 0   | GPIO[15] | 1/0 |

Table 14 IO Control Option

# 5.5 Package information





Figure 7 Package outline drawing

# 5.6 Ordering Information

| Part number | Package           | Operational temperature range |
|-------------|-------------------|-------------------------------|
| MT7613BEN   | 9x9x0.9 mm 76-QFN | -10~70°C                      |

**Table 15 Ordering information** 

# 5.7 Top marking



### **MEDIATEK**

MT7613BEN

DDDD-####

BBBBBBB BBBBBBB MT7613BEN : Part number DDDD : Date code

#### : Internal control code

BBBBBBB : Lot number

Figure 8 MT7613BEN Top Marking



#### **ESD CAUTION**

MT7613 is ESD (electrostatic discharge) sensitive device and may be damaged with ESD or spike voltage. Although MT7613 is with built-in ESD protection circuitry, please handle with care to avoid the permanent malfunction or the performance degradation.