

# MT7621DA Datasheet

Version: 0.2

Release date: 2018-11-26

© 2014 - 2018 MediaTek Inc.

This document contains information that is proprietary to MediaTek Inc.

Unauthorized reproduction or disclosure of this information in whole or in part is strictly prohibited.

Specifications are subject to change without notice.





#### **Overview**

The MT7621DA integrates a dual-core MIPS1004Kc (880MHz), HNAT/HQoS/ Samba/ VPN accelerators, 5-port GbE switch, RGMII, USB3.0, USB2.0, 3xPCIe, SD-XC. The powerful CPU with rich portfolio is suitable for 802.11ac, LTE cat4/5, edge, hotspot, VPN, AC (Access Control). It can also connect to touch-panel, ZigBee/Z-Wave for Internet Service Router and Home Security Gateway.

For the next generation router, MT7621DA provides several dedicated hardware engines to accelerate the NAT, QoS, Samba and VPN traffic. These accelerators relief the CPU for other upper layer applications.

#### Applications:

- Internet service router
- Wireless router
- Home security gateway
- NAS devices
- iNICs
- Switch control processor

#### **Features**

- Embedded MIPS1004Kc (880 MHz, Dual-Core)
  - 32 KB I-Cache and 32 KB D-Cache per core
- 256 KB L2 Cache (shared by Dual-Core)
- SMP capable
- Single processor operation configurable
- Gigabit Switch
  - 5 ports with full-line rate
  - 5-port 10/100/1000Mbps MDI transceivers
- One RGMII/MII interface
- Embedded DDR3-1200 128MBytes (KGD)
- SPI(2 chip select), NAND Flash(SLC), SDXC, eMMC(4 bits)
- USB3 x 1+ USB2 x 1 or USB2 x 2 (all host)
- PCle host x 3
- I2C, UART Lite x 3, JTAG, MDC, MDIO, GPIO
- VoIP support (I2S, PCM)
- Audio interface (SPDIF-Tx, I2S, PCM)
- Deliver the superb Samba performance via USB 2.0/USB 3.0/SD-XC

- HW storage accelerator
- HW NAT
- 2Gbps wired speed
- L2 bridge
- IPv4 routing, NAT, NAPT
- IPv6 routing, DS-Lite, 6RD, 6to4
- HW QoS
  - 16 hardware queues to guarantee the min/max bandwidth of each flow.
  - Seamlessly co-work with HW NAT engine.
  - 2Gbps wired speed.
- HW Crypto Engine
  - Deliver 400~500 Mbps IPSec throughput
- Green
  - Intelligent Clock Scaling (exclusive)
- Firmware: Linux 2.6 SDK, OpenWRT
- RGMII iNIC Driver: Linux 2.4/2.6

#### **Functional Block Diagram**



MediaTek Confidential

© 2014 - 2018 MediaTek Inc.

Page 2 of 50



# **Document Revision History**

| Revision | Date       | Author | Description                      |
|----------|------------|--------|----------------------------------|
| 0.1      | 2018-11-15 | KP Yen | Initial Release                  |
| 0.2      | 2018-11-26 | KP Yen | Preliminary release for customer |
|          |            |        |                                  |
|          |            |        |                                  |





## **Table of Contents**

| Ove | erview   |            |                                                | 2  |
|-----|----------|------------|------------------------------------------------|----|
| Fea | itures . |            |                                                | 2  |
| Fur | nctiona  | l Block I  | Diagram                                        | 2  |
| Doc | ument l  | Revision I | History                                        | 3  |
|     |          |            |                                                |    |
|     |          |            |                                                |    |
| 1   |          |            | es                                             |    |
|     | 1.1      |            | Core                                           |    |
|     |          | 1.1.1      | Overview                                       |    |
| _   |          | 1.1.2      | Features                                       |    |
| 2   | Pins     |            |                                                |    |
|     | 2.1      | Ball Ma    | ap (Top View)                                  | 9  |
|     | 2.2      |            | scriptions                                     |    |
|     | 2.3      | Pin Sha    | aring Schemes                                  | 19 |
|     |          | 2.3.1      | GPIO Pin Share Scheme                          | 19 |
|     |          | 2.3.2      | UART Pin Share Scheme                          | 20 |
|     |          | 2.3.3      | RGMII Pin Share Scheme                         | 21 |
|     |          | 2.3.4      | WDT_RST_MODE Pin Share Scheme                  | 21 |
|     |          | 2.3.5      | PERST_N Pin Share Scheme                       | 21 |
|     |          | 2.3.6      | NAND/SDXC/SPI Pin Share Scheme                 | 22 |
|     |          | 2.3.7      | Pin Share Function Description                 | 23 |
|     |          | 2.3.8      | xMII PHY/MAC Pin Mapping                       | 25 |
|     | 2.4      | Strappi    | ing Options                                    | 26 |
| 3   | Elec     | trical Ch  | haracteristics                                 | 27 |
|     | 3.1      | Absolu     | te Maximum Ratings                             | 27 |
|     | 3.2      | Recom      | nmended Operating Range                        | 27 |
|     | 3.3      | DC Cha     | aracteristics                                  | 28 |
|     | 3.4      | Therma     | al Characteristics                             | 28 |
|     | 3.5      | Curren     | t Consumption                                  | 29 |
|     | 3.6      | Storage    | e Conditions                                   | 29 |
|     | 3.7      | Externa    | al Xtal Specification                          | 29 |
|     | 3.8      | AC Ele     | ectrical Characteristics                       | 30 |
|     |          | 3.8.1      | RGMII Interface                                | 30 |
|     |          | 3.8.2      | MII Interface (25 Mhz)                         | 31 |
|     |          | 3.8.3      | RvMII Interface (PHY Mode MII Timing) (25 Mhz) | 32 |
|     |          | 3.8.4      | SPI Interface                                  | 33 |
|     |          | 3.8.5      | I2S Interface                                  | 34 |
|     |          |            |                                                |    |





|        |         | 3.8.6               | PCM Interface                                    | 35 |
|--------|---------|---------------------|--------------------------------------------------|----|
|        |         | 3.8.7               | I2C Interface                                    | 35 |
|        |         | 3.8.8               | SDIO Interface                                   | 36 |
|        |         | 3.8.9               | NAND Flash Interface (Samsung Compatible Device) | 37 |
|        |         | 3.8.10              | Power On Sequence                                |    |
| 4      | Pacl    | kage Info           | ormation                                         |    |
|        | 4.1     | Dimens              | sions - LFBGA (11.7 mm x 13.6 mm)                | 41 |
|        |         | 4.1.1               | Diagram Key                                      |    |
|        | 4.2     | Reflow              | Profile Guideline                                |    |
|        | 4.3     | Top Ma              | ırking                                           | 43 |
|        | 4.4     | Orderin             | g Information                                    | 44 |
| 5      | Abb     | reviation           | 。<br>IS                                          | 45 |
| •      | 7100    | · O V I d ( I O ) I |                                                  |    |
|        |         |                     |                                                  |    |
| Tic    | ts of   | Tables              | and Figures                                      |    |
|        |         |                     | tures                                            | 7  |
|        |         |                     | uies                                             |    |
|        |         |                     | iption                                           |    |
| Table  | e 2-3 ( | 3PIO Pin            | Share                                            | 19 |
|        |         |                     | Pin Share                                        |    |
|        |         |                     | Pin Share                                        |    |
|        |         |                     | Pin Share                                        |    |
|        |         |                     | n Share<br>T Pin Share                           |    |
|        |         |                     | N Pin Share                                      |    |
|        |         |                     | in Share                                         |    |
|        |         |                     | g                                                |    |
|        |         |                     | Maximum Ratings                                  |    |
|        |         |                     | ended Operating Range                            |    |
|        |         |                     | acteristics                                      |    |
|        |         |                     | Characteristics                                  |    |
|        |         |                     | Ktal Specifications                              |    |
|        |         |                     | erface Diagram Key                               |    |
|        |         |                     | ace Diagram Keyerface Diagram Key                |    |
|        |         |                     | rface Diagram Keyface Diagram Key                |    |
|        |         |                     | face Diagram Keyface Diagram Key                 |    |
|        |         |                     | erface Diagram Key                               |    |
|        |         |                     | face Diagram Key                                 |    |
|        |         |                     | terface Diagram Key                              |    |
| Table  | e 3-15  | NAND In             | nterface Diagram Key                             | 38 |
|        |         |                     | N Sequence Diagram Key                           |    |
| Table  | e 4-1 F | Package I           | Diagram Key                                      | 42 |
| Fiau   | re 2-1  | MII → M             | 1II PHY                                          | 25 |
|        |         |                     | MII MAC                                          |    |
| i iuii | U Z-Z   | I VIVIII /          | 19111 1917 14                                    |    |





| Figure 2-3 RGMII → RGMII PHY                | 25 |
|---------------------------------------------|----|
| Figure 2-4 RGMII→ RGMII MAC                 | 25 |
| Figure 3-1 RGMII Timing                     |    |
| Figure 3-2 MII Timing                       |    |
| Figure 3-3 RvMII Timing                     |    |
| Figure 3-4 SPI Timing                       |    |
| Figure 3-5 I2S Timing                       | 34 |
| Figure 3-6 PCM Timing                       |    |
| Figure 3-7 I2C Timing                       |    |
| Figure 3-8 SDIO Timing                      |    |
| Figure 3-9 NAND Flash Command Timing        | 37 |
| Figure 3-10 NAND Flash Address Latch Timing | 37 |
| Figure 3-11 NAND Flash Write Timing         | 38 |
| Figure 3-12 NAND Flash Read Timing          |    |
| Figure 3-13 Power ON Sequence               | 40 |
| Figure 4-1 Package Dimension                | 41 |
| Figure 4-2 Reflow profile                   | 43 |
| Figure 4-3 Top marking                      | 43 |



## **1** Main Features

The following table covers the main features offered by the MT7621DA. Overall, the MT7621DA supports the requirements of a high-level AP/router, and a number of interfaces together with a large RAM capacity.

Table 1-1 Main Features

| Features         | MT7621DA                                                                             |
|------------------|--------------------------------------------------------------------------------------|
| CPU              | MIPS1004Kc (880 MHz, Dual Core)                                                      |
| I-Cache, D-Cache | 32 KB, 32 KB                                                                         |
| L2 Cache         | 256KB                                                                                |
| HNAT/HQoS        | HQoS 16 queues<br>HNAT 2 Gbps forwarding<br>(IPv4, IPv6 routing, DS-Lite, 6RD, 6to4) |
| Memory           | Embedded DDR3-1200 128MB (KGD)                                                       |
| NAND             | Small page 512-Byte (max 512 Mbit)<br>Large page 2k-Byte (max 8 Gbit)                |
| SPI Flash        | 3B addr mode (max 128 Mbit)<br>4B addr mode (max 512 Mbit)                           |
| SD<br>eMMC       | SD-XC class 10 (max 128 GByte)<br>4-bit eMMC (max 8 GByte)                           |
| PCle             | 3                                                                                    |
| USB              | USB3 x 1+ USB2 x 1 or USB2 x 2                                                       |
| Ethernet         | 5-port GSW + RGMII(1)                                                                |
| 12S              | 1                                                                                    |
| PCM              | 1                                                                                    |
| I2C              | 1                                                                                    |
| SPDIF-Tx         | 1                                                                                    |
| UART Lite        | 3                                                                                    |
| JTAG             | 1                                                                                    |
| Package          | LFBGA 11.7 mm x 13.6 mm                                                              |



#### 1.1 Switch Core

#### 1.1.1 Overview

MT7621DA switch is a highly integrated Ethernet switch with high performance and non-blocking transmission. It includes a 5-port Gigabit Ethernet MAC and a 5-port Gigabit Ethernet PHY for Dumb and Smart Switch applications. MT7621DA enables an advanced power-saving feature to meet the market requirement. MediaTek's industry-leading techniques provide customers with the most cost-competitive and lowest power consumption Ethernet product in the industry.

#### 1.1.2 Features

- 5-port 10/100/1000Mbps MDI transceivers
- Accessible MAC address table with 2048 entries and auto aging and learning capabilities
- Programmable aging timer for MAC address table
- Supports programmable 1518/1536/1552 and 9K Jumbo frame length
- Supports SVL and IVL with 8 filtering database
- Supports RSTP and MSTP
- Supports 802.1X
- Supports 4K VLAN entries
- Supports VLAN ID tag and un-tag options for each port
- Supports double tagging VLAN
- Supports hardware port isolation
- Supports 8 priority queues per port
- Supports SP, WFQ, and SP+WFQ latency scheduler
- Supports Max-Min bandwidth scheduler
- Supports ingress and egress rate control
- Supports 64 sets of ACL rules
- Supports IPv4 and IPv6 multicast frames hardware forwarding
- Supports 40 MIB counters per port
- Supports Loop detection indicator
- Supports Broadcast/Multicast/Unknown frames storm suppression
- 10Base-T, 10Base-Te, 100Base-TX, and 1000Base-T compliant Transceivers
- Compliant with IEEE 802.3 Auto-Negotiation
- Supports 1 LED per GEPHY port
- Supports short-cable power saving
- Integrated MDI resistors





**MEDIATEK** 

**Pins** 

## 2.1 Ball Map (Top View)

## Table 2-1 Ball Map

|    | 1                | 2                     | 3                     | 4                     | 5                     | 6                     | 7                     | 8                     | 9                     | 10                    | 11                    | 12                    | 13                    | 14                    | 15               | 16                    | 17               | 18            |    |
|----|------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|------------------|-----------------------|------------------|---------------|----|
| Α  | GND              | NC                    | NC                    |                       | NC                    |                       | NC                    |                       | GND                   |                       | NC                    |                       | NC                    |                       | NC               | NC                    | NC               | GND           | Α  |
| В  | DDRTES<br>T      | NC                    | GND                   | NC                    | NC                    | NC                    | NC               | NC                    | NC               | NC            | В  |
| С  | ND_D6            | NC                    |                       | GND                   | NC                    | GND                   | NC                    | NC                    | NC                    | NC                    | NC                    | NC                    | GND                   | NC                    | NC               | NC                    | NC               | NC            | С  |
| D  | ND_D4            | ND_D5                 | ND_D7                 | GND                   | GND                   | DVDD_D<br>DRIO        | DVDD_D<br>DRIO        | GND                   | NC                    | GND                   | NC                    | DVDD_D<br>DRIO        | NC                    | NC                    | NC               | NC                    | NC               |               | D  |
| E  |                  | ND_D2                 | ND_D1                 | ND_D3                 | GND                   | DVDD_D<br>DRIO        | DVDD_D<br>DRIO        | GND                   | GND                   | GND                   | NC                    | GND                   | NC                    | NC                    | NC               | AVDD33<br>_MEMPL<br>L | TP_MEM<br>PLL    | TN_MEM<br>PLL | E  |
| F  | ND_RB_<br>N      | ND_D0                 | ND_RE_<br>N           | ND_WP                 | GND                   | GND                   | DVDDK                 | DVDDK                 | GND                   | GND                   | DVDD_D<br>DRIO        | DVDD_D<br>DRIO        | AVSS33<br>_MEMPL<br>L | GND                   | DVDD33_I<br>O_4  | JTCLK                 | JTRST_<br>N      |               | F  |
| G  |                  | ND_CS_<br>N           | ND_CLE                | ND_WE_<br>N           | ND_ALE                | GND                   | GND                   | DVDDK                 | GND                   | GND                   | GND                   | DVDDK                 | GND                   | PERST_<br>N           | WDT_RST<br>_N    | JTDI                  | JTDO             | JTMS          | G  |
| Н  | TXD3             | TXD2                  | RXD3                  | RXD2                  | CTS3_N                | DVDD33<br>_IO_2       | GND                   | GND                   | DVDDK                 | GND                   | DVDDK                 | GND                   | PCIE_C<br>KN0         | PCIE_C<br>KP0         | GND              | PCIE_TX<br>P0         | N0               |               | Н  |
| J  | AVDD12<br>_SSUSB | GND                   | RTS2_N                | RTS3_N                | CTS2_N                | _IO_1                 | GND                   | DVDDK                 | GND                   | DVDDK                 | GND                   | GND                   | GND                   | GND                   | GND              | PCIE_R<br>XN0         | XP0              | AVDD12<br>_PE | J  |
| K  | USB_DM<br>_1P    | _1P                   | GND                   | AVDD33<br>_SSUSB      | AVDD33<br>_USB        | AVDD33<br>_XDRV       | GND                   | GND                   | GND                   | GND                   | DVDDK                 | GND                   | PCIE_C<br>KP1         | PCIE_C<br>KN1         | GND              | PCIE_R<br>XN1         | PCIE_R<br>XP1    | DOIE TV       | K  |
| L  |                  | SSUSB_<br>VRT         | GND                   | GND                   | GND                   | GND<br>DVDD G         | GND                   | GND                   | GND                   | CBG_AV<br>OUTP        | CBG_AV<br>OUTN        | GND                   | GND                   | GND                   | GND              | CBG_VR<br>T           | N1               | PCIE_TX<br>P1 | L  |
| M  | SSUSB_<br>TXN    | SSUSB_<br>TXP         | GND                   | USB_DM                | USB_DP                | E1_VRE<br>F           | DVDD_G<br>E1_IO       | DVDD_G<br>E1_IO       | GND                   | GND                   | GND                   | GND                   | PCIE_C<br>KP2         | PCIE_C<br>KN2         | GND              | GND                   | PCIE_R<br>XP2    | PCIE_R<br>XN2 | M  |
| N  |                  | SSUSB_<br>RXP         | SSUSB_<br>RXN         | GND                   | GND                   | AVDD10<br>_AFE_P<br>0 |                       | AVDD10<br>_AFE_P<br>2 |                       | DVDD_K<br>_1          | AVDD33<br>_PE         | GND                   | GND                   | GND                   | GND              | PCIE_TX<br>P2         | PCIE_TX<br>N2    |               | N  |
| Р  | GND              | GND                   | GND                   | GND                   | GND                   | AVDD10<br>_AFE_P<br>1 | GND                   | AVDD10<br>_AFE_P<br>3 | GND                   | DVDD_K<br>_1          | AVDD33<br>_XPTL       | GPIO0                 | I2C_SCL<br>K          | I2C_SD                | GND              | GND                   | XPTL_XI          | XPTL_X<br>O   | Р  |
| R  | GND              | VP_B_P<br>0           | ESW_TX<br>VN_B_P<br>0 | GND                   | ESW_TX<br>VN_A_P<br>0 | AVDD10                | GND                   | AVDD10<br>_AFE_P<br>4 | GND                   | DVDD_K<br>_1          | DVDD33<br>_IO_3       | PORST_<br>N           | RXD1                  | TXD1                  | GND              | GND                   | GE2_RX<br>CLK    |               | R  |
| Т  |                  | VP_C_P<br>0           | ESW_TX<br>VN_C_P<br>0 | VP_A_P<br>1           | ESW_TX<br>VP_A_P<br>0 | GND                   | GND                   | GND                   | GND                   | DVDD_K<br>_1          | DVDD_G<br>E2_IO       | ESW_DB<br>G_B         | SCL                   | GND                   | MDC              | GE2_RX<br>DV          | GE2_RX<br>D0     | GE2_RX<br>D1  | Т  |
| U  |                  | ESW_TX<br>VN_D_P<br>0 | GND                   | ESW_TX<br>VN_A_P<br>1 |                       |                       |                       |                       |                       |                       | DVDD_G<br>E2_IO       | DVDD33<br>_IO_4       | DVDD33<br>_IO_4       | GND                   | MDIO             | GE2_RX<br>D2          | GE2_RX<br>D3     |               | U  |
| V  |                  | VP_B_P<br>1           | ESW_TX<br>VN_B_P<br>1 | GND                   | ESW_AT<br>EST         | GND                   | G_I                   | ESW_DB<br>G_O         | GND                   | ESW_TX<br>VP_D_P<br>3 | GND                   | GND                   | GND                   |                       |                  | GE2_TX<br>EN          | GND              | GE2_TX<br>CLK | ٧  |
| w  | VP_C_P<br>1      | ESW_TX<br>VN_C_P<br>1 | VN_B_P<br>2           | AVSS33<br>_VBG        | ESW_RE<br>XT          | VP_C_P<br>2           | VP_D_P                | VP_A_P                | ESW_TX<br>VP_B_P<br>3 | VN_D_P<br>3           | GND                   | ESW_TX<br>VN_B_P<br>4 | GND                   | ESW_TX<br>VN_D_P<br>4 | ESW_P2_<br>LED_0 | ESW_DT<br>EST         | GE2_TX<br>D1     | GE2_TX<br>D0  | w  |
| Υ  |                  | VN_D_P<br>1           | ESW_TX<br>VP_B_P<br>2 |                       |                       | ESW_TX<br>VN_C_P<br>2 | ESW_TX<br>VN_D_P<br>2 |                       | ESW_TX<br>VN_B_P<br>3 | VP_C_P<br>3           | VN_A_P<br>4           | VP_B_P<br>4           | 4                     | VP_D_P                | ESW_P4_<br>LED_0 | ESW_P1<br>_LED_0      | GE2_TX<br>D3     | GE2_TX<br>D2  | Υ  |
| AA | GND              |                       | ESW_TX<br>VN_A_P<br>2 |                       |                       | GND                   |                       | GND                   |                       | ESW_TX<br>VN_C_P<br>3 | ESW_TX<br>VP_A_P<br>4 |                       | ESW_TX<br>VP_C_P<br>4 |                       | ESW_P3_<br>LED_0 |                       | ESW_P0<br>_LED_0 | GND           | AA |
|    | 1                | 2                     | 3                     | 4                     | 5                     | 6                     | 7                     | 8                     | 9                     | 10                    | 11                    | 12                    | 13                    | 14                    | 15               | 16                    | 17               | 18            |    |





## 2.2 Pin Descriptions

Table 2-2 Pin Description

| Pin  | Name     | Туре     | Driving | Description                     |
|------|----------|----------|---------|---------------------------------|
| GPIO |          |          |         |                                 |
| P12  | GPIO0    | O, IPU   | 4 mA    | GPO0 (output only)              |
| UART |          |          |         |                                 |
| R13  | RXD1     | I, IPU   | 4 mA    | UART Lite RX Data               |
| R14  | TXD1     | O, IPU   | 4 mA    | UART Lite TX Data               |
| H4   | RXD2     | I, IPD   | 4 mA    | UART RX Data                    |
| H2   | TXD2     | O, IPD   | 4 mA    | UART TX Data                    |
| J5   | CTS2_N   | I, IPD   | 4 mA    | UART Clear To Send              |
| J3   | RTS2_N   | O, IPD   | 4 mA    | UART Request To Send            |
| НЗ   | RXD3     | I, IPD   | 4 mA    | UART RX Data                    |
| H1   | TXD3     | O, IPD   | 4 mA    | UART TX Data                    |
| H5   | CTS3_N   | I, IPD   | 4 mA    | UART Clear To Send              |
| J4   | RTS3_N   | O, IPD   | 4 mA    | UART Request To Send            |
| JTAG |          | ,        |         |                                 |
| G17  | JTDO     | O, IPD   | 4 mA    | JTAG Data Output                |
| G16  | JTDI     | I/O, IPD | 4 mA    | JTAG Data Input                 |
| G18  | JTMS     | I/O, IPD | 4 mA    | JTAG Mode Select                |
| F16  | JTCLK    | I/O, IPD | 4 mA    | JTAG Clock                      |
| F17  | JTRST_N  | I/O, IPU | 4 mA    | JTAG Target Reset               |
| I2C  |          |          |         |                                 |
| P13  | I2C_SCLK | I/O, IPD | 4 mA    | I2C Clock                       |
| P14  | I2C_SD   | O, IPD   | 4 mA    | I2C Data                        |
| NAND |          |          |         |                                 |
| G2   | ND_CS_N  | O, IPU   | 4 mA    | NAND Flash Chip Select          |
| F3   | ND_RE_N  | O, IPU   | 4 mA    | NAND Flash Read Enable          |
| G4   | ND_WE_N  | O, IPU   | 4 mA    | NAND Flash Write Enable         |
| F4   | ND_WP    | 0        | 6 mA    | NAND Flash Write Protect        |
| G3   | ND_CLE   | 0        | 6 mA    | NAND Flash Command Latch Enable |
| G5   | ND_ALE   | 0        | 6 mA    | NAND Flash ALE Latch Enable     |
| F1   | ND_RB_N  | I        | 6 mA    | NAND Flash Ready/Busy           |
| F2   | ND_D0    | I/O      | 6 mA    | NAND Flash Data0                |



| Pin          | Name                | Туре     | Driving | Description                                                                                                   |
|--------------|---------------------|----------|---------|---------------------------------------------------------------------------------------------------------------|
| E3           | ND_D1               | I/O      | 6 mA    | NAND Flash Data1                                                                                              |
| E2           | ND_D2               | I/O      | 6 mA    | NAND Flash Data2                                                                                              |
| E4           | ND_D3               | I/O      | 6 mA    | NAND Flash Data3                                                                                              |
| D1           | ND_D4               | I/O, IPU | 4 mA    | NAND Flash Data4                                                                                              |
| D2           | ND_D5               | I/O, IPU | 4 mA    | NAND Flash Data5                                                                                              |
| C1           | ND_D6               | I/O, IPU | 4 mA    | NAND Flash Data6                                                                                              |
| D3           | ND_D7               | I/O, IPU | 4 mA    | NAND Flash Data7                                                                                              |
| RGMII/MII (  | (3.3 V)             |          |         |                                                                                                               |
| R17          | GE2_RXCLK           | I/O      | 12 mA   | RGMII2 Rx Clock                                                                                               |
| T16          | GE2_RXDV            | I        | 12 mA   | RGMII2 Rx Data Valid                                                                                          |
| T17          | GE2_RXD0            | I        | 12 mA   | RGMII2 Rx Data bit #0                                                                                         |
| T18          | GE2_RXD1            | I        | 12 mA   | RGMII2 Rx Data bit #1                                                                                         |
| U16          | GE2_RXD2            | I        | 12 mA   | RGMII2 Rx Data bit #2                                                                                         |
| U17          | GE2_RXD3            | I        | 12 mA   | RGMII2 Rx Data bit #3                                                                                         |
| V18          | GE2_TXCLK           | I/O      | 12 mA   | RGMII2 Tx Clock                                                                                               |
| V16          | GE2_TXEN            | О        | 12 mA   | RGMII2 Tx Data Valid                                                                                          |
| W18          | GE2_TXD0            | О        | 12 mA   | RGMII2 Tx Data bit #0                                                                                         |
| W17          | GE2_TXD1            | О        | 12 mA   | RGMII2 Tx Data bit #1                                                                                         |
| Y18          | GE2_TXD2            | О        | 12 mA   | RGMII2 Tx Data bit #2                                                                                         |
| Y17          | GE2_TXD3            | О        | 12 mA   | RGMII2 Tx Data bit #3                                                                                         |
| PHY Manage   | ement ( 3.3 V)      |          |         |                                                                                                               |
| T15          | MDC                 | 0        | 6 mA    | PHY Management Clock. Note: While RGMII/MII connects to external PHY, this pin is MDC. Else, it should be NC. |
| U15          | MDIO                | I/O      | 6 mA    | PHY Management Data. Note: While RGMII/MII connects to external PHY, this pin is MDIO. Else, it should be NC. |
| 5-Port GiGa( | 10/100/1000) Switch |          |         |                                                                                                               |
| AA17         | ESW_P0_LED_0        | I/O      | 4 mA    | Port #0 PHY LED indicators                                                                                    |
| W16          | ESW_DTEST           | I/O      | 4 mA    | Digital test                                                                                                  |
| Y16          | ESW_P1_LED_0        | I/O      | 4 mA    | Port #1 PHY LED indicators                                                                                    |
| W15          | ESW_P2_LED_0        | I/O      | 4 mA    | Port #2 PHY LED indicators                                                                                    |
| AA15         | ESW_P3_LED_0        | I/O      | 4 mA    | Port #3 PHY LED indicators                                                                                    |
| Y15          | ESW_P4_LED_0        | I/O      | 4 mA    | Port #4 PHY LED indicators                                                                                    |



| Pin | Name              | Туре | Driving | Description                                                                     |
|-----|-------------------|------|---------|---------------------------------------------------------------------------------|
| W5  | ESW_REXT          | A    |         | Band gap resistor which is connected to AVSS33_BG through a 24kΩ (±1%) resistor |
| V5  | ESW_ATEST         | A    |         | Analog test                                                                     |
| R5  | ESW_TXVN_A_<br>P0 | A    |         | Port #0 MDI Transceivers                                                        |
| R3  | ESW_TXVN_B_<br>P0 | A    |         | Port #0 MDI Transceivers                                                        |
| Т3  | ESW_TXVN_C_<br>P0 | A    |         | Port #0 MDI Transceivers                                                        |
| U2  | ESW_TXVN_D_<br>P0 | A    |         | Port #0 MDI Transceivers                                                        |
| T5  | ESW_TXVP_A_P<br>0 | A    |         | Port #0 MDI Transceivers                                                        |
| R2  | ESW_TXVP_B_P<br>0 | A    |         | Port #0 MDI Transceivers                                                        |
| T2  | ESW_TXVP_C_<br>P0 | A    |         | Port #0 MDI Transceivers                                                        |
| U1  | ESW_TXVP_D_<br>P0 | A    |         | Port #0 MDI Transceivers                                                        |
| U4  | ESW_TXVN_A_<br>P1 | A    |         | Port #1 MDI Transceivers                                                        |
| V3  | ESW_TXVN_B_<br>P1 | A    |         | Port #1 MDI Transceivers                                                        |
| W2  | ESW_TXVN_C_<br>P1 | A    |         | Port #1 MDI Transceivers                                                        |
| Y2  | ESW_TXVN_D_<br>P1 | A    |         | Port #1 MDI Transceivers                                                        |
| T4  | ESW_TXVP_A_P<br>1 | A    |         | Port #1 MDI Transceivers                                                        |
| V2  | ESW_TXVP_B_P<br>1 | A    |         | Port #1 MDI Transceivers                                                        |
| W1  | ESW_TXVP_C_<br>P1 | A    |         | Port #1 MDI Transceivers                                                        |
| Y1  | ESW_TXVP_D_<br>P1 | A    |         | Port #1 MDI Transceivers                                                        |
| AA3 | ESW_TXVN_A_<br>P2 | A    |         | Port #2 MDI Transceivers                                                        |



| Pin  | Name              | Туре | Driving | Description               |
|------|-------------------|------|---------|---------------------------|
|      | ESW_TXVN_B_       | A    |         | Port #2 MDI Transceivers  |
| W3   | P2                |      |         |                           |
|      | ESW_TXVN_C_       | A    |         | Port #2 MDI Transceivers  |
| Y6   | P2                |      |         |                           |
|      | ESW_TXVN_D_       | A    |         | Port #2 MDI Transceivers  |
| Y7   | P2                |      |         |                           |
|      | ESW_TXVP_A_P      | A    |         | Port #2 MDI Transceivers  |
| AA2  | 2                 |      |         |                           |
|      | ESW_TXVP_B_P      | A    |         | Port #2 MDI Transceivers  |
| Y3   | 2                 |      |         |                           |
|      | ESW_TXVP_C_       | A    |         | Port #2 MDI Transceivers  |
| W6   | P2                |      |         |                           |
| \A/= | ESW_TXVP_D_       | A    |         | Port #2 MDI Transceivers  |
| W7   | P2                |      |         |                           |
| Vo   | ESW_TXVN_A_       | A    |         | Port #3 MDI Transceivers  |
| Y8   | P3                |      |         |                           |
| Y9   | ESW_TXVN_B_<br>P3 | A    |         | Port #3 MDI Transceivers  |
| 19   | ESW_TXVN_C_       |      |         | D 403 DX 5                |
| AA10 | P3                | A    |         | Port #3 MDI Transceivers  |
| 7000 | ESW_TXVN_D_       | A    |         | Port #3 MDI Transceivers  |
| W10  | P3                | A    |         | Port #3 MDI Transceivers  |
|      | ESW_TXVP_A_P      | A    |         | Port #3 MDI Transceivers  |
| W8   | 3                 | 71   |         | Tott #3 WIST Transcervers |
|      | ESW_TXVP_B_P      | A    |         | Port #3 MDI Transceivers  |
| W9   | 3                 | 11   |         | 1 of the Manager Class    |
|      | ESW_TXVP_C_       | A    |         | Port #3 MDI Transceivers  |
| Y10  | P3                |      |         |                           |
|      | ESW_TXVP_D_       | A    |         | Port #3 MDI Transceivers  |
| V10  | P3                |      |         |                           |
|      | ESW_TXVN_A_       | A    |         | Port #4 MDI Transceivers  |
| Y11  | P4                |      |         |                           |
|      | ESW_TXVN_B_       | A    |         | Port #4 MDI Transceivers  |
| W12  | P4                |      |         |                           |
|      | ESW_TXVN_C_       | A    |         | Port #4 MDI Transceivers  |
| Y13  | P4                |      |         |                           |
|      | ESW_TXVN_D_       | A    |         | Port #4 MDI Transceivers  |
| W14  | P4                |      |         |                           |



| AA11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Pin   | Name         | Туре   | Driving  | Description                        |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------|--------|----------|------------------------------------|
| ESW_TXVP_B_P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |       | ESW_TXVP_A_P | A      |          | Port #4 MDI Transceivers           |
| Y12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | AA11  |              |        |          |                                    |
| ESW_TXVP_C_   A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       |              | A      |          | Port #4 MDI Transceivers           |
| AA13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Y12   |              |        |          |                                    |
| SSW_TXVP_D_   A   Port #4 MDI Transceivers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ΛΛ13  |              | A      |          | Port #4 MDI Transceivers           |
| Y14         P4         Debug pin           V7         ESW_DBG_O         O         Debug pin           T12         ESW_DBG_B         I         Debug pin           PCIE           G14         PERST_N         O, IPU         4 mA         PICe reset.           H13         PCIE_CKN0         O         PCIe0 reference clock (negative)           H14         PCIE_CKP0         O         PCIe0 reference clock (positive)           H17         PCIE_TXN0         O         PCIe0 differential transmit TX -           H16         PCIE_TXP0         O         PCIe0 differential transmit TX +           H16         PCIE_RXN0         I         PCIe0 differential receive RX -           J17         PCIE_RXN0         I         PCIe0 differential receive RX -           K14         PCIE_CKN1         O         PCIe1 reference clock (negative)           K13         PCIE_CKN1         O         PCIe1 reference clock (positive)           L17         PCIE_TXN1         O         PCIe1 differential transmit TX -           L18         PCIE_TXN1         O         PCIe1 differential receive RX -           K17         PCIE_RXN1         I         PCIe1 differential receive RX -           K17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | AA 13 |              | Δ.     |          | D. 4 #A MIDLE                      |
| V7         ESW_DBG_I         I         Debug pin           V8         ESW_DBG_O         O         Debug pin           T12         ESW_DBG_B         I         Debug pin           PCIE           ESW_DBG_B           I         Debug pin           PCIE           ESW_DBG_B           I         Debug pin           PCIE           DESW_DESW_DESW_DESW_DESW_DESW_DESW_DESW_                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Y14   |              | A      |          | Port #4 MIDI Transceivers          |
| V8         ESW_DBG_O         O         Debug pin           T12         ESW_DBG_B         I         Debug pin           PCIE           614         PERST_N         O, IPU         4 mA         PICe reset.           H13         PCIE_CKN0         O         PCIe0 reference clock (negative)           H14         PCIE_CKP0         O         PCIe0 differential transmit TX -           H17         PCIE_TXN0         O         PCIe0 differential transmit TX -           H16         PCIE_TXP0         O         PCIe0 differential transmit TX -           H16         PCIE_RXN0         I         PCIe0 differential receive RX -           J17         PCIE_RXN0         I         PCIe0 differential receive RX -           K14         PCIE_CKN1         O         PCIe1 reference clock (negative)           K13         PCIE_CKP1         O         PCIe1 reference clock (positive)           L17         PCIE_TXN1         O         PCIe1 differential transmit TX -           L18         PCIE_TXP1         O         PCIe1 differential receive RX -           K16         PCIE_RXN1         I         PCIe1 differential receive RX -           K17         PCIE_RXP1         I         PCIe2 differential receive RX - <td>V7</td> <td>ESW_DBG_I</td> <td>I</td> <td></td> <td>Debug pin</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | V7    | ESW_DBG_I    | I      |          | Debug pin                          |
| T12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | V8    | ESW_DBG_O    |        |          |                                    |
| PCIE           G14         PERST_N         O, IPU         4 mA         PICe reset.           H13         PCIE_CKN0         O         PCIe0 reference clock (negative)           H14         PCIE_CKP0         O         PCIe0 reference clock (positive)           H17         PCIE_TXN0         O         PCIe0 differential transmit TX -           H16         PCIE_TXP0         O         PCIe0 differential transmit TX +           J16         PCIE_RXN0         I         PCIe0 differential receive RX -           J17         PCIE_RXP0         I         PCIe0 differential receive RX -           K14         PCIE_CKN1         O         PCIe1 reference clock (negative)           K13         PCIE_CKN1         O         PCIe1 reference clock (positive)           L17         PCIE_TXN1         O         PCIe1 differential transmit TX -           L18         PCIE_TXP1         O         PCIe1 differential receive RX -           K16         PCIE_RXN1         I         PCIe1 differential receive RX -           K17         PCIE_RXP1         I         PCIe2 reference clock (negative)           M13         PCIE_CKP2         O         PCIe2 reference clock (positive)           M14         PCIE_TXN2         O <td< td=""><td>T12</td><td>ESW_DBG_B</td><td></td><td></td><td></td></td<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | T12   | ESW_DBG_B    |        |          |                                    |
| PERST_N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | PCIe  |              |        |          | - 10.00                            |
| H13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |       | PERST N      | O. IPU | 4 mA     | PICe reset.                        |
| H14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | H13   | +            | -      |          |                                    |
| H17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | H14   | _            |        |          |                                    |
| H16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | H17   |              |        |          | *                                  |
| December 2015   December 201 |       | +            |        |          |                                    |
| Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | J16   | _            | I      |          | PCIe0 differential receive RX -    |
| K14 PCIE_CKN1 O PCIe1 reference clock (negative)  K13 PCIE_CKP1 O PCIe1 reference clock (positive)  L17 PCIE_TXN1 O PCIe1 differential transmit TX -  L18 PCIE_TXP1 O PCIe1 differential transmit TX+  K16 PCIE_RXN1 I PCIe1 differential receive RX -  K17 PCIE_RXP1 I PCIe1 differential receive RX +  M14 PCIE_CKN2 O PCIe2 reference clock (negative)  M13 PCIE_CKP2 O PCIe2 reference clock (positive)  N17 PCIE_TXN2 O PCIe2 differential transmit TX -  N16 PCIE_TXP2 O PCIe2 differential transmit TX+  M18 PCIE_RXN2 I PCIe2 differential receive RX -  M17 PCIE_RXP2 I PCIe2 differential receive RX +  USB  L2 SSUSB_VRT I/O USB Port0 reference pin (USB3.0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | J17   | _            | I      |          |                                    |
| K13         PCIE_CKP1         O         PCIe1 reference clock (positive)           L17         PCIE_TXN1         O         PCIe1 differential transmit TX -           L18         PCIE_TXP1         O         PCIe1 differential transmit TX +           K16         PCIE_RXN1         I         PCIe1 differential receive RX -           K17         PCIE_RXP1         I         PCIe1 differential receive RX +           M14         PCIE_CKN2         O         PCIe2 reference clock (negative)           M13         PCIE_CKP2         O         PCIe2 reference clock (positive)           N17         PCIE_TXN2         O         PCIe2 differential transmit TX -           N16         PCIE_TXP2         O         PCIe2 differential transmit TX +           M18         PCIE_RXN2         I         PCIe2 differential receive RX -           M17         PCIE_RXP2         I         PCIe2 differential receive RX +           USB           L2         SSUSB_VRT         I/O         USB Port0 reference pin (USB3.0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | K14   | _            | 0      |          |                                    |
| L17 PCIE_TXN1 O PCIe1 differential transmit TX -  L18 PCIE_TXP1 O PCIe1 differential transmit TX +  K16 PCIE_RXN1 I PCIe1 differential receive RX -  K17 PCIE_RXP1 I PCIe1 differential receive RX +  M14 PCIE_CKN2 O PCIe2 reference clock (negative)  M13 PCIE_CKP2 O PCIe2 reference clock (positive)  N17 PCIE_TXN2 O PCIe2 differential transmit TX -  N16 PCIE_TXP2 O PCIe2 differential transmit TX +  M18 PCIE_RXN2 I PCIe2 differential receive RX -  M17 PCIE_RXP2 I PCIe2 differential receive RX +  USB  L2 SSUSB_VRT I/O USB Port0 reference pin (USB3.0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | K13   | _            |        |          |                                    |
| L18 PCIE_TXP1 O PCIe1 differential transmit TX+  K16 PCIE_RXN1 I PCIe1 differential receive RX -  K17 PCIE_RXP1 I PCIe1 differential receive RX +  M14 PCIE_CKN2 O PCIe2 reference clock (negative)  M13 PCIE_CKP2 O PCIe2 reference clock (positive)  N17 PCIE_TXN2 O PCIe2 differential transmit TX -  N16 PCIE_TXP2 O PCIe2 differential transmit TX+  M18 PCIE_RXN2 I PCIe2 differential receive RX -  M17 PCIE_RXP2 I PCIe2 differential receive RX +  USB  L2 SSUSB_VRT I/O USB Port0 reference pin (USB3.0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | L17   | PCIE_TXN1    | О      |          | -                                  |
| K16 PCIE_RXN1 I PCIe1 differential receive RX - K17 PCIE_RXP1 I PCIe1 differential receive RX +  M14 PCIE_CKN2 O PCIe2 reference clock (negative)  M13 PCIE_CKP2 O PCIe2 reference clock (positive)  N17 PCIE_TXN2 O PCIe2 differential transmit TX -  N16 PCIE_TXP2 O PCIe2 differential transmit TX+  M18 PCIE_RXN2 I PCIe2 differential receive RX -  M17 PCIE_RXP2 I PCIe2 differential receive RX +  USB  L2 SSUSB_VRT I/O USB Port0 reference pin (USB3.0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | L18   | <del>-</del> | О      |          | PCIe1 differential transmit TX+    |
| M14 PCIE_CKN2 O PCIe2 reference clock (negative)  M13 PCIE_CKP2 O PCIe2 reference clock (positive)  N17 PCIE_TXN2 O PCIe2 differential transmit TX -  N16 PCIE_TXP2 O PCIe2 differential transmit TX+  M18 PCIE_RXN2 I PCIe2 differential receive RX -  M17 PCIE_RXP2 I PCIe2 differential receive RX +  USB  L2 SSUSB_VRT I/O USB Port0 reference pin (USB3.0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | K16   | _            | I      |          | PCIe1 differential receive RX -    |
| M14 PCIE_CKN2 O PCIe2 reference clock (negative)  M13 PCIE_CKP2 O PCIe2 reference clock (positive)  N17 PCIE_TXN2 O PCIe2 differential transmit TX -  N16 PCIE_TXP2 O PCIe2 differential transmit TX+  M18 PCIE_RXN2 I PCIe2 differential receive RX -  M17 PCIE_RXP2 I PCIe2 differential receive RX +  USB  L2 SSUSB_VRT I/O USB Port0 reference pin (USB3.0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | K17   | PCIE RXP1    | I      |          | PCIe1 differential receive RX +    |
| M13 PCIE_CKP2 O PCIe2 reference clock (positive)  N17 PCIE_TXN2 O PCIe2 differential transmit TX -  N16 PCIE_TXP2 O PCIe2 differential transmit TX+  M18 PCIE_RXN2 I PCIe2 differential receive RX -  M17 PCIE_RXP2 I PCIe2 differential receive RX +  USB  L2 SSUSB_VRT I/O USB Port0 reference pin (USB3.0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | M14   | PCIE_CKN2    | О      |          | PCIe2 reference clock (negative)   |
| N17 PCIE_TXN2 O PCIe2 differential transmit TX -  N16 PCIE_TXP2 O PCIe2 differential transmit TX +  M18 PCIE_RXN2 I PCIe2 differential receive RX -  M17 PCIE_RXP2 I PCIe2 differential receive RX +  USB  L2 SSUSB_VRT I/O USB Port0 reference pin (USB3.0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | M13   |              | О      |          |                                    |
| M18         PCIE_RXN2         I         PCIe2 differential receive RX -           M17         PCIE_RXP2         I         PCIe2 differential receive RX +           USB         USB_VRT         I/O         USB Port0 reference pin (USB3.0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | N17   | PCIE_TXN2    | О      |          |                                    |
| M18         PCIE_RXN2         I         PCIe2 differential receive RX -           M17         PCIE_RXP2         I         PCIe2 differential receive RX +           USB         USB_VRT         I/O         USB Port0 reference pin (USB3.0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | N16   | _            | О      |          |                                    |
| M17         PCIE_RXP2         I         PCIe2 differential receive RX +           USB         USB_VRT         I/O         USB Port0 reference pin (USB3.0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | M18   | _            | I      |          | PCIe2 differential receive RX -    |
| L2 SSUSB_VRT I/O USB Port0 reference pin (USB3.0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | M17   |              | I      |          | PCIe2 differential receive RX +    |
| L2 SSUSB_VRT I/O USB Port0 reference pin (USB3.0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | USB   | 1            |        | <u> </u> | 1                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       | SSUSB_VRT    | I/O    |          | USB Port0 reference pin (USB3.0)   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | N3    | SSUSB_RXN    | I/O    |          | USB Port0 SS data pin RX- (USB3.0) |



| Pin                                             | Name                  | Type   | Driving | Description                                                                |
|-------------------------------------------------|-----------------------|--------|---------|----------------------------------------------------------------------------|
| N2                                              | SSUSB_RXP             | I/O    |         | USB Port0 SS data pin RX+ (USB3.0)                                         |
| M1                                              | SSUSB_TXN             | I/O    |         | USB Port0 SS data pin TX- (USB3.0)                                         |
| M2                                              | SSUSB_TXP             | I/O    |         | USB Port0 SS data pin TX+ (USB3.0)                                         |
| M4                                              | USB_DM_P0             | I/O    |         | USB Port0 HS/FS/LS data pin Data- (USB3.0)                                 |
| M5                                              | USB_DP_P0             | I/O    |         | USB Port0 HS/FS/LS data pin Data+ (USB3.0)                                 |
| K1                                              | USB_DM_P1             | I/O    |         | USB Port1 data pin Data- (USB2.0)                                          |
| K2                                              | USB_DP_P1             | I/O    |         | USB Port1 data pin Data+ (USB2.0)                                          |
| DDR                                             |                       |        |         |                                                                            |
| B1                                              | DDRTEST               | A      |         | DDR Test                                                                   |
| XTAL                                            |                       | •      |         |                                                                            |
| P17                                             | XPTL_XI               | I      |         | XTAL clock input                                                           |
| P18                                             | XPTL_XO               | 0      |         | XTAL clock output (for single-end mode, this pin will be XTAL clock input) |
| Misc                                            |                       |        |         |                                                                            |
| R12                                             | PORST_N               | I      |         | Power on reset                                                             |
| G15                                             | WDT_RST_N             | O, IPU | 4 mA    | Watchdog reset                                                             |
| L16                                             | CBG_VRT               | A      |         | 24K 1% accurate resistor                                                   |
| L11                                             | CBG_AVOUTN            | A      |         | CBG test                                                                   |
| L10                                             | CBG_AVOUTP            | A      |         | CBG test                                                                   |
| E18                                             | TN_MEMPLL             | A      |         | PLL test                                                                   |
| E17                                             | TP_MEMPLL             | A      |         | PLL test                                                                   |
| T13                                             | SCL                   | I/O    |         | SCAN                                                                       |
| Power                                           | l                     | 1      |         |                                                                            |
| J6, H6,<br>R11, U12,<br>U13, F15                | DVDD33_IO_1/2/<br>3/4 | P      |         | 3.3 V digital I/O power supply                                             |
| F7, F8, G8,<br>J8, H9,<br>J10, H11,<br>K11, G12 | DVDDK                 | P      |         | 1.1 V digital SOC core power supply                                        |
| N10, P10,<br>R10, T10                           | DVDD_K_1              |        |         | 1.0 V digital ESW core power supply                                        |
| C3                                              | DVDD_VREF             | P      |         | 0.75V/0.9 V reference voltage power supply for DDR3/DDR2                   |



| Pin                                    | Name                      | Туре | Driving | Description                                        |
|----------------------------------------|---------------------------|------|---------|----------------------------------------------------|
| D6, D7,<br>D12, E7,<br>E6, F11,<br>F12 | DVDD_DDRIO                | P    |         | 1.5 V/1.8 V power supply for DDR3/DDR2             |
| M6                                     | DVDD_GE1_VR<br>EF         | P    |         | 0.75V/0.9 V reference voltage power supply for GE1 |
| M7, M8                                 | DVDD_GE1_IO               | P    |         | 1.5V/1.8V power supply for GE1                     |
| T11, U11                               | DVDD_GE2_IO               | P    |         | 2.5V/3.3V power supply for GE2                     |
| R6                                     | AVDD10                    | P    |         | 1.0V analog ESW power supply                       |
| N6, P6,<br>N8, P8, R8                  | AVDD10_AFE_P<br>0/1/2/3/4 | P    |         | 1.0V analog ESW power supply                       |
| J18                                    | AVDD12_PE                 | P    |         | 1.2V analog PCIe power supply                      |
| J1                                     | AVDD12_SSUSB              | P    |         | 1.2V analog USB power supply                       |
| U5, U6,<br>U7, U9,<br>U10              | AVDD33_LD_P0/<br>1/2/3/4  | P    |         | 3.3V analog ESW power supply                       |
| E16                                    | AVDD33_MEMP<br>LL         | P    |         | 3.3V analog PLL power supply                       |
| N11                                    | AVDD33_PE                 | P    |         | 3.3V analog PCIe power supply                      |
| U8                                     | AVDD33_PLL_1              | P    |         | 3.3V analog ESW power supply                       |
| K4                                     | AVDD33_SSUSB              | P    |         | 3.3V analog USB power supply                       |
| K5                                     | AVDD33_USB                | P    |         | 3.3V analog USB power supply                       |
| K6                                     | AVDD33_XDRV               | P    |         | 3.3V analog XTAL drive power supply                |
| P11                                    | AVDD33_XPTL               | P    |         | 3.3V analog XTAL power supply                      |
| Ground                                 |                           |      |         |                                                    |
| F13                                    | AVSS33_MEMPL<br>L         | G    |         |                                                    |
| W4                                     | AVSS33_VBG                | G    |         |                                                    |



| Pin                     | Name | Туре | Driving | Description |
|-------------------------|------|------|---------|-------------|
| A1, A18,                | GND  | G    |         | Ground      |
| A9, AA1,                |      |      |         |             |
| AA18, AA6,              |      |      |         |             |
| AA8, B11,               |      |      |         |             |
| C13, C4, C6,            |      |      |         |             |
| D10, D4,                |      |      |         |             |
| D5, D8,                 |      |      |         |             |
| E10, E5,                |      |      |         |             |
| E8, E9, F10,            |      |      |         |             |
| E12 F14, F5,            |      |      |         |             |
| F6, F9, G10,            |      |      |         |             |
| G13, G6,                |      |      |         |             |
| G7, G9,                 |      |      |         |             |
| G11, H10,<br>H12, H15,  |      |      |         |             |
| H7, H8, J11,            |      |      |         |             |
| J12, J13,               |      |      |         |             |
| J14, J15, J2,           |      |      |         |             |
| J7, J9, K10,            |      |      |         |             |
| K12, K15,               |      |      |         |             |
| K3, K6, K7,             |      |      |         |             |
| K8, K9,                 |      |      |         |             |
| L12, L13,               |      |      |         |             |
| L14, L15,               |      |      |         |             |
| L3, L4, L5,             |      |      |         |             |
| L6, L7, L8,             |      |      |         |             |
| L9, M10,                |      |      |         |             |
| M11, M12,               |      |      |         |             |
| M15, M16,<br>M3, M9,    |      |      |         |             |
| N12, N13,               |      |      |         |             |
| N14, N15,               |      |      |         |             |
| N4, N5, P1,             |      |      |         |             |
| P15, P16,               |      |      |         |             |
| P2, P3, P4,             |      |      |         |             |
| P5, P7, P9,             |      |      |         |             |
| R1, R15,                |      |      |         |             |
| R16, R4, R7,            |      |      |         |             |
| R9, T14, T6,            |      |      |         |             |
| T7, T8, T9,             |      |      |         |             |
| U14, U3,                |      |      |         |             |
| V11, V12,               |      |      |         |             |
| V13, V17,               |      |      |         |             |
| V4, V6, V9,<br>W11, W13 |      |      |         |             |
| Not Connected           | d    |      |         |             |



| Pin           | Name | Туре | Driving | Description |
|---------------|------|------|---------|-------------|
| A2, A3, A5,   | NC   | NC   |         |             |
| A7, A11,      |      |      |         |             |
| A13, A15,     |      |      |         |             |
| A16, A17,     |      |      |         |             |
| B2, B3, B4,   |      |      |         |             |
| B5, B6, B7,   |      |      |         |             |
| B8, B9,       |      |      |         |             |
| B10, B12,     |      |      |         |             |
| B13, B14,     |      |      |         |             |
| B15, B16,     |      |      |         |             |
| B17, B18,     |      |      |         |             |
| C2, C5, C7,   |      |      |         |             |
| C8, C9,       |      |      |         |             |
| C10, C11,     |      |      |         |             |
| C12, C14,     |      |      |         |             |
| C15, C16,     |      |      |         |             |
| C17, C18,     |      |      |         |             |
| D9, D11,      |      |      |         |             |
| D13, D14,     |      |      |         |             |
| D15, D16,     |      |      |         |             |
| D17, E11,     |      |      |         |             |
| E13, E14,     |      |      |         |             |
| E15           |      |      |         |             |
| Total: 346 ba | lls  |      |         |             |

## NOTE:

IPD: Internal pull-downIPU: Internal pull-upIO: Bi-directionalIPU: Power

I: Input G: Ground

O: Output NC: Not connected



## 2.3 Pin Sharing Schemes

Some pins are shared with GPIO to provide maximum flexibility for system designers. The MT7621DA provides up to 49 GPIO pins. Users can configure SYSCFG and GPIOMODE registers in the System Control block to specify the pin function, or they can use the registers specified below. For more information, see the Programmer's Guide. Unless specified explicitly, all the GPIO pins are in input mode after reset.

## 2.3.1 **GPIO Pin Share Scheme**

#### Table 2-3 GPIO Pin Share

| Pin Group | Normal Mode | GPIO Mode | Strap Mode   |
|-----------|-------------|-----------|--------------|
| GPIO      | GPIO0       | GPO#0     | CHIP_MODE[0] |
| UART      | RXD1        | GPIO#1    |              |
|           | TXD1        | GPIO#2    | CHIP_MODE[1] |
| I2C       | I2C_SD      | GPIO#3    |              |
|           | I2C_SCLK    | GPIO#4    |              |
| UART      | RTS3_N      | GPIO#5    | CHIP_MODE[2] |
|           | CTS3_N      | GPIO#6    |              |
|           | TXD3        | GPIO#7    |              |
|           | RXD3        | GPIO#8    |              |
| UART      | RTS2_N      | GPIO#9    | CHIP_MODE[3] |
|           | CTS2_N      | GPIO#10   |              |
|           | TXD2        | GPIO#11   | DRAM_TYPE    |
|           | RXD2        | GPIO#12   |              |
| JTAG      | JTDO        | GPIO#13   |              |
|           | JTDI        | GPIO#14   |              |
|           | JTMS        | GPIO#15   |              |
|           | JTCLK       | GPIO#16   |              |
|           | JTRST_N     | GPIO#17   |              |
| WDT_RST_N | WDT_RST_N   | GPIO#18   |              |
| PCIe      | PERST_N     | GPIO#19   | OCP_RATIO    |
| GE2       | GE2_TXD0    | GPIO#22   |              |
|           | GE2_TXD1    | GPIO#23   |              |
|           | GE2_TXD2    | GPIO#24   |              |
|           | GE2_TXD3    | GPIO#25   |              |
|           | GE2_TXEN    | GPIO#26   |              |

| Pin Group | Normal Mode | GPIO Mode | Strap Mode   |
|-----------|-------------|-----------|--------------|
|           | GE2_TXCLK   | GPIO#27   |              |
|           | GE2_RXD0    | GPIO#28   |              |
|           | GE2_RXD1    | GPIO#29   |              |
|           | GE2_RXD2    | GPIO#30   |              |
|           | GE2_RXD3    | GPIO#31   |              |
|           | GE2_RXDV    | GPIO#32   |              |
|           | GE2_RXCLK   | GPIO#33   |              |
| NAND      | ND_CS_N     | GPIO#34   | XTAL_MODE[1] |
|           | ND_WE_N     | GPIO#35   | XTAL_MODE[2] |
|           | ND_RE_N     | GPIO#36   | DRAM_FROM_EE |
|           | ND_D4       | GPIO#37   |              |
|           | ND_D5       | GPIO#38   |              |
|           | ND_D6       | GPIO#39   |              |
|           | ND_D7       | GPIO#40   |              |
|           | ND_WP       | GPIO#41   |              |
|           | ND_RB_N     | GPIO#42   |              |
|           | ND_CLE      | GPIO#43   |              |
|           | ND_ALE      | GPIO#44   |              |
|           | ND_D0       | GPIO#45   |              |
|           | ND_D1       | GPIO#46   |              |
|           | ND_D2       | GPIO#47   |              |
|           | ND_D3       | GPIO#48   |              |

## 2.3.2 UART Pin Share Scheme

#### Table 2-4 UART\_1 Pin Share

| Pin Name | 0    | 1      |
|----------|------|--------|
| RXD1     | TXD1 | GPIO#1 |
| TXD1     | RXD1 | GPIO#2 |

Note: Controlled by the UART1\_MODE register.

#### Table 2-5 UART\_2 Pin Share

| Pin Name | 0      | 1       | 2       | 3       |
|----------|--------|---------|---------|---------|
| RTS2_N   | RTS2_N | GPIO#9  | PCM_DTX | GPIO#9  |
| CTS2_N   | CTS2_N | GPIO#10 | PCM_DRX | GPIO#10 |

| Pin Name | 0    | 1       | 2       | 3        |
|----------|------|---------|---------|----------|
| TXD2     | TXD2 | GPIO#11 | PCM_CLK | SPDIF_TX |
| RXD2     | RXD2 | GPIO#12 | PCM_FS  | GPIO#12  |

Note: Controlled by the UART2\_MODE register.

#### Table 2-6 UART\_3 Pin Share

| Pin Name | 0      | 1      | 2       | 3        |
|----------|--------|--------|---------|----------|
| RTS3_N   | RTS3_N | GPIO#5 | I2S_SDO | SPDIF_TX |
| CTS3_N   | CTS3_N | GPIO#6 | I2S_CLK | GPIO#6   |
| TXD3     | TXD3   | GPIO#7 | I2S_WS  | GPIO#7   |
| RXD3     | RXD3   | GPIO#8 | I2S_SDI | GPIO#8   |

Note: Controlled by the UART3\_MODE register.

#### 2.3.3 RGMII Pin Share Scheme

#### Table 2-7 RGMII Pin Share

| Pin Name      | 0             | 1             |
|---------------|---------------|---------------|
| GE2_RXCLK     | GE2_RXCLK     | GPIO#33       |
| GE2_RXDV      | GE2_RXDV      | GPIO#32       |
| GE2_RXD0 to 3 | GE2_RXD0 to 3 | GPIO#28 to 31 |
| GE2_TXCLK     | GE2_TXCLK     | GPIO#27       |
| GE2_TXEN      | GE2_TXEN      | GPIO#26       |
| GE2_TXD0 to 3 | GE2_TXD0 to 3 | GPIO#22 to 25 |

Note: Controlled by the RGMII2\_MODE register.

## 2.3.4 WDT RST MODE Pin Share Scheme

#### Table 2-8 WDT\_RST Pin Share

| Pin Name  | 0         | 1       | 2, 3        |
|-----------|-----------|---------|-------------|
| WDT_RST_N | WDT_RST_N | GPIO#18 | REFCLK0_OUT |

Note: Controlled by the WDT\_RST\_MODE register.

## 2.3.5 PERST\_N Pin Share Scheme

#### Table 2-9 PERST N Pin Share

| Pin Name | 0       | 1       | 2, 3        |
|----------|---------|---------|-------------|
| PERST_N  | PERST_N | GPIO#19 | REFCLK0_OUT |

Note: Controlled by the PERST\_MODE register.





## 2.3.6 NAND/SDXC/SPI Pin Share Scheme

Table 2-10 NAND Pin Share

| Pin Name | 0        | 1       | 2, 3    |
|----------|----------|---------|---------|
| ND_WP    | SD_WP    | GPIO#41 | ND_WP   |
| ND_RB_N  | SD_CLK   | GPIO#42 | ND_RB_N |
| ND_CLE   | SD_CD    | GPIO#43 | ND_CLE  |
| ND_ALE   | SD_CMD   | GPIO#44 | ND_ALE  |
| ND_D0    | SD_DATA0 | GPIO#45 | ND_D0   |
| ND_D1    | SD_DATA1 | GPIO#46 | ND_D1   |
| ND_D2    | SD_DATA2 | GPIO#47 | ND_D2   |
| ND_D3    | SD_DATA3 | GPIO#48 | ND_D3   |

Note: Controlled by the SDXC\_MODE register.

| Pin Name | 0        | 1       | 2, 3    |
|----------|----------|---------|---------|
| ND_CS_N  | SPI_CS0  | GPIO#34 | ND_CS_N |
| ND_WE_N  | SPI_CS1  | GPIO#35 | ND_WE_N |
| ND_RE_N  | SPI_CLK  | GPIO#36 | ND_RE_N |
| ND_D4    | SPI_MISO | GPIO#37 | ND_D4   |
| ND_D5    | SPI_MOSI | GPIO#38 | ND_D5   |
| ND_D6    | SPI_WP   | GPIO#39 | ND_D6   |
| ND_D7    | SPI_HOLD | GPIO#40 | ND_D7   |

Note: Controlled by the SPI\_MODE register.





## 2.3.7 Pin Share Function Description

| Pin Name | I/O | Pin Share Function description                                                                                                                                                                     |
|----------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCMDTX   | 0   | PCM Data Transmit                                                                                                                                                                                  |
|          |     | DATA signal sent from the PCM host to the external codec.                                                                                                                                          |
| PCMDRX   | I   | PCM Data Receive                                                                                                                                                                                   |
|          |     | DATA signal sent from the external codec to the PCM host.                                                                                                                                          |
| PCMCLK   | I/O | PCM Clock                                                                                                                                                                                          |
|          |     | The clock signal can be generated by the PCM host (Output direction), or provided by an external clock (input direction). The clock frequency should match the slot configuration of the PCM host. |
|          |     | e.g. 4 slots, PCM clock out/in should be 256 kHz.                                                                                                                                                  |
|          |     | 8 slots, PCM clock out/in should be 512 kHz.                                                                                                                                                       |
|          |     | 16 slots, PCM clock out/in should be 1.024 MHz.                                                                                                                                                    |
|          |     | 32 slots, PCM clock out/in should be 2.048 MHz. 64 slots, PCM clock out/in should be 4.096 MHz.                                                                                                    |
|          |     | 128 slots, PCM clock out/in should be 8.192 MHz.                                                                                                                                                   |
| PCMFS    | I/O | PCM SYNC signal.                                                                                                                                                                                   |
|          |     | In our design, the direction of this signal is independent of the direction of PCMCLK. Its direction and mode is configurable.                                                                     |
| I2SSDI   | I   | I <sup>2</sup> S Data input                                                                                                                                                                        |
| I2SSDO   | 0   | I <sup>2</sup> S Data output                                                                                                                                                                       |
| I2SWS    | I/O | I <sup>2</sup> S Channel Selection (or Word selection) In master mode the pin data direction is set to output, in slave mode it is set to input.                                                   |
| I2SCLK   | I/O | I <sup>2</sup> S clock                                                                                                                                                                             |
|          |     | In master mode the pin data direction is set to output, in slave mode it is set to input.                                                                                                          |
| SD_WP    | I   | SDXC write protect                                                                                                                                                                                 |
| SD_CLK   | 0   | SDXC clock                                                                                                                                                                                         |
| SD_CD    | I   | SDXC card detection                                                                                                                                                                                |
| SD_CMD   | I/O | SDXC command / Bus state                                                                                                                                                                           |
| SD_DATA0 | I/O | SDXC DATA line bit 0                                                                                                                                                                               |
| SD_DATA1 | I/O | SDXC DATA line bit 1                                                                                                                                                                               |
| SD_DATA2 | I/O | SDXC DATA line bit 2                                                                                                                                                                               |
| SD_DATA3 | I/O | SDXC DATA line bit 3                                                                                                                                                                               |
| SPI_CS0  | 0   | SPI chip select 0                                                                                                                                                                                  |





| Pin Name | I/O | Pin Share Function description |
|----------|-----|--------------------------------|
| SPI_CS1  | 0   | SPI chip select 1              |
| SPI_CLK  | 0   | SPI clock                      |
| SPI_MISO | I/O | Master input/Slave output      |
| SPI_MOSI | I/O | Master output/Slave input      |
| SPI_WP   | 0   | GPO function                   |
| SPI_HOLD | 0   | GPO function                   |
| SPDIF_TX | 0   | SPDIF transmit                 |



## 2.3.8 xMII PHY/MAC Pin Mapping



Figure 2-1 MII → MII PHY



Figure 2-2 RvMII → MII MAC



Figure 2-3 RGMII → RGMII PHY



Figure 2-4 RGMII→ RGMII MAC



## 2.4 Strapping Options

Table 2-11 Strapping

| Pin Name | Strapping Name           |                                                  |                                                       |                  | Description                                 |  |  |  |
|----------|--------------------------|--------------------------------------------------|-------------------------------------------------------|------------------|---------------------------------------------|--|--|--|
| ND_RE_N  | DRAM_FROM_EE             | Vá                                               | alidate                                               | at iNIC mode     | or Boot from NAND.                          |  |  |  |
|          |                          | 0:                                               | 0: DRAM/PLL configuration from EEPROM                 |                  |                                             |  |  |  |
|          |                          | 1:                                               | 1: DRAM configuration from Auto Detect <sup>[2]</sup> |                  |                                             |  |  |  |
| {ND_WE_N | XTAL_MODE <sup>[1]</sup> | 0:                                               | Reser                                                 | ved              |                                             |  |  |  |
| ,ND_CS_N |                          | 1:                                               | 1: Reserved                                           |                  |                                             |  |  |  |
| , MDC}   |                          |                                                  | Reser                                                 |                  |                                             |  |  |  |
|          |                          |                                                  |                                                       | tz, Self Oscilla |                                             |  |  |  |
|          |                          |                                                  |                                                       | Hz, Single end   | •                                           |  |  |  |
|          |                          |                                                  |                                                       | Hz, differential | input                                       |  |  |  |
|          |                          | -                                                | Reser                                                 |                  |                                             |  |  |  |
|          |                          |                                                  | Reser                                                 | ved              |                                             |  |  |  |
| PERST_N  | OCP_RATIO                | _                                                | 0: 1:3 <sup>[2]</sup>                                 |                  |                                             |  |  |  |
|          |                          | 1:                                               | 1: 1:4                                                |                  |                                             |  |  |  |
| TXD2     | DRAM_TYPE                | 0: DDR3 <sup>[2]</sup>                           |                                                       |                  |                                             |  |  |  |
|          |                          | 1:                                               | Reser                                                 | ved              |                                             |  |  |  |
| {RTS2_N, | CHIP_MODE[3:0]           |                                                  |                                                       |                  |                                             |  |  |  |
| RTS3_N,  |                          |                                                  |                                                       | Mode             | Description                                 |  |  |  |
| TXD1,    |                          |                                                  | 0                                                     | N/A              | N/A                                         |  |  |  |
| GPIO0}   |                          |                                                  | 1                                                     | Normal           | Boot from ROM (NAND page 2k+64 bytes)       |  |  |  |
|          |                          |                                                  | 2                                                     | Normal           | Boot from SPI 3-byte address <sup>[2]</sup> |  |  |  |
|          |                          |                                                  | 3                                                     | Nomal            | Boot from SPI 4-byte address                |  |  |  |
|          |                          |                                                  | 4                                                     | iNIC RGMII       | Boot from ROM                               |  |  |  |
|          |                          |                                                  | 5                                                     | iNIC MII         | Boot from ROM                               |  |  |  |
|          |                          |                                                  | 6                                                     | iNIC RVMII       | Boot from ROM                               |  |  |  |
|          |                          |                                                  | 7                                                     | INIC PHY         | Boot from ROM                               |  |  |  |
|          |                          |                                                  | 8                                                     | N/A              | N/A                                         |  |  |  |
|          |                          |                                                  | 9                                                     | Normal           | Boot from internal SRAM                     |  |  |  |
|          |                          |                                                  | 10                                                    | Normal           | Boot from ROM (NAND page 2k+128 bytes)      |  |  |  |
|          |                          |                                                  | 11 Normal Boot from ROM (NAND page 4k+128             |                  |                                             |  |  |  |
|          |                          | ]                                                |                                                       | · tomai          | bytes)                                      |  |  |  |
|          |                          | 12 Normal Boot from ROM (NAND page 4k+224 bytes) |                                                       |                  |                                             |  |  |  |
|          |                          | [                                                | 13                                                    | Debug            | Engineer debug                              |  |  |  |
|          |                          |                                                  | 14 N/A N/A                                            |                  |                                             |  |  |  |
|          |                          | 15 N/A N/A                                       |                                                       |                  |                                             |  |  |  |

Note: 1. The XPTL\_XO will be XTAL clock input pin while XTAL\_MODE is single-end mode.

2. MT7621DA embedded DDR3 KGD, DDR3 reference board setting.



## **3** Electrical Characteristics

## 3.1 Absolute Maximum Ratings

Table 3-1 Absolute Maximum Ratings

| Symbol           | Parameter                  | Min  | Тур | Max   | Unit |
|------------------|----------------------------|------|-----|-------|------|
| VDD33            | DC supply voltage for IO   | -0.2 | -   | 3.6   | V    |
| VDD15            | DC supply voltage for DDR3 | -0.4 | -   | 1.975 | V    |
| VDD12            | DC supply voltage for core | -0.2 | -   | 1.32  | V    |
| VDD11            | DC supply voltage for core | -0.2 | -   | 1.21  | V    |
| VDD10            | DC supply voltage for core | -0.3 | -   | 1.15  | V    |
| $V_{ESD}$        | ESD protection (HBM)       | -    | -   | 2000  | V    |
| T <sub>STG</sub> | Storage temperature        | -40  | -   | 150   | °C   |

## 3.2 Recommended Operating Range

Table 3-2 Recommended Operating Range

| Symbol | Parameter                        | Min   | Тур  | Max   | Unit |
|--------|----------------------------------|-------|------|-------|------|
| VDD33  | DC supply voltage for IO         | 3.14  | 3.3  | 3.46  | V    |
| VDD15  | DC supply voltage for DDR3       | 1.425 | 1.5  | 1.575 | V    |
| VDD12  | DC supply voltage for core       | 1.1   | 1.2  | 1.26  | V    |
| VDD11  | DC supply voltage for core       | 1.09  | 1.15 | 1.21  | V    |
| VDD10  | DC supply voltage for core       | 0.95  | 1.0  | 1.10  | V    |
| Та     | Ambient temperature for MT7621DA | -20   | -    | 55    | °C   |



## 3.3 DC Characteristics

Table 3-3 DC Characteristics

| Symbol   | Parameter                  | Min  | Тур | Max  | Unit |
|----------|----------------------------|------|-----|------|------|
| VIL      | Input low voltage          | -0.3 | -   | 8.0  | V    |
| $V_{IH}$ | Input high voltage         | 2.0  | -   | 3.63 | V    |
| VoL      | Output low voltage         | -    | -   | 0.4  | V    |
| $V_{OH}$ | Output high voltage        | 2.4  | -   | -    | V    |
| Rpu      | Input pull-up resistance   | 40   | 75  | 190  | ΚΩ   |
| $R_PD$   | Input pull-down resistance | 40   | 75  | 190  | ΚΩ   |

## 3.4 Thermal Characteristics

Thermal characteristics when stationary, without an external heat sink in an air-conditioned environment.

**Table 3-4 Thermal Characteristics** 

| Symbol        | I Description                                              |       | nance |
|---------------|------------------------------------------------------------|-------|-------|
| Syllibol      |                                                            |       | Unit  |
| TJ            | Maximum junction temperature (Plastic Package)             | 125   | °C    |
| $\theta_{JA}$ | Thermal Resistance for JEDEC 2L system PCB                 | 30.37 | °C/W  |
| $\theta$ JA   | Thermal Resistance for JEDEC 4L system PCB                 | 25.34 | °C/W  |
| Өлс           | Thermal Resistance for JEDEC system PCB                    | 7.16  | °C/W  |
| $\psi_{Jt}$   | Thermal Characterization parameter for JEDEC 2L system PCB | 4.19  | °C/W  |
| $\psi_{Jt}$   | Thermal Characterization parameter for JEDEC 4L system PCB | 3.52  | °C/W  |

Note: JEDEC 51-9 system FR4 PCB size: 101.5x114.5mm (4"x4.5")



## 3.5 Current Consumption

Please check with application note.

## 3.6 Storage Conditions

The calculated shelf life in a sealed bag is 12 months if stored between 0 °C and 40 °C at less than 90% relative humidity (RH). After the bag is opened, devices that are subjected to solder reflow or other high temperature processes must be handled in the following manner:

- Mounted within 168 hours of factory conditions, i.e. < 30 °C at 60% RH.</li>
- Storage humidity needs to maintained at < 10% RH.</li>
- Baking is necessary if the customer exposes the component to air for over 168 hrs, baking conditions: 125
   °C for 8 hrs.

## 3.7 External Xtal Specification

#### Table 3-5 External Xtal Specifications

| Frequency        | 40 Mhz     |
|------------------|------------|
| Frequency offset | +/-20 ppm  |
| Duty cycle       | 45% to 55% |



## 3.8 AC Electrical Characteristics

## 3.8.1 RGMII Interface



Figure 3-1 RGMII Timing

Table 3-6 RGMII Interface Diagram Key

| Symbol  | Description                                             | Min | Max | Unit | Remark            |
|---------|---------------------------------------------------------|-----|-----|------|-------------------|
| t_TX_SU | Setup time for output signals (e.g. GE0_TXD*, GE0_TXEN) | 1.2 | -   | ns   | output load: 5 pF |
| t_TX_HD | Hold time for output signals                            | 1.2 | -   | ns   | output load: 5 pF |
| t_RX_SU | Setup time for input signals (e.g. GE0_RXD*, GE0_RXDV)  | 1.0 | -   | ns   |                   |
| t_RX_HD | Hold time for input signals                             | 1.0 | -   | ns   |                   |

## 3.8.2 MII Interface (25 Mhz)



Figure 3-2 MII Timing

Table 3-7 MII Interface Diagram Key

| Symbol     | Description                                            | Min | Max | Unit | Remark            |
|------------|--------------------------------------------------------|-----|-----|------|-------------------|
| t_TX_delay | Delay to output signals (e.g. GE0_TXD*, GE0_TXEN)      | 6   | 22  | ns   | output load: 5 pF |
| t_RX_SU    | Setup time for input signals (e.g. GE0_RXD*, GE0_RXDV) | 10  | -   | ns   |                   |
| t_RX_HD    | Hold time for input signals                            | 5   | -   | ns   |                   |

Note: For 25 Mhz TXCLK & RXCLK



## 3.8.3 RvMII Interface (PHY Mode MII Timing) (25 Mhz)



Figure 3-3 RvMII Timing

Table 3-8 RvMII Interface Diagram Key

| Symbol     | Description                                            | Min | Max | Unit | Remark            |
|------------|--------------------------------------------------------|-----|-----|------|-------------------|
| t_RX_delay | Delays to output signals (e.g. GE0_TXD*, GE0_TXEN)     | 5   | 25  | ns   | output load: 5 pF |
| t_TX_SU    | Setup time for input signals (e.g. GE0_RXD*, GE0_RXDV) | 15  | -   | ns   |                   |
| t_TX_HD    | Hold time for input signals                            | 6   | -   | ns   |                   |

Note: For 25 Mhz TXCLK & RXCLK

#### 3.8.4 SPI Interface





NOTE: 1) SPI\_CLK is a gated clock.
2) SPI\_CS is controlled by software

Figure 3-4 SPI Timing

t\_SPI\_IS

t\_SPI\_IH

Table 3-9 SPI Interface Diagram Key

| Symbol     | Description                 | Min  | Max | Unit | Remark            |
|------------|-----------------------------|------|-----|------|-------------------|
| t_SPI_IS   | Setup time for SPI input    | 6.0  | -   | ns   |                   |
| t_SPI_IH   | Hold time for SPI input     | -1.0 | -   | ns   |                   |
| t_SPI_OVLD | SPI_CLK to SPI output valid | -2.0 | 3.0 | ns   | output load: 5 pF |



## 3.8.5 I2S Interface





Figure 3-5 I2S Timing

Table 3-10 I2S Interface Diagram Key

| Symbol     | Description                                | Min | Max  | Unit | Remark            |
|------------|--------------------------------------------|-----|------|------|-------------------|
| t_I2S_IS   | Setup time for I2S input (data & WS)       | 3.5 | -    | ns   |                   |
| t_I2S_IH   | Hold time for I2S input (data & WS)        | 0.5 | -    | ns   |                   |
| t_I2S_OVLD | I2S_CLK to I2S output<br>(data & WS) valid | 2.5 | 10.0 | ns   | output load: 5 pF |



## 3.8.6 PCM Interface



Figure 3-6 PCM Timing

Table 3-11 PCM Interface Diagram Key

| Symbol     | Description                              | Min  | Max  | Unit | Remark            |
|------------|------------------------------------------|------|------|------|-------------------|
| t_PCM_IS   | Setup time for PCM input to PCM_CLK fall | 3.0  | -    | ns   |                   |
| t_PCM_IH   | Hold time for PCM input to PCM_CLK fall  | 1.0  | -    | ns   |                   |
| t_PCM_OVLD | PCM_CLK rise to PCM output valid         | 10.0 | 35.0 | ns   | output load: 5 pF |





Figure 3-7 I2C Timing

Table 3-12 I2S Interface Diagram Key

| Symbol  | Description                                                                                  | Min | Max  | Unit | Remark |
|---------|----------------------------------------------------------------------------------------------|-----|------|------|--------|
| fSCL    | SCL clock frequency                                                                          | 0   | 100  | kHz  |        |
| tBUF    | Bus free time between a STOP and START condition                                             | 4.7 |      | us   |        |
| tHD     | Hold time (repeated) START condition.  After this period, the first clock pulse is generated | 4   |      | us   |        |
| tLOW    | LOW period of the SCL clock                                                                  | 4.7 |      | us   |        |
| tHIGH   | HIGH period of the SCL clock                                                                 | 4   |      | us   |        |
| tSU:STA | Setup time for a repeated START condition                                                    | 4.7 |      | us   |        |
| Thd:DAT | Data hold time (for I2C-bus devices)                                                         | 0   |      | us   |        |
| tSU:DAT | Data setup time                                                                              | 250 |      | ns   |        |
| tr      | Rise time of both SDA and SCL signals                                                        |     | 1000 | ns   |        |
| tf      | Fall time of both SDA and SCL signals                                                        |     | 300  | ns   |        |
| tSU:STO | Setup time for STOP condition                                                                | 4   |      | us   |        |





Figure 3-8 SDIO Timing

Table 3-13 SDIO Interface Diagram Key

| Symbol      | Description                        | Min | Max | Unit | Remark |
|-------------|------------------------------------|-----|-----|------|--------|
| fPP         | Clock frequency data transfer mode | 0   | 50  | MHz  |        |
| tWL         | Clock low                          | 7   |     | ns   |        |
| tWH         | Clock high                         | 7   |     | ns   |        |
| tTLH        | Clock rise                         |     | 10  | ns   |        |
| tTHL        | Clock fall                         |     | 10  | ns   |        |
| tISU        | Input setup                        | 6   |     | ns   |        |
| tlH         | Input hold                         | 2   |     | ns   |        |
| tOH         | Output hold                        | 2.5 |     | ns   |        |
| tO_DLY(max) | Output delay time                  | 0   | 50  | ns   |        |

# 3.8.9 NAND Flash Interface (Samsung Compatible Device)



Figure 3-9 NAND Flash Command Timing



Figure 3-10 NAND Flash Address Latch Timing



Figure 3-11 NAND Flash Write Timing



Figure 3-12 NAND Flash Read Timing

Table 3-14 NAND Interface Diagram Key

| Symbol | Description      | Min | Max | Unit | Remark |
|--------|------------------|-----|-----|------|--------|
| tCLS   | CLE setup time   | 15  | -   | ns   |        |
| tCLH   | CLE hold time    | 5   |     | ns   |        |
| Tcs    | CE setup time    | 20  |     | ns   |        |
| tCH    | CE hold time     | 5   |     | ns   |        |
| tWP    | WE pulse width   | 15  |     | ns   |        |
| tALS   | ALE setup time   | 15  |     | ns   |        |
| tALH   | ALE hold time    | 5   |     | ns   |        |
| tDS    | Data setup time  | 15  |     | ns   |        |
| tDH    | Data hold time   | 5   |     | ns   |        |
| tWC    | Write cycle time | 30  |     | ns   |        |





| Symbol | Description            | Min | Max | Unit | Remark |
|--------|------------------------|-----|-----|------|--------|
| tWH    | WE high hold time      | 10  |     | ns   |        |
| tRR    | Ready to RE low        | 20  |     | ns   |        |
| tWB    | WE high to busy        |     | 100 | ns   |        |
| tRC    | Read cycle time        | 30  |     | ns   |        |
| tREA   | RE access time         |     | 20  | ns   |        |
| tRHZ   | RE high to output Hi-Z |     | 100 | ns   |        |
| tCHZ   | CE high to output Hi-Z |     | 30  | ns   |        |
| tRHOH  | RE high to output hold | 15  |     | ns   |        |
| tCOH   | CE high to output hold | 15  |     | ns   |        |
| tREH   | RE high hold time      | 10  |     | ns   |        |



# 3.8.10 Power On Sequence



Figure 3-13 Power ON Sequence

Table 3-15 Power ON Sequence Diagram Key

| Symbol | Description                             | Min | Max | Unit |
|--------|-----------------------------------------|-----|-----|------|
| t1     | 3.3V power on to digital core power     | 1   | -   | ms   |
| t2     | 1.2V power on to digital core power     | 1   | -   | ms   |
| t3     | 1.5/1.8V power on to digital core power | 1   | -   | ms   |
| t4     | 3.3V power on to PORST N de-assertion   | 100 | -   | ms   |



# 4 Package Information

# 4.1 Dimensions - LFBGA (11.7 mm x 13.6 mm)



Figure 4-1 Package Dimension



# 4.1.1 Diagram Key

Table 4-1 Package Diagram Key

| Item Symbol Common Dimensions      |        |          |                |               |       |  |
|------------------------------------|--------|----------|----------------|---------------|-------|--|
| item                               |        | Symbol   | MIN.           | NOM.          | MAX.  |  |
| Package Type                       |        |          | LFBGA          |               |       |  |
| Body Size                          | X      | D        | 11.60          | 11.70         | 11.80 |  |
|                                    | Y<br>X | E<br>eD  | 13.50          | 13.60<br>0.65 | 13.70 |  |
| Ball Pitch                         | Ŷ      | eE<br>eE | 0.65           |               |       |  |
| Mold Thickness                     | '      | A3       |                | 0.86 Ref.     |       |  |
| Substrate Thickness                |        | A2       |                | 0.26 Ref.     |       |  |
| Substrate+Mold Thickness           |        | A4       | 1.06           | 1.12          | 1.18  |  |
| Total Thickness                    |        | А        | -              | -             | 1.40  |  |
| Ball Diameter                      |        |          | 0.30           |               |       |  |
| Ball Stand Off                     |        | A1       | 0.16           | 0.21          | 0.26  |  |
| Ball Width                         |        | b        | 0.25           | 0.30          | 0.35  |  |
| Package Edge Tolerance             |        | aaa      | 0.10           |               |       |  |
| Mold Flatness                      |        | ccc      | 0.10           |               |       |  |
| Coplanarity                        |        | ddd      | 0.08           |               |       |  |
| Ball Offset (Package)              |        | eee      | 0.15           |               |       |  |
| Ball Offset (Ball)                 |        | fff      | 0.08           |               |       |  |
| Ball Count                         |        | n        | 346            |               |       |  |
| Edge Ball Center to Center X       |        | D1       | 11.05          |               |       |  |
|                                    | Y      | E1       |                | 13.00         |       |  |
| Edge Ball Center to Package Edge Y |        | gD<br>qE | 0.325<br>0.300 |               |       |  |
| 1 gt 0.500                         |        |          |                |               |       |  |

#### NOTE:

- 1. Controlling dimensions are in millimeters.
- 2. Primary datum C and seating plane are defined by the spherical crowns of the solder balls.
- 3. Dimension b is measured at the maximum solder ball diameter, parallel to primary datum C.
- 4. Special characteristics C class: bbb, ddd.
- 5. The pattern of pin 1 fiducial is for reference only.



#### 4.2 Reflow Profile Guideline



Figure 4-2 Reflow profile

#### Notes:

- 1. Reflow profile guideline is designed for SnAgCulead-free solder paste.
- 2. Reflow temperature is defined at the solder ball of package/or the lead of package.
- 3. MTK would recommend customer following the solder paste vendor's guideline to design a profile appropriate your line and products.
- 4. Appropriate N2 atmosphere is recommended since it would widen the process window and mitigate the risk for having solder open issues.

# 4.3 Top Marking



Figure 4-3 Top marking



# 4.4 Ordering Information

| Part Number | Package (Green/RoHS Compliant) | Ambient Temperature |
|-------------|--------------------------------|---------------------|
| MT7621DAT   | 11.7 x 13.6, 346-balls LFBGA   | -20 ~ 55 °C         |

MediaTek Inc. 5F, 5 Tai-Yuan 1<sup>st</sup> St Chupei City, Hsinchu County, Taiwan, R.O.C Tel: +886-3-560-0868 Fax: +886-3-560-0818 www.mediatek.com





# **5** Abbreviations

| Abbrev. | Description                                                                  |
|---------|------------------------------------------------------------------------------|
| AC      | Access Category                                                              |
| ACK     | Acknowledge/ Acknowledgement                                                 |
| ACPR    | Adjacent Channel Power Ratio                                                 |
| AD/DA   | Analog to Digital/Digital to Analog converter                                |
| ADC     | Analog-to-Digital Converter                                                  |
| AES     | Advanced Encryption Standard                                                 |
| AGC     | Auto Gain Control                                                            |
| AIFS    | Arbitration Inter-Frame Space                                                |
| AIFSN   | Arbitration Inter-Frame Spacing Number                                       |
| ALC     | Asynchronous Layered Coding                                                  |
| A-MPDU  | Aggregate MAC Protocol Data Unit                                             |
| A-MSDU  | Aggregation of MAC Service Data Units                                        |
| AP      | Access Point                                                                 |
| ASIC    | Application-Specific Integrated Circuit                                      |
| ASME    | American Society of Mechanical Engineers                                     |
| ASYNC   | Asynchronous                                                                 |
| BA      | Block Acknowledgement                                                        |
| BAC     | Block Acknowledgement Control                                                |
| BAR     | Base Address Register                                                        |
| BBP     | Baseband Processor                                                           |
| BGSEL   | Band Gap Select                                                              |
| BIST    | Built-In Self-Test                                                           |
| BSC     | Basic Spacing between Centers                                                |
| BJT     | Bipolar Junction Transistor                                                  |
| BSSID   | Basic Service Set Identifier                                                 |
| BW      | Bandwidth                                                                    |
| CCA     | Clear Channel Assessment                                                     |
| CCK     | Complementary Code Keying                                                    |
| CCMP    | Counter Mode with Cipher Block Chaining Message Authentication Code Protocol |
| CCX     | Cisco Compatible Extensions                                                  |
| CF-END  | Control Frame End                                                            |
| CF-ACK  | Control Frame Acknowledgement                                                |
|         |                                                                              |



| Abbrev. | Description                                         |
|---------|-----------------------------------------------------|
| CLK     | Clock                                               |
| CPU     | Central Processing Unit                             |
| CRC     | Cyclic Redundancy Check                             |
| CSR     | Control Status Register                             |
| CTS     | Clear to Send                                       |
| CW      | Contention Window                                   |
| CWmax   | Maximum Contention Window                           |
| CWmin   | Minimum Contention Window                           |
| DAC     | Digital-To-Analog Converter                         |
| DCF     | Distributed Coordination Function                   |
| DDONE   | DMA Done                                            |
| DDR     | Double Data Rate                                    |
| DFT     | Discrete Fourier Transform                          |
| DIFS    | DCF Inter-Frame Space                               |
| DMA     | Direct Memory Access                                |
| DSP     | Digital Signal Processor                            |
| DW      | DWORD                                               |
| EAP     | Expert Antenna Processor                            |
| EDCA    | Enhanced Distributed Channel Access                 |
| EECS    | EEPROM chip select                                  |
| EEDI    | EEPROM data input                                   |
| EEDO    | EEPROM data output                                  |
| EEPROM  | Electrically Erasable Programmable Read-Only Memory |
| eFUSE   | electrical Fuse                                     |
| EESK    | EEPROM source clock                                 |
| EIFS    | Extended Inter-Frame Space                          |
| EIV     | Extend Initialization Vector                        |
| EVM     | Error Vector Magnitude                              |
| FDS     | Frequency Domain Spreading                          |
| FEM     | Front-End Module                                    |
| FEQ     | Frequency Equalization                              |
| FIFO    | First In First Out                                  |
| FSM     | Finite-State Machine                                |
| GF      | Green Field                                         |
| GND     | Ground                                              |
| GP      | General Purpose                                     |
|         |                                                     |



| Abbrev.          | Description                                |
|------------------|--------------------------------------------|
| GPO              | General Purpose Output                     |
| GPIO             | General Purpose Input/Output               |
| HCCA             | HCF Controlled Channel Access              |
| HCF              | Hybrid Coordination Function               |
| HT               | High Throughput                            |
| HTC              | High Throughput Control                    |
| ICV              | Integrity Check Value                      |
| IFS              | Inter-Frame Space                          |
| iNIC             | Intelligent Network Interface Card         |
| IV               | Initialization Vector                      |
| I <sup>2</sup> C | Inter-Integrated Circuit                   |
| I <sup>2</sup> S | Integrated Inter-Chip Sound                |
| I/O              | Input/Output                               |
| IPI              | Idle Power Indicator                       |
| IQ               | In phase/Quadrature phase                  |
| JEDEC            | Joint Electron Devices Engineering Council |
| JTAG             | Joint Test Action Group                    |
| kbps             | kilo (1000) bits per second                |
| KB               | Kilo (1024) Bytes                          |
| LDO              | Low-Dropout Regulator                      |
| LDODIG           | LDO for Digital part output voltage        |
| LED              | Light-Emitting Diode                       |
| LNA              | Low Noise Amplifier                        |
| LO               | Local Oscillator                           |
| L-SIG            | Legacy Signal Field                        |
| MAC              | Medium Access Control                      |
| MCU              | Microcontroller Unit                       |
| MCS              | Modulation and Coding Scheme               |
| MDC              | Management Data Clock                      |
| MDIO             | Management Data Input/Output               |
| MEM              | Memory                                     |
| MFB              | MCS Feedback                               |
| MFS              | MFB Sequence                               |
| MIC              | Message Integrity Code                     |
| MIMO             | Multiple-Input Multiple-Output             |
| MLNA             | Monolithic Low Noise Amplifier             |
|                  |                                            |



| Abbrev. | Description                                       |
|---------|---------------------------------------------------|
| MM      | Mixed Mode                                        |
| MOSFET  | Metal Oxide Semiconductor Field Effect Transistor |
| MPDU    | MAC Protocol Data Units                           |
| MSB     | Most Significant Bit                              |
| NAV     | Network Allocation Vector                         |
| NAS     | Network-Attached Server                           |
| NAT     | Network Address Translation                       |
| NDP     | Null Data Packet                                  |
| NVM     | Non-Volatile Memory                               |
| ODT     | On-die Termination                                |
| Oen     | Output Enable                                     |
| OFDM    | Orthogonal Frequency-Division Multiplexing        |
| OSC     | Open Sound Control                                |
| PA      | Power Amplifier                                   |
| PAPE    | Provider Authentication Policy Extension          |
| PBC     | Push Button Configuration                         |
| PBF     | Packet Buffer                                     |
| PCB     | Printed Circuit Board                             |
| PCF     | Point Coordination Function                       |
| PCM     | Pulse-Code Modulation                             |
| PHY     | Physical Layer                                    |
| PIFS    | PCF Interframe Space                              |
| PLCP    | Physical Layer Convergence Protocol               |
| PLL     | Phase-Locked Loop                                 |
| PME     | Physical Medium Entities                          |
| PMU     | Power Management Unit                             |
| PN      | Packet Number                                     |
| PROM    | Programmable Read-Only Memory                     |
| PSDU    | Physical layer Service Data Unit                  |
| PSI     | Power supply Strength Indication                  |
| PSM     | Power Save Mode                                   |
| PTN     | Packet Transport Network                          |
| QoS     | Quality of Service                                |
| RDG     | Reverse Direction Grant                           |
| RAM     | Random Access Memory                              |
| RF      | Radio Frequency                                   |
|         |                                                   |



| Abbrev. | Description                                     |
|---------|-------------------------------------------------|
|         | Reduced Gigabit Media Independent Interface     |
| RH      | Relative Humidity                               |
| RoHS    | Restriction on Hazardous Substances             |
| ROM     | Read-Only Memory                                |
| RSSI    | Received Signal Strength Indication (Indicator) |
| RTS     | Request to Send                                 |
| RvMII   | Reverse Media Independent Interface             |
| Rx      | Receive                                         |
| RXD     | Received Data                                   |
| RXINFO  | Receive Information                             |
| RXWI    | Receive Wireless Information                    |
| S       | Stream                                          |
| SDXC    | Secure Digital eXtended Capacity                |
| SDIO    | Secure Digital Input Output                     |
| SDRAM   | Synchronous Dynamic Random Access Memory        |
| SEC     | Security                                        |
| SGI     | Short Guard Interval                            |
| SIFS    | Short Inter-Frame Space                         |
| SoC     | System-on-a-Chip                                |
| SPI     | Serial Peripheral Interface                     |
| SRAM    | Static Random Access Memory                     |
| SSCG    | Spread Spectrum Clock Generator                 |
| STBC    | Space-Time Block Code                           |
| SW      | Switch Regulator                                |
| TA      | Transmitter Address                             |
| TBTT    | Target Beacon Transmission Time                 |
| TDLS    | Tunnel Direct Link Setup                        |
| TKIP    | Temporal Key Integrity Protocol                 |
| TRSW    | Tx/Rx Switch                                    |
| TSF     | Timing Synchronization Function                 |
| TSSI    | Transmit Signal Strength Indication             |
| Tx      | Transmit                                        |
| TxBF    | Transmit Beamforming                            |
| TXD     | Transmitted Data                                |
| TXDAC   | Transmit Digital-Analog Converter               |
| TXINFO  | Transmit Information                            |
|         |                                                 |



| Abbrev. | Description                                    |
|---------|------------------------------------------------|
| TXOP    | Opportunity to Transmit                        |
| TXWI    | Tx Wireless Information                        |
| UART    | Universal Asynchronous Rx/ Tx                  |
| USB     | Universal Serial Bus                           |
| UTIF    | Universal Test Interface                       |
| VGA     | Variable Gain Amplifier                        |
| VCO     | Voltage Controlled Amplifier                   |
| VIH     | High Level Input Voltage                       |
| VIL     | Low Level Input Voltage                        |
| VoIP    | Voice over IP                                  |
| WCID    | Wireless Client Identification                 |
| WEP     | Wired Equivalent                               |
| WI      | Wireless Information                           |
| WIV     | Wireless Information Valid                     |
| WMM     | Wi-Fi Multimedia                               |
| WPA     | Wi-Fi Protected Access                         |
| WPDMA   | Wireless Polarization Division Multiple Access |
| WS      | Word Select                                    |