

# Physical Library Analysis for Optimal 28-nm and 20-nm Routing (Version 5.0)

Router CAE 08/06/2014

## **Agenda**

Forthcoming challenges at 20-nm process node and below

Pin access checking utility (updated in version 5.0)

Win-win for customers and Synopsys with pin access analysis

Success stories for optimal standard cell pin access

#### **Appendix**

Case study and recommendations



## **Agenda**

Forthcoming challenges at 20-nm process node and below

Pin access checking utility (updated in version 5.0)

Win-win for customers and Synopsys with pin access analysis

Success stories for optimal standard cell pin access

#### **Appendix**

Case study and recommendations



#### Forthcoming Challenges at 20-nm and Below

- Long standard cell and foundry process technology development cycle
- Complicated design rules
- Emerging design concern: double patterning

## **Design Rule Development Cycle**

#### Foundry-SNPS Design Rule Developments

|      | 2004 | 2005 | 2006 | 2007 | 2008 | 2009 | 2010 | 2011 | <b>201</b> x |
|------|------|------|------|------|------|------|------|------|--------------|
| 90nm |      |      |      |      |      |      |      |      |              |
| 65nm |      |      | •    |      |      |      |      |      |              |
| 45nm |      |      |      | •    | -    |      |      |      |              |
| 28nm |      |      |      |      | •    |      |      | -    |              |
| 20nm |      |      |      |      |      |      | •••• |      | <b>→</b>     |

- Longer development cycle at advanced process nodes
- Foundry-Synopsys collaboration is required at a very early stage
- More engineering resources are allocated from both sides

## **Complicated Design Rules**



#### **Emerging Design Concern: Double Patterning**

Requires Mask Decomposition



## **Emerging Design Concern: Double Patterning**

#### Occurrence of Double Patterning Violations





<sup>\*</sup>Source: 2012 SNUG IC Compiler 20nm tutorial

## **Emerging Design Concern: Double Patterning**

Could Not Have Seen If Cells Are Not Placed and Routed ...





## **Agenda**

Forthcoming challenges at 20-nm process node and below

Pin access checking utility (updated in version 5.0)

Win-win for customers and Synopsys with pin access analysis

Success stories for optimal standard cell pin access

**Appendix** 

Case study and recommendations

#### Introduction

#### Problem

 Beginning to see more pin accessibility issues as the solution spaces on a pin become considerably less as a result of more design rules added for advanced process nodes

#### Initiation

 One customer requested that Synopsys develop a script to check routing DRCs between abutted cells

#### Motivation

- Have the capability to see intercell issues
- To support advanced rules like 20-nm and below

#### Solution

Develop a script to perform routing on the cells as a way to check pin accessibility

Physical Library Design and Analysis Flow



- Provide an easy-to-use tool to help layout engineers check and fix potential pin accessibility issues during the library development stage
- Avoid seeing DRC surprises at the place and route stage due to bad standard cell library design
- Accumulate pin design experiences



#### Methodology

- Netlist
  - Create a dummy netlist that includes all the library cells and connections between pins
- Placement
  - Place all the library cells in the top cell with all possible cell combinations and orientations
- Routing
  - Run Zroute to route all the pins
  - Analyze pin accessibility issues with the DRC result
- Run check\_zrt\_routability (optional)



#### How Is the Test Cell Created and Checked?

- A test cell is created with one target cell forming all the possible placement combinations with all the library cells (including the target cell)
- The test cell is named after its target cell
  - Example: Name of the target cell: A => Name of test cell: cell\_A
- Each cell placement combination consists of
  - First set: Place the target cell (A) in the middle with two checked cells (B) abutted on its right and left sides
  - The second set is similar to the first set, but the checked cells (B) are flipped in the horizontal direction
- Connectivity within each pair-placement combination:
  - Pins of the first cell (A) are connected together with corresponding pins of the second cell (A)
  - Same for cell (B)



How Is the Test Cell Created and Checked? (Continued)

- check\_zrt\_routability and route\_zrt\_auto are performed on each test cell
- Pin accessibility is checked as the result of check zrt routability and routing DRC



#### **New Features in Each Version**



#### Syntax Overview

```
Usage: check std cell pin access # Check pin accessibility between two abutted standard cells
     [-technology tech_file] (Technology file name; Required input)
     [-std lib path directory path] (Path of standard cell library; Required input)
                         (Name of the library that will be created for pin access checking; Default: check lib.mw)
    [-lib lib name]
     [-cells cell_list]
                        (Name of the standard cells that will be created for pin access checking; Default: all cells in the library)
     [-exclude_cells cell_list] (Name of the standard cells that will be excluded from pin access checking; Default: None)
     [-check against all lib cells] (Check selected cell(s) against all cells in the input standard cell library or libraries; Default: off)
     [-check_against_lib_cells {cell_list}] (Check against selected cells in the input standard cell library or libraries)
     [-filter_cells_by_pin_count integer] (Skip creating test cell for standard cells with pin count less than the specified threshold;
          Default: 1 (skip cells with no signal pins); To see only the pin count statistics without creating test cells, enter -1)
     [-mode (single_cell_only | cell_by_cell_only | all_combo_in_one_cell_only | all)] (Default: cell_by_cell_only)
          single cell only (check all cells standalone)
          cell by cell only (check one cell at a time against rest of library cells)
          all_combo_in_one_cell_only (check one flat cell with all cell combinations)
          all (cell_by_cell + all_combo_in_one_cell)
     [-congested netlist] (Create crossover connections and make test cells more congested; Default: off)
                          (Number of threads to be used for routing; Default: 4)
     [-thread integer]
     [-preplace_option_file file_name] (Tcl file to be sourced before placement; Optional)
     [-route option file file name] (Tcl file to be sourced during routing; Optional)
     [-cell_spacing_rule_file file_name] (Tcl file that contains cell spacing rules to be honored for cell placement; Optional)
     [-derive cell spacing constraint file name] (Output cell spacing constraint Tcl script to specified file; Optional)
     [-update placement] (Update placement of test cells with respect to spacing rule. Prerequisite: test cells must be
     created already; Default: off)
     [-core margin] (Specify spacing (imultiple of tile width) between boundary and core. The actual spacing will be N X tile width; Default: 1)
     [-group spacing] (Specify spacing (multiple of tile width) between each cell group. The actual spacing will be N X tile width; Default: 1)
     [-use_metal1_routing] (Metal1 will be used for routing. Metal1 pin shapes are likely to get changed; Default: off)
     [-run_check_routeability] (Run classic-router-based check_routeability; Default: off)
     [-run check zrt routability] (Run Zroute-based check zrt routability. Supported only in G-2012.06 or later versions)
     [-skip_routing] (Just create the test cells and skip routing; Default: off)
     [-reroute only] (Skip cell creation and just reroute all cells; Default: off)
     [-reroute drc cells only] (Rip-up and reroute violated nets in cells with DRC violations; Default: off)
```

#### Syntax Overview (Continued)

N X tile width; Default: 0)

```
Usage: check std cell pin access # Check pin accessibility between two abutted standard cells
     [-effort low | medium | high] (Default: medium)
     [-max detail route iterations integer] (Max number of detail route iteration; Default: 20)
     [-num cells per parallel run integer] (Divide run into multiple jobs per number of cells; Default: all cells)
     [-parallel_run_icc_shell_path path/icc_shell] (Specify path to icc_shell; Default: use icc_shell in the search path)
     [-pin_access_check_tcl_path tcl_path/tcl_name] (Required if -num_cells_per_parallel_run used)
     [-verify cell drc only] (Verify DRC on all cells. Skipping cell creation and routing; Default: off)
     [-report cell drc only] (Report DRC on all cells and return cells with DRC violations. Skipping cell creation and routing; Default: off)
     [-reroute_drc_cells_iterations integer] (Reroute iteration for cells with DRC violations; Default: 0; Max:5)
     [-pg_route] (Create horizontal & vertical PG straps; This option is automatically turned on when any of the -pg_xxx option is specified; Default
    [-create_pg_before_placement] (Create PG routes before placement; Default: off (after placement))
     [-pg output tcl] (Output PG routing script to a file when any of -pg xxx option is specified. Default: create pg route pin access check.tcl)
     [-pg hlayer] (Specify metal layer for horizontal PG straps; Default: topmost horizontal metal layer)
     [-pg vlayer] (Specify metal layer for vertical PG straps; Default: pg hlayer-1 metal layer)
     [-pg hwidth] (Specify the width of horizontal PG straps; Default: 1um)
     [-pg_vwidth] (Specify the width of vertical PG straps; Default: 1um)
     [-pg hpitch] (Specify the pitch of horizontal PG straps; Default: 10um)
     [-pg_vpitch] (Specify the pitch of vertical PG straps; Default: 10um)
     [-m2 rail] (Create horizontal M2 PG rails on top of M1 rails; Default: off)
     [-m2_rail_width] (Specify the width of M2 PG rails; Default: M2 default width)
     [-remove duplicate cell pairs] (Remove repeating cell pairs in each test block "cell xxx"; Default: off)
     [-init utilization ratio] (Specify initial design utilization; Default: 0.25)
     [-back2back_placement] (Place cells back to back or in vertical direction. Only support single height cell. Default: off)
     [-back2back_target_cell_offset_integer] (Specify the offset distance for the target cell with respect to its neighbor cells. The offset distance will be
```

[-fill\_empty\_rows\_with\_blockages {metal\_list}] (Specify metal blockage layers to be filled in the empty rows. Default: off) [-no empty row] (Place cells in consecutive rows. Only support single height cell. Default: leave one empty for every placed row)

#### Supports Four Checking Modes

- single\_cell\_only
  - Fast pin accessibility check without considering other cells
  - You should run this mode first before using other modes
- cell by cell only (default)
  - Checks one cell against the all the library cells
  - The test cell is named by the target cell name with prefix of "cell\_"
  - Easier to debug by isolating one cell at a time
- all\_combo\_in\_one\_cell\_only
  - Checks all cells with all the possible cell combinations at once
  - By default, the cell is named "pin\_access"
- all
  - cell\_by\_cell plus all\_combo\_in\_one\_cell

#### Supports Four Checking Modes (Continued)

- -mode single\_cell\_only
  - Performs fast checking on all cells standalone
  - Ensures there is no pin accessibility issue within a cell
  - You should run this mode first before running other modes
  - Always run with a single thread



Supports Four Checking Modes (Continued)





\*Note: Cells are placed on every other rows



#### **Other Options**

- -cells {cell\_list} and -exclude\_cells {cell\_list}
  - Includes or excludes library cells for checking pin accessibility
  - Helpful in reducing the runtime by only checking the cells of interest
  - Exclude cells that have the same physical layout on routing layers
- -filter\_cells\_by\_pin\_count integer (default: 1)
  - Skips test cell creation for cells with pin count less than the specified number
  - 1 (default): Skip cells without any signal pins
  - -1: Show pin count statistics without creating test cells
- -run check zrt routability
  - Runs the Zroute-based check zrt routability command before routing
  - Supported only in version G-2012.06 and later versions
- -run check routeability
  - Runs the classic-router-based check routeability command before routing

- -skip\_routing
  - Creates test cells without running routing
  - Route options are saved in the cell
  - Can use with -run\_check\_zrt\_routability
  - Cannot use with -reroute\_only
- -reroute\_only
  - Prerequisite: Test cells must be created
  - Reroutes all or specific cells when no netlist or placement change is made to the already created test cells
  - Can use with -cells and -exclude cells
- -reroute\_drc\_cells\_only
  - Rips up and reroutes violated nets in cells with DRC violations
- -effort low | medium | high (default: medium)
  - low: Runs a maximum of 10 detail route iterations
  - medium (default): Runs a maximum of 50 detail route iterations
  - high: Runs medium effort plus an additional incremental route\_zrt\_detail if there are DRC violations left in the medium-effort run



- -use\_metal1\_routing
  - Enables metal1 routing
  - Metal1 routing is not recommended for 20nm and below. Changing metal1 pin shape is likely to create double patterning violations and other DRC violations
- -route\_option\_file file\_name
  - Specifies route options to be honored during routing
  - The route option file is sourced before routing. If any route settings in the route option file conflict with the utility's embedded options, such as -use\_metall\_routing, the route option file takes precedence
  - To get consistent results, always add non-persistent settings to the route option file
  - You can include PG rails in the pin access checking by using this option
    - Use the derive\_pg\_connection and preroute\_standard\_cells commands in the route option file to create the PG rails

- -num cells per parallel run (default: all cells)
  - Divides routing into multiple jobs per number of cells
- -parallel\_run\_icc\_shell\_path (default: icc\_shell in search path)
  - Specifies the icc\_shell binary to be used for parallel runs
- -pin\_access\_check\_tcl\_path path/pin\_check\_script
  - Specifies the path of the pin access checking utility
  - Required if you use the -num cells per parallel run option
  - Example: path/check\_std\_cell\_pin\_access.tcl

- -check\_against\_all\_lib\_cells (default: off)
  - Checks the specified cells against all cells in the input standard cell library
  - Useful for incrementally checking newly added cells
- -cell spacing rule file file name
  - Uses the cell spacing rules defined in the input Tcl file to place the cells
- -group spacing (default: 1)
  - Specifies the spacing (multiple of tile width) between each cell group
- -update\_placement (default: off)
  - Updates the test cell placement according to the cell spacing rules and group spacing
  - Prerequisite: The test cells must already exist



- -verify\_cell\_drc only
  - Verifies DRCs on all cells (skips cell creation and routing)
- -report\_cell\_drc\_only
  - Reports DRCs on all cells (skips cell creation and routing)
  - Run this option at the end of parallel runs to get an overall DRC summary

#### Other Options (Continued)

- -derive\_cell\_spacing\_constraint file\_name (default: off)
  - Derives a cell spacing constraint file based on the locations of unfixable DRC violations
  - Accumulates spacing rules from the -cell\_spacing\_rule\_file
     option or the spacing rules saved in the cell
    - Output spacing rule commands:

```
set_lib_cell_spacing_label -names -left_lib_cells
set_lib_cell_spacing_label -names -right_lib_cells
set spacing label rule labels
```

#### – Limitations:

- The generated spacing rule keeps at most one site spacing between cells
- Try to correct pin access issues within the cell layout as much as possible; the placement runtime could be affected by the number of cell spacing rules used
- The output cell spacing constraint file is generated based only on routing DRC violations; it does not consider other process-related or placement rules

- -congested netlist (default: off)
  - Creates crossover connections to make the netlist more congested



- -core margin (default: 1)
  - Specifies the spacing (multiple of tile width) between the cell boundary and the core region
- -max\_detail\_route\_iterations (default: 20)
  - Specifies the maximum number of detail route iterations
- -report\_cell\_drc\_only
  - Enhanced to return cells with DRC violations
  - You can use the returned cells for incremental spacing rule derivation or rerouting

- -check against lib cells {cell list} (default: off)
  - Specify cells to be check against. An alternative for -check\_against\_all\_lib\_cells
- -max\_detail\_route\_iterations (default: 20)
  - Max number of detail route iterations
- Support double height cell (automatically detected)
  - The upper row of double height cell is placed with same cells in the lower row but flipped in the vertical direction



Other Options (Continued)

#### **PG** Routing Options

- Design rules at emerging nodes bring new challenges to power planning and design routing closure. Due to complicated advanced design rules, the signal router can be very sensitive to pre-routed shapes that cannot be moved automatically.
- It is recommended to include PG routes in the final phase of pin access checking after all cells have been verified "accessible" without PG routes
- All the PG routing commands by default honors pre-route advanced via rule.
   If the user wishes to use any advanced via rule for PG routing, please use "set\_preroute\_advanced\_via\_rule" to define it in the -route\_option\_file

#### Other Options (Continued)

#### **PG Routing Options:**

- -pg route (Default: off)
  - Create horizontal and vertical PG straps; This option is automatically turned on when any of the pg\_xxx option is specified
- -pg\_output\_tcl (Default: create\_pg\_route\_pin\_access\_check.tcl)
  - Output PG routing script to a file when any of -pg\_xxx option is specified
- -pg hlayer (Default: topmost horizontal metal layer)
  - Specify metal layer for horizontal PG straps;
- -pg\_vlayer (Default: pg\_hlayer-1 metal layer)
  - Specify metal layer for vertical PG straps
- -pg hwidth (Default: 1um)
  - Specify the width of horizontal PG straps
- -pg vwidth (Default: 1um)
  - Specify the width of vertical PG straps
- -pg hpitch (Default: 10um)
  - Specify the pitch of horizontal PG straps
- -pg vpitch (Default: 10um)
  - Specify the pitch of vertical PG straps
- -m2 rail (Default: off)
  - Create horizontal M2 PG rails on top of M1 rails
- -m2 rail width (Default: M2 default width)
  - Specify the width of M2 PG rails



Other Options (Continued)

-derive\_cell\_spacing\_constraint

Derives the cell spacing constraints iteratively to improve the spacing rule

coverage



#### New Options in Version 5.0

- -preplace\_option\_file file\_name
  - Specifies a Tcl file to be sourced before placement
  - Use this file to specify floorplan- or placement-related variables and options for IC Compiler to honor. For example, you could include the following command to specify the unit tile name:

```
set_fp_options -unit_tile_name unitA
```

- -create\_pg\_before\_placement (Default: off)
  - Routes the PG nets before placement
  - If PG routes cannot be created due to DRC errors imposed by the placed cells, use this option to bypass the DRC errors to route the PG nets
- -init\_utilization ratio (Default: 0.25)
  - Specifies the initial design utilization
  - Use this option to enlarge the core area if the default core size is too small to fit all the cells



#### New Options in Version 5.0

- -back2back placement (Default: off)
  - Places cells back-to-back or vertically
  - Supports only single-height cells
- -back2back target cell offset integer (Default: 0)
  - Specifies the offset distance for the target cell with respect to its neighbor cells
  - The offset distance will be N times the tile width



Positive offset moves cell A to the right Negative offset moves cell A to the left



- -fill\_empty\_rows\_with\_blockages {metal\_list} (Default: off)
  - Creates zero-spacing route guides in all empty rows of the specified metal layers
  - Disallows routing in the empty rows



#### New Options in Version 5.0

- -no\_empty\_row (Default: leave one empty for every placed row)
  - Places cells in consecutive rows
  - Supports only single-height cells
- remove duplicate cell pairs (Default: off)
  - Removes repeating cell pairs in each test block "cell\_xxx"
  - Reduces the netlist (database) size by half, which improves overall runtime



#### **Examples**

```
1) -check_against_all_lib_cells
```

The following command creates two test cells (cell\_nand2.CEL for the nand2 library cell and cell\_inv8.CEL for the inv8 library cell; each test cell contains all possible cell placements of the selected library cell against all the cells in the STD library

```
icc_shell> check_std_cell_pin_access -technology test.tf \
-std lib path STD -cells {nand2 inv8} -check against all lib cells
```

- 2) -cell\_spacing\_rule\_file
  - The following command creates a cell placement based on the cell spacing rule defined in the cell\_spacing\_rule.tcl file

```
icc_shell> check_std_cell_pin_access -technology test.tf \
-std_lib_path STD -cell_spacing_rule_file cell_spacing_rule.tcl
```

```
cell_spacing_rule.tcl
```

```
set_lib_cell_spacing_label -names {X} -left_lib_cells {AND*}
set_lib_cell_spacing_label -names {Y} -right_lib_cells {NAND*}
set spacing label rule -labels {X Y} {0 1}
```



#### Examples (Continued)

- 3) -cell\_spacing\_rule\_file, -update\_placement
  - The following command quickly updates the cell placement without re-creating the whole library; you can use this to recheck the pin accessibility on an existing library, but with a different cell spacing rule

```
icc_shell> check_std_cell_pin_access -technology test.tf \
-std_lib_path STD -cell_spacing_rule_file cell_spacing_rule.tcl \
-update_placement
```

- 4) -group\_spacing
  - The following command keeps two tile widths between the first and second set of cells

```
icc_shell> check_std_cell_pin_access -technology test.tf \
-std_lib_path STD -group_spacing 2
```



Group spacing (default: 1 tile width)



## Example Script to Derive Cell Spacing Rules in Five Routing Iterations

```
set stdLib "std cell library"
set techFile "test.tf"
set cellSpacingFile "cell spacing rules.tcl"
source ./check std cell pin access.tcl
check std cell pin access -technology $techFile -std lib path $stdLib
# Get cells with DRC violations and save them to $drc cells
set drc cells [check std cell pin access -technology $techFile -lib $lib -std lib path $stdLib -
report cell drc only]
set num drc cell [llength $drc cells]
# Run 5 iterations to derive all cell spacing rules or until reached 0 cell with drc
set derive spacing iterations 5
set count 1
while {$count <= $derive spacing iterations && $num drc cell > 0} {
  set drc cells [check std cell pin access -technology $techFile -lib $lib -std lib path $stdLib -
report cell drc only -derive cell spacing constraint ${cellSpacingFile}.$count]
  set num drc cell [llength $drc cells]
  # Update placement for cells with drcs
  check std cell pin access -technology $techFile -lib $lib -std lib path $stdLib -update placement -
cell spacing rule file ${cellSpacingFile}.$count -skip routing -cells $drc cells
  # Reroute cells with drcs
  check std cell pin access -technology $techFile -lib $lib -std lib path $stdLib -reroute only -cells
$drc cells -route option file $route setup
  # get cells with drcs and save it to $drc cells
  set drc cells [check std cell pin access -technology $techFile -lib $lib -std lib path $stdLib -
report cell drc only]
  set num drc cell [llength $drc cells]
  incr count
```

#### Results From the Pin Access Checking Utility

- Types of checks performed
  - Routing on individual library cells with all possible cell placement combinations
  - Pin access points
  - Blocked ports
  - Cell instance wire tracks
  - Pins out of boundary
  - Minimum grid
  - Pin design rules
  - Blockages
- Output
  - DRC summary report
  - check\_zrt\_routability report
  - DRC error view





### **How Are Pin Access Issues Found?**

#### Analyze check\_zrt\_routability Results

\_\_\_\_\_\_

SCRIPT-Info: Running check zrt routability for cell "cell SDFFRQ" ..... \_\_\_\_\_ Information: Creating error view cell SDFFRQ.err. (ZRT-516) Cut layer CA has invalid minimum width specified Turn off antenna since no rule is specified WARNING: can't restore area partition (AREAPARTITION) from DB's attached file (possible data lost: congestion map, ...) Cell Min-Routing-Layer = M2 Cell Max-Routing-Layer = M9 Transition layer name: M4(3) No violations! Transition layer name: M9(6) Warning: Standard cell pin S2LLV1D1/NQ has no valid via regions. (ZRT-044) Printing options for 'set route zrt common options' -connect\_within\_pins\_by\_layer\_name {{M1 via\_wire\_standard\_cell\_pins} } -min\_layer\_mode allow pin connection Printing options for 'set\_route\_zrt\_detail\_options' Warning: The check zrt routability command uses a single CPU process; ignoring the set host options -max cores setting of 4. (ZRT-520) Check for min-grid violations \_\_\_\_\_ >>>>> No min-grid violations found \_\_\_\_\_ == Check for out-of-boundary ports == \_\_\_\_\_ >>>> No out-of-boundary error found \_\_\_\_\_ Check for blocked ports \_\_\_\_\_ >>>> No blocked port found

### **How Are Pin Access Issues Found?**

#### Check DRC Summary Output From the Script

\_\_\_\_\_\_ SCRIPT-Info: Printing DRC Summary (Reroute iteration 0) .... \_\_\_\_\_\_ ######## 10 cells without DRC errors ######## \_\_\_\_\_\_ Cell DRC count \_\_\_\_\_\_ \_\_\_\_ cell XNR2 cell XOR2 cell NR3 cell\_SDFFQV1D1 cell\_SDFFSLHQV1D1 cell SDFFSQV1D1 cell INV cell SDFFRQV1D1 cell SDFFRQ 0 cell BUF ######## 6 cells with DRC errors ######### cell ND2 Investigate the cells that have DRC cell\_LLV1D1 7 cell AN2 violations with the error browser! cell OR2 cell ND3 cell NR2 SCRIPT-Info: Printing DRC Summary .... \_\_\_\_\_ ######## 0 cells without DRC errors ######## Cell DRC count Master Cells with DRC DRC Types ######## 6 cells with DRC errors ######## cell ND2 S2ND2 {Diff net spacing} cell LLV1D1 S2OR2 S2NR2 S2LLV1D1 S2ND3 S2ND2 S2AN2 S2AN2 {End of line spacing} (Diff net spacing) Possible problematic cells! cell AN2 S2AN2 S2AN2 {Diff net spacing} cell OR2 **S20R2** {End of line spacing} cell ND3 S2ND3 Short cell NR2 S2NR2 (Less than minimum area) (Diff net spacing)

#### **DRC Violations**



#### Recommended Setup Before Running the Utility

- Make sure that icc\_shell is in your UNIX search path
  - Example:

```
set path = (/../os platform/bin/icc shell $path)
```

- By default, the program uses icc\_shell in the search path for parallel runs
- Add any required and non-persistent route settings to a file and specify the file name with the

```
-route option file option
```

#### Recommended Step-by-Step Pin Checking Flow

1 check\_std\_cell\_pin\_access \ -mode single\_cell\_only

- Fast checking pin access on standalone cell
- check\_std\_cell\_pin\_access \
   -filter\_cells\_by\_pin\_count -1
- Analyze cell pin count in the standard cell library
- You can filter cells with fewer than specified pin count in the next step
- check\_std\_cell\_pin\_access \
   -cells {} -exclude\_cells {} \
   -filter\_cells\_by\_pin\_count n \
   -run\_check\_zrt\_routability \
   -skip\_routing
- Check pin access on all cell combinations
- Reduce the cell count with the –cells, exclude\_cells, and –filter\_cells\_by\_pin\_count options
- Check routability issues with the check\_zrt\_routability command before routing
- heck\_std\_cell\_pin\_access \
  -reroute\_only \
  -num\_cells\_per\_parallel\_run n \
  -pin access check tcl path path
- Perform more accurate checking with routing
- Use -num\_cells\_per\_parallel\_run and -pin\_access\_check\_tcl\_path to run several divided jobs in parallel

Check\_std\_cell\_pin\_access \
 -report\_cell\_drc\_only

Analyze DRC results

6 check\_std\_cell\_pin\_access \
-reroute\_drc\_cells\_only

Reroute cells that still have DRC violations

#### Single command run (include all 6 steps):

check\_std\_cell\_pin\_access -technology xx.tf -std\_lib\_path STD -num\_cells\_per\_parallel\_run 5 -filter\_cells\_by\_pin\_count 3\ -pin\_access\_check\_tcl\_path ./check\_std\_cell\_pin\_access.tcl -reroute\_drc\_cells\_iterations 2 -run\_check\_zrt\_routability

#### Always Run Baseline Check First!!

- Baseline pin accessibility check:
  - -mode single\_cell\_only + -mode cell\_by\_cell\_only
- Advanced pin accessibility checks:
  - -pg\_route
  - -congested netlist
  - -back2back\_placement
  - -no empty row
  - -fill empty row with blockages
- Feasibility check (big cells):
  - -mode all\_combo\_in\_one\_cell\_only

Debugging Methodology (1)



#### Debugging Methodology (2)

- The pin access checking utility issues debugging messages in various stages of the run
- If anything goes wrong while running the utility, look for the "SCRIPT-Info" keyword for debugging messages

#### Example:

```
SCRIPT-Info: Creating a hierarchical verilog netlist (.dummy.v) .....
SCRIPT-Info: All library cells will be created as submodules of top cell "pin access"
SCRIPT-Info: Dummmy verilog (.dummy.v) has been successfully created.
SCRIPT-Info: Reading verilog (.dummy.v) ......
SCRIPT-Info: Create library cells as plangroups ......
SCRIPT-Info: Split all library cells into individusl cells using "commit_fp_plan_groups" ...
SCRIPT-Info: Create placement for cell "cell_BFX10" .....
SCRIPT-Info: Running check_zrt_routability for cell "cell_BFX10" .....
SCRIPT-Info: Source routing option file "dpt_route_options.tcl" .....
SCRIPT-Info: Running route_zrt_auto (effort: med) on cell "cell_BFX10" .....
SCRIPT-Info: Number of cells to be checked: 16
SCRIPT-Info: Divide run into 4 jobs
SCRIPT-Info: Create run csh "check pin access run.csh.0" and tcl "check pin access run.tcl.0"
SCRIPT-Info: Create run csh "check_pin_access_run.csh.1" and tcl "check_pin_access_run.tcl.1"
SCRIPT-Info: Create run csh "check_pin_access_run.csh.2" and tcl "check_pin_access_run.tcl.2"
SCRIPT-Info: Create run csh "check pin access run.csh.3" and tcl "check pin access run.tcl.3"
SCRIPT-Info: Printing DRC Summary ....
```

#### Limitations and Documentation

#### Limitations

- The utility is an IC Compiler encrypted Tcl script; it can be used only in the IC Compiler environment
- It has the same licensing requirements as running Zroute with 28nm or 20-nm design rules
- The data size, memory consumption, and runtime depend on number of checked cells; to avoid disk space or memory issues, you should reduce the number of checked cells to less than 2000

#### Documentation

 The latest version of this document and the pin access checking utility is available on the Synopsys SolvNet website

"Application Note for Physical Library Analysis for Optimal 28/20nm Routing" (Docld:035309)



#### Summary

#### Fully automated and easy to use

- Requires minimal inputs: Milkyway technology file and standard cell library (with FRAM views)
- Requires minimum IC Compiler usage knowledge

#### Thorough checking

Runs real routing with all kinds of cell placement combinations

#### Aligned with the latest Zroute technology

Always supports the latest design rules and router enhancements

#### Quick turnaround time (within a day)

- Physical library developer quickly identifies pin access or technology file problem
- Can run a second pin verification after fix

## **Agenda**

Forthcoming challenges at 20-nm process node and below

Pin access checking utility (updated in version 5.0)

Win-win for customers and Synopsys with pin access analysis

Success stories for optimal standard cell pin access

Appendix

Case study and recommendations



## Win-Win for Customers and Synopsys

#### Customers

- Detect and fix potential pin access issues in the early library development stage
- Shorten library development cycle
- Avoid seeing DRC surprises at place and routing stage due to bad standard cell library design

#### Synopsys

- IC Compiler (Zroute) friendly library
- Leverage Synopsys resources to spend more effort on development and support of advanced rules and new router features

## **Agenda**

Forthcoming challenges at 20-nm process node and below

Pin access checking utility (updated in version 5.0)

Win-win for customers and Synopsys with pin access analysis

Success stories for optimal standard cell pin access

**Appendix** 

Case study and recommendations



#### **Success Stories**

#### 7 Libraries Analyzed With -mode all (Two Process Nodes, Two Foundries)

| Library     | Process | Cell height<br>(pitch) | No. of cells | Runtime<br>(4 threads) | No. of pin access issues |
|-------------|---------|------------------------|--------------|------------------------|--------------------------|
| Lib #1 (HD) | 28nm    | 9.5X                   | 1138         | ~24 hrs                | 1                        |
| Lib #2 (HS) | 28nm    | 12.5X                  | 1138         | ~24 hrs                | 3                        |
| Lib #3      | 20nm    | 9X                     | 252          | 5.5 hrs                | 4                        |
| Lib #4      | 20nm    | 9X                     | 109          | 3.5 hrs                | 2                        |
| Lib #5      | 20nm    | 9X                     | 83           | 3.5 hrs                | 0                        |
| Lib #6      | 20nm    | 9X                     | 57           | 5.5 hrs                | 3                        |
| Lib #7      | 20nm    | 10X                    | 60           | 6.7 hrs                | 5                        |

#### Factors that affect runtime:

- Number of cells in the library
- Number of DRC violations in the cells (more routing iterations for more DRC violations)
- DRC rules defined in the technology file

## Types of Pin Access Issues Found

DRC Issues Not Detectable at the Layout Design Stage!



## **Agenda**

Forthcoming challenges at 20-nm process node and below

Pin access checking utility (updated in version 5.0)

Win-win for customers and Synopsys with pin access analysis

Success stories for optimal standard cell pin access

**Appendix** 

Case study and recommendations



## **Agenda**

Forthcoming challenges at 20-nm process node and below

Pin access checking utility (updated in version 5.0)

Win-win for customers and Synopsys with pin access analysis

Success stories for optimal standard cell pin access

#### **Appendix**

Case study and recommendations



### Content

- Standard cell design routing layer recommendations
  - General recommendations
  - 20-nm specific recommendations
- Synopsys internal Tcl script to check pin accessibility
  - Pin accessibility checking utility

## Standard Cell Design Routing Layer Recommendations

#### Introduction

- These are recommendations from the router's point of view
  - Only metal layer recommendations related to routing
  - To be balanced with other objectives, such as minimizing cell areas
- The recommendations are general, not specific to Zroute
  - Some routers might handle certain difficulties slightly differently than others

### **General Recommendations - 1/3**

- Longer pins Give the router more flexibility in making connections
  - Helpful when a specific pin layer is not to be used by the router



- More on-grid connecting points for pins Better routing resource usage
  - Routing shapes are best packed when on-grid



### **General Recommendations - 2/3**

#### Fewer Adjacent Pin Connection Interactions

Interacting pin connecting points between a pair of pins



Interacting pins in one cluster



### **General Recommendations - 3/3**

#### Fewer Adjacent Pin Connection Interactions

 Pin shapes at cell boundaries that can interact with adjacent cell pin shapes



Aligned pin shapes competing for common routing resources



## **General Recommendations Summary**

- Longer pins Give router more flexibility in making connections
  - Helpful when a specific pin layer is not to be used by router
  - Helpful for tricky configurations when there is a consistent good way to connect to the same pins
- More on-grid connecting points for pins Better routing resource usage
  - Routing shapes are best packed when on-grid
- Fewer adjacent pin connection interactions Routing process makes one connection at a time, not as effective in handling heavy interactions – Prefers fewer of the following:
  - Interacting pin connecting points between a pair of pins
  - Interacting pins in one cluster
  - Pin shapes at cell boundaries that can interact with adjacent cell pin shapes
  - Aligned pin shapes competing for common routing resources

These recommendations became more important at 20 nm More geometries, more rules and limitations, closer proximity

## 20-nm Specific Recommendations (1/4)

#### **Double Patterning Considerations**

- Avoid shapes that have the potential to cause double patterning cycles on the same routing layer
  - Odd pitch jogs and odd pitch wrong way shapes
  - Off-grid shapes that block even tracks and have double patterning interaction with adjacent shapes

Odd pitch jog and odd pitch wrong way pins

Off-grid pin on same layer

## 20-nm Specific Recommendations (2/4) Double Patterning Considerations

- Avoid shapes that cause double patterning cycles on adjacent layers
  - Prefer pin shapes to be accessible by vias on grid from adjacent layers
- Avoid boundary shapes that can cause intercell double patterning cycles
  - We do have placement capability to space such cells apart at the cost of utilization. To enable double-patterning-aware placement (enable\_double\_patterning\_rules), coloring information must be present as data types in the FRAM view and double patterning rules must be defined in the technology file.



## 20-nm Specific Recommendations (3/4) Double Patterning Considerations

- Avoid shapes too close to a PG rail
  - Try not to design a small pin close to a PG rail
- Avoid having preroute via arrays that occupy an even number of tracks
  - Use set\_preroute\_advanced\_via\_rule to adjust the via array size

Pin too close to PG rail
PG rail

Double patterning unfriendly pins



## 20-nm Specific Recommendations (4/4)

#### Blockage, Pin, and Via Extraction Limitation

- Current blockage, pin, and via extraction (BPV) does not honor the generalized cut spacing rule
  - Via region might contain a lot of illegal solution spaces if the pin is in the proximity of a bar or large via
  - Router will have difficulty finding a DRC-free spot for dropping Via1
- Solution
  - Cover illegal via region with via blockage in the CEL view and redo BPV



## 20-nm Specific Recommendations Summary

- Avoid having the following pin shapes that could induce Zroute to get trapped in a double patterning unfriendly environment
  - Odd pitch jog
  - Odd pitch wrong way
  - Not on routing grid
  - Near cell boundary
- Avoid prerouting to form a double patterning cycle link with neighboring fixed shapes
  - Use set\_preroute\_advance\_vias\_rule to specify a smaller via array size
- Assist router to achieve faster DRC convergence
  - The more clear guidelines given in the FRAM view, the faster the runtime. You can manually add
     via or metal blockages to cover the design rules that are not supported in BPV.

# SYNOPSYS®

**Accelerating Innovation**