Talk for the March 2001 meeting of IEEE Computer Society of South Central Texas:

# An Engineer's rework of IEEE-754 Floating-Point by Jim Brakefield

The history of computer floating-point starts with Konrad Zuse in the 1940's. Vonn Neumann at about the same time advocated floating-point over scaled integers.

In the 60's and 70's each new scientific computer had it's own unique floating-point arithmetic. The tradition of diverse notations continues in the subroutine libraries for small micro-controllers. Hybrid decimal/binary formats exist as well as hybrid floating-point/logarithmic systems.

The IEEE-754 effort in the 1980's has been adopted as the floating-point standard with the Intel 8087 providing an early implementation. The standard has brought stability but not cohesion or nor completeness. Many implementations are incomplete or cut corners.

The author of this talk developed a new floating-point family, called "alt-754". Alt-754 implementation issues will be examined in the context of computer history. Alt-754 was designed to combine economy and generality for minimal cost hardware implementation. It also provides a clean mathematical model.

#### Jim Brakefield:

Received Masters in both Computer Science and Electrical Engineering from University of Wisconsin. Worked as research engineer at NASA Houston & Brooks AFB. Publications in computer architecture, user interfaces, vision research and image processing. Working for Lattice Semiconductor doing Software QA & Architectural Evaluation for Programmable Logic. U.S. Patent #5,892,697 "Method and Apparatus for Handling Overflow and Underflow in Processing Floating-Point Numbers".

## **Various Floating-Point Formats**

FSM: fraction sign-magnitude, ISM: integer sign-magnitude, US: unsigned FTC: fraction 2's complement, FPOC: floating-point one's complement

### Radix 16 Mantissa:

IBM 360 FP(16, 32, US(2, 7)-64, FSM(16, 25))

Data General FP(16, 32, US(2, 7)-64, FSM(16, 25))

SEL FP(16, 32, US(2, 7)-64, FSM(16, 25))

Xerox Sigma 5 FP(16, 32, US(2, 7)-64, FSM(16, 25))

#### Radix 8 Mantissa:

Bendix G20 FP(8, 29, ISM(2, 7), ISM(8, 22))

Burroughs 5500 FP(8, 47, ISM(2, 7), ISM(8, 40))

 $* m_s e_s e e e e e e m m m m m m m \dots$  ... m m m m.

### Radix 10 Mantissa:

IBM 1620 FP(10, 5n+10, ISM(10, 10, FSM(10, 5n))

.M M M ... M M E E

Burroughs 2500 FP(10, 4n+16, ISM(10, 12), ISM(10, 4n+4))

 $E_s E E M_s M M \dots M M.$ 

### Radix 2 Mantissa:

32-bit Word Size:

PDP 11 FP(2, 32, US(2, 8)-128, FSM(2, 24)+1)

HP 3000 FP(2, 32, US(2, 9)-256, FSM(2, 23)+1)

IEEE-754 FP(2, 32, US(2, 8)-127, FSM(2, 24))

#### 36-bit Word Size:

PDP 10 FP(2, 36, US(2, 8)-128, FUS(2, 27))

# **Various Floating-Point Formats (contd)**

```
48-bit Word Size:
Burroughs 8500
                    FP(2, 48, ISM(2, 12), ISM(2, 36))
m_s e_s e e e e e e e e e e e m m m m m m m ...
                                                     . . . m m m m.
CDC 1604
                    FP(2, 48, US(2, 11)-1024, FUS(2, 36))
. . . m m m m
Harris Datacraft
                   FP(2, 47, ITC(2, 8), FTC(2, 39)) (two words of 24-bits each)
                          m m m, 0 m m m m m m e<sub>s</sub> e e e e e e
m_s.m m m \dots
Philco 213
                    FP(2, 48, ITC(2, 12), FTC(2, 36))
m_s.m m m \dots
                                 ... m m m m e<sub>s</sub> e e e e e e e e e e
      60-bit Word Size:
CDC 6600
                    FPOC(2, 60, US(2, 11)-1024, US(2, 48))
... m m m m
      64-bit Word Size:
CRAY 1
                    FP(2, 64, US(2, 15)-16384, FSM(2, 49))
m_s e e e e e e e e e e e e e e e e m m m m m m m . . .
                                                       . . . m m m m
CDC STAR
                    FP(2, 64, ITC(2, 16), ITC(2, 48))
e<sub>s</sub> e e e e e e e e e e e e e e e m<sub>s</sub> m m m m m m . . .
                                                        ... m m m m.
                   FP(2, 60, ISM(2, 11), FSM(2, 49))
IBM 7030
* e e e e e e e e e e e e s.m m m m . . .
                                                     \dots m m m m<sub>s</sub> * * *
                    FP(2, 64, US(2, 14)-8192, ISM(2, 50))
ILLIAC IV
m_s e e e e e e e e e e e e e m m m m . . .
                                                     ... m m m m m.
IEEE-754
                    FP(2, 64, US(2, 11)-1023, FSM(2, 53))
m_s e e e e e e e e e e e e 1.m m m m m m . . .
                                                     ... m m m m m
      Miscellaneous:
      Interleaved Exponent & Mantissa (proposed):
Variable Length
                          FP(2, 4n, ISM(2, n), FSM(2, 3n)+1.)
mmmemmme....
                          \dots m m m e m m m_s e_s
      Decimal Exponent
Microsoft C# decimal
                          FP(2, 128, ITC(2, 5), US(2, 96))
(1-2*s)*m*10^e, where e between 0 and -28
      Semi-Logarithmic
                    FP(2, 32, ITC(2, 19)-128, US(2, 12)) (nominal)
(e has a fraction component, mantissa has hidden leading 1.00000000000)
```