## FPGA talks and reports of James Brakefield

Column header info at bottom

| Date       | For<br>mat   | Topic         | Aut<br>hor | Nature          | Where             | Web Link                                           | locac<br>tion | Title                                                                                          | Comments                                                                       | Abstract                                                                                                                                                                                                        |
|------------|--------------|---------------|------------|-----------------|-------------------|----------------------------------------------------|---------------|------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2/24/2025  | pptx         | uP Arch       | JCB        | info            | C16               | https://events.vtools.ieee.<br>org/m/467923        |               | A Digital Processor of RISC Variety Suitable for<br>Architecture Exploration                   | Includes slides from earlier<br>2/16/2016 talk Covers TROC16; 6<br>attachments | RISC computer architecture of my design in an effort to achieve high code density, deterministic execution and a uniform base for diversity. Architecture provdes for four data sizes and four data types.      |
| 2/21/2023  | pptx         | FPGA ed       | JCB        | info            | C16               | https://events.vtools.ieee.<br>org/m/345505        |               | Progress report and Education Review and update on FPGA<br>Boot Camp grant                     | Abbreviated slides, full slides at github                                      | A look at more advanced FPGA education: boards, tools and research. Slide deck includes link to \$20 FPGA Kit sildes                                                                                            |
| 1/27/2023  | pptx         | FPGA          | JCB        | report          |                   | https://github.com/jimbrak<br>e/20-dollar-FPGA-kit | Git<br>hub    | A \$20 FPGA kit                                                                                | Pictures of each component on the web page                                     | One of the goals of the FPGA Boot Camp grant was a lowest cost FPGA kit. Using a \$14 FPGA board from China it is possible.                                                                                     |
| 3/22/2022  | pptx         | FPGA ed       | JCB        | info            | C16               |                                                    | Web<br>page   | Economies of Scale for FPGA Education                                                          | AKA Low Cost FPGA Boards                                                       | idea is to do for FPGAs what Raspberry Pi and Arduino have done for microprocessor education                                                                                                                    |
| 10/20/2020 | ppt          | Sys Arch      | JCB        | info            | LMAG<br>C16       |                                                    | Web<br>page   | Legacy Updates for Avionics                                                                    | Work at BAE, neat pictures                                                     | Work on RIU, FLR-9 and IPo1553, all used FPGAs                                                                                                                                                                  |
| 2/19/2020  | pptx         | gaming        | JCB        | info            | C16               |                                                    | Web<br>page   | Review of the MiSTer Gamming Console                                                           | Raffled Altera card                                                            | MiSTer is an open project that aims to recreate various classic computers, game consoles and arcade machines, using modern hardware.                                                                            |
| 5/23/2018  | pptx         | FPGA          | JCB        | info            | Austin<br>Consult | https://events.vtools.ieee.<br>org/m/173193        | Git<br>hub    | FPGA Chips: Introduction, History, and Applications                                            | PoK-e-Jo's Smokehouse                                                          | 30 years of FPGAs & are now into their 3rd generation. A way to study them & their applications is the timeline & their expanding capabilities.                                                                 |
| 4/17/2018  | pptx         | uP Arch       | JCB        | info            | C16               | https://events.vtools.ieee.<br>org/m/170930        | Web<br>page   | Soft-Core CPUs An inventory of ~600 designs                                                    | https://github.com/jimbrake/cpu_sof<br>t_cores                                 | One of the most exciting parts of learning VHDL or Verilog is creating a CPU of your own design.                                                                                                                |
| 6/16/2016  | pptx         | FPGA          | JCB        | info            | LMAG              |                                                    | Web<br>page   | FPGA chips: Intro, History and Applications                                                    | Very dated                                                                     | 30 years of FPGAs & are now into their 3rd generation. A way to study them & their applications is the timeline & their expanding capabilities.                                                                 |
| 3/7/2016   | ISE<br>proj  | uP Arch       | JCB        | report          | open<br>cores     | https://opencores.org/proj<br>ects/rois            | Git<br>hub    | Register Oriented Instruction Sets.                                                            | rois24_24min.zip /jimbrake/ISA-<br>Exploratorium/tree/ROIS24_24                | architectural exploration with a goal of a high performance FPGA soft core processor                                                                                                                            |
| 2/16/2016  | pptx         | FPGA to<br>uP | JCB        | info            | C16               | https://events.vtools.ieee.<br>org/m/38087         | Web<br>page   | DIY soft-core uP Microprocessor design using an FPGA                                           | Now has correct slides                                                         | will cover FPGA resource utilization, instruction set design, data path considerations, getting to "Hello World" & completing the implementation.                                                               |
| 3/17/2015  | pptx         | FPGA          | JCB        | info            | C16               |                                                    | Web<br>page   | Le Grande Tour of FPGA Land                                                                    | posted 2022 slide deck version, borad prices out of date                       | a simple introduction to FPGAs, their role, their limitations and promise with some mention of hardware description languages                                                                                   |
| 2/22/2014  | pdf,<br>xlsx | soft uP       | JCB        | spread<br>sheet | open<br>cores     | https://opencores.org/proj<br>ects/up_core_list/   | Web<br>page   | An inventory of soft processor cores. Processor project at www.opencores.org                   | https://github.com/jimbrake/cpu_sof<br>t_cores                                 | An Inventory of mostly open-source Soft Core Processors. Although many have FPGA stats, many do not. Very large spreadsheet                                                                                     |
| 2/15/2006  | ppt          | FPGA          | JCB        | info            | On Board          |                                                    | Git<br>hub    | Introduction to Programmable Logic as Software Process                                         | Presented to SASPIN                                                            | FPGA 101 and its process aspect                                                                                                                                                                                 |
| 4/8/2005   | ISE          | uP Arch       | JCB        | report          | open<br>cores     |                                                    |               | Logic Emulation Machine Processor project at www.opencores.org & github.com/jimbrake/lem1_9min | Four new variants of LEM1_9 are now implemented:                               | Small soft core processors that operate on a single bit (or four bits) of data at a time. Can be used for logic simulation, software interrupt handlers, low resource soft-core processing and BCD calculators. |
| 11/29/2004 | pdf          | FPGA          | JCB        | info            | Trinity<br>Un     |                                                    | Git<br>hub    | Trinity University classroom presentation: FPGA RAD Process for micro-controller design        | LEM1_9min talk                                                                 | Design & Implement a Custom Micro-Controller in One Week or Less                                                                                                                                                |
| 6/27/2004  | pdf          | NN            | JCB        | info            | Santa Fe          |                                                    | Git<br>hub    | Use of Neural Models for Cognitive Processing                                                  | 2004 Sandia-UNM Cognitive Systems<br>Workshop                                  | Results of a feasibility study show that system level neuron and synapse models can be implemented in affordable scalable real-time systems                                                                     |

Column B Date presentation date or publication date

Column C Format powerpoint, PDF, txt, scanned pdf, docx, doc, xlsx, xilinx ISE project

Column D Topic one or two words

Column F Author JCB: James C. Brakefield, others as listed in comments
Column F Nature info (STEM level presentation), course, paper, patent, report

Column G Where where presented, often IEEE Lonestar section at LMAG or Computer chapter

Column H Web Link Web page for paper or presentation

Column I location Location of slides/paper: listed Web page, Github (github/jimbrake), opencores.org, other

Column J Title Web page title and pptx file title may differ

Column K Comments Side information

Column L Abstract Culled from web page announcement or source file