

# Looking for 4x speedups? SSE to the rescue!

Mostafa Hagog Microprocessor Technology Labs

# **Agenda**

- SSE overview.
- SSE to accelerate heavy computational applications.
- SSE to accelerate Video encoding and Image processing.
- SSE to provide Graphics building blocks.
- Streaming auxiliary instructions.
- Using the Compiler to generate SSE

#### **SSE** overview

- SSE = Streaming SIMD Extension
- SIMD Single Instruction Multiple Data.
- One instruction to do the same operation on 4 packed elements simultaneously.

```
void foo (float *a, float *b, float *c, int n){
                     for (i = 0; i < n; i++){
                      a[i] = b[i]*c[i];
6 instructions
  element
```

```
7 instructions
4 elements
1.75 <u>instructions</u>
        element
```

```
Scalar loop:
L1:
  movss
          [rcx+r13*4], xmm0
  movss
```

```
Vector loop:
L1:
            xmm1, [rdx+r9*4]
xmm0, [r8+r9*4]
  movups
  movups
            xmm1, xmm0
  mulps
            [rcx+r9*4], xmm1
  movaps
           , rax
  cmp
```

# **SSE** Data types



#### **SSE** instructions overview

#### • Arithmetic:

- Multiply, Add, Subtract, Divide, Square root and more.

#### Logic:

- and, and-not, or, xor

#### Other:

- Min/Max, shuffle, packed compares, Blending, type conversion (e.g. int to float and float to double).

#### Dedicate functionality:

- MPSADBW (Fast Block Difference), DPPS (Dot Product).

# C Compiler support for SSE – A glance to Intrinsics

- Vector Data Types:
  - \_\_m128 for single precision.
  - \_\_m128i for integers.
  - \_\_m128d for double precision
- Each instructions has its equivalent intrinsic, example intrinsics:
  - extern \_\_m128 \_mm\_add\_ps(\_\_m128 \_A, \_\_m128 \_B);
    extern \_\_m128 \_mm\_mul\_ps(\_\_m128 \_A, \_\_m128 \_B);
    extern \_\_m128 \_mm\_and\_ps(\_\_m128 \_A, \_\_m128 \_B);
    extern \_\_m128 \_mm\_cmpeq\_ps(\_\_m128 \_A, \_\_m128 \_B);
- More details will follow.

## **Evolution of SSE**



# **Agenda**

- SSE overview.
- SSE to accelerate heavy computational applications.
- SSE to accelerate Video encoding and Image processing.
- SSE to provide Graphics building blocks.
- Streaming auxiliary instructions.
- Using the Compiler to generate SSE

# Complex Multiply – using ADDSUB

```
(C.real + i*C.img) = (A.real + i*A.img) * (B.real + i*B.img)
C.real = A.real*B.real - A.img*B.img
C.img = A.real*B.iomg + A.img*B.real
```



# FIR Filter using SSE (1/3)

- Used in Filtering of speech signals in modern voice coders and many other signal processing areas.
- An M, length filter h[0, ..., M 1], applied to an input sequence x[0,..., N-1] generates output sequence y[0,..., N-1], as described in the following equation:

$$y(n) = \sum_{i=0}^{M-1} h(i)x(n-i)$$

# FIR Filter using SSE (2/3)



# FIR Filter using SSE (3/3)

```
0 = 0 x 0 + 1 x 1 + 2 x 2 + 3 x 3

1 = 0 x 1 + 1 x 2 + 2 x 3 + 3 x 4

2 = 0 x 2 + 1 x 3 + 2 x 4 + 3 x 5

3 = 0 x 3 + 1 x 4 + 2 x 5 + 3 x 6

y H1 x H2 x H3 x H4 x
```

```
m128 X, X1, X2, Y, H, H0, H1, H2, H3;
H0 = mm \text{ shuffle ps}(H, H, MM SHUFFLE}(0,0,0,0));
X = _{mm_{ps}}(X1, H0); Y = _{mm_{add}}(Y, X);
H1 = mm_shuffle_ps (H, H, _MM_SHUFFLE(1,1,1,1));
X = _{mm\_alignr\_epi8} (X2,X1,4);
X = mm_mul_ps (X, H1); Y = _mm_add_ps (Y, X);
H2 = mm_shuffle_ps (H, H, _MM_SHUFFLE(2,2,2,2));
X = mm_alignr_epi8(X2,X1,8);
X = _{mm\_mul\_ps}(X, H2); Y = _{mm\_add\_ps}(Y, X);
H3 = _mm_shuffle_ps (H, H, _MM_SHUFFLE(3,3,3,3));
X = _{mm\_alignr\_epi8} (X2,X1, 12);
X = _mm_mul_ps(X, H3); Y = _mm_add_ps(Y, X);
_mm_store_ps(&y[i], Y);
```

# **Agenda**

- SSE overview.
- SSE to accelerate heavy computational applications.
- SSE to accelerate Video encoding and Image processing.
- SSE to provide Graphics building blocks.
- Streaming auxiliary instructions.
- Using the Compiler to generate SSE

# **Accelerate Video encoding using Fast Block Differences instruction**

• **Sum of Absolute Differences** (SAD) is a widely used, extremely simple video quality metric used for blockmatching in motion estimation for video compression.

$$SAD(x, y) = \sum_{i=1}^{N} \sum_{j=1}^{N} |f(i, j, t) - f(i + x, j + y, t - 1)|$$

- -w<(x, y)<w, w is the search area of motion vector and N is the block size.
- f(i, j, t) represents a pixel with coordinate (i, j) on frame t.
- Search exhaustively within a search window to find the motion vector:

$$(mvx, mvy) = \min_{x,y} SAD(x, y)$$

#### **SSE4 Fast Block Difference instruction**



# **Agenda**

- SSE overview.
- SSE to accelerate heavy computational applications.
- SSE to accelerate Video encoding and Image processing.
- SSE to provide Graphics building blocks.
- Streaming auxiliary instructions.
- Using the Compiler to generate SSE

#### **Blends: To Boost Conditionals SIMD flows**

```
/*Integer blend instructions */
_mm_blend_epi16 (__m128i v1, __m128i v2, const int mask);
_mm_blendv_epi8 (__m128i v1, __m128i v2, __m128i mask);
/*Float single precision blend instructions */
_mm_blend_ps (__m128 v1, __m128 v2, const int mask);
_mm_blendv_ps(__m128 v1, __m128 v2, __m128 v3);
/*Float double precision blend instructions */
_mm_blend_pd (__m128d v1, __m128d v2, const int mask);
_mm_blendv_pd(__m128d v1, __m128d v2, __m128d v3);
```



```
•Used to code conditional SIMD flows
for (i=0; i<N; i++)
  if (a[i]<b[i]) c[i]=a[i]*b[i];
  else c[i]=a[i];

Vector code assuming:
for (i=0; i< N; i+=4){
    A = _mm_loadu_ps(&a[i]);
    B = _mm_loadu_ps(&b[i]);
    C = _mm_mul_ps (A, B);
    mask = _mm_cmplt_ps (A, B);
    C = _mm_blend_ps (C, A, mask);
    _mm_storeu_ps (&c[i], C);
}</pre>
```

#### **Dot Product**

```
_mm_dp_ps (__m128 val1, __m128 val2, const int mask);
_mm_dp_pd(__m128d val1, __m128d val2, const int mask);
```

result =  $_{mm_dp_ps(v1, v2, 0xF3)}$ **v1** 1.02 **5.2** - 4.7 **v2 5.2** 1.02 3.3 - 4.7 +0.0f +0.0f +0.0f +0.0f mask [4:7] +0.0f +0.0f +0.0f +0.0f mask [0:3]result 34.02 34.02 0

#### **Non-unit Stride Operations**

```
_mm_insert_ps(__m128 dst, __m128 src, const int ndx);
_mm_insert_{epi8,epi32,epi64} (__m128i dst, int src, const int ndx);
_mm_extract_ps(__m128 src, const int ndx);
_mm_extract_{epi8, epi32, epi64} (__m128i src, const int ndx);
```

# Strided Load xm1 = \_mm\_load\_ss (a); xm1 = \_mm\_insert\_ps (xm1, a+stride, 0x10); xm1 = \_mm\_insert\_ps (xm1, a+2\*stride, 0x20); xm1 = \_mm\_insert\_ps (xm1, a+3\*stride, 0x30);

```
i = _mm_extract_epi32 (xm1, 0);
xm2 = _mm_load_ss (&arr[i]);
i = _mm_extract_epi32 (xm1, 1);
xm2 = _mm_insert_ps (xm2, &arr[i], 0x10);
i = _mm_extract_epi32 (xm1, 2);
xm2 = _mm_insert_ps (xm2, &arr[i], 0x20);
```

i = mm extract epi32 (xm1, 3);

 $xm2 = mm insert_ps (xm2, &arr[i], 0x30);$ 

```
strided Store

*a = _mm_extract_ps (x1, 0);
*(a +stride) = _mm_extract_ps (x1, 1);
*(a +2*stride) = _mm_extract_ps (x1, 2);
*(a +3*stride) = _mm_extract_ps (x1, 3);
```

```
Scatter
i = _mm_extract_epi32 (xm1, 0);
_mm_store_ss (&arr[i], xm2);
i = _mm_extract_epi32 (xm1, 1);
arr[i] = _mm_extract_ps (xm2, 1);
i = _mm_extract_epi32 (xm1, 2);
arr[i] = _mm_extract_ps (xm2, 2);
i = _mm_extract_epi32 (xm1, 3);
arr[i] = _mm_insert_ps (xm2, 3);
```

#### **Vector Early Out**

```
_mm_test_all_zeros(mask, val)
_mm_test_all_ones(val)
_mm_test_mix_ones_zeros(mask, val)
```

```
for (i=0; i<N; i++){
   if (!a[i]) continue;
   BODY;
}

for (i=0; i<N; i++) {
   if (_mm_test_all_zeros (mask, arr))
      continue;
   VECTORIZED BODY;
}</pre>
```

# **Agenda**

- SSE overview.
- SSE to accelerate heavy computational applications.
- SSE to accelerate Video encoding and Image processing.
- SSE to provide Graphics building blocks.
- Streaming auxiliary instructions.
- Using the Compiler to generate SSE

# **Streaming Load - Communicate with Coprocessors an Order of Magnitude Faster**

m128i \*p); m128i \_mm\_stream\_load\_si128 **Graphics Mem** Platforms
Core To Core High BW MMIO Writes 800 MB/s **GFX FPGA** Core ™ But ... Low BW Reads But .. Low BW MMIO Reads Streaming Loads 7000 MB/s 45nm Next 45nm Next Generation **GFX FPGA** Generation Core ™ Core ™ With **Fast Streaming Reads! Fast Streaming Reads!** 

Streaming Load is 9X faster reading from WC Memory

# **Agenda**

- SSE overview.
- SSE to accelerate heavy computational applications.
- SSE to accelerate Video encoding and Image processing.
- SSE to provide Graphics building blocks.
- Streaming auxiliary instructions.
- Using the Compiler to generate SSE

# Using compiler intrinsics to generate SSE code (1/3)

- Use Intel® c++ compiler 10.0 for SSE4 support.
- #include <smmintrin.h>
- Data Types:
  - \_\_m128
     Vector type of 4 single precision floating point elements.
  - \_\_m128i Vector type of 4 integer elements.
  - \_\_m128d
     Vector type of 2 double precision floating point elements.
- Load/Store:
  - \_mm\_load\_pd/ps/si128 , \_mm\_loadu\_pd/ps/si128
  - \_mm\_store\_pd/ps/si128, \_mm\_storeu\_pd/ps/si128

# Using compiler intrinsics to generate **SSE** code (2/3)

 Casting examples – used for type safety no real instruction is executed.

```
- __m128 _mm_castpd_ps(__m128d in);
- __m128i _mm_castpd_si128(__m128d in);
- __m128d _mm_castps_pd(__m128 in);
- __m128i _mm_castps_si128(__m128 in);
- __m128 _mm_castsi128_ps(__m128i in);
- __m128d _mm_castsi128_pd(__m128i in);
```

 Type conversion – Instructions are generated to convert from one representation to the other

```
- For example: \{1.1, 1.0, 1.0, 1.0\} \rightarrow \{1, 1, 1, 1\}
- __m128d _mm_cvtepi32_pd(__m128i a);
- __m128i _mm_cvtpd_epi32(__m128d a);
- __m128 _mm_cvtepi32_ps(__m128i a);
- __m128i _mm_cvtps_epi32(__m128 a);
- __m128 _mm_cvtpd_ps(__m128d a);
- __m128d _mm_cvtps_pd(__m128 a);
```

# Using compiler intrinsics to generate SSE code (3/3)

- All the instructions have their intrinsic equivalent, example intrinsics:
- Arithmetic:

```
extern __m128 _mm_add_ps(__m128 _A, __m128 _B);
extern __m128 _mm_sub_ps(__m128 _A, __m128 _B);
extern __m128 _mm_mul_ps(__m128 _A, __m128 _B);
extern __m128 _mm_div_ps(__m128 _A, __m128 _B);
extern __m128 _mm_sqrt_ps(__m128 _A, __m128 _B);
extern __m128 _mm_min_ps(__m128 _A, __m128 _B);
extern __m128 _mm_and_ps(__m128 _A, __m128 _B);
extern __m128 _mm_andnot_ps(__m128 _A, __m128 _B);
extern __m128 _mm_or_ps(__m128 _A, __m128 _B);
extern __m128 _mm_xor_ps(__m128 _A, __m128 _B);
extern __m128 _mm_xor_ps(__m128 _A, __m128 _B);
Comparison
extern __m128 _mm_cmpeq_ps(__m128 _A, __m128 _B);
```

## Intel® compiler Automatically generate SSE instructions for C code.

 Using Intel compiler on the following C code generates SIMD code automatically

```
void foo (float* restrict a, float* restrict b, float* restrict c, int n){
 for (i = 0; i < n; i++){
  a[i] = b[i]*c[i];
```

```
$B4$21:
   movups xmm1, XMMWORD PTR [rdx+r10*4]
   movups xmm0, XMMWORD PTR [r8+r10*4]
   mulps xmm1, xmm0
   movaps XMMWORD PTR [rcx+r10*4], xmm1
   add
         r10, 4
          r10, rbp
   cmp
        $B4$21
   il
```

# **Compiler switches for SSE4**

• To Auto-generate SSE4 instructions Intel® compiler use:

```
/QxS or /QaxS
(-xS or -axS on Linux)
```

# Using Pragmas to hint vectorization (1/3)

## #pragma vector always

- instructs the compiler to override any efficiency heuristic during the decision to vectorize or not.
- Will vectorize non-unit strides or very unaligned memory accesses.
- No correctness issues.

#### • Example:

```
void vec_always(int *a, int *b, int m){
    #pragma vector always
    for(int i = 0; i <= m; i++) a[32*i] = b[99*i];
}</pre>
```

# Using Pragmas to hint vectorization (2/3)

## #pragma ivdep

- Instructs the compiler to ignore assumed vector dependencies.
- Only use this when you know that the assumed loop dependences are safe to ignore.

#### • Example:

```
void ignore_vec_dep(int *a, int k, int c, int m){
     #pragma ivdep
    for (int i = 0; i < m; i++) a[i] = a[i + k] * c;
```

- The pragma binds only the for loop contained in current function. This includes a for loop contained in a subfunction called by the current function.
- The loop in this example will not vectorize without the ivdep pragma, since the value of k is not known; vectorization would be illegal if k<0.

# Using Pragmas to hint vectorization (3/3)

# #pragma vector {aligned | unaligned}

- The pragma indicates that the loop should be vectorized, if it is legal to do so, ignoring normal heuristic decisions about profitability.

#### Caution:

- The compiler may generate incorrect code if the information is wrong.

#### Example

```
void vec_aligned(float *a, int m, int c)
{
  int i;
  #pragma vector aligned
  for (i = 0; i < m; i++)
    a[i] = b[i] * c;
  // Alignment unknown but compiler can still align.
  for (i = 0; i < 100; i++)
    a[i] = a[i] + 1.0f;
}</pre>
```

# **Thank You!**