2018 IEEE Real-Time and Embedded Technology and Applications Symposium (RTAS), Porto, Portugal



# IEEE 802.1Qbv Gate Control List Synthesis using Array Theory Encoding

Ramon Serna Oliver, Silviu S. Craciunas, Wilfried Steiner {rse, scr, wst} @tttech.com





### **Outline**



Time Sensitive Networks
IEEE 802.1Qbv

04

Formalization of Constraints Examples

Deterministic Ethernet
Network Model and Assumptions

05

**Evaluation Results** 

Problem Formulation
Synthesis of Gate Control Lists

06





# Time-Sensitive Networks

IEEE 802.1Qbv

### **IEEE TSN Standards**



The Time-Sensitive Networking Task Group is part of the IEEE 802.1 Working Group.

"...to provide deterministic services through IEEE 802 networks..." (\*)

| Standard   | Description                                          |
|------------|------------------------------------------------------|
| 802.1ASrev | Timing & Synchronization                             |
| 802.1Qbv   | Enhancements for Scheduled Traffic                   |
| 802.1Qbu   | Frame Preemption                                     |
| 802.1Qca   | Path Control and Reservation                         |
| 802.1Qcc   | Central Configuration Management                     |
| 802.1Qci   | Per-Stream Time-based Ingress Filtering and Policing |
| 802.1CB    | Redundancy, Frame Replication & Elimination          |



(\*) http://http://www.ieee802.org/1/pages/tsn.html

### IEEE 802.1Qbv Functional Model





#### Gate Control List vs Time-Windows



- A GCL is nothing else than a cyclic timed list of gate status updates
- We can draw a symmetry with the GCL and a timeline of windows for each queue, where
  - A gate open event corresponds to a window start event for the queue
  - A gate close event corresponds to a window end event for the queue
  - A window spans along the timeline as long as the gate is open for that queue

|   | Time           | G <sub>7</sub> | $G_6$ | $G_5$ | $G_4$ | $G_3$ | $G_2$ | G <sub>1</sub> | $G_0$ |
|---|----------------|----------------|-------|-------|-------|-------|-------|----------------|-------|
|   | t <sub>o</sub> | 0              | С     | С     | С     | С     | С     | С              | С     |
|   | t <sub>1</sub> | O              | C     | O     | 0     | O     | C     | С              | O     |
|   | t <sub>2</sub> | С              | 0     | С     | С     | С     | С     | С              | С     |
|   | t <sub>3</sub> | С              | С     | С     | С     | 0     | С     | С              | С     |
|   | t <sub>4</sub> | С              | С     | С     | С     | С     | 0     | С              | С     |
|   | t <sub>5</sub> | С              | С     | С     | С     | С     | 0     | 0              | С     |
| , | t <sub>6</sub> | С              | С     | С     | С     | С     | С     | С              | С     |

| $G_7$ |  |
|-------|--|
| $G_6$ |  |
| $G_5$ |  |
| G4    |  |
| $G_3$ |  |
| $G_2$ |  |
| $G_1$ |  |
| $G_0$ |  |
|       |  |
|       |  |

time

#### Gate Control List vs Time-Windows



- A GCL is nothing else than a cyclic timed list of gate status updates
- We can draw a symmetry with the GCL and a timeline of windows for each queue, where
  - A gate open event corresponds to a window start event for the queue
  - A gate close event corresponds to a window end event for the queue
  - A window spans along the timeline as long as the gate is open for that queue

| Time           | $G_7$ | 56 | G <sub>5</sub> | $G_4$ | $G_3$ | $G_2$ | G <sub>1</sub> | G |
|----------------|-------|----|----------------|-------|-------|-------|----------------|---|
| t <sub>o</sub> | 0     | С  | С              | С     | C     | C     | С              | С |
| t <sub>1</sub> | С     | С  | С              | 0     | O     | O     | С              | С |
| $t_2$          | C     | 0  | С              | O     | O     | O     | C              | С |
| $t_3$          | C     | С  | С              | O     | 0     | C     | С              | O |
| t <sub>4</sub> | С     | С  | С              | O     | С     | 0     | С              | C |
| t <sub>5</sub> | С     | С  | С              | С     | С     | 0     | 0              | С |
| t <sub>6</sub> | С     | С  | С              | С     | С     | С     | С              | С |





# **Deterministic Ethernet**

Network Model and Assumptions

#### **Deterministic Ethernet**





Sending and receiving of frames is done according to a global schedule.



#### **Network and Traffic Model**



#### **Topology and Network Model**

- ✓ Multi-hop switched layer 2 full-duplex Ethernet network
- ✓ Time synchronization with bounded precision.
  - ✓ E.g. 802.1AS-rev
- ✓ Known technology latencies
  - ✓ Wire delay, PHY, etc...

#### **Device Capabilities**

- ✓ Switches and end systems support 802.1Qbv
- Queues for scheduled traffic are not shared
- ✓ Switch capable to identify and assign frames to queues
  - ✓ E.g. based on PCP code in 802.1Q, or 802.1Qci

#### **Communication Model**

- ✓ Exchange of messages via periodic flows (~ stream)
  - ✓ Single sender to single receiver
    - > Trivial extension: multiple receivers
  - Multiple Ethernet frames per message
- Routes are pre-computed and known

#### Message Constraints

- ✓ End-to-End latency
- ✓ Optional Maximum Jitter Requirements
- ✓ Optional Jitter Minimization



# Problem Formulation

# Synthesis of Gate Control Lists

# Synthesis of IEEE 802.1Qbv Gate Control Lists



### Scheduling Problem

Find an assignment of frames to transmission windows at each egress port along the routed path, such that:

- The number of windows fits in the GCL of each port,
- The window is assigned to one of the port queues,
- The length of the window fits the length of all assigned frames,

#### Satisfying that:

- No two windows at the same port overlap in time,
- Frames of the same flow propagate with the right order and latency along the route,
- The required end-to-end latency of flows is fulfilled,

#### With the ultimate objective:

Evaluate the suitability of Array Theory and the use of SMT/OMT solvers in solving the problem.

# **Array Theory Encoding**



### We use SMT/OMT solvers to leverage the computation of feasible solutions

#### Satisfiability Modulo Theories

- ✓ satisfiability of logical formulas in first-order formulation
- ✓ background theories

$$\checkmark \ \mathcal{LA}(\mathbb{Z}) \ \mathcal{BV} \ \mathcal{T}_A$$

### **Array Theory**

 $\circ$  Variables  $x_1, x_2, \dots, x_n$ 

 $\circ$  Arrays a[i]  $a\langle i\leftarrow e\rangle$ 

Logical Symbols  $\vee, \wedge, \neg, (,)$ 

 $\circ$  Non-logical Symbols  $+, =, \%, \leq$ 

Quantifiers
 ∃, ∀

### **Optimization Modulo Theories (OMT)**

- ✓ Additional optimization of variables of simple expressions
  - ✓ optimization (OMT) [Bjørner@TACAS15]

#### **Tool support**

- Many solvers exist as well as a very active community
  - OpenSMT [Bruttomesso@TACAS10]
  - CVC4 [Barrett@CAV11]
  - Yices [Dutertre@CAV14]
  - Z3 [de Moura@TACAS08]

# Why Array Theory?



# Arrays theories allows building expressions upon uninterpreted "lists of elements"

An array in  $\mathcal{T}_A$  is an indexed list of elements, for which the index (an integer) may be an uninterpreted term itself.

 This allows building the expressions satisfying the communication constraints based on unassigned frame-to-window sets.

We define three arrays for each egress port, denoting:

- Window start time
- Window end time
- Window queue
- And each frame on that port is given a variable denoting the respective index in all three arrays (frame-to-window assignment)
- The solution to this variable decides the **frame-to-window** assignment fulfilling the system of inequalities defining a feasible schedule

```
\forall a: array, \forall i, j: index, \forall x: elem i = j \rightarrow a \langle i \leftarrow x \rangle [j] = x i \neq j \rightarrow a \langle i \leftarrow x \rangle [j] = a[j]
```

# How does it compare to (our) previous work?



### Similar problems with different solutions

#### Steiner @ RTSS 2010

- Based on TTEthernet
- Single frames

#### Craciunas et al. @ RTNS 2014

- TTEthernet + Tasks
- Single frames
- 0-jitter

#### @RTS Journal 2016

- Improved algorithms
- Scalability
- Optimization

#### Craciunas et al. @RTNS 2016

- TSN: Frame-based Qbv scheduler
- 0-jitter
- Issolation of frames or streams in one window
- Schedule not tailored to Gate Control Lists.

#### This work

- Based on TSN
- Multi-frame streams
- Window-based scheduling
- Direct mapping to Gate Control Lists
- Allows jitter between periodic instances
- ... but can also enforce 0-jitter
- Better use of queues



# Formalization of Constraints

# Examples



We construct a system of inequalities formalizing the technology and userconstraints derived from the problem formulation, applied to our model:



# Technology constraints model the necessary communication requirements



# User constraints model optional communication requirements



optimization, ...



# Frame-to-Window Assignment

Each frame is assigned to a window in the respective egress port





# Frame-to-Window Assignment

Each frame is assigned to a window in the respective egress port

Stream 1

Stream 2

Stream 3





Values for window start, end, and queues are derived from the constraints...





Additional user-constraints as well as optimization shall be satisfied...





# **Evaluation Results**

#### **Evaluation Results**



# Synthesis Time with two topology sizes

### Streams with periods {10,20}ms, 4 queues



5 switches, 15 end-systems

10 switches, 50 end-systems

#### **Evaluation Results**



# Jitter Optimization vs Synthesis Time

#### 5 switches, 15 end-systems





### **Evaluation Results**



Scalability comparison against frame-based scheduler (Craciunas et al @RTNS 16)





# Conclusions

# **Future Directions**

#### Conclusions



#### Main conclusions of this work

Window-based scheduling and synthesis of 802.1Qbv Gate Control Lists proves feasible.

Array Theory encoding suits the problem and allows leveraging the heavy work to SMT/OMT solvers.

Our new model relaxing jitter requirements maps better to TSN general concepts.

Yet 0-jitter requirements can still be met.

The methods exhibits potential to solve large networks with the aid of incremental algorithms.



#### **Future Directions**



There's a lot left to be explored...

Incremental algorithms applied along multiple dimensions (streams, windows, queues, ...)

For very large networks heuristic-guided algorithms seem best.

For multi-path topologies route decisions can be included to the problem.

Stream-redundancy, fault-tolerance, etc...







| Vienna, Austria (Headquarters)            | USA                                     | Japan                                  | China                                     |
|-------------------------------------------|-----------------------------------------|----------------------------------------|-------------------------------------------|
| Phone +43 1 585 34 34-0 office@tttech.com | Phone +1 978 933 7979<br>usa@tttech.com | Phone +81 52 485 5898 office@tttech.jp | Phone +86 21 5015 2925-0 china@tttech.com |

www.tttech.com