

# Virtex-7 T and XT FPGAs Data Sheet: DC and AC Switching Characteristics

DS183 (v1.16) May 15, 2013

**Product Specification** 

## Introduction

Virtex®-7 T and XT FPGAs are available in -3, -2, -1, and -2L speed grades, with -3 having the highest performance. The -2L devices operate at  $V_{\rm CCINT} = 1.0V$  and are screened for lower maximum static power. The speed specification of a -2L device is the same as the -2 speed grade. The -2G speed grade is available in devices utilizing Stacked Silicon Interconnect (SSI) technology. The -2G speed grade supports 12.5 Gb/s GTX or 13.1 Gb/s GTH transceivers as well as the standard -2 speed grade specifications.

Virtex-7 T and XT FPGA DC and AC characteristics are specified in commercial, extended, and industrial temperature ranges. Except for the operating temperature range or unless otherwise noted, all the DC and AC electrical parameters are the same for a particular speed

grade (that is, the timing characteristics of a -1 speed grade industrial device are the same as for a -1 speed grade commercial device). However, only selected speed grades and/or devices are available in each temperature range.

All supply voltage and junction temperature specifications are representative of worst-case conditions. The parameters included are common to popular designs and typical applications.

This Virtex-7 T and XT FPGA data sheet, part of an overall set of documentation on the 7 series FPGAs, is available on the Xilinx website at <a href="https://www.xilinx.com/7">www.xilinx.com/7</a>.

All specifications are subject to change without notice.

## **DC Characteristics**

Table 1: Absolute Maximum Ratings(1)

| Symbol                    | Description                                                                                                          | Min   | Max                     | Units |
|---------------------------|----------------------------------------------------------------------------------------------------------------------|-------|-------------------------|-------|
| FPGA Logic                |                                                                                                                      |       |                         |       |
| V <sub>CCINT</sub>        | Internal supply voltage                                                                                              | -0.5  | 1.1                     | V     |
| V <sub>CCAUX</sub>        | Auxiliary supply voltage                                                                                             | -0.5  | 2.0                     | V     |
| V <sub>CCBRAM</sub>       | Supply voltage for the block RAM memories                                                                            | -0.5  | 1.1                     | V     |
| V                         | Output drivers supply voltage for 3.3V HR I/O banks                                                                  | -0.5  | 3.6                     | V     |
| V <sub>CCO</sub>          | Output drivers supply voltage for 1.8V HP I/O banks                                                                  | -0.5  | 2.0                     | V     |
| V <sub>CCAUX_IO</sub>     | Auxiliary supply voltage                                                                                             | -0.5  | 2.06                    | V     |
| V <sub>REF</sub>          | Input reference voltage                                                                                              | -0.5  | 2.0                     | V     |
|                           | I/O input voltage for 3.3V HR I/O banks                                                                              | -0.40 | V <sub>CCO</sub> + 0.55 | V     |
| V <sub>IN</sub> (2)(3)(4) | I/O input voltage for 1.8V HP I/O banks                                                                              | -0.55 | V <sub>CCO</sub> + 0.55 | V     |
| · IIN                     | I/O input voltage (when $V_{CCO}$ = 3.3V) for $V_{REF}$ and differential I/O standards except TMDS_33 <sup>(5)</sup> | -0.40 | 2.625                   | V     |
| V <sub>CCBATT</sub>       | Key memory battery backup supply                                                                                     | -0.5  | 2.0                     | V     |
| GTX and GTH               | Transceivers                                                                                                         | 11    |                         |       |
| V <sub>MGTAVCC</sub>      | Analog supply voltage for the GTX/GTH transmitter and receiver circuits                                              | -0.5  | 1.1                     | V     |
| V <sub>MGTAVTT</sub>      | Analog supply voltage for the GTX/GTH transmitter and receiver termination circuits                                  | -0.5  | 1.32                    | V     |
| V <sub>MGTVCCAUX</sub>    | Auxiliary analog Quad PLL (QPLL) voltage supply for the GTX/GTH transceivers                                         | -0.5  | 1.935                   | V     |
| V <sub>MGTREFCLK</sub>    | GTX/GTH transceiver reference clock absolute input voltage                                                           | -0.5  | 1.32                    | V     |

© 2011–2013 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Kintex, Artix, Zynq, Spartan, ISE, Vivado and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners.



Table 1: Absolute Maximum Ratings(1) (Cont'd)

| Symbol                   | Description                                                                                  | Min  | Max  | Units |
|--------------------------|----------------------------------------------------------------------------------------------|------|------|-------|
| V <sub>MGTAVTTRCAL</sub> | Analog supply voltage for the resistor calibration circuit of the GTX/GTH transceiver column | -0.5 | 1.32 | V     |
| V <sub>IN</sub>          | Receiver (RXP/RXN) and Transmitter (TXP/TXN) absolute input voltage                          | -0.5 | 1.26 | V     |
| I <sub>DCIN</sub>        | DC input current for receiver input pins DC coupled V <sub>MGTAVTT</sub> = 1.2V              | _    | 14   | mA    |
| I <sub>DCOUT</sub>       | DC output current for transmitter pins DC coupled V <sub>MGTAVTT</sub> = 1.2V                | _    | 14   | mA    |
| XADC                     |                                                                                              |      |      | •     |
| V <sub>CCADC</sub>       | XADC supply relative to GNDADC                                                               | -0.5 | 2.0  | V     |
| V <sub>REFP</sub>        | XADC reference input relative to GNDADC                                                      | -0.5 | 2.0  | V     |
| Temperature              |                                                                                              |      |      |       |
| T <sub>STG</sub>         | Storage temperature (ambient)                                                                | -65  | 150  | °C    |
| т                        | Maximum soldering temperature for Pb/Sn component bodies <sup>(6)</sup>                      | _    | +220 | °C    |
| T <sub>SOL</sub>         | Maximum soldering temperature for Pb-free component bodies <sup>(6)</sup>                    | _    | +260 | °C    |
| Tj                       | Maximum junction temperature <sup>(6)</sup>                                                  | _    | +125 | °C    |

- Stresses beyond those listed under Absolute Maximum Ratings might cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those listed under Operating Conditions is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods of time might affect device reliability.
- 2. The lower absolute voltage specification always applies.
- 3. For I/O operation, refer to the 7 Series FPGAs SelectIO Resources User Guide (UG471).
- 4. The maximum limit applies to DC signals. For maximum undershoot and overshoot AC specifications, see Table 4 and Table 5.
- 5. See Table 10 for TMDS\_33 specifications.
- 6. For soldering guidelines and thermal considerations, see the 7 Series FPGA Packaging and Pinout Specification (UG475).

Table 2: Recommended Operating Conditions(1)(2)

| Symbol                              | Description                                                                                                                       | Min   | Тур  | Max                    | Units |
|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------|------|------------------------|-------|
| FPGA Logic                          |                                                                                                                                   |       | •    | <del>:</del>           |       |
|                                     | Internal supply voltage                                                                                                           | 0.97  | 1.00 | 1.03                   | V     |
| V <sub>CCINT</sub> <sup>(3)</sup>   | Internal supply voltage for -1C devices with voltage identification (VID) bit programmed to run at 0.9V typical <sup>(4)</sup> .  | 0.87  | 0.90 | 0.93                   | V     |
|                                     | Block RAM supply voltage                                                                                                          | 0.97  | 1.00 | 1.03                   | ٧     |
| V <sub>CCBRAM</sub> <sup>(3)</sup>  | Block RAM supply voltage for -1C devices with voltage identification (VID) bit programmed to run at 0.9V typical <sup>(4)</sup> . | 0.87  | 0.90 | 1.03                   | V     |
| V <sub>CCAUX</sub>                  | Auxiliary supply voltage                                                                                                          | 1.71  | 1.80 | 1.89                   | ٧     |
| V (5)(6)                            | Supply voltage for 3.3V HR I/O banks                                                                                              | 1.14  | _    | 3.465                  | ٧     |
| V <sub>CCO</sub> <sup>(5)(6)</sup>  | Supply voltage for 1.8V HP I/O banks                                                                                              | 1.14  | _    | 1.89                   | ٧     |
| V                                   | Auxiliary supply voltage when set to 1.8V                                                                                         | 1.71  | 1.80 | 1.89                   | ٧     |
| V <sub>CCAUX_IO</sub>               | Auxiliary supply voltage when set to 2.0V                                                                                         | 1.94  | 2.00 | 2.06                   | ٧     |
|                                     | I/O input voltage                                                                                                                 | -0.20 | _    | V <sub>CCO</sub> + 0.2 | ٧     |
| V <sub>IN</sub> <sup>(7)</sup>      | I/O input voltage (when $V_{CCO}$ = 3.3V) for $V_{REF}$ and differential I/O standards except TMDS_33(8)                          | -0.20 | _    | 2.625                  | ٧     |
| I <sub>IN</sub> <sup>(9)</sup>      | Maximum current through any pin in a powered or unpowered bank when forward biasing the clamp diode.                              | -     | _    | 10                     | mA    |
| V <sub>CCBATT</sub> <sup>(10)</sup> | Battery voltage                                                                                                                   | 1.0   | _    | 1.89                   | V     |



Table 2: Recommended Operating Conditions(1)(2) (Cont'd)

| Symbol                                 | Description                                                                                                 | Min  | Тур  | Max  | Units |
|----------------------------------------|-------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| GTX and GTH Tra                        | ansceivers                                                                                                  |      |      |      |       |
| V (11)                                 | Analog supply voltage for the GTX/GTH transceiver QPLL frequency range $\leq 10.3125~\text{GHz}^{(12)(13)}$ | 0.97 | 1.0  | 1.08 | V     |
| V <sub>MGTAVCC</sub> <sup>(11)</sup>   | Analog supply voltage for the GTX/GTH transceiver QPLL frequency range > 10.3125 GHz                        | 1.02 | 1.05 | 1.08 | V     |
| V <sub>MGTAVTT</sub> <sup>(11)</sup>   | Analog supply voltage for the GTX/GTH transmitter and receiver termination circuits                         | 1.17 | 1.2  | 1.23 | V     |
| V <sub>MGTVCCAUX</sub> <sup>(11)</sup> | Auxiliary analog Quad PLL (QPLL) voltage supply for the transceivers                                        | 1.75 | 1.80 | 1.85 | ٧     |
| V <sub>MGTAVTTRCAL</sub> (11)          | Analog supply voltage for the resistor calibration circuit of the GTX/GTH transceiver column                | 1.17 | 1.2  | 1.23 | V     |
| XADC                                   |                                                                                                             |      |      |      |       |
| V <sub>CCADC</sub>                     | XADC supply relative to GNDADC                                                                              | 1.71 | 1.80 | 1.89 | V     |
| V <sub>REFP</sub>                      | Externally supplied reference voltage                                                                       | 1.20 | 1.25 | 1.30 | V     |
| Temperature                            |                                                                                                             |      |      |      |       |
|                                        | Junction temperature operating range for commercial (C) temperature devices                                 | 0    | _    | 85   | °C    |
| T <sub>j</sub>                         | Junction temperature operating range for extended (E) temperature devices                                   | 0    | _    | 100  | °C    |
|                                        | Junction temperature operating range for industrial (I) temperature devices                                 | -40  | _    | 100  | °C    |

- 1. All voltages are relative to ground.
- 2. For the design of the power distribution system, consult the 7 Series FPGAs PCB Design and Pin Planning Guide (UG483).
- V<sub>CCINT</sub> and V<sub>CCBRAM</sub> should be connected to the same supply.
- 4. For more information on the VID bit see the Lowering Power using the Voltage Identification Bit application note (XAPP555).
- 5. Configuration data is retained even if V<sub>CCO</sub> drops to 0V.
- 6. Includes V<sub>CCO</sub> of 1.2V, 1.5V, 1.8V, 2.5V, and 3.3V.
- 7. The lower absolute voltage specification always applies.
- 8. See Table 10 for TMDS\_33 specifications.
- 9. A total of 200 mA per bank should not be exceeded.
- 10. V<sub>CCBATT</sub> is required only when using bitstream encryption. If battery is not used, connect V<sub>CCBATT</sub> to either ground or V<sub>CCAUX</sub>.
- 11. Each voltage listed requires the filter circuit described in the 7 Series FPGAs GTX/GTH Transceiver User Guide (UG476).
- 12. For data rates  $\leq$  10.3125 Gb/s,  $V_{MGTAVCC}$  should be 1.0V  $\pm3\%$  for lower power consumption.
- 13. For lower power consumption,  $V_{MGTAVCC}$  should be 1.0V ±3% over the entire CPLL frequency range.

Table 3: DC Characteristics Over Recommended Operating Conditions

| Symbol                         | Description                                                                              | Min  | Typ <sup>(1)</sup> | Max | Units |
|--------------------------------|------------------------------------------------------------------------------------------|------|--------------------|-----|-------|
| V <sub>DRINT</sub>             | Data retention V <sub>CCINT</sub> voltage (below which configuration data might be lost) | 0.75 | -                  | -   | V     |
| V <sub>DRI</sub>               | Data retention V <sub>CCAUX</sub> voltage (below which configuration data might be lost) | 1.5  | _                  | -   | V     |
| I <sub>REF</sub>               | V <sub>REF</sub> leakage current per pin                                                 | _    | _                  | 15  | μA    |
| IL                             | Input or output leakage current per pin (sample-tested)                                  | _    | _                  | 15  | μA    |
| C <sub>IN</sub> <sup>(2)</sup> | Die input capacitance at the pad                                                         | _    | _                  | 8   | pF    |
|                                | Pad pull-up (when selected) @ V <sub>IN</sub> = 0V, V <sub>CCO</sub> = 3.3V              | 90   | _                  | 330 | μA    |
|                                | Pad pull-up (when selected) @ V <sub>IN</sub> = 0V, V <sub>CCO</sub> = 2.5V              | 68   | _                  | 250 | μA    |
| I <sub>RPU</sub>               | Pad pull-up (when selected) @ V <sub>IN</sub> = 0V, V <sub>CCO</sub> = 1.8V              | 34   | _                  | 220 | μA    |
|                                | Pad pull-up (when selected) @ V <sub>IN</sub> = 0V, V <sub>CCO</sub> = 1.5V              | 23   | _                  | 150 | μA    |
|                                | Pad pull-up (when selected) @ V <sub>IN</sub> = 0V, V <sub>CCO</sub> = 1.2V              | 12   | _                  | 120 | μA    |



Table 3: DC Characteristics Over Recommended Operating Conditions (Cont'd)

| Symbol                              | Description                                                                                                                                                                         | Min | Typ <sup>(1)</sup> | Max | Units |
|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|-----|-------|
|                                     | Pad pull-down (when selected) @ V <sub>IN</sub> = 3.3V                                                                                                                              | 68  | -                  | 330 | μΑ    |
| <sup>I</sup> RPD                    | Pad pull-down (when selected) @ V <sub>IN</sub> = 1.8V                                                                                                                              | 45  | _                  | 180 | μΑ    |
| I <sub>CCADC</sub>                  | Analog supply current, analog circuits in powered up state                                                                                                                          | -   | _                  | 25  | mA    |
| I <sub>BATT</sub> (3)               | Battery supply current                                                                                                                                                              | _   | _                  | 150 | nA    |
|                                     | Thevenin equivalent resistance of programmable input termination to V <sub>CCO</sub> /2 (UNTUNED_SPLIT_40) for commercial (C), industrial (I), and extended (E) temperature devices | 28  | 40                 | 55  | Ω     |
| R <sub>IN_TERM</sub> <sup>(4)</sup> | Thevenin equivalent resistance of programmable input termination to V <sub>CCO</sub> /2 (UNTUNED_SPLIT_50) for commercial (C), industrial (I), and extended (E) temperature devices | 35  | 50                 | 65  | Ω     |
|                                     | Thevenin equivalent resistance of programmable input termination to V <sub>CCO</sub> /2 (UNTUNED_SPLIT_60) for commercial (C), industrial (I), and extended (E) temperature devices | 44  | 60                 | 83  | Ω     |
| n                                   | Temperature diode ideality factor                                                                                                                                                   | _   | 1.010              | -   | _     |
| r                                   | Temperature diode series resistance                                                                                                                                                 | _   | 2                  | _   | Ω     |

- 1. Typical values are specified at nominal voltage, 25°C.
- 2. This measurement represents the die capacitance at the pad, not including the package.
- 3. Maximum value specified for worst case process at 25°C.
- 4. Termination resistance to a  $V_{\mbox{\footnotesize CCO}}/2$  level.

Table 4: V<sub>IN</sub> Maximum Allowed AC Voltage Overshoot and Undershoot for 3.3V HR I/O Banks<sup>(1)</sup>

| AC Voltage Overshoot    | % of UI @-40°C to 100°C | AC Voltage Undershoot | % of UI @-40°C to 100°C |
|-------------------------|-------------------------|-----------------------|-------------------------|
|                         |                         | -0.40                 | 100                     |
| V . 0.55                | 100                     | -0.45                 | 61.7                    |
| V <sub>CCO</sub> + 0.55 | 100                     | -0.50                 | 25.8                    |
|                         |                         | -0.55                 | 11.0                    |
| V <sub>CCO</sub> + 0.60 | 46.6                    | -0.60                 | 4.77                    |
| V <sub>CCO</sub> + 0.65 | 21.2                    | -0.65                 | 2.10                    |
| V <sub>CCO</sub> + 0.70 | 9.75                    | -0.70                 | 0.94                    |
| V <sub>CCO</sub> + 0.75 | 4.55                    | -0.75                 | 0.43                    |
| V <sub>CCO</sub> + 0.80 | 2.15                    | -0.80                 | 0.20                    |
| V <sub>CCO</sub> + 0.85 | 1.02                    | -0.85                 | 0.09                    |
| V <sub>CCO</sub> + 0.90 | 0.49                    | -0.90                 | 0.04                    |
| V <sub>CCO</sub> + 0.95 | 0.24                    | -0.95                 | 0.02                    |

#### Notes:

A total of 200 mA per bank should not be exceeded.



Table 5: V<sub>IN</sub> Maximum Allowed AC Voltage Overshoot and Undershoot for 1.8V HP I/O Banks<sup>(1)(2)</sup>

| AC Voltage Overshoot    | % of UI @-40°C to 100°C | AC Voltage Undershoot | % of UI @-40°C to 100°C |
|-------------------------|-------------------------|-----------------------|-------------------------|
| V <sub>CCO</sub> + 0.55 | 100                     | -0.55                 | 100                     |
| V <sub>CCO</sub> + 0.60 | 50.0                    | -0.60                 | 50.0                    |
| V <sub>CCO</sub> + 0.65 | 50.0                    | -0.65                 | 50.0                    |
| V <sub>CCO</sub> + 0.70 | 47.0                    | -0.70                 | 50.0                    |
| V <sub>CCO</sub> + 0.75 | 21.2                    | -0.75                 | 50.0                    |
| V <sub>CCO</sub> + 0.80 | 9.71                    | -0.80                 | 50.0                    |
| V <sub>CCO</sub> + 0.85 | 4.51                    | -0.85                 | 28.4                    |
| V <sub>CCO</sub> + 0.90 | 2.12                    | -0.90                 | 12.7                    |
| V <sub>CCO</sub> + 0.95 | 1.01                    | -0.95                 | 5.79                    |

- 1. A total of 200 mA per bank should not be exceeded.
- 2. For UI smaller than 20 μs.

Table 6: Typical Quiescent Supply Current

| Cumhal              | Description                                 | Device     |      | Unita      |      |         |
|---------------------|---------------------------------------------|------------|------|------------|------|---------|
| Symbol              |                                             | Device     | -3   | -2/-2L/-2G | -1   | - Units |
| I <sub>CCINTQ</sub> | Quiescent V <sub>CCINT</sub> supply current | XC7V585T   | 1483 | 1483       | 1483 | mA      |
|                     |                                             | XC7V2000T  | N/A  | 3756       | 3756 | mA      |
|                     |                                             | XC7VX330T  | 1012 | 1012       | 1012 | mA      |
|                     |                                             | XC7VX415T  | 1324 | 1324       | 1324 | mA      |
|                     |                                             | XC7VX485T  | 1578 | 1578       | 1578 | mA      |
|                     |                                             | XC7VX550T  | 2214 | 2214       | 2214 | mA      |
|                     |                                             | XC7VX690T  | 2214 | 2214       | 2214 | mA      |
|                     |                                             | XC7VX980T  | N/A  | 2580       | 2580 | mA      |
|                     |                                             | XC7VX1140T | N/A  | 3448       | 3448 | mA      |
| Iccoq               | Quiescent V <sub>CCO</sub> supply current   | XC7V585T   | 1    | 1          | 1    | mA      |
|                     |                                             | XC7V2000T  | N/A  | 1          | 1    | mA      |
|                     |                                             | XC7VX330T  | 1    | 1          | 1    | mA      |
|                     |                                             | XC7VX415T  | 1    | 1          | 1    | mA      |
|                     |                                             | XC7VX485T  | 1    | 1          | 1    | mA      |
|                     |                                             | XC7VX550T  | 1    | 1          | 1    | mA      |
|                     |                                             | XC7VX690T  | 1    | 1          | 1    | mA      |
|                     |                                             | XC7VX980T  | N/A  | 1          | 1    | mA      |
|                     |                                             | XC7VX1140T | N/A  | 1          | 1    | mA      |



Table 6: Typical Quiescent Supply Current (Cont'd)

| Oh. a.l                | Description                                    | Device     |     | Speed Grade | )   | 11    |
|------------------------|------------------------------------------------|------------|-----|-------------|-----|-------|
| Symbol                 |                                                | Device     | -3  | -2/-2L/-2G  | -1  | Units |
| I <sub>CCAUXQ</sub>    | Quiescent V <sub>CCAUX</sub> supply current    | XC7V585T   | 114 | 114         | 114 | mA    |
|                        |                                                | XC7V2000T  | N/A | 315         | 315 | mA    |
|                        |                                                | XC7VX330T  | 73  | 73          | 73  | mA    |
|                        |                                                | XC7VX415T  | 88  | 88          | 88  | mA    |
|                        |                                                | XC7VX485T  | 104 | 104         | 104 | mA    |
|                        |                                                | XC7VX550T  | 147 | 147         | 147 | mA    |
|                        |                                                | XC7VX690T  | 147 | 147         | 147 | mA    |
|                        |                                                | XC7VX980T  | N/A | 183         | 183 | mA    |
|                        |                                                | XC7VX1140T | N/A | 250         | 250 | mA    |
| I <sub>CCAUX_IOQ</sub> | Quiescent V <sub>CCAUX_IO</sub> supply current | XC7V585T   | 2   | 2           | 2   | mA    |
|                        |                                                | XC7V2000T  | N/A | 2           | 2   | mA    |
|                        |                                                | XC7VX330T  | 2   | 2           | 2   | mA    |
|                        |                                                | XC7VX415T  | 2   | 2           | 2   | mA    |
|                        |                                                | XC7VX485T  | 2   | 2           | 2   | mA    |
|                        |                                                | XC7VX550T  | 2   | 2           | 2   | mA    |
|                        |                                                | XC7VX690T  | 2   | 2           | 2   | mA    |
|                        |                                                | XC7VX980T  | N/A | 2           | 2   | mA    |
|                        |                                                | XC7VX1140T | N/A | 2           | 2   | mA    |
| I <sub>CCBRAMQ</sub>   | Quiescent V <sub>CCBRAM</sub> supply current   | XC7V585T   | 34  | 34          | 34  | mA    |
|                        |                                                | XC7V2000T  | N/A | 56          | 56  | mA    |
|                        |                                                | XC7VX330T  | 32  | 32          | 32  | mA    |
|                        |                                                | XC7VX415T  | 38  | 38          | 38  | mA    |
|                        |                                                | XC7VX485T  | 44  | 44          | 44  | mA    |
|                        |                                                | XC7VX550T  | 63  | 63          | 63  | mA    |
|                        |                                                | XC7VX690T  | 63  | 63          | 63  | mA    |
|                        |                                                | XC7VX980T  | N/A | 65          | 65  | mA    |
|                        |                                                | XC7VX1140T | N/A | 81          | 81  | mA    |

- Typical values are specified at nominal voltage, 85°C junction temperatures (T<sub>i</sub>) with single-ended SelectIO resources.
- 2. Typical values are for blank configured devices with no output current loads, no active input pull-up resistors, all I/O pins are 3-state and floating.
- 3. Use the Xilinx Power Estimator (XPE) spreadsheet tool (download at <a href="http://www.xilinx.com/power">http://www.xilinx.com/power</a>) to calculate static power consumption for conditions other than those specified.



# Power-On/Off Power Supply Sequencing

The recommended power-on sequence is  $V_{CCINT}$ ,  $V_{CCBRAM}$ ,  $V_{CCAUX}$ ,  $V_{CCAUX}$ , and  $V_{CCO}$  to achieve minimum current draw and ensure that the I/Os are 3-stated at power-on. The recommended power-off sequence is the reverse of the power-on sequence. If  $V_{CCINT}$  and  $V_{CCBRAM}$  have the same recommended voltage levels then both can be powered by the same supply and ramped simultaneously. If  $V_{CCAUX}$ ,  $V_{CCAUX}$ ,  $V_{CCAUX}$ , and  $V_{CCO}$  have the same recommended voltage levels then they can be powered by the same supply and ramped simultaneously.

For V<sub>CCO</sub> voltages of 3.3V in HR I/O banks and configuration bank 0:

- The voltage difference between V<sub>CCO</sub> and V<sub>CCAUX</sub> must not exceed 2.625V for longer than T<sub>VCCO2VCCAUX</sub> for each power-on/off cycle to maintain device reliability levels.
- The T<sub>VCCO2VCCAUX</sub> time can be allocated in any percentage between the power-on and power-off ramps.

The recommended power-on sequence to achieve minimum current draw for the GTX/GTH transceivers is  $V_{CCINT}$ ,  $V_{MGTAVCC}$ ,  $V_{MGTAVCC}$ ,  $V_{MGTAVCC}$ ,  $V_{MGTAVCC}$ ,  $V_{MGTAVCC}$ . There is no recommended sequencing for  $V_{MGTAVCCAUX}$ . Both  $V_{MGTAVCC}$  and  $V_{CCINT}$  can be ramped simultaneously. The recommended power-off sequence is the reverse of the power-on sequence to achieve minimum current draw.

If these recommended sequences are not met, current drawn from V<sub>MGTAVTT</sub> can be higher than specifications during power-up and power-down.

- When V<sub>MGTAVTT</sub> is powered before V<sub>MGTAVCC</sub> and V<sub>MGTAVCT</sub> V<sub>MGTAVCC</sub> > 150 mV and V<sub>MGTAVCC</sub> < 0.7V, the V<sub>MGTAVTT</sub> current draw can increase by 460 mA per transceiver during V<sub>MGTAVCC</sub> ramp up. The duration of the current draw can be up to 0.3 x T<sub>MGTAVCC</sub> (ramp time from GND to 90% of V<sub>MGTAVCC</sub>). The reverse is true for power-down.
- When V<sub>MGTAVTT</sub> is powered before V<sub>CCINT</sub> and V<sub>MGTAVTT</sub> V<sub>CCINT</sub> > 150 mV and V<sub>CCINT</sub> < 0.7V, the V<sub>MGTAVTT</sub> current draw can increase by 50 mA per transceiver during V<sub>CCINT</sub> ramp up. The duration of the current draw can be up to 0.3 x T<sub>VCCINT</sub> (ramp time from GND to 90% of V<sub>CCINT</sub>). The reverse is true for power-down.



Table 7 shows the minimum current, in addition to  $I_{CCQ}$ , that is required by Virtex-7 T and XT devices for proper power-on and configuration. If the current minimums shown in Table 6 and Table 7 are met, the device powers on after all five supplies have passed through their power-on reset threshold voltages. The FPGA must not be configured until after  $V_{CCINT}$  is applied.

Once initialized and configured, use the XPower tools to estimate current drain on these supplies.

Table 7: Power-On Current for Virtex-7 T and XT Devices

| Device     | ICCINTMIN                  | I <sub>CCAUXMIN</sub>     | I <sub>CCOMIN</sub>                | I <sub>CCAUX_IO</sub>                   | ICCBRAM                    | Units |
|------------|----------------------------|---------------------------|------------------------------------|-----------------------------------------|----------------------------|-------|
| Device     | Typ <sup>(1)</sup>         | Typ <sup>(1)</sup>        | Typ <sup>(1)</sup>                 | Typ <sup>(1)</sup>                      | Typ <sup>(1)</sup>         | Units |
| XC7V585T   | I <sub>CCINTQ</sub> + 2700 | I <sub>CCAUXQ</sub> + 40  | I <sub>CCOQ</sub> + 60 mA per bank | I <sub>CCOAUXIOQ</sub> + 40 mA per bank | I <sub>CCBRAMQ</sub> + 108 | mA    |
| XC7V2000T  | I <sub>CCINTQ</sub> + 4000 | I <sub>CCAUXQ</sub> + 80  | I <sub>CCOQ</sub> + 60 mA per bank | I <sub>CCOAUXIOQ</sub> + 40 mA per bank | I <sub>CCBRAMQ</sub> + 176 | mA    |
| XC7VX330T  | I <sub>CCINTQ</sub> + 1000 | I <sub>CCAUXQ</sub> + 65  | I <sub>CCOQ</sub> + 40 mA per bank | I <sub>CCOAUXIOQ</sub> + 40 mA per bank | I <sub>CCBRAMQ</sub> + 95  | mA    |
| XC7VX415T  | I <sub>CCINTQ</sub> + 1200 | I <sub>CCAUXQ</sub> + 75  | I <sub>CCOQ</sub> + 40 mA per bank | I <sub>CCOAUXIOQ</sub> + 40 mA per bank | I <sub>CCBRAMQ</sub> + 115 | mA    |
| XC7VX485T  | I <sub>CCINTQ</sub> + 1200 | I <sub>CCAUXQ</sub> + 80  | I <sub>CCOQ</sub> + 40 mA per bank | I <sub>CCOAUXIOQ</sub> + 40 mA per bank | I <sub>CCBRAMQ</sub> + 140 | mA    |
| XC7VX550T  | I <sub>CCINTQ</sub> + 3300 | I <sub>CCAUXQ</sub> + 143 | I <sub>CCOQ</sub> + 40 mA per bank | I <sub>CCOAUXIOQ</sub> + 57 mA per bank | I <sub>CCBRAMQ</sub> + 200 | mA    |
| XC7VX690T  | I <sub>CCINTQ</sub> + 3300 | I <sub>CCAUXQ</sub> + 143 | I <sub>CCOQ</sub> + 40 mA per bank | I <sub>CCOAUXIOQ</sub> + 57 mA per bank | I <sub>CCBRAMQ</sub> + 200 | mA    |
| XC7VX980T  | I <sub>CCINTQ</sub> + 6500 | I <sub>CCAUXQ</sub> + 202 | I <sub>CCOQ</sub> + 40 mA per bank | I <sub>CCOAUXIOQ</sub> + 60 mA per bank | I <sub>CCBRAMQ</sub> + 204 | mA    |
| XC7VX1140T | I <sub>CCINTQ</sub> + 8000 | I <sub>CCAUXQ</sub> + 235 | I <sub>CCOQ</sub> + 40 mA per bank | I <sub>CCOAUXIOQ</sub> + 63 mA per bank | I <sub>CCBRAMQ</sub> + 256 | mA    |

#### Notes:

- 1. Typical values are specified at nominal voltage, 25°C.
- 2. Use the Xilinx Power Estimator (XPE) spreadsheet tool (download at http://www.xilinx.com/power) to calculate maximum power-on currents.

Table 8: Power Supply Ramp Time

| Symbol                 | Description                                                                     | Conditions                 | Min | Max | Units |
|------------------------|---------------------------------------------------------------------------------|----------------------------|-----|-----|-------|
| T <sub>VCCINT</sub>    | Ramp time from GND to 90% of V <sub>CCINT</sub>                                 |                            | 0.2 | 50  | ms    |
| T <sub>VCCO</sub>      | Ramp time from GND to 90% of V <sub>CCO</sub>                                   |                            | 0.2 | 50  | ms    |
| T <sub>VCCAUX</sub>    | Ramp time from GND to 90% of V <sub>CCAUX</sub>                                 |                            | 0.2 | 50  | ms    |
| T <sub>VCCAUX_IO</sub> | Ramp time from GND to 90% of V <sub>CCAUX_IO</sub>                              |                            | 0.2 | 50  | ms    |
| T <sub>VCCBRAM</sub>   | Ramp time from GND to 90% of V <sub>CCBRAM</sub>                                |                            | 0.2 | 50  | ms    |
| т                      | Allowed time per power cycle for V <sub>CCO</sub> – V <sub>CCAUX</sub> > 2.625V | $T_J = 100^{\circ}C^{(1)}$ | -   | 500 | mo    |
| I VCCO2VCCAUX          |                                                                                 | $T_J = 85^{\circ}C^{(1)}$  | _   | 800 | ms    |
| T <sub>MGTAVCC</sub>   | Ramp time from GND to 90% of V <sub>MGTAVCC</sub>                               |                            | 0.2 | 50  | ms    |
| T <sub>MGTAVTT</sub>   | Ramp time from GND to 90% of V <sub>MGTAVTT</sub>                               |                            | 0.2 | 50  | ms    |
| T <sub>MGTVCCAUX</sub> | Ramp time from GND to 90% of V <sub>MGTVCCAUX</sub>                             |                            | 0.2 | 50  | ms    |

#### Notes:

1. Based on 240,000 power cycles with nominal V<sub>CCO</sub> of 3.3V or 36,500 power cycles with a worst case V<sub>CCO</sub> of 3.465V.



# **DC Input and Output Levels**

Values for  $V_{IL}$  and  $V_{IH}$  are recommended input voltages. Values for  $I_{OL}$  and  $I_{OH}$  are guaranteed over the recommended operating conditions at the  $V_{OL}$  and  $V_{OH}$  test points. Only selected standards are tested. These are chosen to ensure that all standards meet their specifications. The selected standards are tested at a minimum  $V_{CCO}$  with the respective  $V_{OL}$  and  $V_{OH}$  voltage levels shown. Other standards are sample tested.

Table 9: SelectIO DC Input and Output Levels(1)(2)

| I/O Standard          |        | V <sub>IL</sub>          | VII                      | H                        | V <sub>OL</sub>             | V <sub>OH</sub>             | l <sub>OL</sub> | I <sub>OH</sub> |
|-----------------------|--------|--------------------------|--------------------------|--------------------------|-----------------------------|-----------------------------|-----------------|-----------------|
| i/O Standard          | V, Min | V, Max                   | V, Min                   | V, Max                   | V, Max                      | V, Min                      | mA              | mA              |
| HSTL_I                | -0.300 | V <sub>REF</sub> – 0.100 | V <sub>REF</sub> + 0.100 | $V_{CCO} + 0.300$        | 0.400                       | V <sub>CCO</sub> - 0.400    | 8               | -8              |
| HSTL_I_12             | -0.300 | V <sub>REF</sub> - 0.080 | V <sub>REF</sub> + 0.080 | $V_{CCO} + 0.300$        | 25% V <sub>CCO</sub>        | 75% V <sub>CCO</sub>        | 6.3             | -6.3            |
| HSTL_I_18             | -0.300 | V <sub>REF</sub> – 0.100 | V <sub>REF</sub> + 0.100 | $V_{CCO} + 0.300$        | 0.400                       | V <sub>CCO</sub> - 0.400    | 8               | -8              |
| HSTL_II               | -0.300 | V <sub>REF</sub> – 0.100 | V <sub>REF</sub> + 0.100 | V <sub>CCO</sub> + 0.300 | 0.400                       | V <sub>CCO</sub> - 0.400    | 16              | -16             |
| HSTL_II_18            | -0.300 | V <sub>REF</sub> – 0.100 | V <sub>REF</sub> + 0.100 | $V_{CCO} + 0.300$        | 0.400                       | V <sub>CCO</sub> - 0.400    | 16              | -16             |
| HSUL_12               | -0.300 | V <sub>REF</sub> – 0.130 | V <sub>REF</sub> + 0.130 | $V_{CCO} + 0.300$        | 20% V <sub>CCO</sub>        | 80% V <sub>CCO</sub>        | 0.1             | -0.1            |
| LVCMOS12              | -0.300 | 35% V <sub>CCO</sub>     | 65% V <sub>CCO</sub>     | $V_{CCO} + 0.300$        | 0.400                       | V <sub>CCO</sub> - 0.400    | Note 3          | Note 3          |
| LVCMOS15,<br>LVDCI_15 | -0.300 | 35% V <sub>CCO</sub>     | 65% V <sub>CCO</sub>     | V <sub>CCO</sub> + 0.300 | 25% V <sub>CCO</sub>        | 75% V <sub>CCO</sub>        | Note 4          | Note 4          |
| LVCMOS18,<br>LVDCI_18 | -0.300 | 35% V <sub>CCO</sub>     | 65% V <sub>CCO</sub>     | V <sub>CCO</sub> + 0.300 | 0.450                       | V <sub>CCO</sub> - 0.450    | Note 5          | Note 5          |
| LVCMOS25              | -0.300 | 0.700                    | 1.700                    | $V_{CCO} + 0.300$        | 0.400                       | V <sub>CCO</sub> - 0.400    | Note 6          | Note 6          |
| LVCMOS33              | -0.300 | 0.800                    | 2.000                    | 3.450                    | 0.400                       | V <sub>CCO</sub> - 0.400    | Note 6          | Note 6          |
| LVTTL                 | -0.300 | 0.800                    | 2.000                    | 3.450                    | 0.400                       | 2.400                       | Note 7          | Note 7          |
| MOBILE_DDR            | -0.300 | 20% V <sub>CCO</sub>     | 80% V <sub>CCO</sub>     | $V_{CCO} + 0.300$        | 10% V <sub>CCO</sub>        | 90% V <sub>CCO</sub>        | 0.1             | -0.1            |
| PCl33_3               | -0.400 | 30% V <sub>CCO</sub>     | 50% V <sub>CCO</sub>     | V <sub>CCO</sub> + 0.500 | 10% V <sub>CCO</sub>        | 90% V <sub>CCO</sub>        | 1.5             | -0.5            |
| SSTL12                | -0.300 | V <sub>REF</sub> – 0.100 | V <sub>REF</sub> + 0.100 | V <sub>CCO</sub> + 0.300 | V <sub>CCO</sub> /2 - 0.150 | V <sub>CCO</sub> /2 + 0.150 | 14.25           | -14.25          |
| SSTL135               | -0.300 | V <sub>REF</sub> - 0.090 | V <sub>REF</sub> + 0.090 | $V_{CCO} + 0.300$        | V <sub>CCO</sub> /2 - 0.150 | V <sub>CCO</sub> /2 + 0.150 | 13.0            | -13.0           |
| SSTL135_R             | -0.300 | V <sub>REF</sub> - 0.090 | V <sub>REF</sub> + 0.090 | V <sub>CCO</sub> + 0.300 | V <sub>CCO</sub> /2 - 0.150 | V <sub>CCO</sub> /2 + 0.150 | 8.9             | -8.9            |
| SSTL15                | -0.300 | V <sub>REF</sub> - 0.100 | V <sub>REF</sub> + 0.100 | V <sub>CCO</sub> + 0.300 | V <sub>CCO</sub> /2 - 0.175 | V <sub>CCO</sub> /2 + 0.175 | 13.0            | -13.0           |
| SSTL15_R              | -0.300 | V <sub>REF</sub> – 0.100 | V <sub>REF</sub> + 0.100 | $V_{CCO} + 0.300$        | V <sub>CCO</sub> /2 - 0.175 | V <sub>CCO</sub> /2 + 0.175 | 8.9             | -8.9            |
| SSTL18_I              | -0.300 | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCO</sub> + 0.300 | V <sub>CCO</sub> /2 - 0.470 | V <sub>CCO</sub> /2 + 0.470 | 8               | -8              |
| SSTL18_II             | -0.300 | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | $V_{CCO} + 0.300$        | V <sub>CCO</sub> /2 - 0.600 | V <sub>CCO</sub> /2 + 0.600 | 13.4            | -13.4           |

- 1. Tested according to relevant specifications.
- 2. 3.3V and 2.5V standards are only supported in 3.3V I/O banks.
- 3. Supported drive strengths of 2, 4, 6, or 8 mA in HP I/O banks and 4, 8, or 12 mA in HR I/O banks.
- 4. Supported drive strengths of 2, 4, 6, 8, 12, or 16 mA in HP I/O banks and 4, 8, 12, or 16 mA in HR I/O banks.
- 5. Supported drive strengths of 2, 4, 6, 8, 12, or 16 mA in HP I/O banks and 4, 8, 12, 16, or 24 mA in HR I/O banks.
- 6. Supported drive strengths of 4, 8, 12, or 16 mA
- 7. Supported drive strengths of 4, 8, 12, 16, or 24 mA
- 8. For detailed interface specific DC voltage levels, see the 7 Series FPGAs SelectIO Resources User Guide (UG471).



Table 10: Differential SelectIO DC Input and Output Levels

| I/O Standard | V <sub>ICM</sub> <sup>(1)</sup> |        |                    | V <sub>ID</sub> <sup>(2)</sup> |        |        |                         | V <sub>OD</sub> <sup>(4)</sup> |                         |        |        |        |
|--------------|---------------------------------|--------|--------------------|--------------------------------|--------|--------|-------------------------|--------------------------------|-------------------------|--------|--------|--------|
| 70 Standard  | V, Min                          | V, Typ | V, Max             | V, Min                         | V, Typ | V, Max | V, Min                  | V, Typ                         | V, Max                  | V, Min | V, Typ | V, Max |
| BLVDS_25     | 0.300                           | 1.200  | 1.425              | 0.100                          | _      | -      | _                       | 1.250                          | _                       |        | Note 5 |        |
| MINI_LVDS_25 | 0.300                           | 1.200  | V <sub>CCAUX</sub> | 0.200                          | 0.400  | 0.600  | 1.000                   | 1.200                          | 1.400                   | 0.300  | 0.450  | 0.600  |
| PPDS_25      | 0.200                           | 0.900  | V <sub>CCAUX</sub> | 0.100                          | 0.250  | 0.400  | 0.500                   | 0.950                          | 1.400                   | 0.100  | 0.250  | 0.400  |
| RSDS_25      | 0.300                           | 0.900  | 1.500              | 0.100                          | 0.350  | 0.600  | 1.000                   | 1.200                          | 1.400                   | 0.100  | 0.350  | 0.600  |
| TMDS_33      | 2.700                           | 2.965  | 3.230              | 0.150                          | 0.675  | 1.200  | V <sub>CCO</sub> -0.405 | V <sub>CCO</sub> -0.300        | V <sub>CCO</sub> -0.190 | 0.400  | 0.600  | 0.800  |

- 1. V<sub>ICM</sub> is the input common mode voltage.
- 2.  $V_{ID}$  is the input differential voltage  $(Q \overline{Q})$ .
- 3. V<sub>OCM</sub> is the output common mode voltage.
- 4.  $V_{OD}$  is the output differential voltage  $(Q \overline{Q})$ .
- 5. V<sub>OD</sub> for BLVDS will vary significantly depending on topology and loading.
- LVDS\_25 is specified in Table 12.
- 7. LVDS is specified in Table 13.

Table 11: Complementary Differential SelectIO DC Input and Output Levels

| I/O Standard    |        | V <sub>ICM</sub> <sup>(1)</sup> |        | VID    | (2)    | V <sub>OL</sub> (3)   | V <sub>OH</sub> <sup>(4)</sup> | l <sub>OL</sub>                                                              | I <sub>OH</sub> |
|-----------------|--------|---------------------------------|--------|--------|--------|-----------------------|--------------------------------|------------------------------------------------------------------------------|-----------------|
| 70 Standard     | V, Min | V, Typ                          | V, Max | V, Min | V, Max | V, Max                | V, Min                         | mA, Max<br>8.00<br>8.00<br>16.00<br>16.00<br>0.100<br>0.100<br>14.25<br>13.0 | mA, Min         |
| DIFF_HSTL_I     | 0.300  | 0.750                           | 1.125  | 0.100  | _      | 0.400                 | V <sub>CCO</sub> -0.400        | 8.00                                                                         | -8.00           |
| DIFF_HSTL_I_18  | 0.300  | 0.900                           | 1.425  | 0.100  | _      | 0.400                 | V <sub>CCO</sub> -0.400        | 8.00                                                                         | -8.00           |
| DIFF_HSTL_II    | 0.300  | 0.750                           | 1.125  | 0.100  | _      | 0.400                 | V <sub>CCO</sub> -0.400        | 16.00                                                                        | -16.00          |
| DIFF_HSTL_II_18 | 0.300  | 0.900                           | 1.425  | 0.100  | _      | 0.400                 | V <sub>CCO</sub> -0.400        | 16.00                                                                        | -16.00          |
| DIFF_HSUL_12    | 0.300  | 0.600                           | 0.850  | 0.100  | _      | 20% V <sub>CCO</sub>  | 80% V <sub>CCO</sub>           | 0.100                                                                        | -0.100          |
| DIFF_MOBILE_DDR | 0.300  | 0.900                           | 1.425  | 0.100  | _      | 10% V <sub>CCO</sub>  | 90% V <sub>CCO</sub>           | 0.100                                                                        | -0.100          |
| DIFF_SSTL12     | 0.300  | 0.600                           | 0.850  | 0.100  | _      | $(V_{CCO}/2) - 0.150$ | $(V_{CCO}/2) + 0.150$          | 14.25                                                                        | -14.25          |
| DIFF_SSTL135    | 0.300  | 0.675                           | 1.000  | 0.100  | _      | $(V_{CCO}/2) - 0.150$ | $(V_{CCO}/2) + 0.150$          | 13.0                                                                         | -13.0           |
| DIFF_SSTL135_R  | 0.300  | 0.675                           | 1.000  | 0.100  | _      | $(V_{CCO}/2) - 0.150$ | $(V_{CCO}/2) + 0.150$          | 8.9                                                                          | -8.9            |
| DIFF_SSTL15     | 0.300  | 0.750                           | 1.125  | 0.100  | _      | $(V_{CCO}/2) - 0.175$ | $(V_{CCO}/2) + 0.175$          | 13.0                                                                         | -13.0           |
| DIFF_SSTL15_R   | 0.300  | 0.750                           | 1.125  | 0.100  | _      | $(V_{CCO}/2) - 0.175$ | $(V_{CCO}/2) + 0.175$          | 8.9                                                                          | -8.9            |
| DIFF_SSTL18_I   | 0.300  | 0.900                           | 1.425  | 0.100  | _      | $(V_{CCO}/2) - 0.470$ | $(V_{CCO}/2) + 0.470$          | 8.00                                                                         | -8.00           |
| DIFF_SSTL18_II  | 0.300  | 0.900                           | 1.425  | 0.100  | _      | $(V_{CCO}/2) - 0.600$ | $(V_{CCO}/2) + 0.600$          | 13.4                                                                         | -13.4           |

- 1.  $V_{ICM}$  is the input common mode voltage.
- 2.  $V_{ID}$  is the input differential voltage  $(Q \overline{Q})$ .
- 3. V<sub>OL</sub> is the single-ended low-output voltage.
- 4. V<sub>OH</sub> is the single-ended high-output voltage.



## LVDS DC Specifications (LVDS\_25)

The LVDS standard is available in the HR I/O banks.

Table 12: LVDS 25 DC Specifications(1)

| Symbol             | DC Parameter                                                                                                             | Conditions                                             | Min   | Тур   | Max   | Units |
|--------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-------|-------|-------|-------|
| V <sub>CCO</sub>   | Supply voltage                                                                                                           |                                                        | 2.375 | 2.500 | 2.625 | V     |
| V <sub>OH</sub>    | Output High voltage for Q and Q                                                                                          | $R_T = 100 \Omega$ across Q and $\overline{Q}$ signals | _     | _     | 1.675 | V     |
| V <sub>OL</sub>    | Output Low voltage for Q and Q                                                                                           | $R_T = 100 \Omega$ across Q and $\overline{Q}$ signals | 0.700 | _     | _     | V     |
| V <sub>ODIFF</sub> | Differential output voltage $(Q - \overline{Q})$ , $Q = \text{High } (\overline{Q} - Q)$ , $\overline{Q} = \text{High }$ | $R_T = 100 \Omega$ across Q and $\overline{Q}$ signals | 247   | 350   | 600   | mV    |
| V <sub>OCM</sub>   | Output common-mode voltage                                                                                               | $R_T = 100 \Omega$ across Q and $\overline{Q}$ signals | 1.000 | 1.250 | 1.425 | V     |
| V <sub>IDIFF</sub> | Differential input voltage $(Q - \overline{Q})$ , $Q = Hi$                                                               | gh $(\overline{Q} - Q)$ , $\overline{Q} = High$        | 100   | 350   | 600   | mV    |
| V <sub>ICM</sub>   | Input common-mode voltage                                                                                                |                                                        | 0.300 | 1.200 | 1.425 | V     |

#### Notes:

# LVDS DC Specifications (LVDS)

The LVDS standard is available in the HP I/O banks.

Table 13: LVDS DC Specifications

| Symbol             | DC Parameter                                                                                                             | Conditions                                             | Min   | Тур   | Max   | Units |
|--------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-------|-------|-------|-------|
| V <sub>CCO</sub>   | Supply voltage                                                                                                           |                                                        | 1.710 | 1.800 | 1.890 | V     |
| V <sub>OH</sub>    | Output High voltage for Q and Q                                                                                          | $R_T = 100 \Omega$ across Q and $\overline{Q}$ signals | _     | _     | 1.675 | V     |
| V <sub>OL</sub>    | Output Low voltage for Q and Q                                                                                           | $R_T = 100 \Omega$ across Q and $\overline{Q}$ signals | 0.825 | _     | _     | V     |
| V <sub>ODIFF</sub> | Differential output voltage $(Q - \overline{Q})$ , $Q = \text{High } (\overline{Q} - Q)$ , $\overline{Q} = \text{High }$ | $R_T = 100 \Omega$ across Q and $\overline{Q}$ signals | 247   | 350   | 600   | mV    |
| V <sub>OCM</sub>   | Output common-mode voltage                                                                                               | $R_T = 100 \Omega$ across Q and $\overline{Q}$ signals | 1.000 | 1.250 | 1.425 | V     |
| V <sub>IDIFF</sub> | Differential input voltage $(Q - \overline{Q})$ , $Q = \text{High } (\overline{Q} - Q)$ , $\overline{Q} = \text{High }$  | Common-mode input voltage = 1.25V                      | 100   | 350   | 600   | mV    |
| V <sub>ICM</sub>   | Input common-mode voltage                                                                                                | Differential input voltage = ±350 mV                   | 0.300 | 1.200 | 1.425 | V     |

#### Notes:

1. Differential inputs for LVDS can be placed in banks with  $V_{CCO}$  levels that are different from the required level for outputs. Consult the 7 Series FPGAs SelectIO Resources User Guide (UG471) for more information.

Differential inputs for LVDS\_25 can be placed in banks with V<sub>CCO</sub> levels that are different from the required level for outputs. Consult the 7 Series FPGAs SelectIO Resources User Guide (UG471) for more information.



# **AC Switching Characteristics**

All values represented in this data sheet are based on the speed specifications in the ISE® Design Suite 14.5 and Vivado® Design Suite 2013.1 as outlined in Table 14.

Table 14: Virtex-7 T and XT FPGA Speed Specification Version By Device/Speed Grade

| Ver      | sion In:      | Typical V <sub>CCINT</sub> | Device                                                |
|----------|---------------|----------------------------|-------------------------------------------------------|
| ISE 14.5 | Vivado 2013.1 | (Table 2)                  | Device                                                |
| 1.09     | 1.09          | 1.0V                       | XC7V585T, XC7VX485T                                   |
| N/A      | 1.08          | 1.0V                       | XC7V2000T                                             |
| 1.08     | 1.08          | 1.0V                       | XC7VX330T, XC7VX415T, XC7VX550T, XC7VX690T, XC7VX980T |
| N/A      | 1.08          | 1.0V                       | XC7VX1140T                                            |

Switching characteristics are specified on a per-speed-grade basis and can be designated as Advance, Preliminary, or Production. Each designation is defined as follows:

#### Advance Product Specification

These specifications are based on simulations only and are typically available soon after device design specifications are frozen. Although speed grades with this designation are considered relatively stable and conservative, some underreporting might still occur.

## **Preliminary Product Specification**

These specifications are based on complete ES (engineering sample) silicon characterization. Devices and speed grades with this designation are intended to give a better indication of the expected performance of production silicon. The probability of under-reporting delays is greatly reduced as compared to Advance data.

#### **Production Product Specification**

These specifications are released once enough production silicon of a particular device family member has been characterized to provide full correlation between specifications and devices over numerous production lots. There is no under-reporting of delays, and customers receive formal notification of any subsequent changes. Typically, the slowest speed grades transition to Production before faster speed grades.

## **Testing of AC Switching Characteristics**

Internal timing parameters are derived from measuring internal test patterns. All AC switching characteristics are representative of worst-case supply voltage and junction temperature conditions.

For more specific, more precise, and worst-case guaranteed data, use the values reported by the static timing analyzer and back-annotate to the simulation net list. Unless otherwise noted, values apply to all Virtex-7 T and XT FPGAs.



## **Speed Grade Designations**

Since individual family members are produced at different times, the migration from one category to another depends completely on the status of the fabrication process for each device. Table 15 correlates the current status of each Virtex-7 T and XT device on a per speed grade basis.

Table 15: Virtex-7 T and XT Device Speed Grade Designations

| Davida     | Speed Grade Designations |             |                  |  |  |  |  |  |  |
|------------|--------------------------|-------------|------------------|--|--|--|--|--|--|
| Device     | Advance                  | Preliminary | Production       |  |  |  |  |  |  |
| XC7V585T   |                          |             | -3, -2, -2L, -1  |  |  |  |  |  |  |
| XC7V2000T  |                          |             | -2, -2L, -2G, -1 |  |  |  |  |  |  |
| XC7VX330T  |                          |             | -3, -2, -2L, -1  |  |  |  |  |  |  |
| XC7VX415T  |                          |             | -3, -2, -2L, -1  |  |  |  |  |  |  |
| XC7VX485T  |                          |             | -3, -2, -2L, -1  |  |  |  |  |  |  |
| XC7VX550T  |                          |             | -3, -2, -2L, -1  |  |  |  |  |  |  |
| XC7VX690T  |                          |             | -3, -2, -2L, -1  |  |  |  |  |  |  |
| XC7VX980T  |                          |             | -2, -2L, -1      |  |  |  |  |  |  |
| XC7VX1140T |                          |             | -2, -2L, -2G, -1 |  |  |  |  |  |  |

#### **Production Silicon and Software Status**

In some cases, a particular family member (and speed grade) is released to production before a speed specification is released with the correct label (Advance, Preliminary, Production). Any labeling discrepancies are corrected in subsequent speed specification releases.

Table 16 lists the production released Virtex-7 T and XT device, speed grade, and the minimum corresponding supported speed specification version and software revisions. The software and speed specifications listed are the minimum releases required for production. All subsequent releases of software and speed specifications are valid.

Table 16: Virtex-7 T and XT Device Production Software and Speed Specification Release

| Davis      |                                          | Spe | eed Grade Design                      | ations                     |          |  |  |  |
|------------|------------------------------------------|-----|---------------------------------------|----------------------------|----------|--|--|--|
| Device     | -3                                       | -2G | -2                                    | -2L                        | -1       |  |  |  |
| XC7V585T   | Vivado 2012.4 v1.08<br>or ISE 14.2 v1.06 | N/A | Viva                                  | ado 2012.4 v1.08 or ISE 14 | .2 v1.06 |  |  |  |
| XC7V2000T  | N/A                                      |     | Vivado                                | 2012.4 v1.07               |          |  |  |  |
| XC7VX330T  | Vivado 2013.1 v1.08                      | N/A | Vivo                                  | do 2012 1 v1 02 or ICE 14  | E v1 00  |  |  |  |
| XC7VX415T  | or ISE 14.5 v1.08                        | N/A | Vivado 2013.1 v1.08 or ISE 14.5 v1.08 |                            |          |  |  |  |
| XC7VX485T  | Vivado 2012.4 v1.08<br>or ISE 14.2 v1.06 | N/A | Vivado 2012.4 v1.08 or ISE 14.2 v1.06 |                            |          |  |  |  |
| XC7VX550T  | Vivado 2013.1 v1.08<br>or ISE 14.5 v1.08 | N/A | Viva                                  | do 2013.1 v1.08 or ISE 14. | 5 v1.08  |  |  |  |
| XC7VX690T  | Vivado 2013.1 v1.08<br>or ISE 14.5 v1.08 | N/A | Viva                                  | do 2013.1 v1.08 or ISE 14. | 5 v1.08  |  |  |  |
| XC7VX980T  | N/A                                      | N/A | Viva                                  | do 2013.1 v1.08 or ISE 14. | 5 v1.08  |  |  |  |
| XC7VX1140T | N/A                                      |     | Vivado                                | 2013.1 v1.08               |          |  |  |  |



### **Performance Characteristics**

This section provides the performance characteristics of some common functions and designs implemented in Virtex-7 T and XT devices. The numbers reported here are worst-case values; they have all been fully characterized. These values are subject to the same guidelines as the AC Switching Characteristics, page 12. In each table, the I/O bank type is either High Performance (HP) or High Range (HR).

Table 17: Networking Applications Interface Performances

| Decembries                                                 | I/O Bonk Type                                                                    | ;    | Speed Grade | )    | Units |
|------------------------------------------------------------|----------------------------------------------------------------------------------|------|-------------|------|-------|
| Description                                                | HR 710 710 6<br>HP 710 710 6<br>HR 1250 1250 9<br>HP 1600 1400 1<br>HR 710 710 6 | -1   | Units       |      |       |
| SDR LVDS transmitter (using OSERDES; DATA_WIDTH = 4 to 8)  | HR                                                                               | 710  | 710         | 625  | Mb/s  |
|                                                            | HP                                                                               | 710  | 710         | 625  | Mb/s  |
| DDR LVDS transmitter (using OSERDES; DATA_WIDTH = 4 to 14) | HR                                                                               | 1250 | 1250        | 950  | Mb/s  |
|                                                            | HP                                                                               | 1600 | 1400        | 1250 | Mb/s  |
| SDR LVDS receiver (SFI-4.1) <sup>(1)</sup>                 | HR                                                                               | 710  | 710         | 625  | Mb/s  |
|                                                            | HP                                                                               | 710  | 710         | 625  | Mb/s  |
| DDR LVDS receiver (SPI-4.2) <sup>(1)</sup>                 | HR                                                                               | 1250 | 1250        | 950  | Mb/s  |
|                                                            | HP                                                                               | 1600 | 1400        | 1250 | Mb/s  |

LVDS receivers are typically bounded with certain applications where specific dynamic phase-alignment (DPA) algorithms dominate deterministic performance.



Table 18: Maximum Physical Interface (PHY) Rate for Memory Interfaces IP available with the Memory Interface Generator<sup>(1)(2)</sup>

| Manage Objection       | I/O David Tara | .,                    |      | Speed Grade |      | 11    |
|------------------------|----------------|-----------------------|------|-------------|------|-------|
| Memory Standard        | I/O Bank Type  | V <sub>CCAUX_IO</sub> | -3   | -2/-2L/-2G  | -1   | Units |
| 4:1 Memory Controllers |                |                       |      |             |      |       |
|                        | HP             | 2.0V                  | 1866 | 1866        | 1600 | Mb/s  |
| DDR3                   | HP             | 1.8V                  | 1600 | 1333        | 1066 | Mb/s  |
|                        | HR             | N/A                   | 1066 | 1066        | 800  | Mb/s  |
|                        | HP             | 2.0V                  | 1600 | 1600        | 1333 | Mb/s  |
| DDR3L                  | HP             | 1.8V                  | 1333 | 1066        | 800  | Mb/s  |
|                        | HR             | N/A                   | 800  | 800         | 667  | Mb/s  |
|                        | HP             | 2.0V                  | 800  | 800         | 800  | Mb/s  |
| DDR2                   | HP             | 1.8V                  | 800  | 800         | 800  | Mb/s  |
|                        | HR             | N/A                   | 800  | 800         | 800  | Mb/s  |
|                        | HP             | 2.0V                  | 800  | 667         | 667  | MHz   |
| RLDRAM III             | HP             | 1.8V                  | 550  | 500         | 450  | MHz   |
|                        | HR             | N/A                   |      | N/A         |      |       |
| 2:1 Memory Controllers |                |                       |      |             |      |       |
| <u> </u>               | HP             | 2.0V                  | 1066 | 1066        | 800  | Mb/s  |
| DDR3                   | HP             | 1.8V                  | 1066 | 1066        | 800  | Mb/s  |
|                        | HR             | N/A                   | 1066 | 1066        | 800  | Mb/s  |
|                        | HP             | 2.0V                  | 1066 | 1066        | 800  | Mb/s  |
| DDR3L                  | HP             | 1.8V                  | 1066 | 1066        | 800  | Mb/s  |
|                        | HR             | N/A                   | 800  | 800         | 667  | Mb/s  |
|                        | HP             | 2.0V                  |      |             |      |       |
| DDR2                   | HP             | 1.8V                  | 800  | 800         | 800  | Mb/s  |
|                        | HR             | N/A                   |      |             |      |       |
|                        | HP             | 2.0V                  |      |             |      |       |
| QDR II+(3)             | HP             | 1.8V                  | 550  | 500         | 450  | MHz   |
|                        | HR             | N/A                   | 500  | 450         | 400  | MHz   |
|                        | HP             | 2.0V                  |      |             |      |       |
| RLDRAM II              | HP             | 1.8V                  | 533  | 500         | 450  | MHz   |
|                        | HR             | N/A                   |      |             |      |       |
|                        | HP             | 2.0V                  | 667  | 667         | 667  | Mb/s  |
| LPDDR2                 | HP             | 1.8V                  | 667  | 667         | 667  | Mb/s  |
|                        | HR             | N/A                   | 667  | 667         | 667  | Mb/s  |

- 1. V<sub>REF</sub> tracking is required. For more information, see the 7 Series FPGAs Memory Interface Solutions User Guide (UG586).
- 2. When using the internal  $V_{\text{REF}}$  the maximum data rate is 800 Mb/s (400 MHz).
- 3. The maximum QDRII+ performance specifications are for burst-length 4 (BL = 4) implementations. Burst length 2 (BL = 2) implementations are limited to 333 MHz for all speed grades and I/O bank types.



## IOB Pad Input/Output/3-State

Table 19 (3.3V high-range IOB (HR)) and Table 20 (1.8V high-performance IOB (HP)) summarizes the values of standard-specific data input delay adjustments, output delays terminating at pads (based on standard) and 3-state delays.

- T<sub>IOPI</sub> is described as the delay from IOB pad through the input buffer to the I-pin of an IOB pad. The delay varies
  depending on the capability of the SelectIO input buffer.
- T<sub>IOOP</sub> is described as the delay from the O pin to the IOB pad through the output buffer of an IOB pad. The delay varies
  depending on the capability of the SelectIO output buffer.
- T<sub>IOTP</sub> is described as the delay from the T pin to the IOB pad through the output buffer of an IOB pad, when 3-state is disabled. The delay varies depending on the SelectIO capability of the output buffer. In HP I/O banks, the internal DCI termination turn-on time is always faster than T<sub>IOTP</sub> when the DCITERMDISABLE pin is used. In HR I/O banks, the IN\_TERM termination turn-on time is always faster than T<sub>IOTP</sub> when the INTERMDISABLE pin is used.

Table 19: 3.3V IOB High Range (HR) Switching Characteristics

|                                         |      | T <sub>IOPI</sub> |      |      | T <sub>IOOP</sub> |      |      | T <sub>IOTP</sub> |      |       |
|-----------------------------------------|------|-------------------|------|------|-------------------|------|------|-------------------|------|-------|
| I/O Standard                            |      | Speed Grade       | Э    |      | Speed Grad        | е    |      | Speed Grad        | е    | Units |
|                                         | -3   | -2/-2L/-2G        | -1   | -3   | -2/-2L/-2G        | -1   | -3   | -2/-2L/-2G        | -1   |       |
| LVTTL_S4                                | 1.31 | 1.42              | 1.64 | 3.77 | 3.90              | 4.00 | 4.53 | 4.76              | 4.99 | ns    |
| LVTTL_S8                                | 1.31 | 1.42              | 1.64 | 3.50 | 3.64              | 3.73 | 4.26 | 4.50              | 4.72 | ns    |
| LVTTL_S12                               | 1.31 | 1.42              | 1.64 | 3.49 | 3.62              | 3.72 | 4.25 | 4.48              | 4.71 | ns    |
| LVTTL_S16                               | 1.31 | 1.42              | 1.64 | 3.03 | 3.17              | 3.26 | 3.79 | 4.03              | 4.25 | ns    |
| LVTTL_S24                               | 1.31 | 1.42              | 1.64 | 3.25 | 3.39              | 3.48 | 4.01 | 4.25              | 4.47 | ns    |
| LVTTL_F4                                | 1.31 | 1.42              | 1.64 | 3.22 | 3.36              | 3.45 | 3.98 | 4.22              | 4.44 | ns    |
| LVTTL_F8                                | 1.31 | 1.42              | 1.64 | 2.71 | 2.84              | 2.93 | 3.47 | 3.70              | 3.92 | ns    |
| LVTTL_F12                               | 1.31 | 1.42              | 1.64 | 2.69 | 2.82              | 2.92 | 3.45 | 3.68              | 3.91 | ns    |
| LVTTL_F16                               | 1.31 | 1.42              | 1.64 | 2.57 | 2.85              | 3.15 | 3.33 | 3.71              | 4.14 | ns    |
| LVTTL_F24                               | 1.31 | 1.42              | 1.64 | 2.41 | 2.64              | 2.89 | 3.17 | 3.50              | 3.88 | ns    |
| LVDS_25 <sup>(1)</sup>                  | 0.64 | 0.68              | 0.80 | 1.36 | 1.47              | 1.55 | 2.12 | 2.33              | 2.54 | ns    |
| MINI_LVDS_25                            | 0.68 | 0.70              | 0.79 | 1.36 | 1.47              | 1.55 | 2.12 | 2.33              | 2.54 | ns    |
| BLVDS_25 <sup>(1)</sup>                 | 0.65 | 0.69              | 0.80 | 1.83 | 2.02              | 2.20 | 2.59 | 2.88              | 3.19 | ns    |
| RSDS_25 (point to point) <sup>(1)</sup> | 0.63 | 0.68              | 0.79 | 1.36 | 1.48              | 1.55 | 2.12 | 2.34              | 2.54 | ns    |
| PPDS_25 <sup>(1)</sup>                  | 0.65 | 0.69              | 0.80 | 1.36 | 1.49              | 1.58 | 2.12 | 2.35              | 2.57 | ns    |
| TMDS_33 <sup>(1)</sup>                  | 0.72 | 0.76              | 0.86 | 1.43 | 1.54              | 1.60 | 2.19 | 2.40              | 2.59 | ns    |
| PCI33_3 <sup>(1)</sup>                  | 1.28 | 1.41              | 1.65 | 2.71 | 3.08              | 3.52 | 3.47 | 3.94              | 4.51 | ns    |
| HSUL_12                                 | 0.63 | 0.64              | 0.71 | 1.77 | 1.90              | 2.00 | 2.53 | 2.76              | 2.99 | ns    |
| DIFF_HSUL_12                            | 0.58 | 0.61              | 0.70 | 1.55 | 1.68              | 1.78 | 2.31 | 2.54              | 2.77 | ns    |
| HSTL_I_S                                | 0.61 | 0.64              | 0.73 | 1.55 | 1.69              | 1.80 | 2.31 | 2.55              | 2.79 | ns    |
| HSTL_II_S                               | 0.61 | 0.64              | 0.73 | 1.21 | 1.34              | 1.43 | 1.97 | 2.20              | 2.42 | ns    |
| HSTL_I_18_S                             | 0.64 | 0.67              | 0.76 | 1.28 | 1.39              | 1.45 | 2.04 | 2.25              | 2.44 | ns    |
| HSTL_II_18_S                            | 0.64 | 0.67              | 0.76 | 1.18 | 1.31              | 1.40 | 1.94 | 2.17              | 2.39 | ns    |
| DIFF_HSTL_I_S                           | 0.63 | 0.67              | 0.77 | 1.42 | 1.54              | 1.61 | 2.18 | 2.40              | 2.60 | ns    |
| DIFF_HSTL_II_S                          | 0.63 | 0.67              | 0.77 | 1.15 | 1.24              | 1.27 | 1.91 | 2.10              | 2.26 | ns    |
| DIFF_HSTL_I_18_S                        | 0.65 | 0.69              | 0.78 | 1.27 | 1.38              | 1.43 | 2.03 | 2.24              | 2.42 | ns    |
| DIFF_HSTL_II_18_S                       | 0.65 | 0.69              | 0.78 | 1.14 | 1.23              | 1.26 | 1.90 | 2.09              | 2.25 | ns    |
| HSTL_I_F                                | 0.61 | 0.64              | 0.73 | 1.10 | 1.19              | 1.23 | 1.86 | 2.05              | 2.22 | ns    |



Table 19: 3.3V IOB High Range (HR) Switching Characteristics (Cont'd)

|                             |      | T <sub>IOPI</sub> |      |      | T <sub>IOOP</sub> |      |      | T <sub>IOTP</sub> |      |       |
|-----------------------------|------|-------------------|------|------|-------------------|------|------|-------------------|------|-------|
| I/O Standard                | :    | Speed Grad        | е    | S    | peed Grad         | е    | 5    | Speed Grade       | е    | Units |
|                             | -3   | -2/-2L/-2G        | -1   | -3   | -2/-2L/-2G        | -1   | -3   | -2/-2L/-2G        | -1   |       |
| HSTL_II_F                   | 0.61 | 0.64              | 0.73 | 1.05 | 1.18              | 1.28 | 1.81 | 2.04              | 2.27 | ns    |
| HSTL_I_18_F                 | 0.64 | 0.67              | 0.76 | 1.05 | 1.18              | 1.28 | 1.81 | 2.04              | 2.27 | ns    |
| HSTL_II_18_F                | 0.64 | 0.67              | 0.76 | 1.03 | 1.14              | 1.23 | 1.79 | 2.00              | 2.22 | ns    |
| DIFF_HSTL_I_F               | 0.63 | 0.67              | 0.77 | 1.09 | 1.18              | 1.22 | 1.85 | 2.04              | 2.21 | ns    |
| DIFF_HSTL_II_F              | 0.63 | 0.67              | 0.77 | 1.02 | 1.11              | 1.14 | 1.78 | 1.97              | 2.13 | ns    |
| DIFF_HSTL_I_18_F            | 0.65 | 0.69              | 0.78 | 1.08 | 1.17              | 1.21 | 1.84 | 2.03              | 2.20 | ns    |
| DIFF_HSTL_II_18_F           | 0.65 | 0.69              | 0.78 | 1.01 | 1.10              | 1.13 | 1.77 | 1.96              | 2.12 | ns    |
| LVCMOS33_S4                 | 1.31 | 1.40              | 1.60 | 3.77 | 3.90              | 4.00 | 4.53 | 4.76              | 4.99 | ns    |
| LVCMOS33_S8                 | 1.31 | 1.40              | 1.60 | 3.49 | 3.62              | 3.72 | 4.25 | 4.48              | 4.71 | ns    |
| LVCMOS33_S12                | 1.31 | 1.40              | 1.60 | 3.05 | 3.18              | 3.28 | 3.81 | 4.04              | 4.27 | ns    |
| LVCMOS33_S16                | 1.31 | 1.40              | 1.60 | 3.06 | 3.43              | 3.88 | 3.82 | 4.29              | 4.87 | ns    |
| LVCMOS33_F4                 | 1.31 | 1.40              | 1.60 | 3.22 | 3.36              | 3.45 | 3.98 | 4.22              | 4.44 | ns    |
| LVCMOS33_F8                 | 1.31 | 1.40              | 1.60 | 2.71 | 2.84              | 2.93 | 3.47 | 3.70              | 3.92 | ns    |
| LVCMOS33_F12                | 1.31 | 1.40              | 1.60 | 2.57 | 2.85              | 3.15 | 3.33 | 3.71              | 4.14 | ns    |
| LVCMOS33_F16                | 1.31 | 1.40              | 1.60 | 2.44 | 2.69              | 2.96 | 3.20 | 3.55              | 3.95 | ns    |
| LVCMOS25_S4                 | 1.08 | 1.16              | 1.32 | 3.08 | 3.22              | 3.31 | 3.84 | 4.08              | 4.30 | ns    |
| LVCMOS25_S8                 | 1.08 | 1.16              | 1.32 | 2.85 | 2.98              | 3.07 | 3.61 | 3.84              | 4.06 | ns    |
| LVCMOS25_S12                | 1.08 | 1.16              | 1.32 | 2.44 | 2.57              | 2.67 | 3.20 | 3.43              | 3.66 | ns    |
| LVCMOS25_S16                | 1.08 | 1.16              | 1.32 | 2.79 | 2.92              | 3.01 | 3.55 | 3.78              | 4.00 | ns    |
| LVCMOS25_F4                 | 1.08 | 1.16              | 1.32 | 2.71 | 2.84              | 2.93 | 3.47 | 3.70              | 3.92 | ns    |
| LVCMOS25_F8                 | 1.08 | 1.16              | 1.32 | 2.14 | 2.28              | 2.37 | 2.90 | 3.14              | 3.36 | ns    |
| LVCMOS25_F12                | 1.08 | 1.16              | 1.32 | 2.15 | 2.29              | 2.52 | 2.91 | 3.15              | 3.51 | ns    |
| LVCMOS25_F16                | 1.08 | 1.16              | 1.32 | 1.92 | 2.17              | 2.45 | 2.68 | 3.03              | 3.44 | ns    |
| LVCMOS18_S4                 | 0.64 | 0.66              | 0.74 | 1.55 | 1.68              | 1.78 | 2.31 | 2.54              | 2.77 | ns    |
| LVCMOS18_S8                 | 0.64 | 0.66              | 0.74 | 2.14 | 2.28              | 2.37 | 2.90 | 3.14              | 3.36 | ns    |
| LVCMOS18_S12                | 0.64 | 0.66              | 0.74 | 2.14 | 2.28              | 2.37 | 2.90 | 3.14              | 3.36 | ns    |
| LVCMOS18_S16                | 0.64 | 0.66              | 0.74 | 1.49 | 1.62              | 1.72 | 2.25 | 2.48              | 2.71 | ns    |
| LVCMOS18_S24 <sup>(1)</sup> | 0.64 | 0.66              | 0.74 | 1.74 | 1.92              | 2.08 | 2.50 | 2.78              | 3.07 | ns    |
| LVCMOS18_F4                 | 0.64 | 0.66              | 0.74 | 1.38 | 1.51              | 1.61 | 2.14 | 2.37              | 2.60 | ns    |
| LVCMOS18_F8                 | 0.64 | 0.66              | 0.74 | 1.64 | 1.78              | 1.87 | 2.40 | 2.64              | 2.86 | ns    |
| LVCMOS18_F12                | 0.64 | 0.66              | 0.74 | 1.64 | 1.78              | 1.87 | 2.40 | 2.64              | 2.86 | ns    |
| LVCMOS18_F16                | 0.64 | 0.66              | 0.74 | 1.52 | 1.68              | 1.81 | 2.28 | 2.54              | 2.80 | ns    |
| LVCMOS18_F24 <sup>(1)</sup> | 0.64 | 0.66              | 0.74 | 1.34 | 1.46              | 1.55 | 2.10 | 2.32              | 2.54 | ns    |
| LVCMOS15_S4                 | 0.66 | 0.69              | 0.81 | 1.86 | 2.00              | 2.09 | 2.62 | 2.86              | 3.08 | ns    |
| LVCMOS15_S8                 | 0.66 | 0.69              | 0.81 | 2.05 | 2.18              | 2.28 | 2.81 | 3.04              | 3.27 | ns    |
| LVCMOS15_S12                | 0.66 | 0.69              | 0.81 | 1.83 | 2.03              | 2.23 | 2.59 | 2.89              | 3.22 | ns    |
| LVCMOS15_S16                | 0.66 | 0.69              | 0.81 | 1.76 | 1.95              | 2.13 | 2.52 | 2.81              | 3.12 | ns    |



Table 19: 3.3V IOB High Range (HR) Switching Characteristics (Cont'd)

|                             |      | T <sub>IOPI</sub> |      |      | T <sub>IOOP</sub> |      |      | T <sub>IOTP</sub> |      |       |
|-----------------------------|------|-------------------|------|------|-------------------|------|------|-------------------|------|-------|
| I/O Standard                |      | Speed Grade       | е    |      | Speed Grad        | е    |      | Speed Grad        | е    | Units |
|                             | -3   | -2/-2L/-2G        | -1   | -3   | -2/-2L/-2G        | -1   | -3   | -2/-2L/-2G        | -1   |       |
| LVCMOS15_F4                 | 0.66 | 0.69              | 0.81 | 1.63 | 1.76              | 1.86 | 2.39 | 2.62              | 2.85 | ns    |
| LVCMOS15_F8                 | 0.66 | 0.69              | 0.81 | 1.79 | 1.99              | 2.18 | 2.55 | 2.85              | 3.17 | ns    |
| LVCMOS15_F12                | 0.66 | 0.69              | 0.81 | 1.40 | 1.54              | 1.65 | 2.16 | 2.40              | 2.64 | ns    |
| LVCMOS15_F16                | 0.66 | 0.69              | 0.81 | 1.37 | 1.51              | 1.61 | 2.13 | 2.37              | 2.60 | ns    |
| LVCMOS12_S4                 | 0.88 | 0.91              | 1.00 | 2.53 | 2.67              | 2.76 | 3.29 | 3.53              | 3.75 | ns    |
| LVCMOS12_S8                 | 0.88 | 0.91              | 1.00 | 2.05 | 2.18              | 2.28 | 2.81 | 3.04              | 3.27 | ns    |
| LVCMOS12_S12 <sup>(1)</sup> | 0.88 | 0.91              | 1.00 | 1.75 | 1.89              | 1.98 | 2.51 | 2.75              | 2.97 | ns    |
| LVCMOS12_F4                 | 0.88 | 0.91              | 1.00 | 1.94 | 2.07              | 2.17 | 2.70 | 2.93              | 3.16 | ns    |
| LVCMOS12_F8                 | 0.88 | 0.91              | 1.00 | 1.50 | 1.64              | 1.73 | 2.26 | 2.50              | 2.72 | ns    |
| LVCMOS12_F12 <sup>(1)</sup> | 0.88 | 0.91              | 1.00 | 1.54 | 1.71              | 1.87 | 2.30 | 2.57              | 2.86 | ns    |
| SSTL135_S                   | 0.61 | 0.64              | 0.73 | 1.27 | 1.40              | 1.50 | 2.03 | 2.26              | 2.49 | ns    |
| SSTL15_S                    | 0.61 | 0.64              | 0.73 | 1.24 | 1.37              | 1.47 | 2.00 | 2.23              | 2.46 | ns    |
| SSTL18_I_S                  | 0.64 | 0.67              | 0.76 | 1.59 | 1.74              | 1.85 | 2.35 | 2.60              | 2.84 | ns    |
| SSTL18_II_S                 | 0.64 | 0.67              | 0.76 | 1.27 | 1.40              | 1.50 | 2.03 | 2.26              | 2.49 | ns    |
| DIFF_SSTL135_S              | 0.59 | 0.61              | 0.73 | 1.27 | 1.40              | 1.50 | 2.03 | 2.26              | 2.49 | ns    |
| DIFF_SSTL15_S               | 0.63 | 0.67              | 0.77 | 1.24 | 1.37              | 1.47 | 2.00 | 2.23              | 2.46 | ns    |
| DIFF_SSTL18_I_S             | 0.65 | 0.69              | 0.78 | 1.50 | 1.63              | 1.72 | 2.26 | 2.49              | 2.71 | ns    |
| DIFF_SSTL18_II_S            | 0.65 | 0.69              | 0.78 | 1.13 | 1.22              | 1.25 | 1.89 | 2.08              | 2.24 | ns    |
| SSTL135_F                   | 0.61 | 0.64              | 0.73 | 1.04 | 1.17              | 1.26 | 1.80 | 2.03              | 2.25 | ns    |
| SSTL15_F                    | 0.61 | 0.64              | 0.73 | 1.04 | 1.17              | 1.26 | 1.80 | 2.03              | 2.25 | ns    |
| SSTL18_I_F                  | 0.64 | 0.67              | 0.76 | 1.12 | 1.22              | 1.26 | 1.88 | 2.08              | 2.25 | ns    |
| SSTL18_II_F                 | 0.64 | 0.67              | 0.76 | 1.05 | 1.18              | 1.28 | 1.81 | 2.04              | 2.27 | ns    |
| DIFF_SSTL135_F              | 0.59 | 0.61              | 0.73 | 1.04 | 1.17              | 1.26 | 1.80 | 2.03              | 2.25 | ns    |
| DIFF_SSTL15_F               | 0.63 | 0.67              | 0.77 | 1.04 | 1.17              | 1.26 | 1.80 | 2.03              | 2.25 | ns    |
| DIFF_SSTL18_I_F             | 0.65 | 0.69              | 0.78 | 1.10 | 1.19              | 1.23 | 1.86 | 2.05              | 2.22 | ns    |
| DIFF_SSTL18_II_F            | 0.65 | 0.69              | 0.78 | 1.02 | 1.10              | 1.14 | 1.78 | 1.96              | 2.13 | ns    |

1. This I/O standard is only available in the 3.3V high-range (HR) banks.



Table 20: 1.8V IOB High Performance (HP) Switching Characteristics

|                          |             | T <sub>IOPI</sub> |             |      | T <sub>IOOP</sub> |             |      | T <sub>IOTP</sub> |      | _  |
|--------------------------|-------------|-------------------|-------------|------|-------------------|-------------|------|-------------------|------|----|
| I/O Standard             | Speed Grade |                   | Speed Grade |      | 9                 | Speed Grade | е    | Units             |      |    |
|                          | -3          | -2/-2L/-2G        | -1          | -3   | -2/-2L/-2G        | -1          | -3   | -2/-2L/-2G        | -1   |    |
| LVDS                     | 0.75        | 0.79              | 0.92        | 1.05 | 1.17              | 1.24        | 1.68 | 1.92              | 2.06 | ns |
| HSUL_12                  | 0.69        | 0.72              | 0.82        | 1.65 | 1.84              | 2.05        | 2.29 | 2.59              | 2.87 | ns |
| DIFF_HSUL_12             | 0.69        | 0.72              | 0.82        | 1.65 | 1.84              | 2.05        | 2.29 | 2.59              | 2.87 | ns |
| HSTL_I_S                 | 0.68        | 0.72              | 0.82        | 1.15 | 1.28              | 1.38        | 1.79 | 2.03              | 2.20 | ns |
| HSTL_II_S                | 0.68        | 0.72              | 0.82        | 1.05 | 1.17              | 1.26        | 1.69 | 1.93              | 2.08 | ns |
| HSTL_I_18_S              | 0.70        | 0.72              | 0.82        | 1.12 | 1.24              | 1.34        | 1.75 | 2.00              | 2.16 | ns |
| HSTL_II_18_S             | 0.70        | 0.72              | 0.82        | 1.06 | 1.18              | 1.26        | 1.70 | 1.94              | 2.08 | ns |
| HSTL_I_12_S              | 0.68        | 0.72              | 0.82        | 1.14 | 1.27              | 1.37        | 1.78 | 2.02              | 2.20 | ns |
| HSTL_I_DCI_S             | 0.68        | 0.72              | 0.82        | 1.11 | 1.23              | 1.33        | 1.74 | 1.99              | 2.15 | ns |
| HSTL_II_DCI_S            | 0.68        | 0.72              | 0.82        | 1.05 | 1.17              | 1.26        | 1.69 | 1.93              | 2.08 | ns |
| HSTL_II_T_DCI_S          | 0.70        | 0.72              | 0.82        | 1.15 | 1.28              | 1.38        | 1.78 | 2.03              | 2.20 | ns |
| HSTL_I_DCI_18_S          | 0.70        | 0.72              | 0.82        | 1.11 | 1.23              | 1.33        | 1.74 | 1.99              | 2.15 | ns |
| HSTL_II_DCI_18_S         | 0.70        | 0.72              | 0.82        | 1.05 | 1.16              | 1.24        | 1.69 | 1.92              | 2.06 | ns |
| HSTL_II _T_DCI_18_S      | 0.70        | 0.72              | 0.82        | 1.11 | 1.23              | 1.33        | 1.74 | 1.99              | 2.15 | ns |
| DIFF_HSTL_I_S            | 0.75        | 0.79              | 0.92        | 1.15 | 1.28              | 1.38        | 1.79 | 2.03              | 2.20 | ns |
| DIFF_HSTL_II_S           | 0.75        | 0.79              | 0.92        | 1.05 | 1.17              | 1.26        | 1.69 | 1.93              | 2.08 | ns |
| DIFF_HSTL_I_DCI_S        | 0.75        | 0.79              | 0.92        | 1.15 | 1.28              | 1.38        | 1.78 | 2.03              | 2.20 | ns |
| DIFF_HSTL_II_DCI_S       | 0.75        | 0.79              | 0.92        | 1.05 | 1.17              | 1.26        | 1.69 | 1.93              | 2.08 | ns |
| DIFF_HSTL_I_18_S         | 0.75        | 0.79              | 0.92        | 1.12 | 1.24              | 1.34        | 1.75 | 2.00              | 2.16 | ns |
| DIFF_HSTL_II_18_S        | 0.75        | 0.79              | 0.92        | 1.06 | 1.18              | 1.26        | 1.70 | 1.94              | 2.08 | ns |
| DIFF_HSTL_I_DCI_18_S     | 0.75        | 0.79              | 0.92        | 1.11 | 1.23              | 1.33        | 1.74 | 1.99              | 2.15 | ns |
| DIFF_HSTL_II_DCI_18_S    | 0.75        | 0.79              | 0.92        | 1.05 | 1.16              | 1.24        | 1.69 | 1.92              | 2.06 | ns |
| DIFF_HSTL_II _T_DCI_18_S | 0.75        | 0.79              | 0.92        | 1.11 | 1.23              | 1.33        | 1.74 | 1.99              | 2.15 | ns |
| HSTL_I_F                 | 0.68        | 0.72              | 0.82        | 1.02 | 1.14              | 1.22        | 1.66 | 1.90              | 2.04 | ns |
| HSTL_II_F                | 0.68        | 0.72              | 0.82        | 0.97 | 1.08              | 1.15        | 1.61 | 1.84              | 1.97 | ns |
| HSTL_I_18_F              | 0.70        | 0.72              | 0.82        | 1.04 | 1.16              | 1.24        | 1.68 | 1.91              | 2.06 | ns |
| HSTL_II_18_F             | 0.70        | 0.72              | 0.82        | 0.98 | 1.09              | 1.16        | 1.62 | 1.85              | 1.98 | ns |
| HSTL_I_12_F              | 0.68        | 0.72              | 0.82        | 1.02 | 1.13              | 1.21        | 1.65 | 1.88              | 2.03 | ns |
| HSTL_I_DCI_F             | 0.68        | 0.72              | 0.82        | 1.04 | 1.16              | 1.24        | 1.67 | 1.91              | 2.06 | ns |
| HSTL_II_DCI_F            | 0.68        | 0.72              | 0.82        | 0.97 | 1.08              | 1.15        | 1.61 | 1.84              | 1.97 | ns |
| HSTL_II_T_DCI_F          | 0.70        | 0.72              | 0.82        | 1.02 | 1.14              | 1.22        | 1.66 | 1.90              | 2.04 | ns |
| HSTL_I_DCI_18_F          | 0.70        | 0.72              | 0.82        | 1.04 | 1.16              | 1.24        | 1.67 | 1.91              | 2.06 | ns |
| HSTL_II_DCI_18_F         | 0.70        | 0.72              | 0.82        | 0.98 | 1.09              | 1.16        | 1.61 | 1.85              | 1.98 | ns |
| HSTL_II _T_DCI_18_F      | 0.70        | 0.72              | 0.82        | 1.04 | 1.16              | 1.24        | 1.67 | 1.91              | 2.06 | ns |
| DIFF_HSTL_I_F            | 0.75        | 0.79              | 0.92        | 1.02 | 1.14              | 1.22        | 1.66 | 1.90              | 2.04 | ns |
| DIFF_HSTL_II_F           | 0.75        | 0.79              | 0.92        | 0.97 | 1.08              | 1.15        | 1.61 | 1.84              | 1.97 | ns |
| DIFF_HSTL_I_DCI_F        | 0.75        | 0.79              | 0.92        | 1.02 | 1.14              | 1.22        | 1.66 | 1.90              | 2.04 | ns |
| DIFF_HSTL_II_DCI_F       | 0.75        | 0.79              | 0.92        | 0.97 | 1.08              | 1.15        | 1.61 | 1.84              | 1.97 | ns |



Table 20: 1.8V IOB High Performance (HP) Switching Characteristics (Cont'd)

|                          |      | T <sub>IOPI</sub> |      |      | T <sub>IOOP</sub> |      |      | T <sub>IOTP</sub> |      |       |
|--------------------------|------|-------------------|------|------|-------------------|------|------|-------------------|------|-------|
| I/O Standard             | ,    | Speed Grade       | е    |      | Speed Grad        | е    |      | Speed Grade       | е    | Units |
|                          | -3   | -2/-2L/-2G        | -1   | -3   | -2/-2L/-2G        | -1   | -3   | -2/-2L/-2G        | -1   |       |
| DIFF_HSTL_I_18_F         | 0.75 | 0.79              | 0.92 | 1.04 | 1.16              | 1.24 | 1.68 | 1.91              | 2.06 | ns    |
| DIFF_HSTL_II_18_F        | 0.75 | 0.79              | 0.92 | 0.98 | 1.09              | 1.16 | 1.62 | 1.85              | 1.98 | ns    |
| DIFF_HSTL_I_DCI_18_F     | 0.75 | 0.79              | 0.92 | 1.04 | 1.16              | 1.24 | 1.67 | 1.91              | 2.06 | ns    |
| DIFF_HSTL_II_DCI_18_F    | 0.75 | 0.79              | 0.92 | 0.98 | 1.09              | 1.16 | 1.61 | 1.85              | 1.98 | ns    |
| DIFF_HSTL_II _T_DCI_18_F | 0.75 | 0.79              | 0.92 | 1.04 | 1.16              | 1.24 | 1.67 | 1.91              | 2.06 | ns    |
| LVCMOS18_S2              | 0.47 | 0.50              | 0.60 | 3.95 | 4.28              | 4.85 | 4.59 | 5.04              | 5.67 | ns    |
| LVCMOS18_S4              | 0.47 | 0.50              | 0.60 | 2.67 | 2.98              | 3.43 | 3.31 | 3.73              | 4.26 | ns    |
| LVCMOS18_S6              | 0.47 | 0.50              | 0.60 | 2.14 | 2.38              | 2.72 | 2.77 | 3.14              | 3.54 | ns    |
| LVCMOS18_S8              | 0.47 | 0.50              | 0.60 | 1.98 | 2.21              | 2.52 | 2.61 | 2.97              | 3.35 | ns    |
| LVCMOS18_S12             | 0.47 | 0.50              | 0.60 | 1.70 | 1.91              | 2.17 | 2.34 | 2.67              | 2.99 | ns    |
| LVCMOS18_S16             | 0.47 | 0.50              | 0.60 | 1.57 | 1.75              | 1.97 | 2.20 | 2.51              | 2.79 | ns    |
| LVCMOS18_F2              | 0.47 | 0.50              | 0.60 | 3.50 | 3.87              | 4.48 | 4.14 | 4.63              | 5.30 | ns    |
| LVCMOS18_F4              | 0.47 | 0.50              | 0.60 | 2.23 | 2.50              | 2.87 | 2.87 | 3.25              | 3.69 | ns    |
| LVCMOS18_F6              | 0.47 | 0.50              | 0.60 | 1.80 | 2.00              | 2.26 | 2.43 | 2.76              | 3.08 | ns    |
| LVCMOS18_F8              | 0.47 | 0.50              | 0.60 | 1.46 | 1.72              | 2.04 | 2.10 | 2.47              | 2.86 | ns    |
| LVCMOS18_F12             | 0.47 | 0.50              | 0.60 | 1.26 | 1.40              | 1.53 | 1.89 | 2.16              | 2.35 | ns    |
| LVCMOS18_F16             | 0.47 | 0.50              | 0.60 | 1.19 | 1.33              | 1.44 | 1.83 | 2.08              | 2.26 | ns    |
| LVCMOS15_S2              | 0.59 | 0.62              | 0.73 | 3.55 | 3.89              | 4.45 | 4.19 | 4.65              | 5.27 | ns    |
| LVCMOS15_S4              | 0.59 | 0.62              | 0.73 | 2.45 | 2.70              | 3.06 | 3.08 | 3.45              | 3.89 | ns    |
| LVCMOS15_S6              | 0.59 | 0.62              | 0.73 | 2.24 | 2.51              | 2.88 | 2.88 | 3.26              | 3.71 | ns    |
| LVCMOS15_S8              | 0.59 | 0.62              | 0.73 | 1.91 | 2.16              | 2.49 | 2.55 | 2.91              | 3.31 | ns    |
| LVCMOS15_S12             | 0.59 | 0.62              | 0.73 | 1.77 | 1.98              | 2.23 | 2.41 | 2.73              | 3.05 | ns    |
| LVCMOS15_S16             | 0.59 | 0.62              | 0.73 | 1.62 | 1.81              | 2.02 | 2.26 | 2.56              | 2.84 | ns    |
| LVCMOS15_F2              | 0.59 | 0.62              | 0.73 | 3.38 | 3.69              | 4.18 | 4.02 | 4.44              | 5.00 | ns    |
| LVCMOS15_F4              | 0.59 | 0.62              | 0.73 | 2.04 | 2.21              | 2.44 | 2.68 | 2.97              | 3.26 | ns    |
| LVCMOS15_F6              | 0.59 | 0.62              | 0.73 | 1.47 | 1.74              | 2.09 | 2.10 | 2.50              | 2.91 | ns    |
| LVCMOS15_F8              | 0.59 | 0.62              | 0.73 | 1.31 | 1.46              | 1.61 | 1.95 | 2.22              | 2.43 | ns    |
| LVCMOS15_F12             | 0.59 | 0.62              | 0.73 | 1.21 | 1.34              | 1.45 | 1.84 | 2.10              | 2.27 | ns    |
| LVCMOS15_F16             | 0.59 | 0.62              | 0.73 | 1.18 | 1.31              | 1.41 | 1.82 | 2.07              | 2.23 | ns    |
| LVCMOS12_S2              | 0.64 | 0.67              | 0.78 | 3.38 | 3.80              | 4.48 | 4.02 | 4.55              | 5.30 | ns    |
| LVCMOS12_S4              | 0.64 | 0.67              | 0.78 | 2.62 | 2.94              | 3.43 | 3.26 | 3.70              | 4.25 | ns    |
| LVCMOS12_S6              | 0.64 | 0.67              | 0.78 | 2.05 | 2.33              | 2.72 | 2.69 | 3.08              | 3.54 | ns    |
| LVCMOS12_S8              | 0.64 | 0.67              | 0.78 | 1.94 | 2.18              | 2.51 | 2.58 | 2.94              | 3.33 | ns    |
| LVCMOS12_F2              | 0.64 | 0.67              | 0.78 | 2.84 | 3.15              | 3.62 | 3.48 | 3.90              | 4.44 | ns    |
| LVCMOS12_F4              | 0.64 | 0.67              | 0.78 | 1.97 | 2.18              | 2.44 | 2.61 | 2.93              | 3.26 | ns    |
| LVCMOS12_F6              | 0.64 | 0.67              | 0.78 | 1.33 | 1.51              | 1.70 | 1.96 | 2.26              | 2.52 | ns    |
| LVCMOS12_F8              | 0.64 | 0.67              | 0.78 | 1.27 | 1.42              | 1.55 | 1.91 | 2.18              | 2.37 | ns    |
| LVDCI_18                 | 0.47 | 0.50              | 0.60 | 1.99 | 2.15              | 2.35 | 2.62 | 2.91              | 3.17 | ns    |



Table 20: 1.8V IOB High Performance (HP) Switching Characteristics (Cont'd)

|                        |             | T <sub>IOPI</sub> |             |      | T <sub>IOOP</sub> |             |      | T <sub>IOTP</sub> |      |    |
|------------------------|-------------|-------------------|-------------|------|-------------------|-------------|------|-------------------|------|----|
| I/O Standard           | Speed Grade |                   | Speed Grade |      |                   | Speed Grade | Э    | Units             |      |    |
|                        | -3          | -2/-2L/-2G        | -1          | -3   | -2/-2L/-2G        | -1          | -3   | -2/-2L/-2G        | -1   |    |
| LVDCI_15               | 0.59        | 0.62              | 0.73        | 1.98 | 2.23              | 2.58        | 2.62 | 2.99              | 3.40 | ns |
| LVDCI_DV2_18           | 0.47        | 0.50              | 0.60        | 1.99 | 2.15              | 2.34        | 2.62 | 2.90              | 3.17 | ns |
| LVDCI_DV2_15           | 0.59        | 0.62              | 0.73        | 1.98 | 2.23              | 2.58        | 2.62 | 2.99              | 3.40 | ns |
| HSLVDCI_18             | 0.68        | 0.72              | 0.82        | 1.99 | 2.15              | 2.35        | 2.62 | 2.91              | 3.17 | ns |
| HSLVDCI_15             | 0.68        | 0.72              | 0.82        | 1.98 | 2.23              | 2.58        | 2.62 | 2.99              | 3.40 | ns |
| SSTL18_I_S             | 0.68        | 0.72              | 0.82        | 1.02 | 1.15              | 1.24        | 1.66 | 1.90              | 2.07 | ns |
| SSTL18_II_S            | 0.68        | 0.72              | 0.82        | 1.17 | 1.29              | 1.37        | 1.81 | 2.05              | 2.19 | ns |
| SSTL18_I_DCI_S         | 0.68        | 0.72              | 0.82        | 0.92 | 1.06              | 1.17        | 1.56 | 1.82              | 1.99 | ns |
| SSTL18_II_DCI_S        | 0.68        | 0.72              | 0.82        | 0.88 | 0.98              | 1.08        | 1.51 | 1.74              | 1.90 | ns |
| SSTL18_II_T_DCI_S      | 0.68        | 0.72              | 0.82        | 0.92 | 1.06              | 1.17        | 1.56 | 1.82              | 1.99 | ns |
| SSTL15_S               | 0.68        | 0.72              | 0.82        | 0.94 | 1.06              | 1.15        | 1.58 | 1.82              | 1.97 | ns |
| SSTL15_DCI_S           | 0.68        | 0.72              | 0.82        | 0.94 | 1.06              | 1.15        | 1.57 | 1.82              | 1.97 | ns |
| SSTL15_T_DCI_S         | 0.68        | 0.72              | 0.82        | 0.94 | 1.06              | 1.15        | 1.57 | 1.82              | 1.97 | ns |
| SSTL135_S              | 0.69        | 0.72              | 0.82        | 0.97 | 1.10              | 1.19        | 1.60 | 1.85              | 2.01 | ns |
| SSTL135_DCI_S          | 0.69        | 0.72              | 0.82        | 0.97 | 1.09              | 1.19        | 1.60 | 1.85              | 2.01 | ns |
| SSTL135_T_DCI_S        | 0.69        | 0.72              | 0.82        | 0.97 | 1.09              | 1.19        | 1.60 | 1.85              | 2.01 | ns |
| SSTL12_S               | 0.69        | 0.72              | 0.82        | 0.96 | 1.09              | 1.18        | 1.60 | 1.84              | 2.00 | ns |
| SSTL12_DCI_S           | 0.69        | 0.72              | 0.82        | 1.03 | 1.17              | 1.27        | 1.66 | 1.92              | 2.09 | ns |
| SSTL12_T_DCI_S         | 0.69        | 0.72              | 0.82        | 1.03 | 1.17              | 1.27        | 1.66 | 1.92              | 2.09 | ns |
| DIFF_SSTL18_I_S        | 0.75        | 0.79              | 0.92        | 1.02 | 1.15              | 1.24        | 1.66 | 1.90              | 2.07 | ns |
| DIFF_SSTL18_II_S       | 0.75        | 0.79              | 0.92        | 1.17 | 1.29              | 1.37        | 1.81 | 2.05              | 2.19 | ns |
| DIFF_SSTL18_I_DCI_S    | 0.75        | 0.79              | 0.92        | 0.92 | 1.06              | 1.17        | 1.56 | 1.82              | 1.99 | ns |
| DIFF_SSTL18_II_DCI_S   | 0.75        | 0.79              | 0.92        | 0.88 | 0.98              | 1.08        | 1.51 | 1.74              | 1.90 | ns |
| DIFF_SSTL18_II_T_DCI_S | 0.75        | 0.79              | 0.92        | 0.92 | 1.06              | 1.17        | 1.56 | 1.82              | 1.99 | ns |
| DIFF_SSTL15_S          | 0.68        | 0.72              | 0.82        | 0.94 | 1.06              | 1.15        | 1.58 | 1.82              | 1.97 | ns |
| DIFF_SSTL15_DCI_S      | 0.68        | 0.72              | 0.82        | 0.94 | 1.06              | 1.15        | 1.57 | 1.82              | 1.97 | ns |
| DIFF_SSTL15_T_DCI_S    | 0.68        | 0.72              | 0.82        | 0.94 | 1.06              | 1.15        | 1.57 | 1.82              | 1.97 | ns |
| DIFF_SSTL135_S         | 0.69        | 0.72              | 0.82        | 0.97 | 1.10              | 1.19        | 1.60 | 1.85              | 2.01 | ns |
| DIFF_SSTL135_DCI_S     | 0.69        | 0.72              | 0.82        | 0.97 | 1.09              | 1.19        | 1.60 | 1.85              | 2.01 | ns |
| DIFF_SSTL135_T_DCI_S   | 0.69        | 0.72              | 0.82        | 0.97 | 1.09              | 1.19        | 1.60 | 1.85              | 2.01 | ns |
| DIFF_SSTL12_S          | 0.69        | 0.72              | 0.82        | 0.96 | 1.09              | 1.18        | 1.60 | 1.84              | 2.00 | ns |
| DIFF_SSTL12_DCI_S      | 0.69        | 0.72              | 0.82        | 1.03 | 1.17              | 1.27        | 1.66 | 1.92              | 2.09 | ns |
| DIFF_SSTL12_T_DCI_S    | 0.69        | 0.72              | 0.82        | 1.03 | 1.17              | 1.27        | 1.66 | 1.92              | 2.09 | ns |
| SSTL18_I_F             | 0.68        | 0.72              | 0.82        | 0.94 | 1.06              | 1.15        | 1.58 | 1.82              | 1.97 | ns |
| SSTL18_II_F            | 0.68        | 0.72              | 0.82        | 0.97 | 1.09              | 1.16        | 1.61 | 1.84              | 1.99 | ns |
| SSTL18_I_DCI_F         | 0.68        | 0.72              | 0.82        | 0.89 | 1.02              | 1.10        | 1.53 | 1.77              | 1.92 | ns |
| SSTL18_II_DCI_F        | 0.68        | 0.72              | 0.82        | 0.89 | 1.02              | 1.10        | 1.53 | 1.77              | 1.92 | ns |
| SSTL18_II_T_DCI_F      | 0.68        | 0.72              | 0.82        | 0.89 | 1.02              | 1.10        | 1.53 | 1.77              | 1.92 | ns |



Table 20: 1.8V IOB High Performance (HP) Switching Characteristics (Cont'd)

|                        |      | T <sub>IOPI</sub> |      |      | T <sub>IOOP</sub> |      |      | T <sub>IOTP</sub> |      |       |
|------------------------|------|-------------------|------|------|-------------------|------|------|-------------------|------|-------|
| I/O Standard           |      | Speed Grade       | Э    | 5    | Speed Grad        | е    |      | Speed Grade       | Э    | Units |
|                        | -3   | -2/-2L/-2G        | -1   | -3   | -2/-2L/-2G        | -1   | -3   | -2/-2L/-2G        | -1   |       |
| SSTL15_F               | 0.68 | 0.72              | 0.82 | 0.89 | 1.01              | 1.09 | 1.53 | 1.77              | 1.91 | ns    |
| SSTL15_DCI_F           | 0.68 | 0.72              | 0.82 | 0.89 | 1.01              | 1.09 | 1.53 | 1.77              | 1.91 | ns    |
| SSTL15_T_DCI_F         | 0.68 | 0.72              | 0.82 | 0.89 | 1.01              | 1.09 | 1.53 | 1.77              | 1.91 | ns    |
| SSTL135_F              | 0.69 | 0.72              | 0.82 | 0.88 | 1.00              | 1.08 | 1.52 | 1.76              | 1.90 | ns    |
| SSTL135_DCI_F          | 0.69 | 0.72              | 0.82 | 0.89 | 1.00              | 1.08 | 1.52 | 1.76              | 1.90 | ns    |
| SSTL135_T_DCI_F        | 0.69 | 0.72              | 0.82 | 0.89 | 1.00              | 1.08 | 1.52 | 1.76              | 1.90 | ns    |
| SSTL12_F               | 0.69 | 0.72              | 0.82 | 0.88 | 1.00              | 1.08 | 1.52 | 1.76              | 1.90 | ns    |
| SSTL12_DCI_F           | 0.69 | 0.72              | 0.82 | 0.91 | 1.03              | 1.11 | 1.54 | 1.79              | 1.93 | ns    |
| SSTL12_T_DCI_F         | 0.69 | 0.72              | 0.82 | 0.91 | 1.03              | 1.11 | 1.54 | 1.79              | 1.93 | ns    |
| DIFF_SSTL18_I_F        | 0.75 | 0.79              | 0.92 | 0.94 | 1.06              | 1.15 | 1.58 | 1.82              | 1.97 | ns    |
| DIFF_SSTL18_II_F       | 0.75 | 0.79              | 0.92 | 0.97 | 1.09              | 1.16 | 1.61 | 1.84              | 1.99 | ns    |
| DIFF_SSTL18_I_DCI_F    | 0.75 | 0.79              | 0.92 | 0.89 | 1.02              | 1.10 | 1.53 | 1.77              | 1.92 | ns    |
| DIFF_SSTL18_II_DCI_F   | 0.75 | 0.79              | 0.92 | 0.89 | 1.02              | 1.10 | 1.53 | 1.77              | 1.92 | ns    |
| DIFF_SSTL18_II_T_DCI_F | 0.75 | 0.79              | 0.92 | 0.89 | 1.02              | 1.10 | 1.53 | 1.77              | 1.92 | ns    |
| DIFF_SSTL15_F          | 0.68 | 0.72              | 0.82 | 0.89 | 1.01              | 1.09 | 1.53 | 1.77              | 1.91 | ns    |
| DIFF_SSTL15_DCI_F      | 0.68 | 0.72              | 0.82 | 0.89 | 1.01              | 1.09 | 1.53 | 1.77              | 1.91 | ns    |
| DIFF_SSTL15_T_DCI_F    | 0.68 | 0.72              | 0.82 | 0.89 | 1.01              | 1.09 | 1.53 | 1.77              | 1.91 | ns    |
| DIFF_SSTL135_F         | 0.69 | 0.72              | 0.82 | 0.88 | 1.00              | 1.08 | 1.52 | 1.76              | 1.90 | ns    |
| DIFF_SSTL135_DCI_F     | 0.69 | 0.72              | 0.82 | 0.89 | 1.00              | 1.08 | 1.52 | 1.76              | 1.90 | ns    |
| DIFF_SSTL135_T_DCI_F   | 0.69 | 0.72              | 0.82 | 0.89 | 1.00              | 1.08 | 1.52 | 1.76              | 1.90 | ns    |
| DIFF_SSTL12_F          | 0.69 | 0.72              | 0.82 | 0.88 | 1.00              | 1.08 | 1.52 | 1.76              | 1.90 | ns    |
| DIFF_SSTL12_DCI_F      | 0.69 | 0.72              | 0.82 | 0.91 | 1.03              | 1.11 | 1.54 | 1.79              | 1.93 | ns    |
| DIFF_SSTL12_T_DCI_F    | 0.69 | 0.72              | 0.82 | 0.91 | 1.03              | 1.11 | 1.54 | 1.79              | 1.93 | ns    |

Table 21 specifies the values of  $T_{IOTPHZ}$  and  $T_{IOIBUFDISABLE}$ .  $T_{IOTPHZ}$  is described as the delay from the T pin to the IOB pad through the output buffer of an IOB pad, when 3-state is enabled (i.e., a high impedance state).  $T_{IOIBUFDISABLE}$  is described as the IOB delay from IBUFDISABLE to O output. In HP I/O banks, the internal DCI termination turn-off time is always faster than  $T_{IOTPHZ}$  when the DCITERMDISABLE pin is used. In HR I/O banks, the internal IN\_TERM termination turn-off time is always faster than  $T_{IOTPHZ}$  when the INTERMDISABLE pin is used.

Table 21: IOB 3-state Output Switching Characteristics

| Symbol                        | Description                                                     | ;    | Units      |      |       |
|-------------------------------|-----------------------------------------------------------------|------|------------|------|-------|
| Symbol                        | Description                                                     | -3   | -2/-2L/-2G | -1   | Units |
| T <sub>IOTPHZ</sub>           | T input to pad high-impedance                                   | 0.76 | 0.86       | 0.99 | ns    |
| T <sub>IOIBUFDISABLE_HR</sub> | IBUF turn-on time from IBUFDISABLE to O output for HR I/O banks | 1.72 | 1.89       | 2.14 | ns    |
| T <sub>IOIBUFDISABLE_HP</sub> | IBUF turn-on time from IBUFDISABLE to O output for HP I/O banks | 1.31 | 1.46       | 1.76 | ns    |

<sup>1.</sup> This I/O standard is only available in the 1.8V high-performance (HP) banks.



# **Input/Output Logic Switching Characteristics**

Table 22: ILOGIC Switching Characteristics

| Symbol                                       | Description                                                                      | :         | Speed Grade | е         | - Units |
|----------------------------------------------|----------------------------------------------------------------------------------|-----------|-------------|-----------|---------|
| Symbol                                       | Description                                                                      | -3        | -2/-2L/-2G  | -1        | UIIIIS  |
| Setup/Hold                                   |                                                                                  |           |             |           |         |
| T <sub>ICE1CK</sub> /T <sub>ICKCE1</sub>     | CE1 pin setup/hold with respect to CLK                                           | 0.42/0.00 | 0.48/0.00   | 0.67/0.00 | ns      |
| T <sub>ISRCK</sub> /T <sub>ICKSR</sub>       | SR pin setup/hold with respect to CLK                                            | 0.53/0.01 | 0.61/0.01   | 0.99/0.01 | ns      |
| T <sub>IDOCKE2</sub> /T <sub>IOCKDE2</sub>   | D pin setup/hold with respect to CLK without delay (HP I/O banks only)           | 0.01/0.27 | 0.01/0.29   | 0.01/0.34 | ns      |
| T <sub>IDOCKDE2</sub> /T <sub>IOCKDDE2</sub> | DDLY pin setup/hold with respect to CLK (using IDELAY) (HP I/O banks only)       | 0.01/0.27 | 0.02/0.29   | 0.02/0.34 | ns      |
| T <sub>IDOCKE3</sub> /T <sub>IOCKDE3</sub>   | D pin setup/hold with respect to CLK without delay (HR I/O banks only)           | 0.01/0.27 | 0.01/0.29   | 0.01/0.34 | ns      |
| T <sub>IDOCKDE3</sub> /T <sub>IOCKDDE3</sub> | DDLY pin setup/hold with respect to CLK (using IDELAY) (HR I/O banks only)       | 0.01/0.27 | 0.02/0.29   | 0.02/0.34 | ns      |
| Combinatorial                                |                                                                                  |           | 1           | I         |         |
| T <sub>IDIE2</sub>                           | D pin to O pin propagation delay, no delay (HP I/O banks only)                   | 0.09      | 0.10        | 0.12      | ns      |
| T <sub>IDIDE2</sub>                          | DDLY pin to O pin propagation delay (using IDELAY) (HP I/O banks only)           | 0.10      | 0.11        | 0.13      | ns      |
| T <sub>IDIE3</sub>                           | D pin to O pin propagation delay, no delay (HR I/O banks only)                   | 0.09      | 0.10        | 0.12      | ns      |
| T <sub>IDIDE3</sub>                          | DDLY pin to O pin propagation delay (using IDELAY) (HR I/O banks only)           | 0.10      | 0.11        | 0.13      | ns      |
| Sequential Delays                            |                                                                                  |           |             |           |         |
| T <sub>IDLOE2</sub>                          | D pin to Q1 pin using flip-flop as a latch without delay (HP I/O banks only)     | 0.36      | 0.39        | 0.45      | ns      |
| T <sub>IDLODE2</sub>                         | DDLY pin to Q1 pin using flip-flop as a latch (using IDELAY) (HP I/O banks only) | 0.36      | 0.39        | 0.45      | ns      |
| T <sub>IDLOE3</sub>                          | D pin to Q1 pin using flip-flop as a latch without delay (HR I/O banks only)     | 0.36      | 0.39        | 0.45      | ns      |
| T <sub>IDLODE3</sub>                         | DDLY pin to Q1 pin using flip-flop as a latch (using IDELAY) (HR I/O banks only) | 0.36      | 0.39        | 0.45      | ns      |
| T <sub>ICKQ</sub>                            | CLK to Q outputs                                                                 | 0.47      | 0.50        | 0.58      | ns      |
| T <sub>RQ_ILOGICE2</sub>                     | SR pin to OQ/TQ out (HP I/O banks only)                                          | 0.84      | 0.94        | 1.16      | ns      |
| T <sub>GSRQ_ILOGICE2</sub>                   | Global set/reset to Q outputs (HP I/O banks only)                                | 7.60      | 7.60        | 10.51     | ns      |
| T <sub>RQ_ILOGICE3</sub>                     | SR pin to OQ/TQ out (HR I/O banks only)                                          | 0.84      | 0.94        | 1.16      | ns      |
| T <sub>GSRQ_ILOGICE3</sub>                   | Global set/reset to Q outputs (HR I/O banks only)                                | 7.60      | 7.60        | 10.51     | ns      |
| Set/Reset                                    |                                                                                  |           |             |           |         |
| T <sub>RPW_ILOGICE2</sub>                    | Minimum pulse width, SR inputs (HP I/O banks only)                               | 0.54      | 0.63        | 0.63      | ns, Min |
| T <sub>RPW_ILOGICE3</sub>                    | Minimum pulse width, SR inputs (HR I/O banks only)                               | 0.54      | 0.63        | 0.63      | ns, Min |



Table 23: OLOGIC Switching Characteristics

| Ola a l                                  | Description                                        |            | Speed Grade | )          | Units   |
|------------------------------------------|----------------------------------------------------|------------|-------------|------------|---------|
| Symbol                                   | Description                                        | -3         | -2/-2L/-2G  | -1         | Units   |
| Setup/Hold                               |                                                    |            |             |            |         |
| T <sub>ODCK</sub> /T <sub>OCKD</sub>     | D1/D2 pins setup/hold with respect to CLK          | 0.45/-0.13 | 0.50/-0.13  | 0.58/-0.13 | ns      |
| T <sub>OOCECK</sub> /T <sub>OCKOCE</sub> | OCE pin setup/hold with respect to CLK             | 0.28/0.03  | 0.29/0.03   | 0.45/0.03  | ns      |
| T <sub>OSRCK</sub> /T <sub>OCKSR</sub>   | SR pin setup/hold with respect to CLK              | 0.32/0.18  | 0.38/0.18   | 0.70/0.18  | ns      |
| T <sub>OTCK</sub> /T <sub>OCKT</sub>     | T1/T2 pins setup/hold with respect to CLK          | 0.49/-0.16 | 0.56/-0.16  | 0.68/-0.16 | ns      |
| T <sub>OTCECK</sub> /T <sub>OCKTCE</sub> | TCE pin setup/hold with respect to CLK             | 0.28/0.01  | 0.30/0.01   | 0.45/0.01  | ns      |
| Combinatorial                            |                                                    | ,          |             | l          |         |
| T <sub>ODQ</sub>                         | D1 to OQ out or T1 to TQ out                       | 0.73       | 0.81        | 0.97       | ns      |
| Sequential Delays                        |                                                    | ,          | I           | 1          |         |
| T <sub>OCKQ</sub>                        | CLK to OQ/TQ out                                   | 0.41       | 0.43        | 0.49       | ns      |
| T <sub>RQ_OLOGICE2</sub>                 | SR pin to OQ/TQ out (HP I/O banks only)            | 0.63       | 0.70        | 0.83       | ns      |
| T <sub>GSRQ_OLOGICE2</sub>               | Global set/reset to Q outputs (HP I/O banks only)  | 7.60       | 7.60        | 10.51      | ns      |
| T <sub>RQ_OLOGICE3</sub>                 | SR pin to OQ/TQ out (HR I/O banks only)            | 0.63       | 0.70        | 0.83       | ns      |
| T <sub>GSRQ_OLOGICE3</sub>               | Global set/reset to Q outputs (HR I/O banks only)  | 7.60       | 7.60        | 10.51      | ns      |
| Set/Reset                                |                                                    |            | 1           |            | '       |
| T <sub>RPW_OLOGICE2</sub>                | Minimum pulse width, SR inputs (HP I/O banks only) | 0.54       | 0.54        | 0.63       | ns, Min |
| T <sub>RPW_OLOGICE3</sub>                | Minimum pulse width, SR inputs (HR I/O banks only) | 0.54       | 0.54        | 0.63       | ns, Min |



# Input Serializer/Deserializer Switching Characteristics

Table 24: ISERDES Switching Characteristics

| Complete                                                   | Description                                                                    |            | Speed Grade | )          | Units |
|------------------------------------------------------------|--------------------------------------------------------------------------------|------------|-------------|------------|-------|
| Symbol                                                     | Description                                                                    | -3         | -2/-2L/-2G  | -1         | Units |
| Setup/Hold for Control Li                                  | nes                                                                            |            |             |            |       |
| T <sub>ISCCK_BITSLIP</sub> /<br>T <sub>ISCKC_BITSLIP</sub> | BITSLIP pin setup/hold with respect to CLKDIV                                  | 0.01/0.12  | 0.02/0.13   | 0.02/0.15  | ns    |
| T <sub>ISCCK_CE</sub> / T <sub>ISCKC_CE</sub> (2)          | CE pin setup/hold with respect to CLK (for CE1)                                | 0.39/-0.02 | 0.44/0.02   | 0.63/-0.02 | ns    |
| T <sub>ISCCK_CE2</sub> /<br>T <sub>ISCKC_CE2</sub> (2)     | CE pin setup/hold with respect to CLKDIV (for CE2)                             | -0.12/0.29 | -0.12/0.31  | -0.12/0.35 | ns    |
| Setup/Hold for Data Lines                                  | 3                                                                              |            | •           |            |       |
| T <sub>ISDCK_D</sub> /T <sub>ISCKD_D</sub>                 | D pin setup/hold with respect to CLK                                           | -0.02/0.11 | -0.02/0.12  | -0.02/0.15 | ns    |
| T <sub>ISDCK_DDLY</sub> /T <sub>ISCKD_DDLY</sub>           | DDLY pin setup/hold with respect to CLK (using IDELAY) <sup>(1)</sup>          | -0.02/0.11 | -0.02/0.12  | -0.02/0.15 | ns    |
| T <sub>ISDCK_D_DDR</sub> /<br>T <sub>ISCKD_D_DDR</sub>     | D pin setup/hold with respect to CLK at DDR mode                               | -0.02/0.11 | -0.02/0.12  | -0.02/0.15 | ns    |
| TISDCK_DDLY_DDR/ TISCKD_DDLY_DDR                           | D pin setup/hold with respect to CLK at DDR mode (using IDELAY) <sup>(1)</sup> | 0.11/0.11  | 0.12/0.12   | 0.15/0.15  | ns    |
| Sequential Delays                                          |                                                                                |            | <u> </u>    |            |       |
| T <sub>ISCKO_Q</sub>                                       | CLKDIV to out at Q pin                                                         | 0.46       | 0.47        | 0.58       | ns    |
| Propagation Delays                                         |                                                                                |            |             |            | •     |
| T <sub>ISDO_DO</sub>                                       | D input to DO output pin                                                       | 0.09       | 0.10        | 0.12       | ns    |

- 1. Recorded at 0 tap value.
- 2.  $T_{ISCCK\_CE2}$  and  $T_{ISCKC\_CE2}$  are reported as  $T_{ISCCK\_CE}/T_{ISCKC\_CE}$  in the timing report.



# **Output Serializer/Deserializer Switching Characteristics**

Table 25: OSERDES Switching Characteristics

| Cumbal                                                      | Decemention                                   |            | Speed Grade | )         | Unito |
|-------------------------------------------------------------|-----------------------------------------------|------------|-------------|-----------|-------|
| Symbol                                                      | Description                                   | -3         | -2/-2L/-2G  | -1        | Units |
| Setup/Hold                                                  |                                               |            |             |           |       |
| T <sub>OSDCK_D</sub> /T <sub>OSCKD_D</sub>                  | D input setup/hold with respect to CLKDIV     | 0.37/0.02  | 0.40/0.02   | 0.55/0.02 | ns    |
| T <sub>OSDCK_T</sub> /T <sub>OSCKD_T</sub> <sup>(1)</sup>   | T input setup/hold with respect to CLK        | 0.49/–0.15 | 0.56/0.15   | 0.68/0.15 | ns    |
| T <sub>OSDCK_T2</sub> /T <sub>OSCKD_T2</sub> <sup>(1)</sup> | T input setup/hold with respect to CLKDIV     | 0.27/–0.15 | 0.30/0.15   | 0.34/0.15 | ns    |
| Toscck_oce/Tosckc_oce                                       | OCE input setup/hold with respect to CLK      | 0.28/0.03  | 0.29/0.03   | 0.45/0.03 | ns    |
| T <sub>OSCCK_S</sub>                                        | SR (Reset) input setup with respect to CLKDIV | 0.41       | 0.46        | 0.75      | ns    |
| T <sub>OSCCK_TCE</sub> /T <sub>OSCKC_TCE</sub>              | TCE input setup/hold with respect to CLK      | 0.28/0.01  | 0.30/0.01   | 0.45/0.01 | ns    |
| Sequential Delays                                           |                                               |            |             |           |       |
| T <sub>OSCKO_OQ</sub>                                       | Clock to out from CLK to OQ                   | 0.35       | 0.37        | 0.42      | ns    |
| T <sub>OSCKO_TQ</sub>                                       | Clock to out from CLK to TQ                   | 0.41       | 0.43        | 0.49      | ns    |
| Combinatorial                                               |                                               |            |             |           |       |
| T <sub>OSDO_TTQ</sub>                                       | T input to TQ Out                             | 0.73       | 0.81        | 0.97      | ns    |

<sup>1.</sup>  $T_{OSDCK\_T2}$  and  $T_{OSCKD\_T2}$  are reported as  $T_{OSDCK\_T}/T_{OSCKD\_T}$  in the timing report.



## **Input/Output Delay Switching Characteristics**

Table 26: Input/Output Delay Switching Characteristics

| Cumbal                                                       | Description                                                                                     | ;         | Speed Grade               | 9                           | Units         |  |
|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----------|---------------------------|-----------------------------|---------------|--|
| Symbol                                                       | Description                                                                                     | -3        | -2/-2L/-2G                | -1                          | Units         |  |
| IDELAYCTRL                                                   |                                                                                                 |           |                           |                             |               |  |
| T <sub>DLYCCO_RDY</sub>                                      | Reset to ready for IDELAYCTRL                                                                   | 3.22      | 3.22                      | 3.22                        | μs            |  |
| F <sub>IDELAYCTRL_REF</sub>                                  | Attribute REFCLK frequency = 200.0 <sup>(1)</sup>                                               | 200       | 200                       | 200                         | MHz           |  |
|                                                              | Attribute REFCLK frequency = 300.0 <sup>(1)</sup>                                               | 300       | 300                       | N/A                         | MHz           |  |
| IDELAYCTRL_REF_PRECISION                                     | REFCLK precision                                                                                | ±10       | ±10                       | ±10                         | MHz           |  |
| T <sub>IDELAYCTRL_RPW</sub>                                  | Minimum reset pulse width                                                                       | 52.00     | 52.00                     | 52.00                       | ns            |  |
| IDELAY/ODELAY                                                |                                                                                                 |           |                           |                             |               |  |
| T <sub>IDELAYRESOLUTION</sub>                                | IDELAY/ODELAY chain delay resolution                                                            | 1/        | (32 x 2 x F <sub>RE</sub> | 32 x 2 x F <sub>REF</sub> ) |               |  |
|                                                              | Pattern dependent period jitter in delay chain for clock pattern. (2)                           | 0         | 0                         | 0                           | ps<br>per tap |  |
| T <sub>IDELAYPAT_JIT</sub> and T <sub>ODELAYPAT_JIT</sub>    | Pattern dependent period jitter in delay chain for random data pattern (PRBS 23) <sup>(3)</sup> | ±5        | ±5                        | ±5                          | ps<br>per tap |  |
|                                                              | Pattern dependent period jitter in delay chain for random data pattern (PRBS 23) <sup>(4)</sup> | ±9        | ±9                        | ±9                          | ps<br>per tap |  |
| T <sub>IDELAY_CLK_MAX</sub> /<br>T <sub>ODELAY_CLK_MAX</sub> | Maximum frequency of CLK input to IDELAY/ODELAY                                                 | 800       | 800                       | 710                         | MHz           |  |
| T <sub>IDCCK_CE</sub> / T <sub>IDCKC_CE</sub>                | CE pin setup/hold with respect to C for IDELAY                                                  | 0.11/0.10 | 0.14/0.12                 | 0.18/0.14                   | ns            |  |
| T <sub>ODCCK_CE</sub> / T <sub>ODCKC_CE</sub>                | CE pin setup/hold with respect to C for ODELAY                                                  | 0.14/0.03 | 0.16/0.04                 | 0.19/0.05                   | ns            |  |
| T <sub>IDCCK_INC</sub> / T <sub>IDCKC_INC</sub>              | INC pin setup/hold with respect to C for IDELAY                                                 | 0.10/0.14 | 0.12/0.16                 | 0.14/0.20                   | ns            |  |
| T <sub>ODCCK_INC</sub> / T <sub>ODCKC_INC</sub>              | INC pin setup/hold with respect to C for ODELAY                                                 | 0.10/0.07 | 0.12/0.08                 | 0.13/0.09                   | ns            |  |
| T <sub>IDCCK_RST</sub> / T <sub>IDCKC_RST</sub>              | RST pin setup/hold with respect to C for IDELAY                                                 | 0.13/0.08 | 0.14/0.10                 | 0.16/0.12                   | ns            |  |
| T <sub>ODCCK_RST</sub> / T <sub>ODCKC_RST</sub>              | RST pin setup/hold with respect to C for ODELAY                                                 | 0.16/0.04 | 0.19/0.06                 | 0.24/0.08                   | ns            |  |
| T <sub>IDDO_IDATAIN</sub>                                    | Propagation delay through IDELAY                                                                | Note 5    | Note 5                    | Note 5                      | ps            |  |
| T <sub>ODDO_ODATAIN</sub>                                    | Propagation delay through ODELAY                                                                | Note 5    | Note 5                    | Note 5                      | ps            |  |

- 1. Average tap delay at 200 MHz = 78 ps, at 300 MHz = 52 ps.
- 2. When HIGH\_PERFORMANCE mode is set to TRUE or FALSE.
- 3. When HIGH\_PERFORMANCE mode is set to TRUE.
- 4. When HIGH\_PERFORMANCE mode is set to FALSE.
- 5. Delay depends on IDELAY/ODELAY tap setting. See the timing report for actual values.



Table 27: IO\_FIFO Switching Characteristics

| Compleal                                           | December               | :          | Speed Grad | е          | Units |
|----------------------------------------------------|------------------------|------------|------------|------------|-------|
| Symbol                                             | Description            | -3         | -2/-2L/-2G | -1         | Units |
| IO_FIFO Clock to Out Delays                        |                        |            |            |            |       |
| T <sub>OFFCKO_DO</sub>                             | RDCLK to Q outputs     | 0.51       | 0.56       | 0.63       | ns    |
| T <sub>CKO_FLAGS</sub>                             | Clock to IO_FIFO flags | 0.59       | 0.62       | 0.81       | ns    |
| Setup/Hold                                         |                        |            |            |            |       |
| T <sub>CCK_D</sub> /T <sub>CKC_D</sub>             | D inputs to WRCLK      | 0.43/-0.01 | 0.47/0.01  | 0.53/-0.01 | ns    |
| T <sub>IFFCCK_WREN</sub> /T <sub>IFFCKC_WREN</sub> | WREN to WRCLK          | 0.39/-0.01 | 0.43/-0.01 | 0.50/0.01  | ns    |
| T <sub>OFFCCK_RDEN</sub> /T <sub>OFFCKC_RDEN</sub> | RDEN to RDCLK          | 0.49/0.01  | 0.53/0.02  | 0.61/0.02  | ns    |
| Minimum Pulse Width                                | ·                      | ·          |            |            |       |
| T <sub>PWH_IO_FIFO</sub>                           | RESET, RDCLK, WRCLK    | 0.81       | 0.92       | 1.08       | ns    |
| T <sub>PWL_IO_FIFO</sub>                           | RESET, RDCLK, WRCLK    | 0.81       | 0.92       | 1.08       | ns    |
| Maximum Frequency                                  |                        |            |            |            |       |
| F <sub>MAX</sub>                                   | RDCLK and WRCLK        | 533.05     | 470.37     | 400.00     | MHz   |



# **CLB Switching Characteristics**

Table 28: CLB Switching Characteristics

| 0                                            | Description                                                                    |           | Speed Grade | е         | 11.21.  |
|----------------------------------------------|--------------------------------------------------------------------------------|-----------|-------------|-----------|---------|
| Symbol                                       |                                                                                | -3        | -2/-2L/-2G  | -1        | Units   |
| Combinatorial Delays                         |                                                                                |           |             |           |         |
| T <sub>ILO</sub>                             | An – Dn LUT address to A                                                       | 0.05      | 0.05        | 0.06      | ns, Max |
| T <sub>ILO_2</sub>                           | An – Dn LUT address to AMUX/CMUX                                               | 0.15      | 0.16        | 0.19      | ns, Max |
| T <sub>ILO_3</sub>                           | An – Dn LUT address to BMUX_A                                                  | 0.24      | 0.25        | 0.30      | ns, Max |
| T <sub>ITO</sub>                             | An – Dn inputs to A – D Q outputs                                              | 0.58      | 0.61        | 0.74      | ns, Max |
| T <sub>AXA</sub>                             | AX inputs to AMUX output                                                       | 0.38      | 0.40        | 0.49      | ns, Max |
| T <sub>AXB</sub>                             | AX inputs to BMUX output                                                       | 0.40      | 0.42        | 0.52      | ns, Max |
| T <sub>AXC</sub>                             | AX inputs to CMUX output                                                       | 0.39      | 0.41        | 0.50      | ns, Max |
| T <sub>AXD</sub>                             | AX inputs to DMUX output                                                       | 0.43      | 0.44        | 0.52      | ns, Max |
| T <sub>BXB</sub>                             | BX inputs to BMUX output                                                       | 0.31      | 0.33        | 0.40      | ns, Max |
| T <sub>BXD</sub>                             | BX inputs to DMUX output                                                       | 0.38      | 0.39        | 0.47      | ns, Max |
| T <sub>CXC</sub>                             | CX inputs to CMUX output                                                       | 0.27      | 0.28        | 0.34      | ns, Max |
| T <sub>CXD</sub>                             | CX inputs to DMUX output                                                       | 0.33      | 0.34        | 0.41      | ns, Max |
| T <sub>DXD</sub>                             | DX inputs to DMUX output                                                       | 0.32      | 0.33        | 0.40      | ns, Max |
| Sequential Delays                            |                                                                                | 1         |             | l         |         |
| T <sub>CKO</sub>                             | Clock to AQ – DQ outputs                                                       | 0.26      | 0.27        | 0.32      | ns, Max |
| T <sub>SHCKO</sub>                           | Clock to AMUX – DMUX outputs                                                   | 0.32      | 0.32        | 0.39      | ns, Max |
| Setup and Hold Times                         | of CLB Flip-Flops Before/After Clock CLK                                       | 1         |             | I .       |         |
| T <sub>AS</sub> /T <sub>AH</sub>             | A <sub>N</sub> – D <sub>N</sub> input to CLK on A – D flip-flops               | 0.01/0.12 | 0.02/0.13   | 0.03/0.18 | ns, Min |
| T <sub>DICK</sub> /T <sub>CKDI</sub>         | $A_X - D_X$ input to CLK on A – D flip-flops                                   | 0.04/0.14 | 0.04/0.14   | 0.05/0.20 | ns, Min |
|                                              | $A_X - D_X$ input through MUXs and/or carry logic to CLK on $A - D$ flip-flops | 0.36/0.10 | 0.37/0.11   | 0.46/0.16 | ns, Min |
| T <sub>CECK_CLB</sub> /T <sub>CKCE_CLB</sub> | CE input to CLK on A – D flip-flops                                            | 0.19/0.05 | 0.20/0.05   | 0.25/0.05 | ns, Min |
| T <sub>SRCK</sub> /T <sub>CKSR</sub>         | SR input to CLK on A – D flip-flops                                            | 0.30/0.05 | 0.31/0.07   | 0.37/0.09 | ns, Min |
| Set/Reset                                    |                                                                                | 1         | 1           | 1         |         |
| T <sub>SRMIN</sub>                           | SR input minimum pulse width                                                   | 0.52      | 0.78        | 1.04      | ns, Min |
| T <sub>RQ</sub>                              | Delay from SR input to AQ – DQ flip-flops                                      | 0.38      | 0.38        | 0.46      | ns, Max |
| T <sub>CEO</sub>                             | Delay from CE input to AQ – DQ flip-flops                                      | 0.34      | 0.35        | 0.43      | ns, Max |
| F <sub>TOG</sub>                             | Toggle frequency (for export control)                                          | 1818      | 1818        | 1818      | MHz     |



## **CLB Distributed RAM Switching Characteristics (SLICEM Only)**

Table 29: CLB Distributed RAM Switching Characteristics

| Complete                                       | De a suintie se                                            | ;         | Haita      |           |         |
|------------------------------------------------|------------------------------------------------------------|-----------|------------|-----------|---------|
| Symbol                                         | Description                                                | -3        | -2/-2L/-2G | -1        | Units   |
| Sequential Delays                              |                                                            |           |            |           |         |
| T <sub>SHCKO</sub> <sup>(1)</sup>              | Clock to A – B outputs                                     | 0.68      | 0.70       | 0.85      | ns, Max |
| T <sub>SHCKO_1</sub>                           | Clock to AMUX – BMUX outputs                               | 0.91      | 0.95       | 1.15      | ns, Max |
| Setup and Hold Times Befo                      | ore/After Clock CLK                                        |           | 1          |           |         |
| T <sub>DS_LRAM</sub> /T <sub>DH_LRAM</sub>     | A – D inputs to CLK                                        | 0.45/0.23 | 0.45/0.24  | 0.54/0.27 | ns, Min |
| T <sub>AS_LRAM</sub> /T <sub>AH_LRAM</sub>     | Address An inputs to clock                                 | 0.13/0.50 | 0.14/0.50  | 0.17/0.58 | ns, Min |
|                                                | Address An inputs through MUXs and/or carry logic to clock | 0.40/0.16 | 0.42/0.17  | 0.52/0.23 | ns, Min |
| T <sub>WS_LRAM</sub> /T <sub>WH_LRAM</sub>     | WE input to clock                                          | 0.29/0.09 | 0.30/0.09  | 0.36/0.09 | ns, Min |
| T <sub>CECK_LRAM</sub> /T <sub>CKCE_LRAM</sub> | CE input to CLK                                            | 0.29/0.09 | 0.30/0.09  | 0.37/0.09 | ns, Min |
| Clock CLK                                      |                                                            |           |            |           |         |
| T <sub>MPW</sub>                               | Minimum pulse width                                        | 0.68      | 0.77       | 0.91      | ns, Min |
| T <sub>MCP</sub>                               | Minimum clock period                                       | 1.35      | 1.54       | 1.82      | ns, Min |

#### Notes:

## **CLB Shift Register Switching Characteristics (SLICEM Only)**

Table 30: CLB Shift Register Switching Characteristics

| Symbol                                             | Description                         |           | Speed Grade | е         | Units   |
|----------------------------------------------------|-------------------------------------|-----------|-------------|-----------|---------|
| Symbol                                             | Description                         | -3        | -2/-2L/-2G  | -1        | Ullits  |
| Sequential Delays                                  |                                     |           |             |           |         |
| T <sub>REG</sub>                                   | Clock to A – D outputs              | 0.96      | 0.98        | 1.20      | ns, Max |
| T <sub>REG_MUX</sub>                               | Clock to AMUX – DMUX output         | 1.19      | 1.23        | 1.50      | ns, Max |
| T <sub>REG_M31</sub>                               | Clock to DMUX output via M31 output | 0.89      | 0.91        | 1.10      | ns, Max |
| Setup and Hold Times Before                        | /After Clock CLK                    |           |             |           |         |
| T <sub>WS_SHFREG</sub> /T <sub>WH_SHFREG</sub>     | WE input                            | 0.26/0.09 | 0.27/0.09   | 0.33/0.09 | ns, Min |
| T <sub>CECK_SHFREG</sub> /T <sub>CKCE_SHFREG</sub> | CE input to CLK                     | 0.27/0.09 | 0.28/0.09   | 0.33/0.09 | ns, Min |
| T <sub>DS_SHFREG</sub> /T <sub>DH_SHFREG</sub>     | A – D inputs to CLK                 | 0.28/0.26 | 0.28/0.26   | 0.33/0.30 | ns, Min |
| Clock CLK                                          |                                     |           |             |           |         |
| T <sub>MPW_SHFREG</sub>                            | Minimum pulse width                 | 0.55      | 0.65        | 0.78      | ns, Min |

T<sub>SHCKO</sub> also represents the CLK to XMUX output. Refer to the timing report for the CLK to XMUX path.



# **Block RAM and FIFO Switching Characteristics**

Table 31: Block RAM and FIFO Switching Characteristics

| Cumb al                                                            | Description                                                                                             | S          | Unite      |            |         |
|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|------------|------------|------------|---------|
| Symbol                                                             | Description                                                                                             | -3         | -2/-2L/-2G | -1         | Units   |
| Block RAM and FIFO Clock-to-                                       | Out Delays                                                                                              |            |            |            |         |
| T <sub>RCKO DO</sub> and                                           | Clock CLK to DOUT output (without output register)(2)(3)                                                | 1.57       | 1.80       | 2.08       | ns, Max |
| T <sub>RCKO_DO_REG</sub> <sup>(1)</sup>                            | Clock CLK to DOUT output (with output register)(4)(5)                                                   | 0.54       | 0.63       | 0.75       | ns, Max |
| T <sub>RCKO_DO_ECC</sub> and T <sub>RCKO_DO_ECC_REG</sub>          | Clock CLK to DOUT output with ECC (without output register) <sup>(2)(3)</sup>                           | 2.35       | 2.58       | 3.26       | ns, Max |
| nono_bo_coo_nca                                                    | Clock CLK to DOUT output with ECC (with output register) <sup>(4)(5)</sup>                              | 0.62       | 0.69       | 0.80       | ns, Max |
| T <sub>RCKO_DO_CASCOUT</sub> and T <sub>RCKO_DO_CASCOUT_REG</sub>  | Clock CLK to DOUT output with Cascade (without output register) <sup>(2)</sup>                          | 2.21       | 2.45       | 2.80       | ns, Max |
| 1161.6_56_67.65667_1124                                            | Clock CLK to DOUT output with Cascade (with output register) <sup>(4)</sup>                             | 0.98       | 1.08       | 1.24       | ns, Max |
| T <sub>RCKO_FLAGS</sub>                                            | Clock CLK to FIFO flags outputs <sup>(6)</sup>                                                          | 0.65       | 0.74       | 0.89       | ns, Max |
| T <sub>RCKO_POINTERS</sub>                                         | Clock CLK to FIFO pointers outputs <sup>(7)</sup>                                                       | 0.79       | 0.87       | 0.98       | ns, Max |
| T <sub>RCKO_PARITY_ECC</sub>                                       | Clock CLK to ECCPARITY in ECC encode only mode                                                          | 0.66       | 0.72       | 0.80       | ns, Max |
| T <sub>RCKO_SDBIT_ECC</sub> and                                    | Clock CLK to BITERR (without output register)                                                           | 2.17       | 2.38       | 3.01       | ns, Max |
| T <sub>RCKO_SDBIT_ECC_REG</sub>                                    | Clock CLK to BITERR (with output register)                                                              | 0.57       | 0.65       | 0.76       | ns, Max |
| T <sub>RCKO_RDADDR_ECC</sub> and T <sub>RCKO_RDADDR_ECC_REG</sub>  | Clock CLK to RDADDR output with ECC (without output register)                                           | 0.64       | 0.74       | 0.90       | ns, Max |
|                                                                    | Clock CLK to RDADDR output with ECC (with output register)                                              | 0.71       | 0.79       | 0.92       | ns, Max |
| Setup and Hold Times Before/                                       | After Clock CLK                                                                                         | l          | 1          |            | I       |
| T <sub>RCCK_ADDRA</sub> /T <sub>RCKC_ADDRA</sub>                   | ADDR inputs <sup>(8)</sup>                                                                              | 0.38/0.27  | 0.42/0.28  | 0.48/0.31  | ns, Min |
| TRDCK_DI_WF_NC/<br>TRCKD_DI_WF_NC                                  | Data input setup/hold time when block RAM is configured in WRITE_FIRST or NO_CHANGE mode <sup>(9)</sup> | 0.49/0.51  | 0.55/0.53  | 0.63/0.57  | ns, Min |
| T <sub>RDCK_DI_RF</sub> /T <sub>RCKD_DI_RF</sub>                   | Data input setup/hold time when block RAM is configured in READ_FIRST mode <sup>(9)</sup>               | 0.17/0.25  | 0.19/0.29  | 0.21/0.35  | ns, Min |
| T <sub>RDCK_DI_ECC</sub> /T <sub>RCKD_DI_ECC</sub>                 | DIN inputs with block RAM ECC in standard mode <sup>(9)</sup>                                           | 0.42/0.37  | 0.47/0.39  | 0.53/0.43  | ns, Min |
| T <sub>RDCK_DI_ECCW</sub> /T <sub>RCKD_DI_ECCW</sub>               | DIN inputs with block RAM ECC encode only <sup>(9)</sup>                                                | 0.79/0.37  | 0.87/0.39  | 0.99/0.43  | ns, Min |
| TRDCK_DI_ECC_FIFO/<br>TRCKD_DI_ECC_FIFO                            | DIN inputs with FIFO ECC in standard mode <sup>(9)</sup>                                                | 0.89/0.47  | 0.98/0.50  | 1.12/0.54  | ns, Min |
| T <sub>RCCK_INJECTBITERR</sub> /<br>T <sub>RCKC_INJECTBITERR</sub> | Inject single/double bit error in ECC mode                                                              | 0.49/0.30  | 0.55/0.31  | 0.63/0.34  | ns, Min |
| T <sub>RCCK_EN</sub> /T <sub>RCKC_EN</sub>                         | Block RAM Enable (EN) input                                                                             | 0.30/0.17  | 0.33/0.18  | 0.38/0.20  | ns, Min |
| T <sub>RCCK_REGCE</sub> /T <sub>RCKC_REGCE</sub>                   | CE input of output register                                                                             | 0.21/0.13  | 0.25/0.13  | 0.31/0.14  | ns, Min |
| T <sub>RCCK_RSTREG</sub> /T <sub>RCKC_RSTREG</sub>                 | Synchronous RSTREG input                                                                                | 0.25/0.06  | 0.27/0.06  | 0.29/0.06  | ns, Min |
| T <sub>RCCK_RSTRAM</sub> /T <sub>RCKC_RSTRAM</sub>                 | Synchronous RSTRAM input                                                                                | 0.27/0.35  | 0.29/0.37  | 0.31/0.39  | ns, Min |
| T <sub>RCCK_WEA</sub> /T <sub>RCKC_WEA</sub>                       | Write Enable (WE) input (Block RAM only)                                                                | 0.38/0.15  | 0.41/0.16  | 0.46/0.17  | ns, Min |
| T <sub>RCCK_WREN</sub> /T <sub>RCKC_WREN</sub>                     | WREN FIFO inputs                                                                                        | 0.39/0.25  | 0.39/0.30  | 0.40/0.37  | ns, Min |
| T <sub>RCCK_RDEN</sub> /T <sub>RCKC_RDEN</sub>                     | RDEN FIFO inputs                                                                                        | 0.36/0.26  | 0.36/0.30  | 0.37/0.37  | ns, Min |
| Reset Delays                                                       |                                                                                                         |            |            |            | I.      |
| T <sub>RCO_FLAGS</sub>                                             | Reset RST to FIFO flags/pointers <sup>(10)</sup>                                                        | 0.76       | 0.83       | 0.93       | ns, Max |
| T <sub>RREC_RST</sub> /T <sub>RREM_RST</sub>                       | FIFO reset recovery and removal timing <sup>(11)</sup>                                                  | 1.59/-0.68 | 1.76/-0.68 | 2.01/-0.68 | ns, Max |



Table 31: Block RAM and FIFO Switching Characteristics (Cont'd)

| Symbol                                 | Description                                                                                                                                       | ;      | Speed Grade | е      | Units |
|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------|--------|-------|
| Symbol                                 | Description                                                                                                                                       | -3     | -2/-2L/-2G  | -1     | Units |
| Maximum Frequency                      |                                                                                                                                                   |        |             |        |       |
| F <sub>MAX_BRAM_WF_NC</sub>            | Block RAM<br>(Write first and No change modes)<br>When not in SDP RF mode                                                                         | 601.32 | 543.77      | 458.09 | MHz   |
| F <sub>MAX_BRAM_RF_PERFORMANCE</sub>   | Block RAM<br>(Read first, Performance mode)<br>When in SDP RF mode but no address overlap between<br>port A and port B                            | 601.32 | 543.77      | 458.09 | MHz   |
| F <sub>MAX_BRAM_RF_DELAYED_WRITE</sub> | Block RAM (Read first, Delayed_write mode) When in SDP RF mode and there is possibility of overlap between port A and port B addresses            | 528.26 | 477.33      | 400.80 | MHz   |
| F <sub>MAX_CAS_WF_NC</sub>             | Block RAM Cascade<br>(Write first, No change mode)<br>When cascade but not in RF mode                                                             | 551.27 | 493.83      | 408.00 | MHz   |
| F <sub>MAX_CAS_RF_PERFORMANCE</sub>    | Block RAM Cascade<br>(Read first, Performance mode)<br>When in cascade with RF mode and no possibility of<br>address overlap/one port is disabled | 551.27 | 493.83      | 408.00 | MHz   |
| F <sub>MAX_CAS_RF_DELAYED_WRITE</sub>  | When in cascade RF mode and there is a possibility of address overlap between port A and port B                                                   | 478.24 | 427.35      | 350.88 | MHz   |
| F <sub>MAX_FIFO</sub>                  | FIFO in all modes without ECC                                                                                                                     | 601.32 | 543.77      | 458.09 | MHz   |
| F <sub>MAX_ECC</sub>                   | Block RAM and FIFO in ECC configuration                                                                                                           | 484.26 | 430.85      | 351.12 | MHz   |

- 1. The timing report shows all of these parameters as  $T_{\mbox{RCKO\_DO}}$ .
- 2.  $T_{RCKO\_DOR}$  includes  $T_{RCKO\_DOW}$ ,  $T_{RCKO\_DOPR}$ , and  $T_{RCKO\_DOPW}$  as well as the B port equivalent timing parameters.
- 3. These parameters also apply to synchronous FIFO with DO\_REG = 0.
- 4.  $T_{RCKO\_DO}$  includes  $T_{RCKO\_DOP}$  as well as the B port equivalent timing parameters.
- 5. These parameters also apply to multirate (asynchronous) and synchronous FIFO with DO\_REG = 1.
- 6. T<sub>RCKO\_FLAGS</sub> includes the following parameters: T<sub>RCKO\_AEMPTY</sub>, T<sub>RCKO\_AFULL</sub>, T<sub>RCKO\_EMPTY</sub>, T<sub>RCKO\_FULL</sub>, T<sub></sub>
- 7. T<sub>RCKO POINTERS</sub> includes both T<sub>RCKO RDCOUNT</sub> and T<sub>RCKO WRCOUNT</sub>.
- 8. The ADDR setup and hold must be met when EN is asserted (even when WE is deasserted). Otherwise, block RAM data corruption is possible.
- 9. These parameters include both A and B inputs as well as the parity inputs of A and B.
- 10. T<sub>RCO FLAGS</sub> includes the following flags: AEMPTY, AFULL, EMPTY, FULL, RDERR, WRERR, RDCOUNT, and WRCOUNT.
- 11. RDEN and WREN must be held Low prior to and during reset. The FIFO reset must be asserted for at least five positive clock edges of the slowest clock (WRCLK or RDCLK).



# **DSP48E1 Switching Characteristics**

Table 32: DSP48E1 Switching Characteristics

| Completel                                                              | Speed                                               |            |            | Speed Grade |       |  |
|------------------------------------------------------------------------|-----------------------------------------------------|------------|------------|-------------|-------|--|
| Symbol                                                                 | Description                                         | -3         | -2/-2L/-2G | -1          | Units |  |
| Setup and Hold Times of Data/Control Pins to                           | the Input Register Clock                            |            |            |             |       |  |
| T <sub>DSPDCK_A_AREG</sub> / T <sub>DSPCKD_A_AREG</sub>                | A input to A register CLK                           | 0.24/0.12  | 0.27/0.14  | 0.31/0.16   | ns    |  |
| T <sub>DSPDCK_B_BREG</sub> /T <sub>DSPCKD_B_BREG</sub>                 | B input to B register CLK                           | 0.28/0.13  | 0.32/0.14  | 0.39/0.15   | ns    |  |
| TDSPDCK_C_CREG/TDSPCKD_C_CREG                                          | C input to C register CLK                           | 0.15/0.15  | 0.17/0.17  | 0.20/0.20   | ns    |  |
| T <sub>DSPDCK_D_DREG</sub> /T <sub>DSPCKD_D_DREG</sub>                 | D input to D register CLK                           | 0.21/0.19  | 0.27/0.22  | 0.35/0.26   | ns    |  |
| TDSPDCK_ACIN_AREG/TDSPCKD_ACIN_AREG                                    | ACIN input to A register CLK                        | 0.21/0.12  | 0.24/0.14  | 0.27/0.16   | ns    |  |
| TDSPDCK_BCIN_BREG/TDSPCKD_BCIN_BREG                                    | BCIN input to B register CLK                        | 0.22/0.13  | 0.25/0.14  | 0.30/0.15   | ns    |  |
| Setup and Hold Times of Data Pins to the Pipe                          | line Register Clock                                 |            |            |             | I.    |  |
| T <sub>DSPDCK_{A, B}_MREG_MULT</sub> / T <sub>DSPCKD_B_MREG_MULT</sub> | {A, B,} input to M register CLK using multiplier    | 2.04/-0.01 | 2.34/-0.01 | 2.79/–0.01  | ns    |  |
| T <sub>DSPDCK_{A, B}_ADREG</sub> / T <sub>DSPCKD_ D_ADREG</sub>        | {A, D} input to AD register CLK                     | 1.09/-0.02 | 1.25/-0.02 | 1.49/-0.02  | ns    |  |
| Setup and Hold Times of Data/Control Pins to                           | the Output Register Clock                           |            |            |             |       |  |
| TDSPDCK_{A, B}_PREG_MULT/<br>TDSPCKD_{A, B}_PREG_MULT                  | {A, B,} input to P register CLK using multiplier    | 3.41/–0.24 | 3.90/-0.24 | 4.64/-0.24  | ns    |  |
| T <sub>DSPDCK_D_PREG_MULT</sub> / T <sub>DSPCKD_D_PREG_MULT</sub>      | D input to P register CLK using multiplier          | 3.33/-0.62 | 3.81/–0.62 | 4.53/-0.62  | ns    |  |
| T <sub>DSPDCK_{A, B}</sub> _PREG/<br>T <sub>DSPCKD_{A, B}</sub> _PREG  | A or B input to P register CLK not using multiplier | 1.47/-0.24 | 1.68/-0.24 | 2.00/-0.24  | ns    |  |
| T <sub>DSPDCK_C_PREG</sub> /<br>T <sub>DSPCKD_C_PREG</sub>             | C input to P register CLK not using multiplier      | 1.30/-0.22 | 1.49/-0.22 | 1.78/–0.22  | ns    |  |
| TDSPDCK_PCIN_PREG/<br>TDSPCKD_PCIN_PREG                                | PCIN input to P register CLK                        | 1.12/–0.13 | 1.28/–0.13 | 1.52/–0.13  | ns    |  |
| Setup and Hold Times of the CE Pins                                    |                                                     |            |            |             | 1     |  |
| TDSPDCK_{CEA;CEB}_{AREG;BREG}/ TDSPCKD_{CEA;CEB}_{AREG;BREG}           | {CEA; CEB} input to {A; B} register CLK             | 0.30/0.05  | 0.36/0.06  | 0.44/0.09   | ns    |  |
| T <sub>DSPDCK_CEC_CREG</sub> /T <sub>DSPCKD_CEC_CREG</sub>             | CEC input to C register CLK                         | 0.24/0.08  | 0.29/0.09  | 0.36/0.11   | ns    |  |
| T <sub>DSPDCK_CED_DREG</sub> /T <sub>DSPCKD_CED_DREG</sub>             | CED input to D register CLK                         | 0.31/-0.02 | 0.36/-0.02 | 0.44/0.02   | ns    |  |
| T <sub>DSPDCK_CEM_MREG</sub> /T <sub>DSPCKD_CEM_MREG</sub>             | CEM input to M register CLK                         | 0.26/0.15  | 0.29/0.17  | 0.33/0.20   | ns    |  |
| T <sub>DSPDCK_CEP_PREG</sub> / T <sub>DSPCKD_CEP_PREG</sub>            | CEP input to P register CLK                         | 0.31/0.01  | 0.36/0.01  | 0.45/0.01   | ns    |  |
| Setup and Hold Times of the RST Pins                                   |                                                     |            |            |             |       |  |
| TDSPDCK_{RSTA; RSTB}_{AREG; BREG}/ TDSPCKD_{RSTA; RSTB}_{AREG; BREG}   | {RSTA, RSTB} input to {A, B} register CLK           | 0.34/0.10  | 0.39/0.11  | 0.47/0.13   | ns    |  |
| T <sub>DSPDCK_RSTC_CREG</sub> /T <sub>DSPCKD_RSTC_CREG</sub>           | RSTC input to C register CLK                        | 0.06/0.22  | 0.07/0.24  | 0.08/0.26   | ns    |  |
| T <sub>DSPDCK_RSTD_DREG</sub> /T <sub>DSPCKD_RSTD_DREG</sub>           | RSTD input to D register CLK                        | 0.37/0.06  | 0.42/0.06  | 0.50/0.07   | ns    |  |
| TDSPDCK_RSTM_MREG/TDSPCKD_RSTM_MREG                                    | RSTM input to M register CLK                        | 0.18/0.18  | 0.20/0.21  | 0.23/0.24   | ns    |  |
| T <sub>DSPDCK_RSTP_PREG</sub> /T <sub>DSPCKD_RSTP_PREG</sub>           | RSTP input to P register CLK                        | 0.24/0.01  | 0.26/0.01  | 0.30/0.01   | ns    |  |
| Combinatorial Delays from Input Pins to Output                         | ut Pins                                             |            |            |             |       |  |
| T <sub>DSPDO_A_CARRYOUT_MULT</sub>                                     | A input to CARRYOUT output using multiplier         | 3.21       | 3.69       | 4.39        | ns    |  |
| T <sub>DSPDO_D_P_MULT</sub>                                            | D input to P output using multiplier                | 3.15       | 3.61       | 4.30        | ns    |  |



Table 32: DSP48E1 Switching Characteristics (Cont'd)

| Symbol                                      | Description                                              | Speed Grade |            |      | Units |
|---------------------------------------------|----------------------------------------------------------|-------------|------------|------|-------|
| Symbol                                      | Description                                              | -3          | -2/-2L/-2G | -1   | Units |
| T <sub>DSPDO_A_P</sub>                      | A input to P output not using multiplier                 | 1.30        | 1.48       | 1.76 | ns    |
| T <sub>DSPDO_C_P</sub>                      | C input to P output                                      | 1.13        | 1.30       | 1.55 | ns    |
| Combinatorial Delays from Input Pins to     | Cascading Output Pins                                    |             | <u> </u>   |      |       |
| T <sub>DSPDO_{A; B}_{ACOUT; BCOUT}</sub>    | {A, B} input to {ACOUT, BCOUT} output                    | 0.47        | 0.53       | 0.63 | ns    |
| T <sub>DSPDO_{A, B}_CARRYCASCOUT_MULT</sub> | {A, B} input to CARRYCASCOUT output using multiplier     | 3.44        | 3.94       | 4.69 | ns    |
| T <sub>DSPDO_D_CARRYCASCOUT_MULT</sub>      | D input to CARRYCASCOUT output using multiplier          | 3.36        | 3.85       | 4.58 | ns    |
| T <sub>DSPDO_{A, B}_</sub> CARRYCASCOUT     | {A, B} input to CARRYCASCOUT output not using multiplier | 1.50        | 1.72       | 2.04 | ns    |
| T <sub>DSPDO_C_CARRYCASCOUT</sub>           | C input to CARRYCASCOUT output                           | 1.34        | 1.53       | 1.83 | ns    |
| Combinatorial Delays from Cascading In      | put Pins to All Output Pins                              |             |            |      |       |
| T <sub>DSPDO_ACIN_P_MULT</sub>              | ACIN input to P output using multiplier                  | 3.09        | 3.55       | 4.24 | ns    |
| T <sub>DSPDO_ACIN_P</sub>                   | ACIN input to P output not using multiplier              | 1.16        | 1.33       | 1.59 | ns    |
| T <sub>DSPDO_ACIN_ACOUT</sub>               | ACIN input to ACOUT output                               | 0.32        | 0.37       | 0.45 | ns    |
| T <sub>DSPDO_</sub> ACIN_CARRYCASCOUT_MULT  | ACIN input to CARRYCASCOUT output using multiplier       | 3.30        | 3.79       | 4.52 | ns    |
| T <sub>DSPDO_</sub> ACIN_CARRYCASCOUT       | ACIN input to CARRYCASCOUT output not using multiplier   | 1.37        | 1.57       | 1.87 | ns    |
| T <sub>DSPDO_PCIN_P</sub>                   | PCIN input to P output                                   | 0.94        | 1.08       | 1.29 | ns    |
| T <sub>DSPDO_PCIN_</sub> CARRYCASCOUT       | PCIN input to CARRYCASCOUT output                        | 1.15        | 1.32       | 1.57 | ns    |
| Clock to Outs from Output Register Cloc     | k to Output Pins                                         |             |            |      |       |
| T <sub>DSPCKO_P_PREG</sub>                  | CLK PREG to P output                                     | 0.33        | 0.35       | 0.39 | ns    |
| T <sub>DSPCKO_CARRYCASCOUT_PREG</sub>       | CLK PREG to CARRYCASCOUT output                          | 0.44        | 0.50       | 0.59 | ns    |
| Clock to Outs from Pipeline Register Clo    | ock to Output Pins                                       |             |            |      |       |
| T <sub>DSPCKO_P_MREG</sub>                  | CLK MREG to P output                                     | 1.42        | 1.64       | 1.96 | ns    |
| T <sub>DSPCKO_CARRYCASCOUT_MREG</sub>       | CLK MREG to CARRYCASCOUT output                          | 1.63        | 1.87       | 2.24 | ns    |
| T <sub>DSPCKO_P_ADREG_MULT</sub>            | CLK ADREG to P output using multiplier                   | 2.30        | 2.63       | 3.13 | ns    |
| T <sub>DSPCKO_CARRYCASCOUT_ADREG_MULT</sub> | CLK ADREG to CARRYCASCOUT output using multiplier        | 2.51        | 2.87       | 3.41 | ns    |
| Clock to Outs from Input Register Clock     | to Output Pins                                           |             |            |      |       |
| T <sub>DSPCKO_P_AREG_MULT</sub>             | CLK AREG to P output using multiplier                    | 3.34        | 3.83       | 4.55 | ns    |
| T <sub>DSPCKO_P_BREG</sub>                  | CLK BREG to P output not using multiplier                | 1.39        | 1.59       | 1.88 | ns    |
| T <sub>DSPCKO_P_CREG</sub>                  | CLK CREG to P output not using multiplier                | 1.43        | 1.64       | 1.95 | ns    |
| T <sub>DSPCKO_P_DREG_MULT</sub>             | CLK DREG to P output using multiplier                    | 3.32        | 3.80       | 4.51 | ns    |



Table 32: DSP48E1 Switching Characteristics (Cont'd)

| Overale at                                          | Description                                                    |        | Speed Grade | )      | Unito   |
|-----------------------------------------------------|----------------------------------------------------------------|--------|-------------|--------|---------|
| Symbol                                              | Description                                                    | -3     | -2/-2L/-2G  | -1     | - Units |
| Clock to Outs from Input Register Clock to C        | Cascading Output Pins                                          |        | -           |        |         |
| T <sub>DSPCKO_{ACOUT; BCOUT}_{AREG; BREG}</sub>     | CLK (ACOUT, BCOUT) to {A,B} register output                    | 0.55   | 0.62        | 0.74   | ns      |
| T <sub>DSPCKO_</sub> CARRYCASCOUT_{AREG, BREG}_MULT | CLK (AREG, BREG) to<br>CARRYCASCOUT output using<br>multiplier | 3.55   | 4.06        | 4.84   | ns      |
| T <sub>DSPCKO_CARRYCASCOUT_BREG</sub>               | CLK (BREG) to CARRYCASCOUT output not using multiplier         | 1.60   | 1.82        | 2.16   | ns      |
| T <sub>DSPCKO_CARRYCASCOUT_DREG_MULT</sub>          | CLK (DREG) to CARRYCASCOUT output using multiplier             | 3.52   | 4.03        | 4.79   | ns      |
| T <sub>DSPCKO_</sub> CARRYCASCOUT_ CREG             | CLK (CREG) to CARRYCASCOUT output                              | 1.64   | 1.88        | 2.23   | ns      |
| Maximum Frequency                                   |                                                                |        |             |        |         |
| F <sub>MAX</sub>                                    | With all registers used                                        | 741.84 | 650.20      | 547.95 | MHz     |
| F <sub>MAX_PATDET</sub>                             | With pattern detector                                          | 627.35 | 549.75      | 463.61 | MHz     |
| F <sub>MAX_MULT_NOMREG</sub>                        | Two register multiply without MREG                             | 412.20 | 360.75      | 303.77 | MHz     |
| F <sub>MAX_MULT_NOMREG_PATDET</sub>                 | Two register multiply without MREG with pattern detect         | 374.25 | 327.65      | 276.01 | MHz     |
| F <sub>MAX_PREADD_MULT_NOADREG</sub>                | Without ADREG                                                  | 468.82 | 408.66      | 342.70 | MHz     |
| F <sub>MAX_PREADD_MULT_NOADREG_PATDET</sub>         | Without ADREG with pattern detect                              | 468.82 | 408.66      | 342.58 | MHz     |
| F <sub>MAX_NOPIPELINEREG</sub>                      | Without pipeline registers (MREG, ADREG)                       | 306.84 | 267.81      | 225.02 | MHz     |
| F <sub>MAX_NOPIPELINEREG_PATDET</sub>               | Without pipeline registers (MREG, ADREG) with pattern detect   | 285.23 | 249.13      | 209.38 | MHz     |



## **Clock Buffers and Networks**

Table 33: Global Clock Switching Characteristics (Including BUFGCTRL)

| Symbol                                                    | Description                    | S         | Units      |           |       |  |  |  |
|-----------------------------------------------------------|--------------------------------|-----------|------------|-----------|-------|--|--|--|
|                                                           |                                | -3        | -2/-2L/-2G | -1        | Units |  |  |  |
| T <sub>BCCCK_CE</sub> /T <sub>BCCKC_CE</sub> (1)          | CE pins setup/hold             | 0.12/0.30 | 0.14/0.38  | 0.26/0.38 | ns    |  |  |  |
| T <sub>BCCCK_S</sub> /T <sub>BCCKC_S</sub> <sup>(1)</sup> | S pins setup/hold              | 0.12/0.30 | 0.14/0.38  | 0.26/0.38 | ns    |  |  |  |
| T <sub>BCCKO_O</sub> (2)                                  | BUFGCTRL delay from I0/I1 to O | 0.08      | 0.10       | 0.12      | ns    |  |  |  |
| Maximum Frequency                                         |                                |           |            |           |       |  |  |  |
| F <sub>MAX_BUFG</sub>                                     | Global clock tree (BUFG)       | 741.00    | 710.00     | 625.00    | MHz   |  |  |  |

#### Notes:

## Table 34: Input/Output Clock Switching Characteristics (BUFIO)

| Symbol                 | Description.                   |        | Speed Grade |        |       |  |
|------------------------|--------------------------------|--------|-------------|--------|-------|--|
|                        | Description                    | -3     | -2/-2L/-2G  | -1     | Units |  |
| T <sub>BIOCKO_O</sub>  | Clock to out delay from I to O | 1.04   | 1.14        | 1.32   | ns    |  |
| Maximum Frequency      |                                |        |             |        |       |  |
| F <sub>MAX_BUFIO</sub> | I/O clock tree (BUFIO)         | 800.00 | 800.00      | 710.00 | MHz   |  |

#### Table 35: Regional Clock Buffer Switching Characteristics (BUFR)

| Symbol                               | Description                                                     |        | Speed Grade |        |       |  |
|--------------------------------------|-----------------------------------------------------------------|--------|-------------|--------|-------|--|
|                                      |                                                                 |        | -2/-2L/-2G  | -1     | Units |  |
| T <sub>BRCKO_O</sub>                 | Clock to out delay from I to O                                  | 0.60   | 0.65        | 0.77   | ns    |  |
| T <sub>BRCKO_O_BYP</sub>             | Clock to out delay from I to O with Divide Bypass attribute set | 0.30   | 0.32        | 0.38   | ns    |  |
| T <sub>BRDO_O</sub>                  | Propagation delay from CLR to O                                 | 0.71   | 0.75        | 0.96   | ns    |  |
| Maximum Frequency                    |                                                                 |        |             |        |       |  |
| F <sub>MAX_BUFR</sub> <sup>(1)</sup> | Regional clock tree (BUFR)                                      | 600.00 | 540.00      | 450.00 | MHz   |  |

#### Notes:

#### Table 36: Horizontal Clock Buffer Switching Characteristics (BUFH)

| Symbol                                       | Description                    | :         | Speed Grade |           |       |  |
|----------------------------------------------|--------------------------------|-----------|-------------|-----------|-------|--|
|                                              |                                | -3        | -2/-2L/-2G  | -1        | Units |  |
| T <sub>BHCKO_O</sub>                         | BUFH delay from I to O         | 0.10      | 0.11        | 0.13      | ns    |  |
| T <sub>BHCCK_CE</sub> /T <sub>BHCKC_CE</sub> | CE pin setup and hold          | 0.20/0.16 | 0.23/0.20   | 0.38/0.21 | ns    |  |
| Maximum Frequency                            |                                |           |             |           |       |  |
| F <sub>MAX_BUFH</sub>                        | Horizontal clock buffer (BUFH) | 741.00    | 710.00      | 625.00    | MHz   |  |

T<sub>BCCCK\_CE</sub> and T<sub>BCCKC\_CE</sub> must be satisfied to assure glitch-free operation of the global clock when switching between clocks. These
parameters do not apply to the BUFGMUX primitive that assures glitch-free operation. The other global clock setup and hold times are
optional; only needing to be satisfied if device operation requires simulation matches on a cycle-for-cycle basis when switching between
clocks.

T<sub>BGCKO O</sub> (BUFG delay from I0 to O) values are the same as T<sub>BCCKO O</sub> values.

<sup>1.</sup> The maximum input frequency to the BUFR and BUFMR is the BUFIO  $F_{MAX}$  frequency.



Table 37: Duty Cycle Distortion and Clock Tree Skew

| Cumbal                 | Deceription                                            | Device     |      | Speed Grad | е                                                                                            | Units |
|------------------------|--------------------------------------------------------|------------|------|------------|----------------------------------------------------------------------------------------------|-------|
| Symbol                 | Description                                            | Device     | -3   | -2/-2L/-2G | 0.20<br>0.98<br>0.39<br>0.79<br>0.91<br>0.79<br>0.96<br>0.96<br>0.98<br>0.39<br>0.12<br>0.02 | Uiiis |
| T <sub>DCD_CLK</sub>   | Global clock tree duty cycle distortion <sup>(1)</sup> | All        | 0.20 | 0.20       | 0.20                                                                                         | ns    |
| T <sub>CKSKEW</sub>    | Global clock tree skew <sup>(2)</sup>                  | XC7V585T   | 0.75 | 0.91       | 0.98                                                                                         | ns    |
|                        |                                                        | XC7V2000T  | N/A  | 0.39       | 0.39                                                                                         | ns    |
|                        |                                                        | XC7VX330T  | 0.60 | 0.74       | 0.79                                                                                         | ns    |
|                        |                                                        | XC7VX415T  | 0.76 | 0.84       | 0.91                                                                                         | ns    |
|                        |                                                        | XC7VX485T  | 0.60 | 0.74       | 0.79                                                                                         | ns    |
|                        |                                                        | XC7VX550T  | 0.73 | 0.88       | 0.96                                                                                         | ns    |
|                        |                                                        | XC7VX690T  | 0.73 | 0.88       | 0.96                                                                                         | ns    |
|                        |                                                        | XC7VX980T  | N/A  | 0.91       | 0.98                                                                                         | ns    |
|                        |                                                        | XC7VX1140T | N/A  | 0.39       | 0.39                                                                                         | ns    |
| T <sub>DCD_BUFIO</sub> | I/O clock tree duty cycle distortion                   | All        | 0.12 | 0.12       | 0.12                                                                                         | ns    |
| T <sub>BUFIOSKEW</sub> | I/O clock tree skew across one clock region            | All        | 0.02 | 0.02       | 0.02                                                                                         | ns    |
| T <sub>DCD_BUFR</sub>  | Regional clock tree duty cycle distortion              | All        | 0.15 | 0.15       | 0.15                                                                                         | ns    |

- 1. These parameters represent the worst-case duty cycle distortion observable at the I/O flip-flops. For all I/O standards, IBIS can be used to calculate any additional duty cycle distortion that might be caused by asymmetrical rise/fall times.
- 2. The T<sub>CKSKEW</sub> value represents the worst-case clock-tree skew observable between sequential I/O elements in a single SLR. Significantly less clock-tree skew exists for I/O registers that are close to each other and fed by the same or adjacent clock-tree branches. Use the Xilinx Timing Analyzer tools to evaluate clock skew specific to your application.

## **MMCM Switching Characteristics**

Table 38: MMCM Specification

| Complete                        | Description                                            | 9       | Speed Grad                       | е       | Haita |  |
|---------------------------------|--------------------------------------------------------|---------|----------------------------------|---------|-------|--|
| Symbol                          | Description                                            | -3      | -2/-2L/-2G                       | -1      | Units |  |
| MMCM_F <sub>INMAX</sub>         | Maximum input clock frequency                          | 1066.00 | 933.00                           | 800.00  | MHz   |  |
| MMCM_F <sub>INMIN</sub>         | Minimum input clock frequency                          | 10      | 10                               | 10      | MHz   |  |
| MMCM_F <sub>INJITTER</sub>      | Maximum input clock period jitter                      | < 20% ( | < 20% of clock input period or 1 |         |       |  |
| MMCM_F <sub>INDUTY</sub>        | Allowable input duty cycle: 10—49 MHz                  | 25      | 25                               | 25      | %     |  |
|                                 | Allowable input duty cycle: 50—199 MHz                 | 30      | 30                               | 30      | %     |  |
|                                 | Allowable input duty cycle: 200—399 MHz                | 35      | 35                               | 35      | %     |  |
|                                 | Allowable input duty cycle: 400—499 MHz                | 40      | 40                               | 40      | %     |  |
|                                 | Allowable input duty cycle: >500 MHz                   | 45      | 45                               | 45      | %     |  |
| MMCM_F <sub>MIN_PSCLK</sub>     | Minimum dynamic phase shift clock frequency            | 0.01    | 0.01                             | 0.01    | MHz   |  |
| MMCM_F <sub>MAX_PSCLK</sub>     | Maximum dynamic phase shift clock frequency            | 550.00  | 500.00                           | 450.00  | MHz   |  |
| MMCM_F <sub>VCOMIN</sub>        | Minimum MMCM VCO frequency                             | 600.00  | 600.00                           | 600.00  | MHz   |  |
| MMCM_F <sub>VCOMAX</sub>        | Maximum MMCM VCO frequency                             | 1600.00 | 1440.00                          | 1200.00 | MHz   |  |
| MMCM_F <sub>BANDWIDTH</sub>     | Low MMCM bandwidth at typical <sup>(1)</sup>           | 1.00    | 1.00                             | 1.00    | MHz   |  |
|                                 | High MMCM bandwidth at typical <sup>(1)</sup>          | 4.00    | 4.00                             | 4.00    | MHz   |  |
| MMCM_T <sub>STATPHAOFFSET</sub> | Static phase offset of the MMCM outputs <sup>(2)</sup> | 0.12    | 0.12                             | 0.12    | ns    |  |
| MMCM_T <sub>OUTJITTER</sub>     | MMCM output jitter                                     |         | Note 3                           |         |       |  |
| MMCM_T <sub>OUTDUTY</sub>       | MMCM output clock duty cycle precision <sup>(4)</sup>  | 0.20    | 0.20                             | 0.20    | ns    |  |



Table 38: MMCM Specification (Cont'd)

| Cumbal                                                        | Description                                       | Speed Grade                 |               | Units       |          |
|---------------------------------------------------------------|---------------------------------------------------|-----------------------------|---------------|-------------|----------|
| Symbol                                                        | Description                                       | -3                          | -2/-2L/-2G    | -1          | Units    |
| MMCM_T <sub>LOCKMAX</sub>                                     | MMCM maximum Lock Time                            | 100                         | 100           | 100         | μs       |
| MMCM_F <sub>OUTMAX</sub>                                      | MMCM maximum output frequency                     | 1066.00                     | 933.00        | 800.00      | MHz      |
| MMCM_F <sub>OUTMIN</sub>                                      | MMCM minimum output frequency <sup>(5)(6)</sup>   | 4.69                        | 4.69          | 4.69        | MHz      |
| MMCM_T <sub>EXTFDVAR</sub>                                    | External clock feedback variation                 | < 20% c                     | of clock inpu | t period or | 1 ns Max |
| MMCM_RST <sub>MINPULSE</sub>                                  | Minimum reset pulse width                         | 5.00                        | 5.00          | 5.00        | ns       |
| MMCM_F <sub>PFDMAX</sub>                                      | Maximum frequency at the phase frequency detector | 550.00                      | 500.00        | 450.00      | MHz      |
| MMCM_F <sub>PFDMIN</sub>                                      | Minimum frequency at the phase frequency detector | 10.00                       | 10.00         | 10.00       | MHz      |
| MMCM_T <sub>FBDELAY</sub>                                     | Maximum delay in the feedback path                | 3 ns Max or one CLKIN cycle |               |             | /cle     |
| MMCM Switching Characteristic                                 | s Setup and Hold                                  |                             |               |             |          |
| T <sub>MMCMDCK_PSEN</sub> /<br>T <sub>MMCMCKD_PSEN</sub>      | Setup and hold of phase-shift enable              | 1.04/0.00                   | 1.04/0.00     | 1.04/0.00   | ns       |
| T <sub>MMCMDCK_PSINCDEC</sub> / T <sub>MMCMCKD_PSINCDEC</sub> | Setup and hold of phase-shift increment/decrement | 1.04/0.00                   | 1.04/0.00     | 1.04/0.00   | ns       |
| T <sub>MMCMCKO_PSDONE</sub>                                   | Phase shift clock-to-out of PSDONE                | 0.59                        | 0.68          | 0.81        | ns       |
| Dynamic Reconfiguration Port (                                | DRP) for MMCM Before and After DCLK               |                             |               |             |          |
| TMMCMDCK_DADDR/ TMMCMCKD_DADDR                                | DADDR setup/hold                                  | 1.25/0.15                   | 1.40/0.15     | 1.63/0.15   | ns, Min  |
| T <sub>MMCMDCK_DI</sub> /T <sub>MMCMCKD_DI</sub>              | DI setup/hold                                     | 1.25/0.15                   | 1.40/0.15     | 1.63/0.15   | ns, Min  |
| T <sub>MMCMDCK_DEN</sub> /T <sub>MMCMCKD_DEN</sub>            | DEN setup/hold                                    | 1.76/0.00                   | 1.97/0.00     | 2.29/0.00   | ns, Min  |
| T <sub>MMCMDCK_DWE</sub> /T <sub>MMCMCKD_DWE</sub>            | DWE setup/hold                                    | 1.25/0.15                   | 1.40/0.15     | 1.63/0.15   | ns, Min  |
| T <sub>MMCMCKO_DRDY</sub>                                     | CLK to out of DRDY                                | 0.65                        | 0.72          | 0.99        | ns, Max  |
| F <sub>DCK</sub>                                              | DCLK frequency                                    | 200.00                      | 200.00        | 200.00      | MHz, Max |

- 1. The MMCM does not filter typical spread-spectrum input clocks because they are usually far below the bandwidth filter frequencies.
- 2. The static offset is measured between any MMCM outputs with identical phase.
- 3. Values for this parameter are available in the Clocking Wizard. See <a href="http://www.xilinx.com/products/intellectual-property/clocking\_wizard.htm">http://www.xilinx.com/products/intellectual-property/clocking\_wizard.htm</a>.
- 4. Includes global clock buffer.
- 5. Calculated as  $F_{VCO}/128$  assuming output duty cycle is 50%.
- 6. When CLKOUT4\_CASCADE = TRUE, MMCM\_F<sub>OUTMIN</sub> is 0.036 MHz.



# **PLL Switching Characteristics**

Table 39: PLL Specification

| Compleal                                             | Description                                           | Speed Grade |                |             | Heite      |
|------------------------------------------------------|-------------------------------------------------------|-------------|----------------|-------------|------------|
| Symbol                                               | Description                                           | -3          | -2/-2L/-2G     | -1          | Units      |
| PLL_F <sub>INMAX</sub>                               | Maximum input clock frequency                         | 1066.00     | 933.00         | 800.00      | MHz        |
| PLL_F <sub>INMIN</sub>                               | Minimum input clock frequency                         | 19.00       | 19.00          | 19.00       | MHz        |
| PLL_F <sub>INJITTER</sub>                            | Maximum input clock period jitter                     | < 20% c     | of clock input | t period or | l ns Max   |
| PLL_F <sub>INDUTY</sub>                              | Allowable input duty cycle: 19—49 MHz                 | 25          | 25             | 25          | %          |
|                                                      | Allowable input duty cycle: 50—199 MHz                | 30          | 30             | 30          | %          |
|                                                      | Allowable input duty cycle: 200—399 MHz               | 35          | 35             | 35          | %          |
|                                                      | Allowable input duty cycle: 400—499 MHz               | 40          | 40             | 40          | %          |
|                                                      | Allowable input duty cycle: >500 MHz                  | 45          | 45             | 45          | %          |
| PLL_F <sub>VCOMIN</sub>                              | Minimum PLL VCO frequency                             | 800.00      | 800.00         | 800.00      | MHz        |
| PLL_F <sub>VCOMAX</sub>                              | Maximum PLL VCO frequency                             | 2133.00     | 1866.00        | 1600.00     | MHz        |
| PLL_F <sub>BANDWIDTH</sub>                           | Low PLL bandwidth at typical <sup>(1)</sup>           | 1.00        | 1.00           | 1.00        | MHz        |
|                                                      | High PLL bandwidth at typical <sup>(1)</sup>          | 4.00        | 4.00           | 4.00        | MHz        |
| PLL_T <sub>STATPHAOFFSET</sub>                       | Static phase offset of the PLL outputs <sup>(2)</sup> | 0.12        | 0.12           | 0.12        | ns         |
| PLL_T <sub>OUTJITTER</sub>                           | PLL output jitter                                     |             | Not            | e 3         |            |
| PLL_T <sub>OUTDUTY</sub>                             | PLL output clock duty cycle precision <sup>(4)</sup>  | 0.20        | 0.20           | 0.20        | ns         |
| PLL_T <sub>LOCKMAX</sub>                             | PLL maximum lock time                                 | 100         | 100            | 100         | μs         |
| PLL_F <sub>OUTMAX</sub>                              | PLL maximum output frequency                          | 1066.00     | 933.00         | 800.00      | MHz        |
| PLL_F <sub>OUTMIN</sub>                              | PLL minimum output frequency <sup>(5)</sup>           | 6.25        | 6.25           | 6.25        | MHz        |
| PLL_T <sub>EXTFDVAR</sub>                            | External clock feedback variation                     | < 20% c     | of clock input | t period or | I ns Max   |
| PLL_RST <sub>MINPULSE</sub>                          | Minimum reset pulse width                             | 5.00        | 5.00           | 5.00        | ns         |
| PLL_F <sub>PFDMAX</sub>                              | Maximum frequency at the phase frequency detector     | 550.00      | 500.00         | 450.00      | MHz        |
| PLL_F <sub>PFDMIN</sub>                              | Minimum frequency at the phase frequency detector     | 19.00       | 19.00          | 19.00       | MHz        |
| PLL_T <sub>FBDELAY</sub>                             | Maximum delay in the feedback path                    | 3 n         | s Max or on    | e CLKIN cy  | /cle       |
| Dynamic Reconfiguration Port (                       | DRP) for PLL Before and After DCLK                    |             |                |             |            |
| T <sub>PLLDCK_DADDR</sub> /T <sub>PLLCKD_DADDR</sub> | DADDR setup/hold                                      | 1.25/0.15   | 1.40/0.15      | 1.63/0.15   | ns, Min    |
| T <sub>PLLDCK_DI</sub> /T <sub>PLLCKD_DI</sub>       | DI setup/hold                                         | 1.25/0.15   | 1.40/0.15      | 1.63/0.15   | ns, Min    |
| T <sub>PLLDCK_DEN</sub> /T <sub>PLLCKD_DEN</sub>     | DEN setup/hold                                        | 1.76/0.00   | 1.97/0.00      | 2.29/0.00   | ns, Min    |
| T <sub>PLLDCK_DWE</sub> /T <sub>PLLCKD_DWE</sub>     | DWE setup/hold                                        | 1.25/0.15   | 1.40/0.15      | 1.63/0.15   | ns, Min    |
|                                                      | OLICA CDDDV                                           | 0.65        | 0.72           | 0.99        | ns, Max    |
| T <sub>PLLCKO_DRDY</sub>                             | CLK to out of DRDY                                    | 0.65        | 0.72           | 0.99        | 115, IVIAX |

- 1. The PLL does not filter typical spread-spectrum input clocks because they are usually far below the bandwidth filter frequencies.
- 2. The static offset is measured between any PLL outputs with identical phase.
- Values for this parameter are available in the Clocking Wizard.
   See <a href="http://www.xilinx.com/products/intellectual-property/clocking\_wizard.htm">http://www.xilinx.com/products/intellectual-property/clocking\_wizard.htm</a>.
- 4. Includes global clock buffer.
- 5. Calculated as F<sub>VCO</sub>/128 assuming output duty cycle is 50%.



## **Device Pin-to-Pin Output Parameter Guidelines**

All devices are 100% functionally tested. Values are expressed in nanoseconds unless otherwise noted.

Table 40: Clock-Capable Clock Input to Output Delay Without MMCM/PLL (Near Clock Region)

| Symbol             | Description                                            | Davisa             |            | Speed Grade | )    | Heite   |
|--------------------|--------------------------------------------------------|--------------------|------------|-------------|------|---------|
| Symbol             | Description                                            | Device             | -3         | -2/-2L/-2G  | -1   | - Units |
| SSTL15 Clock-Capa  | able Clock Input to Output Delay using Output Flip-Flo | p, Fast Slew Rate, | without MN | /ICM/PLL.   |      |         |
| T <sub>ICKOF</sub> | Clock-capable clock input and OUTFF without            | XC7V585T           | 5.63       | 6.20        | 6.97 | ns      |
|                    | MMCM/PLL (near clock region)                           | XC7V2000T          | N/A        | 5.66        | 6.35 | ns      |
|                    |                                                        | XC7VX330T          | 5.41       | 5.97        | 6.71 | ns      |
|                    |                                                        | XC7VX415T          | 5.46       | 5.96        | 6.70 | ns      |
|                    |                                                        | XC7VX485T          | 5.29       | 5.84        | 6.57 | ns      |
|                    |                                                        | XC7VX550T          | 5.45       | 6.02        | 6.76 | ns      |
|                    |                                                        | XC7VX690T          | 5.46       | 6.02        | 6.76 | ns      |
|                    |                                                        | XC7VX980T          | N/A        | 6.12        | 6.87 | ns      |
|                    |                                                        | XC7VX1140T         | N/A        | 5.59        | 6.28 | ns      |

#### Notes:

Table 41: Clock-Capable Clock Input to Output Delay Without MMCM/PLL (Far Clock Region)

| Symbol                      | Decemention                                           | Device              |            | Speed Grade | )    | Units |
|-----------------------------|-------------------------------------------------------|---------------------|------------|-------------|------|-------|
| Symbol                      | Description                                           | Device              | -3         | -2/-2L/-2G  | -1   | Units |
| SSTL15 Clock-Cap            | able Clock Input to Output Delay using Output Flip-Fl | op, Fast Slew Rate, | without MN | /ICM/PLL.   |      |       |
| T <sub>ICKOFFAR</sub>       | Clock-capable clock input and OUTFF without           | XC7V585T            | 6.81       | 7.53        | 8.44 | ns    |
| MMCM/PLL (far clock region) | XC7V2000T                                             | N/A                 | 6.00       | 6.73        | ns   |       |
|                             |                                                       | XC7VX330T           | 6.31       | 6.97        | 7.83 | ns    |
|                             |                                                       | XC7VX415T           | 6.36       | 6.90        | 7.69 | ns    |
|                             |                                                       | XC7VX485T           | 6.20       | 6.86        | 7.69 | ns    |
|                             |                                                       | XC7VX550T           | 6.66       | 7.37        | 8.27 | ns    |
|                             |                                                       | XC7VX690T           | 6.69       | 7.37        | 8.27 | ns    |
|                             | XC7VX980T                                             | N/A                 | 7.47       | 8.37        | ns   |       |
|                             |                                                       | XC7VX1140T          | N/A        | 5.93        | 6.65 | ns    |

#### Notes:

1. Listed above are representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible IOB and CLB flip-flops are clocked by the global clock net in a single SLR.

<sup>1.</sup> Listed above are representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible IOB and CLB flip-flops are clocked by the global clock net in a single SLR.



Table 42: Clock-Capable Clock Input to Output Delay With MMCM

| Symbol                   | Description                                             | Device             |          | Speed Grade | )    | Units |
|--------------------------|---------------------------------------------------------|--------------------|----------|-------------|------|-------|
| Symbol                   |                                                         | Device             | -3       | -2/-2L/-2G  | -1   | Units |
| SSTL15 Clock-Cap         | pable Clock Input to Output Delay using Output Flip-Flo | p, Fast Slew Rate, | with MMC | M.          |      |       |
| T <sub>ICKOFMMCMCC</sub> | Clock-capable clock input and OUTFF with MMCM           | XC7V585T           | 1.07     | 1.07        | 1.07 | ns    |
|                          |                                                         | XC7V2000T          | N/A      | 0.82        | 0.82 | ns    |
|                          |                                                         | XC7VX330T          | 1.01     | 1.01        | 1.01 | ns    |
|                          |                                                         | XC7VX415T          | 1.07     | 1.07        | 1.07 | ns    |
|                          |                                                         | XC7VX485T          | 0.91     | 0.91        | 0.91 | ns    |
|                          |                                                         | XC7VX550T          | 0.97     | 0.97        | 0.97 | ns    |
|                          |                                                         | XC7VX690T          | 1.07     | 1.07        | 1.07 | ns    |
|                          |                                                         | XC7VX980T          | N/A      | 0.96        | 0.96 | ns    |
|                          |                                                         | XC7VX1140T         | N/A      | 0.82        | 0.82 | ns    |

- Listed above are representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible IOB and CLB flip-flops are clocked by the global clock net in a single SLR.
- 2. MMCM output jitter is already included in the timing calculation.

Table 43: Clock-Capable Clock Input to Output Delay With PLL

| Cumbal                  | Description                                            | Device             |           | Speed Grade |      |       |  |
|-------------------------|--------------------------------------------------------|--------------------|-----------|-------------|------|-------|--|
| Symbol                  | Description                                            | Device             | -3        | -2/-2L/-2G  | -1   | Units |  |
| SSTL15 Clock-Capa       | able Clock Input to Output Delay using Output Flip-Flo | p, Fast Slew Rate, | with PLL. |             |      |       |  |
| T <sub>ICKOFPLLCC</sub> | Clock-capable clock input and OUTFF with PLL           | XC7V585T           | 0.96      | 0.96        | 0.96 | ns    |  |
|                         |                                                        | XC7V2000T          | N/A       | 0.71        | 0.71 | ns    |  |
|                         |                                                        | XC7VX330T          | 0.90      | 0.90        | 0.90 | ns    |  |
|                         |                                                        | XC7VX415T          | 0.96      | 0.96        | 0.96 | ns    |  |
|                         |                                                        | XC7VX485T          | 0.80      | 0.80        | 0.80 | ns    |  |
|                         |                                                        | XC7VX550T          | 0.86      | 0.86        | 0.86 | ns    |  |
|                         |                                                        | XC7VX690T          | 0.96      | 0.96        | 0.96 | ns    |  |
|                         |                                                        | XC7VX980T          | N/A       | 0.85        | 0.85 | ns    |  |
|                         |                                                        | XC7VX1140T         | N/A       | 0.71        | 0.71 | ns    |  |

- 1. Listed above are representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible IOB and CLB flip-flops are clocked by the global clock net in a single SLR.
- 2. PLL output jitter is already included in the timing calculation.

Table 44: Pin-to-Pin, Clock-to-Out using BUFIO

| Symbol               | Description                                                         |                   | Speed Grade | G -1 | Units |  |
|----------------------|---------------------------------------------------------------------|-------------------|-------------|------|-------|--|
| Symbol               | Description                                                         | -3                | -2/-2L/-2G  | -1   | Units |  |
| SSTL15 Clock-Capa    | ble Clock Input to Output Delay using Output Flip-Flop, Fast Slew R | Rate, with BUFIO. |             |      |       |  |
| T <sub>ICKOFCS</sub> | Clock-to-out of I/O clock for HR I/O banks                          | 4.93              | 5.52        | 6.20 | ns    |  |
|                      | Clock-to-out of I/O clock for HP I/O banks                          | 4.85              | 5.44        | 6.11 | ns    |  |



## **Device Pin-to-Pin Input Parameter Guidelines**

All devices are 100% functionally tested. Values are expressed in nanoseconds unless otherwise noted.

Table 45: Global Clock Input Setup and Hold Without MMCM/PLL with ZHOLD\_DELAY on HR I/O Banks (only)

| Complete                              | Decayintian                                                                                 | Dovine                        | 5          | Speed Grad | е          | Units |
|---------------------------------------|---------------------------------------------------------------------------------------------|-------------------------------|------------|------------|------------|-------|
| Symbol                                | Description                                                                                 | Device                        | -3         | -2/-2L/-2G | -1         | Oills |
| Input Setup and H                     | old Time Relative to Global Clock Input Signal for SS                                       | TL15 Standard. <sup>(1)</sup> | )          |            |            |       |
| T <sub>PSFD</sub> / T <sub>PHFD</sub> | Full delay (legacy delay or default delay)                                                  | XC7V585T                      | 3.12/-0.37 | 3.19/-0.37 | 3.42/-0.37 | ns    |
|                                       | Global clock Input and IFF <sup>(2)</sup> without MMCM/PLL with ZHOLD_DELAY on HR I/O banks | XC7V2000T                     | N/A        | N/A        | N/A        | ns    |
|                                       |                                                                                             | XC7VX330T                     | 2.90/-0.31 | 2.96/-0.31 | 3.16/-0.31 | ns    |
|                                       |                                                                                             | XC7VX415T                     | N/A        | N/A        | N/A        | ns    |
|                                       |                                                                                             | XC7VX485T                     | N/A        | N/A        | N/A        | ns    |
|                                       |                                                                                             | XC7VX550T                     | N/A        | N/A        | N/A        | ns    |
|                                       |                                                                                             | XC7VX690T                     | N/A        | N/A        | N/A        | ns    |
|                                       |                                                                                             | XC7VX980T                     | N/A        | N/A        | N/A        | ns    |
|                                       |                                                                                             | XC7VX1140T                    | N/A        | N/A        | N/A        | ns    |

#### Notes:

- Setup and hold times are measured over worst case conditions (process, voltage, temperature). Setup time is measured relative to the
  global clock input signal using the slowest process, highest temperature, and lowest voltage. Hold time is measured relative to the global
  clock input signal using the fastest process, lowest temperature, and highest voltage.
- 2. IFF = Input Flip-Flop or Latch

Table 46: Clock-Capable Clock Input Setup and Hold With MMCM

| Complete                   | Decadintion                                            | Device                        |            | Speed Grade | Э          | Halta |
|----------------------------|--------------------------------------------------------|-------------------------------|------------|-------------|------------|-------|
| Symbol                     | Description                                            | Device                        | -3         | -2/-2L/-2G  | -1         | Units |
| Input Setup and Ho         | old Time Relative to Global Clock Input Signal for SST | 「L15 Standard. <sup>(1)</sup> | )(2)       |             |            |       |
| T <sub>PSMMCMCC</sub> /    | No delay clock-capable clock input and IFF(3) with     | XC7V585T                      | 2.71/–0.10 | 3.00/-0.10  | 3.33/-0.10 | ns    |
| T <sub>PHMMCMCC</sub> MMCM | XC7V2000T                                              | N/A                           | 2.60/-0.24 | 2.87/-0.24  | ns         |       |
|                            | XC7VX330T                                              | 2.58/-0.15                    | 2.87/-0.15 | 3.18/-0.15  | ns         |       |
|                            |                                                        | XC7VX415T                     | 2.73/0.01  | 3.03/0.01   | 3.36/0.01  | ns    |
|                            |                                                        | XC7VX485T                     | 2.58/-0.15 | 2.87/-0.15  | 3.18/-0.15 | ns    |
|                            |                                                        | XC7VX550T                     | 2.72/-0.09 | 3.01/-0.09  | 3.34/-0.09 | ns    |
|                            |                                                        | XC7VX690T                     | 2.72/0.01  | 3.01/0.01   | 3.34/0.01  | ns    |
|                            | XC7VX980T                                              | N/A                           | 3.01/-0.10 | 3.36/-0.10  | ns         |       |
|                            |                                                        | XC7VX1140T                    | N/A        | 2.61/-0.24  | 2.88/-0.24 | ns    |

- Setup and hold times are measured over worst case conditions (process, voltage, temperature). Setup time is measured relative to the
  global clock input signal using the slowest process, highest temperature, and lowest voltage. Hold time is measured relative to the global
  clock input signal using the fastest process, lowest temperature, and highest voltage.
- 2. Listed below are representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible IOB and CLB flip-flops are clocked by the global clock net in a single SLR.
- 3. IFF = Input Flip-Flop or Latch
- 4. Use IBIS to determine any duty-cycle distortion incurred using various standards.



Table 47: Clock-Capable Clock Input Setup and Hold With PLL

| Cumbal                 | Description                                          | Device           |                          | Speed Grade |            |       |
|------------------------|------------------------------------------------------|------------------|--------------------------|-------------|------------|-------|
| Symbol                 | Description                                          | Device           | -3                       | -2/-2L/-2G  | -1         | Units |
| Input Setup and Ho     | old Time Relative to Clock-Capable Clock Input Signa | l for SSTL15 Sta | ndard. <sup>(1)(2)</sup> |             |            |       |
| T <sub>PSPLLCC</sub> / | No delay clock-capable clock input and IFF(3) with   | XC7V585T         | 3.07/-0.21               | 3.40/-0.21  | 3.72/-0.21 | ns    |
| PHPLLCC                | T <sub>PHPLLCC</sub> PLL                             | XC7V2000T        | N/A                      | 2.99/-0.35  | 3.27/-0.35 | ns    |
|                        | XC7VX330T                                            | 2.94/0.26        | 3.26/-0.26               | 3.57/-0.26  | ns         |       |
|                        |                                                      | XC7VX415T        | 3.09/-0.10               | 3.42/-0.10  | 3.75/-0.10 | ns    |
|                        |                                                      | XC7VX485T        | 2.95/-0.26               | 3.26/-0.26  | 3.58/-0.26 | ns    |
|                        |                                                      | XC7VX550T        | 3.08/-0.20               | 3.40/-0.20  | 3.74/-0.20 | ns    |
|                        |                                                      | XC7VX690T        | 3.08/-0.10               | 3.40/-0.10  | 3.74/-0.10 | ns    |
|                        | XC7VX980T                                            | N/A              | 3.39/-0.21               | 3.72/-0.21  | ns         |       |
|                        |                                                      | XC7VX1140T       | N/A                      | 3.00/-0.35  | 3.27/-0.35 | ns    |

- 1. Setup and hold times are measured over worst case conditions (process, voltage, temperature). Setup time is measured relative to the global clock input signal using the slowest process, highest temperature, and lowest voltage. Hold time is measured relative to the global clock input signal using the fastest process, lowest temperature, and highest voltage.
- 2. Listed below are representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible IOB and CLB flip-flops are clocked by the global clock net in a single SLR.
- 3. IFF = Input Flip-Flop or Latch
- 4. Use IBIS to determine any duty-cycle distortion incurred using various standards.

## Table 48: Data Input Setup and Hold Times Relative to a Forwarded Clock Input Pin Using BUFIO

| Symbol                               | Description                                                         | Speed Grade |            | 9          | Unito |
|--------------------------------------|---------------------------------------------------------------------|-------------|------------|------------|-------|
|                                      | Description                                                         | -3          | -2/-2L/-2G | -1         |       |
| Input Setup and Ho                   | old Time Relative to a Forwarded Clock Input Pin Using BUFIO for SS | TL15 Standa | rd.        |            |       |
| T <sub>PSCS</sub> /T <sub>PHCS</sub> | Setup/hold of I/O clock for HR I/O banks                            | -0.36/1.36  | -0.36/1.50 | -0.36/1.70 | ns    |
|                                      | Setup/hold of I/O clock for HP I/O banks                            | -0.34/1.39  | -0.34/1.53 | -0.34/1.73 | ns    |

Table 49: Sample Window

| Symbol                  | Description                                                | Speed Grade |            | Units |        |
|-------------------------|------------------------------------------------------------|-------------|------------|-------|--------|
|                         | Description                                                | -3          | -2/-2L/-2G | G -1  | Uiills |
| T <sub>SAMP</sub>       | Sampling error at receiver pins <sup>(1)</sup>             | 0.51        | 0.56       | 0.61  | ns     |
| T <sub>SAMP_BUFIO</sub> | Sampling error at receiver pins using BUFIO <sup>(2)</sup> | 0.30        | 0.35       | 0.40  | ns     |

- This parameter indicates the total sampling error of the Virtex-7 T and XT FPGAs DDR input registers, measured across voltage, temperature, and process. The characterization methodology uses the MMCM to capture the DDR input registers' edges of operation. These measurements include:
  - CLK0 MMCM jitter
  - MMCM accuracy (phase offset)
  - MMCM phase shift resolution
  - These measurements do not include package or clock tree skew.
- This parameter indicates the total sampling error of the Virtex-7 T and XT FPGAs DDR input registers, measured across voltage, temperature, and process. The characterization methodology uses the BUFIO clock network and IDELAY to capture the DDR input registers' edges of operation. These measurements do not include package or clock tree skew.



# **Additional Package Parameter Guidelines**

The parameters in this section provide the necessary values for calculating timing budgets for Virtex-7 T and XT FPGA clock transmitter and receiver data-valid windows.

Table 50: Package Skew

| Symbol               | Description                 | Device     | Package | Value | Units                                                                                  |
|----------------------|-----------------------------|------------|---------|-------|----------------------------------------------------------------------------------------|
| T <sub>PKGSKEW</sub> | Package Skew <sup>(1)</sup> | VCZVEQET   | FFG1157 | 232   | ps                                                                                     |
|                      |                             | XC7V585T   | FFG1761 | 255   | ps p                                               |
|                      |                             | XC7V2000T  | FHG1761 | 308   |                                                                                        |
|                      |                             | XC/V20001  | FLG1925 | 266   | ps                                                                                     |
|                      |                             | XC7VX330T  | FFG1157 | 170   | ps                                                                                     |
|                      |                             | XC/VX3301  | FFG1761 | 270   | ps                                                                                     |
|                      |                             |            | FFG1157 | 203   | ps p                                               |
|                      |                             | XC7VX415T  | FFG1158 | 237   |                                                                                        |
|                      |                             |            | FFG1927 | 183   | ps                                                                                     |
|                      |                             |            | FFG1157 | 191   | 87 ps<br>83 ps<br>91 ps<br>99 ps<br>74 ps<br>99 ps<br>94 ps<br>94 ps<br>77 ps<br>84 ps |
|                      |                             |            | FFG1158 | 209   | ps                                                                                     |
|                      |                             | XC7VX485T  | FFG1761 | 274   | ps<br>ps                                                                               |
|                      |                             |            | FFG1927 | 209   | ps                                                                                     |
|                      |                             |            | FFG1930 | 304   | ps                                                                                     |
|                      |                             | XC7VX550T  | FFG1158 | 217   | ps                                                                                     |
|                      |                             | XC/ VX5501 | FFG1927 | 254   | ps                                                                                     |
|                      |                             |            | FFG1157 | 239   | ps                                                                                     |
|                      |                             |            | FFG1158 | 217   | ps                                                                                     |
|                      |                             | XC7VX690T  | FFG1761 | 284   | ps                                                                                     |
|                      |                             | XC/ VX0901 | FFG1926 | 238   | ps                                                                                     |
|                      |                             |            | FFG1927 | 254   | ps                                                                                     |
|                      |                             |            | FFG1930 | 287   | ps                                                                                     |
|                      |                             |            | FFG1926 | 242   | ps                                                                                     |
|                      |                             | XC7VX980T  | FFG1928 | 199   | ps                                                                                     |
|                      |                             |            | FFG1930 | 243   | ps                                                                                     |
|                      |                             |            | FLG1926 | 271   | ps                                                                                     |
|                      |                             | XC7VX1140T | FLG1928 | 216   | ps                                                                                     |
|                      |                             |            | FLG1930 | 279   | ps                                                                                     |

<sup>1.</sup> These values represent the worst-case skew between any two SelectIO resources in the package: shortest delay to longest delay from die pad to ball.

<sup>2.</sup> Package delay information is available for these device/package combinations. This information can be used to deskew the package.



# **GTX Transceiver Specifications**

## **GTX Transceiver DC Input and Output Levels**

Table 51 summarizes the DC specifications of the GTX transceivers in Virtex-7 T and XT FPGAs. Consult the *7 Series FPGAs GTX/GTH Transceiver User Guide* (UG476) for further details.

Table 51: GTX Transceiver DC Specifications

| Symbol               | DC Parameter                                                  | Conditions                                         | Min    | Тур                                      | Max                  | Units |
|----------------------|---------------------------------------------------------------|----------------------------------------------------|--------|------------------------------------------|----------------------|-------|
| DV <sub>PPOUT</sub>  | Differential peak-to-peak output voltage (1)                  | Transmitter output swing is set to maximum setting | _      | _                                        | 1000                 | mV    |
| V <sub>CMOUTDC</sub> | DC common mode output voltage.                                | Equation based                                     | \      | V <sub>MGTAVTT</sub> – DV <sub>PPC</sub> | <sub>UT</sub> /4     | mV    |
| R <sub>OUT</sub>     | Differential output resistance                                |                                                    | _      | 100                                      | _                    | Ω     |
| T <sub>OSKEW</sub>   | Transmitter output pair (TXP and                              | d TXN) intra-pair skew                             | - 2 12 |                                          |                      |       |
|                      | Differential peak-to-peak input voltage (external AC coupled) | >10.3125 Gb/s                                      | 150    | _                                        | 1250                 | mV    |
| DV <sub>PPIN</sub>   |                                                               | 6.6 Gb/s to 10.3125 Gb/s                           | 150    | _                                        | 1250                 | mV    |
|                      |                                                               | ≤ 6.6 Gb/s                                         | 150    | _                                        | 2000                 | mV    |
| V <sub>IN</sub>      | Absolute input voltage                                        | DC coupled V <sub>MGTAVTT</sub> = 1.2V             | -200   | _                                        | V <sub>MGTAVTT</sub> | mV    |
| V <sub>CMIN</sub>    | Common mode input voltage                                     | DC coupled V <sub>MGTAVTT</sub> = 1.2V             | _      | 2/3 V <sub>MGTAVTT</sub>                 | _                    | mV    |
| R <sub>IN</sub>      | Differential input resistance                                 |                                                    | _      | 100                                      | _                    | Ω     |
| C <sub>EXT</sub>     | Recommended external AC cou                                   | pling capacitor <sup>(2)</sup>                     | -      | 100                                      | _                    | nF    |

- The output swing and preemphasis levels are programmable using the attributes discussed in the 7 Series FPGAs GTX/GTH Transceiver User Guide (UG476), and can result in values lower than reported in this table.
- 2. Other values can be used as appropriate to conform to specific protocols and standards.



Figure 1: Single-Ended Peak-to-Peak Voltage



Figure 2: Differential Peak-to-Peak Voltage



Table 52 summarizes the DC specifications of the clock input of the GTX transceiver. Consult the 7 Series FPGAs GTX/GTH Transceiver User Guide (UG476) for further details.

Table 52: GTX Transceiver Clock DC Input Level Specification

| Symbol           | DC Parameter                            | Min | Тур | Max  | Units |
|------------------|-----------------------------------------|-----|-----|------|-------|
| $V_{IDIFF}$      | Differential peak-to-peak input voltage | 250 | _   | 2000 | mV    |
| R <sub>IN</sub>  | Differential input resistance           | _   | 100 | _    | Ω     |
| C <sub>EXT</sub> | Required external AC coupling capacitor | _   | 100 | _    | nF    |

## **GTX Transceiver Switching Characteristics**

Consult the 7 Series FPGAs GTX/GTH Transceiver User Guide (UG476) for further information.

Table 53: GTX Transceiver Performance

| Compleal                           | Description                           | Output Divides |                | Speed Grade       |                   | Heite                                   |  |
|------------------------------------|---------------------------------------|----------------|----------------|-------------------|-------------------|-----------------------------------------|--|
| Symbol                             | Description                           | Output Divider | -3/-2G         | -2/-2L            | -1 <sup>(1)</sup> | Gb/s Gb/s Gb/s Gb/s Gb/s Gb/s Gb/s Gb/s |  |
| F <sub>GTXMAX</sub> <sup>(2)</sup> | Maximum GTX transceiver               | data rate      | 12.5           | 10.3125 8.0       |                   | Gb/s                                    |  |
| F <sub>GTXMIN</sub> <sup>(2)</sup> | Minimum GTX transceiver of            | lata rate      | 0.500          | 0.500 0.500 0.500 |                   |                                         |  |
|                                    |                                       | 1              |                | 3.2-6.6           |                   | Gb/s                                    |  |
|                                    |                                       | 2              |                | 1.6–3.3           |                   | Gb/s                                    |  |
| F <sub>GTXCRANGE</sub>             | CPLL line rate range                  | 4              |                | 0.8–1.65          |                   | Gb/s                                    |  |
|                                    |                                       | 8              |                | 0.5-0.825         |                   | Gb/s                                    |  |
|                                    |                                       | 16             |                | N/A               |                   | Gb/s                                    |  |
|                                    |                                       | 1              | 5.93-8.0       | 5.93–8.0          | 5.93-8.0          | Gb/s                                    |  |
|                                    |                                       | 2              | 2.965-4.0      | 2.965-4.0         | 2.965-4.0         | Gb/s                                    |  |
| F <sub>GTXQRANGE1</sub>            | QPLL line rate range 1                | 4              | 1.4825–2.0     | 1.4825–2.0        | 1.4825–2.0        | Gb/s                                    |  |
|                                    |                                       | 8              | 0.74125-1.0    | 0.74125-1.0       | 0.74125-1.0       | Gb/s                                    |  |
|                                    |                                       | 16             | N/A            | N/A               | N/A               | Gb/s                                    |  |
|                                    |                                       | 1              | 9.8–12.5       | 9.8–10.3125       | N/A               | Gb/s                                    |  |
|                                    |                                       | 2              | 4.9-6.25       | 4.9–5.15625       | N/A               | Gb/s                                    |  |
| F <sub>GTXQRANGE2</sub>            | QPLL line rate range 2 <sup>(3)</sup> | 4              | 2.45–3.125     | 2.45–2.578125     | N/A               | Gb/s                                    |  |
|                                    |                                       | 8              | 1.225-1.5625   | 1.225-1.2890625   | N/A               | Gb/s                                    |  |
|                                    |                                       | 16             | 0.6125-0.78125 | 0.6125-0.64453125 | N/A               | Gb/s                                    |  |
| F <sub>GCPLLRANGE</sub>            | GTX transceiver CPLL frequ            | uency range    | 1.6–3.3        | 1.6–3.3           | 1.6–3.3           | GHz                                     |  |
| F <sub>GQPLLRANGE1</sub>           | GTX transceiver QPLL frequ            | uency range 1  | 5.93–8.0       | 5.93-8.0          | 5.93-8.0          | GHz                                     |  |
| F <sub>GQPLLRANGE2</sub>           | GTX transceiver QPLL frequ            | uency range 2  | 9.8–12.5       | 9.8–10.3125       | N/A               | GHz                                     |  |

- The -1 speed grade requires a 4-byte internal data width for operation above 5.0 Gb/s. A -1 speed grade with V<sub>CCINT</sub> = 0.9V, as described in tge Lowering Power using the Voltage Identification Bit application note (XAPP555), requires a 4-byte internal data width for operation above 3.8 Gb/s.
- 2. Data rates between 8.0 Gb/s and 9.8 Gb/s are not available.
- 3. For QPLL line rate range 2, the maximum line rate with the divider N set to 66 is 10.3125Gb/s.

Table 54: GTX Transceiver Dynamic Reconfiguration Port (DRP) Switching Characteristics

| Symbol                 | Description                 | S      | peed Grad | е      | Units  |
|------------------------|-----------------------------|--------|-----------|--------|--------|
|                        | Description                 | -3/-2G | -2/-2L    | -1 L   | Ullits |
| F <sub>GTXDRPCLK</sub> | GTXDRPCLK maximum frequency | 175.01 | 175.01    | 156.25 | MHz    |



Table 55: GTX Transceiver Reference Clock Switching Characteristics

| Symbol             | Description                     | Conditions             | All Speed Grades |     | l leite |         |
|--------------------|---------------------------------|------------------------|------------------|-----|---------|---------|
|                    | Description                     | Conditions             | Min              | Тур | Max     | - Units |
| _                  | Reference clock frequency range | -3 speed grade         | 60               | _   | 700     | MHz     |
| FGCLK              |                                 | All other speed grades | 60               | -   | 670     | MHz     |
| T <sub>RCLK</sub>  | Reference clock rise time       | 20% – 80%              | _                | 200 | _       | ps      |
| T <sub>FCLK</sub>  | Reference clock fall time       | 80% – 20%              | _                | 200 | -       | ps      |
| T <sub>DCREF</sub> | Reference clock duty cycle      | Transceiver PLL only   | 40               | 50  | 60      | %       |



Figure 3: Reference Clock Timing Parameters

Table 56: GTX Transceiver PLL/Lock Time Adaptation

| Symbol             | Description                                                                                             | Conditions                                                                                       | All Speed Grades |        | Units                |        |
|--------------------|---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------------------|--------|----------------------|--------|
|                    | Description                                                                                             | Conditions                                                                                       | Min              | Тур    | Max                  | Ullits |
| T <sub>LOCK</sub>  | Initial PLL lock                                                                                        |                                                                                                  | _                | _      | 1                    | ms     |
| T                  | equalizer (DFE).                                                                                        | After the PLL is locked to the reference clock, this is the time it takes to lock the clock data | _                | 50,000 | 37 x10 <sup>6</sup>  | UI     |
| T <sub>DLOCK</sub> | Clock recovery phase acquisition and adaptation time for low-power mode (LPM) when the DFE is disabled. | recovery (CDR) to the data present at the input.                                                 | _                | 50,000 | 2.3 x10 <sup>6</sup> | UI     |



Table 57: GTX Transceiver User Clock Switching Characteristics (1)(2)

| Cumbal             | Description                   | Data Width                 | Conditions         | S                     | peed Grad             | le                | Units |
|--------------------|-------------------------------|----------------------------|--------------------|-----------------------|-----------------------|-------------------|-------|
| Symbol             | Description                   | Internal Logic             | Interconnect Logic | -3/-2G <sup>(3)</sup> | -2/-2L <sup>(3)</sup> | -1 <sup>(4)</sup> | Units |
| F <sub>TXOUT</sub> | TXOUTCLK maximum frequency    | OUTCLK maximum frequency   |                    |                       |                       | 312.500           | MHz   |
| F <sub>RXOUT</sub> | RXOUTCLK maximum frequency    | RXOUTCLK maximum frequency |                    |                       | 412.500               | 312.500           | MHz   |
| Е                  | TVLICECLY maximum frequency   | 16-bit                     | 16-bit and 32-bit  | 412.500               | 412.500               | 312.500           | MHz   |
| F <sub>TXIN</sub>  | TXUSRCLK maximum frequency    | 32-bit                     | 32-bit             | 390.625               | 322.266               | 250.000           | MHz   |
| Е                  | DVI ISDCI K maximum fraguanay | 16-bit                     | 16-bit and 32-bit  | 412.500               | 412.500               | 312.500           | MHz   |
| F <sub>RXIN</sub>  | RXUSRCLK maximum frequency    | 32-bit                     | 32-bit             | 390.625               | 322.266               | 250.000           | MHz   |
|                    |                               | 16-bit                     | 16-bit             | 412.500               | 412.500               | 312.500           | MHz   |
| F <sub>TXIN2</sub> | TXUSRCLK2 maximum frequency   | 16-bit and 32-bit          | 32-bit             | 390.625               | 322.266               | 250.000           | MHz   |
|                    |                               | 64-bit                     | 64-bit             | 195.313               | 161.133               | 125.000           | MHz   |
|                    |                               | 16-bit                     | 16-bit             | 412.500               | 412.500               | 312.500           | MHz   |
| F <sub>RXIN2</sub> | RXUSRCLK2 maximum frequency   | 16-bit and 32-bit          | 32-bit             | 390.625               | 322.266               | 250.000           | MHz   |
|                    |                               | 64-bit                     | 64-bit             | 195.313               | 161.133               | 125.000           | MHz   |

- 1. Clocking must be implemented as described in the 7 Series FPGAs GTX/GTH Transceiver User Guide (UG476).
- 2. These frequencies are not supported for all possible transceiver configurations.
- 3. For speed grades -3, -2, -2L, and -2G, a 16-bit data path can only be used for speeds less than 6.6 Gb/s.
- For speed grade -1, a 16-bit data path can only be used for speeds less than 5.0 Gb/s. For speed grade -1C with V<sub>CCINT</sub> = 0.9V, as described in the Lowering Power using the Voltage Identification Bit application note (XAPP555), a 16-bit data path can only be used for speeds less than 3.8 Gb/s.

Table 58: GTX Transceiver Transmitter Switching Characteristics

| Symbol                       | Description                            | Condition                            | Min   | Тур | Max                 | Units |
|------------------------------|----------------------------------------|--------------------------------------|-------|-----|---------------------|-------|
| F <sub>GTXTX</sub>           | Serial data rate range                 |                                      | 0.500 | _   | F <sub>GTXMAX</sub> | Gb/s  |
| T <sub>RTX</sub>             | TX rise time                           | 20%–80%                              | -     | 40  | _                   | ps    |
| T <sub>FTX</sub>             | TX fall time                           | 80%–20%                              | _     | 40  | _                   | ps    |
| T <sub>LLSKEW</sub>          | TX lane-to-lane skew <sup>(1)</sup>    |                                      | -     | _   | 500                 | ps    |
| V <sub>TXOOBVDPP</sub>       | Electrical idle amplitude              |                                      | _     | -   | 15                  | mV    |
| T <sub>TXOOBTRANSITION</sub> | Electrical idle transition time        |                                      | -     | -   | 140                 | ns    |
| TJ <sub>12.5</sub>           | Total jitter <sup>(2)(4)</sup>         | 10 F Ob/o                            | _     | 1   | 0.28                | UI    |
| DJ <sub>12.5</sub>           | Deterministic jitter <sup>(2)(4)</sup> | 12.5 Gb/s                            | _     | 1   | 0.17                | UI    |
| TJ <sub>11.18</sub>          | Total jitter <sup>(2)(4)</sup>         | 11 10 Ch/a                           | _     | 1   | 0.28                | UI    |
| DJ <sub>11.18</sub>          | Deterministic jitter <sup>(2)(4)</sup> | 11.18 Gb/s                           | _     | -   | 0.17                | UI    |
| TJ <sub>10.3125</sub>        | Total jitter <sup>(2)(4)</sup>         | 10.010F.Ob/c                         | _     | 1   | 0.28                | UI    |
| DJ <sub>10.3125</sub>        | Deterministic jitter <sup>(2)(4)</sup> | 10.3125 Gb/S                         | _     | 1   | 0.17                | UI    |
| TJ <sub>9.953</sub>          | Total jitter <sup>(2)(4)</sup>         | 0.050.05/a                           | _     | 1   | 0.28                | UI    |
| DJ <sub>9.953</sub>          | Deterministic jitter <sup>(2)(4)</sup> | 11.18 Gb/s  10.3125 Gb/s  9.953 Gb/s | _     | -   | 0.17                | UI    |
| TJ <sub>9.8</sub>            | Total jitter <sup>(2)(4)</sup>         | 9.8 Gb/s                             | -     | -   | 0.28                | UI    |
| DJ <sub>9.8</sub>            | Deterministic jitter <sup>(2)(4)</sup> | 9.6 GD/S                             | _     | -   | 0.17                | UI    |
| TJ <sub>8.0</sub>            | Total jitter <sup>(2)(4)</sup>         | 0.0 Ch/o                             | -     | -   | 0.30                | UI    |
| DJ <sub>8.0</sub>            | Deterministic jitter <sup>(2)(4)</sup> | 8.0 Gb/s                             | _     | -   | 0.15                | UI    |
| TJ <sub>6.6_QPLL</sub>       | Total jitter <sup>(2)(4)</sup>         | 6.6.Ch/o                             | _     | -   | 0.28                | UI    |
| DJ <sub>6.6_QPLL</sub>       | Deterministic jitter <sup>(2)(4)</sup> | 6.6 Gb/s                             | _     | _   | 0.17                | UI    |



Table 58: GTX Transceiver Transmitter Switching Characteristics (Cont'd)

| Symbol                 | Description                            | Condition                | Min | Тур | Max  | Units |
|------------------------|----------------------------------------|--------------------------|-----|-----|------|-------|
| TJ <sub>6.6_CPLL</sub> | Total jitter <sup>(3)(4)</sup>         | 6.6 Gb/s                 | _   | _   | 0.30 | UI    |
| DJ <sub>6.6_CPLL</sub> | Deterministic jitter <sup>(3)(4)</sup> | 0.0 Gb/S                 | _   | _   | 0.15 | UI    |
| TJ <sub>5.0</sub>      | Total jitter <sup>(3)(4)</sup>         | 5.0 Gb/s                 | _   | _   | 0.30 | UI    |
| DJ <sub>5.0</sub>      | Deterministic jitter(3)(4)             | 5.0 Gb/S                 | _   | _   | 0.15 | UI    |
| TJ <sub>4.25</sub>     | Total jitter <sup>(3)(4)</sup>         | 4.25 Gb/s                | _   | _   | 0.30 | UI    |
| DJ <sub>4.25</sub>     | Deterministic jitter(3)(4)             | 4.25 GD/S                | _   | _   | 0.15 | UI    |
| TJ <sub>3.75</sub>     | Total jitter <sup>(3)(4)</sup>         | 2.75 Ch/2                | _   | _   | 0.30 | UI    |
| DJ <sub>3.75</sub>     | Deterministic jitter(3)(4)             | 3.75 Gb/s                | _   | _   | 0.15 | UI    |
| TJ <sub>3.20</sub>     | Total jitter <sup>(3)(4)</sup>         | 3.20 Gb/s <sup>(5)</sup> | _   | _   | 0.20 | UI    |
| DJ <sub>3.20</sub>     | Deterministic jitter(3)(4)             | 3.20 Gb/S(0)             | _   | _   | 0.10 | UI    |
| TJ <sub>3.20L</sub>    | Total jitter <sup>(3)(4)</sup>         | 3.20 Gb/s <sup>(6)</sup> | _   | _   | 0.32 | UI    |
| DJ <sub>3.20L</sub>    | Deterministic jitter(3)(4)             | 3.20 Gb/S(9/             | _   | _   | 0.16 | UI    |
| TJ <sub>2.5</sub>      | Total jitter <sup>(3)(4)</sup>         | 2.5 Gb/s <sup>(7)</sup>  | _   | _   | 0.20 | UI    |
| DJ <sub>2.5</sub>      | Deterministic jitter(3)(4)             | 2.5 GD/S(*/              | _   | _   | 0.08 | UI    |
| TJ <sub>1.25</sub>     | Total jitter <sup>(3)(4)</sup>         | 1.25 Gb/s <sup>(8)</sup> | _   | _   | 0.15 | UI    |
| DJ <sub>1.25</sub>     | Deterministic jitter(3)(4)             | 1.25 GD/S <sup>(0)</sup> | _   | _   | 0.06 | UI    |
| TJ <sub>500</sub>      | Total jitter <sup>(3)(4)</sup>         | 500 Mb/s                 | _   | _   | 0.10 | UI    |
| DJ <sub>500</sub>      | Deterministic jitter <sup>(3)(4)</sup> | 500 IVID/S               | _   | _   | 0.03 | UI    |

- 1. Using same REFCLK input with TX phase alignment enabled for up to 12 consecutive transmitters (three fully populated GTX Quads).
- 2. Using QPLL\_FBDIV = 40, 20-bit internal data width. These values are NOT intended for protocol specific compliance determinations.
- 3. Using CPLL\_FBDIV = 2, 20-bit internal data width. These values are NOT intended for protocol specific compliance determinations.
- 4. All jitter values are based on a bit-error ratio of 1e<sup>-12</sup>.
- 5. CPLL frequency at 3.2 GHz and TXOUT\_DIV = 2.
- 6. CPLL frequency at 1.6 GHz and TXOUT\_DIV = 1.
- 7. CPLL frequency at 2.5 GHz and TXOUT\_DIV = 2.
- 8. CPLL frequency at 2.5 GHz and TXOUT\_DIV = 4.



Table 59: GTX Transceiver Receiver Switching Characteristics

| Symbol                             | Desc                                             | ription                             | Min   | Тур | Max                 | Units |
|------------------------------------|--------------------------------------------------|-------------------------------------|-------|-----|---------------------|-------|
| F <sub>GTXRX</sub>                 | Serial data rate                                 | RX oversampler not enabled          | 0.500 | -   | F <sub>GTXMAX</sub> | Gb/s  |
| T <sub>RXELECIDLE</sub>            | Time for RXELECIDLE to respon                    | nd to loss or restoration of data   | _     | 10  | -                   | ns    |
| RX <sub>OOBVDPP</sub>              | OOB detect threshold peak-to-pe                  | eak                                 | 60    | _   | 150                 | mV    |
| RX <sub>SST</sub>                  | Receiver spread-spectrum tracking <sup>(1)</sup> | Modulated @ 33 KHz                  | -5000 | -   | 0                   | ppm   |
| RX <sub>RL</sub>                   | Run length (CID)                                 |                                     | _     | _   | 512                 | UI    |
|                                    | Data/REFCLK PPM offset                           | Bit rates ≤ 6.6 Gb/s                | -1250 | _   | 1250                | ppm   |
| RX <sub>PPMTOL</sub>               | tolerance                                        | Bit rates > 6.6 Gb/s and ≤ 8.0 Gb/s | -700  | -   | 700                 | ppm   |
|                                    |                                                  | Bit rates > 8.0 Gb/s                | -200  | _   | 200                 | ppm   |
| SJ Jitter Tolerance <sup>(2)</sup> |                                                  |                                     |       |     |                     |       |
| JT_SJ <sub>12.5</sub>              | Sinusoidal jitter (QPLL)(3)                      | 12.5 Gb/s                           | 0.3   | _   | _                   | UI    |
| JT_SJ <sub>11.18</sub>             | Sinusoidal jitter (QPLL)(3)                      | 11.18 Gb/s                          | 0.3   | _   | -                   | UI    |
| JT_SJ <sub>10.32</sub>             | Sinusoidal jitter (QPLL)(3)                      | 10.32 Gb/s                          | 0.3   | _   | _                   | UI    |
| JT_SJ <sub>9.95</sub>              | Sinusoidal jitter (QPLL)(3)                      | 9.95 Gb/s                           | 0.3   | _   | -                   | UI    |
| JT_SJ <sub>9.8</sub>               | Sinusoidal jitter (QPLL)(3)                      | 9.8 Gb/s                            | 0.3   | _   | _                   | UI    |
| JT_SJ <sub>8.0</sub>               | Sinusoidal jitter (QPLL)(3)                      | 8.0 Gb/s                            | 0.44  | _   | _                   | UI    |
| JT_SJ <sub>6.6_QPLL</sub>          | Sinusoidal jitter (QPLL)(3)                      | 6.6 Gb/s                            | 0.48  | _   | _                   | UI    |
| JT_SJ <sub>6.6_CPLL</sub>          | Sinusoidal jitter (CPLL)(3)                      | 6.6 Gb/s                            | 0.44  | _   | _                   | UI    |
| JT_SJ <sub>5.0</sub>               | Sinusoidal jitter (CPLL)(3)                      | 5.0 Gb/s                            | 0.44  | _   | _                   | UI    |
| JT_SJ <sub>4.25</sub>              | Sinusoidal jitter (CPLL)(3)                      | 4.25 Gb/s                           | 0.44  | _   | _                   | UI    |
| JT_SJ <sub>3.75</sub>              | Sinusoidal jitter (CPLL)(3)                      | 3.75 Gb/s                           | 0.44  | _   | _                   | UI    |
| JT_SJ <sub>3.2</sub>               | Sinusoidal jitter (CPLL)(3)                      | 3.2 Gb/s <sup>(4)</sup>             | 0.45  | _   | _                   | UI    |
| JT_SJ <sub>3.2L</sub>              | Sinusoidal jitter (CPLL)(3)                      | 3.2 Gb/s <sup>(5)</sup>             | 0.45  | _   | _                   | UI    |
| JT_SJ <sub>2.5</sub>               | Sinusoidal jitter (CPLL)(3)                      | 2.5 Gb/s <sup>(6)</sup>             | 0.5   | _   | -                   | UI    |
| JT_SJ <sub>1.25</sub>              | Sinusoidal jitter (CPLL)(3)                      | 1.25 Gb/s <sup>(7)</sup>            | 0.5   | _   | _                   | UI    |
| JT_SJ <sub>500</sub>               | Sinusoidal jitter (CPLL)(3)                      | 500 Mb/s                            | 0.4   | _   | -                   | UI    |
| SJ Jitter Tolerance wit            | th Stressed Eye <sup>(2)</sup>                   |                                     |       |     |                     |       |
| JT_TJSE <sub>3.2</sub>             | Total iittar with atragged ava(8)                | 3.2 Gb/s                            | 0.70  | -   | _                   | UI    |
| JT_TJSE <sub>6.6</sub>             | Total jitter with stressed eye <sup>(8)</sup>    | 6.6 Gb/s                            | 0.70  | -   | _                   | UI    |
| JT_SJSE <sub>3.2</sub>             | Sinusoidal jitter with stressed                  | 3.2 Gb/s                            | 0.1   | _   | _                   | UI    |
| JT_SJSE <sub>6.6</sub>             | eye <sup>(8)</sup>                               | 6.6 Gb/s                            | 0.1   | _   | _                   | UI    |

- 1. Using RXOUT\_DIV = 1, 2, and 4.
- 2. All jitter values are based on a bit error ratio of  $1e^{-12}$ .
- 3. The frequency of the injected sinusoidal jitter is 80 MHz.
- 4. CPLL frequency at 3.2 GHz and RXOUT\_DIV = 2.
- 5. CPLL frequency at 1.6 GHz and RXOUT\_DIV = 1.
- 6. CPLL frequency at 2.5 GHz and RXOUT\_DIV = 2.
- 7. CPLL frequency at 2.5 GHz and RXOUT\_DIV = 4.
- 8. Composite jitter with RX equalizer enabled. DFE disabled.



## **GTX Transceiver Protocol Jitter Characteristics**

For Table 60 through Table 65, the 7 Series FPGAs GTX/GTH Transceiver User Guide (UG476) contains recommended settings for optimal usage of protocol specific characteristics.

Table 60: Gigabit Ethernet Protocol Characteristics (GTX Transceivers)

| Description                                               | Line Rate (Mb/s) | Min   | Max  | Units |  |
|-----------------------------------------------------------|------------------|-------|------|-------|--|
| Gigabit Ethernet Transmitter Jitter Generation            |                  |       |      |       |  |
| Total transmitter jitter (T_TJ)                           | 1250             | -     | 0.24 | UI    |  |
| Gigabit Ethernet Receiver High Frequency Jitter Tolerance |                  |       |      |       |  |
| Total receiver jitter tolerance                           | 1250             | 0.749 | -    | UI    |  |

## Table 61: XAUI Protocol Characteristics (GTX Transceivers)

| Description                              | Line Rate (Mb/s) | Min  | Max  | Units |
|------------------------------------------|------------------|------|------|-------|
| XAUI Transmitter Jitter Generation       |                  |      |      |       |
| Total transmitter jitter (T_TJ)          | 3125             | _    | 0.35 | UI    |
| XAUI Receiver High Frequency Jitter Tole | rance            |      |      |       |
| Total receiver jitter tolerance          | 3125             | 0.65 | _    | UI    |

## Table 62: PCI Express Protocol Characteristics (GTX Transceivers)(1)

| Standard                         | Description                                   |                          | Line Rate (Mb/s) | Min    | Max   | Units |
|----------------------------------|-----------------------------------------------|--------------------------|------------------|--------|-------|-------|
| PCI Express Transmitter Ji       | tter Generation                               |                          |                  |        |       |       |
| PCI Express Gen 1                | Total transmitter jitter                      | Total transmitter jitter |                  | -      | 0.25  | UI    |
| PCI Express Gen 2                | Total transmitter jitter                      |                          | 5000             | _      | 0.25  | UI    |
| PCI Express Gen 3 <sup>(2)</sup> | Total transmitter jitter unce                 | orrelated                | 8000             | _      | 31.25 | ps    |
| FOI Express Gen 3(=)             | Deterministic transmitter jitter uncorrelated |                          | 8000             | _      | 12    | ps    |
| PCI Express Receiver High        | Frequency Jitter Tolerar                      | nce                      |                  |        |       |       |
| PCI Express Gen 1                | Total receiver jitter toleran                 | ice                      | 2500             | 0.65   | _     | UI    |
| PCI Express Gen 2 <sup>(3)</sup> | Receiver inherent timing e                    | error                    | 5000             | 0.40   | _     | UI    |
| POI Express Gen 2(9)             | Receiver inherent determ                      | inistic timing error     | 5000             | 0.30   | _     | UI    |
|                                  |                                               | 0.03 MHz-1.0 MHz         |                  | 1.00   | _     | UI    |
| PCI Express Gen 3 <sup>(2)</sup> | Receiver sinusoidal jitter tolerance          | 1.0 MHz-10 MHz           | 8000             | Note 4 | _     | UI    |
|                                  |                                               | 10 MHz-100 MHz           |                  | 0.10   | _     | UI    |

- 1. Tested per card electromechanical (CEM) methodology.
- 2. PCI-SIG 3.0 certification and compliance test boards are currently not available.
- 3. Using common REFCLK.
- 4. Between 1 MHz and 10 MHz the minimum sinusoidal jitter roll-off with a slope of 20dB/decade.



Table 63: CEI-6G and CEI-11G Protocol Characteristics (GTX Transceivers)

| Description                                    | Line Rate (Mb/s)                        | Interface     | Min   | Max | Units |  |  |  |  |  |
|------------------------------------------------|-----------------------------------------|---------------|-------|-----|-------|--|--|--|--|--|
| CEI-6G Transmitter Jitter Gene                 | EI-6G Transmitter Jitter Generation     |               |       |     |       |  |  |  |  |  |
| Total transmitter jitter <sup>(1)</sup>        | 4976–6375                               | CEI-6G-SR     | _     | 0.3 | UI    |  |  |  |  |  |
| Total transmitter juler                        | 4970-0373                               | CEI-6G-LR     | _     | 0.3 | UI    |  |  |  |  |  |
| CEI-6G Receiver High Frequen                   | cy Jitter Tolerance                     |               | *     | *   | *!    |  |  |  |  |  |
| Total reasings litter televanes (1)            | 4076 6075                               | CEI-6G-SR     | 0.6   | _   | UI    |  |  |  |  |  |
| Total receiver jitter tolerance <sup>(1)</sup> | 4976–6375                               | CEI-6G-LR     | 0.95  | _   | UI    |  |  |  |  |  |
| CEI-11G Transmitter Jitter Gen                 | eration                                 |               |       |     |       |  |  |  |  |  |
| Total transmitter jitter <sup>(2)</sup>        | 9950–11100                              | CEI-11G-SR    | _     | 0.3 | UI    |  |  |  |  |  |
| rotal transmitter jitter                       | 9950-11100                              | CEI-11G-LR/MR | _     | 0.3 | UI    |  |  |  |  |  |
| CEI-11G Receiver High Freque                   | ncy Jitter Tolerance                    |               |       |     |       |  |  |  |  |  |
|                                                | ter tolerance <sup>(2)</sup> 9950–11100 | CEI-11G-SR    | 0.65  | _   | UI    |  |  |  |  |  |
| Total receiver jitter tolerance <sup>(2)</sup> |                                         | CEI-11G-MR    | 0.65  | _   | UI    |  |  |  |  |  |
|                                                |                                         | CEI-11G-LR    | 0.825 | _   | UI    |  |  |  |  |  |

- 1. Tested at most commonly used line rate of 6250 Mb/s using 390.625 MHz reference clock.
- 2. Tested at line rate of 9950 Mb/s using 155.46875 MHz reference clock and 11100 Mb/s using 173.4375 MHz reference clock.

Table 64: SFP+ Protocol Characteristics (GTX Transceivers)

| Description                              | Line Rate (Mb/s)       | Min | Max  | Units |
|------------------------------------------|------------------------|-----|------|-------|
| SFP+ Transmitter Jitter Generation       |                        |     |      |       |
|                                          | 9830.40 <sup>(1)</sup> |     |      |       |
|                                          | 9953.00                |     |      |       |
| Total transmitter jitter                 | 10312.50               | _   | 0.28 | UI    |
|                                          | 10518.75               |     |      |       |
|                                          | 11100.00               |     |      |       |
| SFP+ Receiver Frequency Jitter Tolerance | •                      | ,   |      | 1     |
|                                          | 9830.40 <sup>(1)</sup> |     |      |       |
|                                          | 9953.00                |     |      |       |
| Total receiver jitter tolerance          | 10312.50               | 0.7 | _    | UI    |
|                                          | 10518.75               |     |      |       |
|                                          | 11100.00               |     |      |       |

## Notes:

1. Line rated used for CPRI over SFP+ applications.



Table 65: CPRI Protocol Characteristics (GTX Transceivers)

| Description                              | Line Rate (Mb/s) | Min    | Max    | Units |
|------------------------------------------|------------------|--------|--------|-------|
| CPRI Transmitter Jitter Generation       |                  |        |        |       |
|                                          | 614.4            | _      | 0.35   | UI    |
|                                          | 1228.8           | -      | 0.35   | UI    |
|                                          | 2457.6           | _      | 0.35   | UI    |
| Total transmitter jitter                 | 3072.0           | _      | 0.35   | UI    |
|                                          | 4915.2           | _      | 0.3    | UI    |
|                                          | 6144.0           | _      | 0.3    | UI    |
|                                          | 9830.4           | _      | Note 1 | UI    |
| CPRI Receiver Frequency Jitter Tolerance |                  |        |        |       |
|                                          | 614.4            | 0.65   | _      | UI    |
|                                          | 1228.8           | 0.65   | _      | UI    |
|                                          | 2457.6           | 0.65   | _      | UI    |
| Total receiver jitter tolerance          | 3072.0           | 0.65   | _      | UI    |
|                                          | 4915.2           | 0.95   | -      | UI    |
|                                          | 6144.0           | 0.95   | -      | UI    |
|                                          | 9830.4           | Note 1 | _      | UI    |

<sup>1.</sup> Tested per SFP+ specification, see Table 64.



# **GTH Transceiver Specifications**

## **GTH Transceiver DC Input and Output Levels**

Table 66 summarizes the DC specifications of the GTH transceivers in Virtex-7 T and XT FPGAs. Consult the *7 Series FPGAs GTX/GTH Transceiver User Guide* (UG476) for further details.

Table 66: GTH Transceiver DC Specifications

| Symbol               | DC Parameter                                          | Conditions                              | Min     | Тур                                      | Max                  | Units |
|----------------------|-------------------------------------------------------|-----------------------------------------|---------|------------------------------------------|----------------------|-------|
|                      | Differential peak-to-peak input >10.3125 Gb/s         |                                         | 150     | -                                        | 1250                 | mV    |
| DV <sub>PPIN</sub>   | voltage (external AC coupled)                         | 6.6 Gb/s to 10.3125 Gb/s                | 150     | _                                        | 1250                 | mV    |
|                      |                                                       | ≤ 6.6 Gb/s                              | 150     | _                                        | 2000                 | mV    |
| V <sub>IN</sub>      | Absolute input voltage                                | DC coupled V <sub>MGTAVTT</sub> = 1.2V  | -400    | _                                        | V <sub>MGTAVTT</sub> | mV    |
| V <sub>CMIN</sub>    | Common mode input voltage                             | DC coupled V <sub>MGTAVTT</sub> = 1.2V  | _       | 2/3 V <sub>MGTAVTT</sub>                 | _                    | mV    |
| DV <sub>PPOUT</sub>  | Differential peak-to-peak output voltage (1)          | Transmitter output swing is set to 1010 | _       | _                                        | 800                  | mV    |
| V <sub>CMOUTDC</sub> | Common mode output voltage: DC coupled                | Equation based                          | \       | V <sub>MGTAVTT</sub> – DV <sub>PPO</sub> | UT <sup>/4</sup>     | mV    |
| V <sub>CMOUTAC</sub> | Common mode output voltage:<br>AC coupled             | Equation based                          | \       | V <sub>MGTAVTT</sub> – DV <sub>PPO</sub> | <sub>UT</sub> /2     | mV    |
| R <sub>IN</sub>      | Differential input resistance                         |                                         | - 100 - |                                          |                      | Ω     |
| R <sub>OUT</sub>     | Differential output resistance                        |                                         | -       | 100                                      | _                    | Ω     |
| T <sub>OSKEW</sub>   | Transmitter output pair (TXP and TXN) intra-pair skew |                                         |         | _                                        | 10                   | ps    |
| C <sub>EXT</sub>     | Recommended external AC cou                           | pling capacitor <sup>(2)</sup>          | _       | 100                                      | _                    | nF    |

- 1. The output swing and preemphasis levels are programmable using the attributes discussed in the 7 Series FPGAs GTX/GTH Transceiver User Guide (UG476), and can result in values lower than reported in this table.
- 2. Other values can be used as appropriate to conform to specific protocols and standards.



Figure 4: Single-Ended Peak-to-Peak Voltage



Figure 5: Differential Peak-to-Peak Voltage



Table 67 summarizes the DC specifications of the clock input of the GTH transceiver. Consult the 7 Series FPGAs GTX/GTH Transceiver User Guide (UG476) for further details.

Table 67: GTH Transceiver Clock DC Input Level Specification

| Symbol             | DC Parameter                            | Min | Тур | Max  | Units |
|--------------------|-----------------------------------------|-----|-----|------|-------|
| V <sub>IDIFF</sub> | Differential peak-to-peak input voltage | 350 | _   | 2000 | mV    |
| R <sub>IN</sub>    | Differential input resistance           | _   | 100 | _    | Ω     |
| C <sub>EXT</sub>   | Required external AC coupling capacitor | _   | 100 | -    | nF    |

# **GTH Transceiver Switching Characteristics**

Consult the 7 Series FPGAs GTX/GTH Transceiver User Guide (UG476) for further information.

Table 68: GTH Transceiver Performance

| Obl                      | Description                            | Outrast Divides |             | Speed Grade   |                        | 11      |      |
|--------------------------|----------------------------------------|-----------------|-------------|---------------|------------------------|---------|------|
| Symbol                   | Description                            | Output Divider  | -3E/-2GE    | -2(C&I)/-2LE  | -1(C&I) <sup>(1)</sup> | - Units |      |
| F <sub>GTHMAX</sub>      | Maximum GTH transceiver data rate      |                 | 13.1        | 11.3          | 8.5                    | Gb/s    |      |
| F <sub>GTHMIN</sub>      | Minimum GTH transceiver                | data rate       | 0.500       | 0.500         | 0.500                  | Gb/s    |      |
|                          |                                        | 1               | 3.2-1       | 10.3125       | 3.2-8.0                | Gb/s    |      |
|                          |                                        | 2               | 1.6         | -5.16         | 1.6–4.0                | Gb/s    |      |
| F <sub>GTHCRANGE</sub>   | CPLL line rate range                   | 4               | 0.8         | -2.58         | 0.8–2.0                | Gb/s    |      |
|                          |                                        | 8               | 0.5         | -1.29         | 0.5–1.0                | Gb/s    |      |
|                          |                                        | 16              |             | N/A           |                        | Gb/s    |      |
|                          |                                        |                 | 1           | 8.0-11.85     | 8.0-11.3               | 8.0-8.5 | Gb/s |
|                          | QPLL line rate range 1                 | 2               | 4.0-5.925   | 4.0-5.65      | 4.0-4.25               | Gb/s    |      |
| F <sub>GTHQRANGE1</sub>  |                                        | 4               | 2.0-2.9625  | 2.0-2.825     | 2.0-2.125              | Gb/s    |      |
|                          |                                        | 8               | 1.0-1.48125 | 1.0-1.4125    | 1.0-1.0625             | Gb/s    |      |
|                          |                                        | 16              | N/A         |               |                        | Gb/s    |      |
|                          |                                        | 1               | 11.85–13.1  | N/A           | A                      | Gb/s    |      |
|                          |                                        | 2               | 5.925-6.55  | N/A           | A                      | Gb/s    |      |
| F <sub>GTHQRANGE2</sub>  | QPLL line rate range 2                 | 4               | 2.96-3.275  | N/A           | A                      | Gb/s    |      |
|                          |                                        | 8               | 1.48–1.63   | N/A           | A                      | Gb/s    |      |
|                          | 16                                     | 16              | 0.74-0.81   | N/A           | A                      | Gb/s    |      |
| F <sub>GCPLLRANGE</sub>  | GTH transceiver CPLL free              | quency range    | 1.6         | -5.16 1.6-4.0 |                        | GHz     |      |
| F <sub>GQPLLRANGE1</sub> | GTH transceiver QPLL fre               | quency range 1  | 8.0–11.85   | 8.0–11.3      | 8.0-8.5                | GHz     |      |
| F <sub>GQPLLRANGE2</sub> | GTH transceiver QPLL frequency range 2 |                 | 11.85–13.1  | N/A           | A                      | GHz     |      |

Table 69: GTH Transceiver Dynamic Reconfiguration Port (DRP) Switching Characteristics

| Symbol                 | Description                 | Speed Grade |     |     |     |       |
|------------------------|-----------------------------|-------------|-----|-----|-----|-------|
|                        | Description                 | -3/-2G      | -2L | -2  | -1  | Units |
| F <sub>GTHDRPCLK</sub> | GTHDRPCLK maximum frequency | 175         | 175 | 175 | 156 | MHz   |

The -1 speed grade requires a 4-byte internal data width for operation above 5.0 Gb/s. A -1 speed grade with V<sub>CCINT</sub> = 0.9V, as described in the Lowering Power using the Voltage Identification Bit application note (XAPP555), requires a 4-byte internal data width for operation above 3.8 Gb/s.



Table 70: GTH Transceiver Reference Clock Switching Characteristics

| Symbol             | Description                     | Conditions           | Al  | Units |     |        |
|--------------------|---------------------------------|----------------------|-----|-------|-----|--------|
|                    | Description                     | Conditions           | Min | Тур   | Max | Oilles |
| F <sub>GCLK</sub>  | Reference clock frequency range |                      | 60  | _     | 820 | MHz    |
| T <sub>RCLK</sub>  | Reference clock rise time       | 20% – 80%            | _   | 200   | -   | ps     |
| T <sub>FCLK</sub>  | Reference clock fall time       | 80% – 20%            | _   | 200   | -   | ps     |
| T <sub>DCREF</sub> | Reference clock duty cycle      | Transceiver PLL only | 40  | 50    | 60  | %      |



Figure 6: Reference Clock Timing Parameters

Table 71: GTH Transceiver PLL/Lock Time Adaptation

| Symbol            | Description                                                                                             | Conditions                                                                                                                                        | All Speed Grades |        |                      | Units  |
|-------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------|----------------------|--------|
|                   | Description                                                                                             | Conditions                                                                                                                                        | Min              | Тур    | Max                  | Ullits |
| T <sub>LOCK</sub> | Initial PLL lock                                                                                        |                                                                                                                                                   | -                | _      | 1                    | ms     |
| Т                 | Clock recovery phase acquisition and adaptation time for decision feedback equalizer (DFE).             | After the PLL is locked to the reference clock, this is the time it takes to lock the clock data recovery (CDR) to the data present at the input. | 1                | 50,000 | 37 x10 <sup>6</sup>  | UI     |
| DLOCK             | Clock recovery phase acquisition and adaptation time for low-power mode (LPM) when the DFE is disabled. |                                                                                                                                                   | -                | 50,000 | 2.3 x10 <sup>6</sup> | UI     |



Table 72: GTH Transceiver User Clock Switching Characteristics(1)

| Symbol             | Description                       | Data Width        | Conditions         |                         | Speed Grade                 |                        | Units  |
|--------------------|-----------------------------------|-------------------|--------------------|-------------------------|-----------------------------|------------------------|--------|
| Symbol             | Description                       | Internal Logic    | Interconnect Logic | -3E/-2GE <sup>(2)</sup> | -2(C&I)/-2LE <sup>(2)</sup> | -1(C&I) <sup>(3)</sup> | Ullits |
| F <sub>TXOUT</sub> | TXUSERCLKOUT maximum frequency    |                   |                    | 412.500                 | 412.500                     | 312.500                | MHz    |
| F <sub>RXOUT</sub> | RXUSERCLKOUT maximu               | ım frequency      |                    | 412.500                 | 412.500                     | 312.500                | MHz    |
| Е                  | TXUSERCLKIN                       | 16-bit            | 16-bit and 32-bit  | 412.500                 | 412.500                     | 312.500                | MHz    |
| F <sub>TXIN</sub>  | maximum frequency                 | 32-bit            | 32-bit             | 409.375                 | 353.125                     | 265.625                | MHz    |
| E                  | RXUSERCLKIN                       | 16-bit            | 16-bit and 32-bit  | 412.500                 | 412.500                     | 312.500                | MHz    |
| F <sub>RXIN</sub>  | maximum frequency                 | 32-bit            | 32-bit             | 409.375                 | 353.125                     | 265.625                | MHz    |
|                    |                                   | 16-bit            | 16-bit             | 412.500                 | 412.500                     | 312.500                | MHz    |
| F <sub>TXIN2</sub> | TXUSERCLKIN2<br>maximum frequency | 16-bit and 32-bit | 32-bit             | 409.375                 | 353.125                     | 265.625                | MHz    |
|                    | , ,                               | 64-bit            | 64-bit             | 204.688                 | 176.563                     | 132.813                | MHz    |
|                    |                                   | 16-bit            | 16-bit             | 412.500                 | 412.500                     | 312.500                | MHz    |
| F <sub>RXIN2</sub> | RXUSERCLKIN2<br>maximum frequency | 16-bit and 32-bit | 32-bit             | 409.375                 | 353.125                     | 265.625                | MHz    |
|                    | , ,                               | 64-bit            | 64-bit             | 204.688                 | 176.563                     | 132.813                | MHz    |

- 1. Clocking must be implemented as described in the 7 Series FPGAs GTX/GTH Transceiver User Guide (UG476).
- 2. For speed grades -3E, -2GE, -2C, -2I, and -2LE, a 16-bit data path can only be used for speeds less than 6.6 Gb/s.
- 3. For speed grade -1 (and when V<sub>CCINT</sub> = 0.9V), a 16-bit data path can only be used for speeds less than 5.0 Gb/s.

Table 73: GTH Transceiver Transmitter Switching Characteristics

| Symbol                       | Description                            | Condition    | Min   | Тур | Max                 | Units |
|------------------------------|----------------------------------------|--------------|-------|-----|---------------------|-------|
| F <sub>GTHTX</sub>           | Serial data rate range                 |              | 0.500 | _   | F <sub>GTHMAX</sub> | Gb/s  |
| T <sub>RTX</sub>             | TX rise time                           | 20%–80%      | _     | 40  | _                   | ps    |
| T <sub>FTX</sub>             | TX fall time                           | 80%–20%      | -     | 40  | -                   | ps    |
| T <sub>LLSKEW</sub>          | TX lane-to-lane skew <sup>(1)</sup>    |              | -     | -   | 500                 | ps    |
| V <sub>TXOOBVDPP</sub>       | Electrical idle amplitude              |              | _     | -   | 15                  | mV    |
| T <sub>TXOOBTRANSITION</sub> | Electrical idle transition time        |              | _     | -   | 140                 | ns    |
| TJ <sub>13.1</sub>           | Total jitter <sup>(2)(4)</sup>         | 13.1 Gb/s    | _     | -   | 0.3                 | UI    |
| DJ <sub>13.1</sub>           | Deterministic jitter <sup>(2)(4)</sup> | 13.1 Gb/S    | _     | -   | 0.17                | UI    |
| TJ <sub>12.5</sub>           | Total jitter <sup>(2)(4)</sup>         | 12.5 Gb/s    | _     | _   | 0.28                | UI    |
| DJ <sub>12.5</sub>           | Deterministic jitter <sup>(2)(4)</sup> | 12.5 Gb/S    | _     | -   | 0.17                | UI    |
| TJ <sub>11.3</sub>           | Total jitter <sup>(2)(4)</sup>         | 11.2 Ch/o    | _     | -   | 0.28                | UI    |
| DJ <sub>11.3</sub>           | Deterministic jitter <sup>(2)(4)</sup> | 11.3 Gb/s    | _     | -   | 0.17                | UI    |
| TJ <sub>10.3125_QPLL</sub>   | Total jitter <sup>(2)(4)</sup>         | 10.3125 Gb/s | _     | -   | 0.28                | UI    |
| DJ <sub>10.3125_QPLL</sub>   | Deterministic jitter <sup>(2)(4)</sup> | 10.3125 Gb/S | _     | -   | 0.17                | UI    |
| TJ <sub>10.3125_CPLL</sub>   | Total jitter <sup>(3)(4)</sup>         | 10.010F.Ch/o | _     | -   | 0.33                | UI    |
| DJ <sub>10.3125_CPLL</sub>   | Deterministic jitter <sup>(3)(4)</sup> | 10.3125 Gb/s | _     | -   | 0.17                | UI    |
| TJ <sub>9.953</sub>          | Total jitter <sup>(2)(4)</sup>         | 9.953 Gb/s   | _     | -   | 0.28                | UI    |
| DJ <sub>9.953</sub>          | Deterministic jitter <sup>(2)(4)</sup> | 9.953 GD/S   | _     | _   | 0.17                | UI    |
| TJ <sub>9.8</sub>            | Total jitter <sup>(2)(4)</sup>         | 0.0.06/5     | _     | _   | 0.28                | UI    |
| DJ <sub>9.8</sub>            | Deterministic jitter <sup>(2)(4)</sup> | 9.8 Gb/s     | _     | _   | 0.17                | UI    |
| TJ <sub>8.0_QPLL</sub>       | Total jitter <sup>(2)(4)</sup>         | 0.0 Ch/c     | _     | _   | 0.28                | UI    |
| DJ <sub>8.0_QPLL</sub>       | Deterministic jitter <sup>(2)(4)</sup> | 8.0 Gb/s     | _     | _   | 0.17                | UI    |



Table 73: GTH Transceiver Transmitter Switching Characteristics (Cont'd)

| Symbol                 | Description                            | Condition                | Min | Тур | Max  | Units |
|------------------------|----------------------------------------|--------------------------|-----|-----|------|-------|
| TJ <sub>8.0_CPLL</sub> | Total jitter <sup>(3)(4)</sup>         | 8.0 Gb/s                 | _   | -   | 0.32 | UI    |
| DJ <sub>8.0_CPLL</sub> | Deterministic jitter(3)(4)             | 6.0 Gb/S                 | _   | -   | 0.17 | UI    |
| TJ <sub>6.6_QPLL</sub> | Total jitter <sup>(2)(4)</sup>         | 6.6 Gb/s                 | _   | -   | 0.28 | UI    |
| DJ <sub>6.6_QPLL</sub> | Deterministic jitter(2)(4)             | 0.0 Gb/S                 | _   | -   | 0.17 | UI    |
| TJ <sub>6.6_CPLL</sub> | Total jitter <sup>(3)(4)</sup>         | 6.6 Gb/s                 | _   | -   | 0.30 | UI    |
| DJ <sub>6.6_CPLL</sub> | Deterministic jitter(3)(4)             | 0.6 Gb/S                 | _   | -   | 0.15 | UI    |
| TJ <sub>5.0</sub>      | Total jitter <sup>(3)(4)</sup>         | 5.0.Ch/o                 | _   | -   | 0.30 | UI    |
| DJ <sub>5.0</sub>      | Deterministic jitter <sup>(3)(4)</sup> | 5.0 Gb/s                 | _   | _   | 0.15 | UI    |
| TJ <sub>4.25</sub>     | Total jitter <sup>(3)(4)</sup>         | 4.05.0b/c                | _   | _   | 0.30 | UI    |
| DJ <sub>4.25</sub>     | Deterministic jitter <sup>(3)(4)</sup> | 4.25 Gb/s                | _   | _   | 0.15 | UI    |
| TJ <sub>3.75</sub>     | Total jitter <sup>(3)(4)</sup>         | 0.75 Oh/o                | _   | _   | 0.30 | UI    |
| DJ <sub>3.75</sub>     | Deterministic jitter <sup>(3)(4)</sup> | 3.75 Gb/s                | _   | _   | 0.15 | UI    |
| TJ <sub>3.20</sub>     | Total jitter <sup>(3)(4)</sup>         | 3.20 Gb/s <sup>(5)</sup> | _   | -   | 0.2  | UI    |
| DJ <sub>3.20</sub>     | Deterministic jitter(3)(4)             | 3.20 Gb/S(0)             | _   | -   | 0.1  | UI    |
| TJ <sub>3.20L</sub>    | Total jitter <sup>(3)(4)</sup>         | 3.20 Gb/s <sup>(6)</sup> | _   | -   | 0.32 | UI    |
| DJ <sub>3.20L</sub>    | Deterministic jitter(3)(4)             | 3.20 Gb/S(0)             | _   | -   | 0.16 | UI    |
| TJ <sub>2.5</sub>      | Total jitter <sup>(3)(4)</sup>         | 2.5 Gb/s <sup>(7)</sup>  | _   | -   | 0.20 | UI    |
| DJ <sub>2.5</sub>      | Deterministic jitter(3)(4)             | 2.5 GD/S(*/              | _   | -   | 0.08 | UI    |
| TJ <sub>1.25</sub>     | Total jitter <sup>(3)(4)</sup>         | 1.25 Gb/s <sup>(8)</sup> | _   | -   | 0.15 | UI    |
| DJ <sub>1.25</sub>     | Deterministic jitter(3)(4)             | 1.25 GD/S <sup>(0)</sup> | _   | _   | 0.06 | UI    |
| TJ <sub>500</sub>      | Total jitter <sup>(3)(4)</sup>         | 500 Mb/s                 | _   | _   | 0.1  | UI    |
| DJ <sub>500</sub>      | Deterministic jitter(3)(4)             | S/UIVID/S                | _   | _   | 0.03 | UI    |

- 1. Using same REFCLK input with TX phase alignment enabled for up to 12 consecutive transmitters (three fully populated GTH Quads).
- 2. Using QPLL\_FBDIV = 40, 20-bit internal data width. These values are NOT intended for protocol specific compliance determinations.
- 3. Using CPLL\_FBDIV = 2, 20-bit internal data width. These values are NOT intended for protocol specific compliance determinations.
- 4. All jitter values are based on a bit-error ratio of 1e<sup>-12</sup>.
- 5. CPLL frequency at 3.2 GHz and TXOUT\_DIV = 2.
- 6. CPLL frequency at 1.6 GHz and TXOUT\_DIV = 1.
- 7. CPLL frequency at 2.5 GHz and TXOUT\_DIV = 2.
- 8. CPLL frequency at 2.5 GHz and TXOUT\_DIV = 4.



Table 74: GTH Transceiver Receiver Switching Characteristics

| Symbol                      | Desc                                             | cription                            | Min   | Тур | Max                 | Units |
|-----------------------------|--------------------------------------------------|-------------------------------------|-------|-----|---------------------|-------|
| F <sub>GTHRX</sub>          | Serial data rate                                 | RX oversampler not enabled          | 0.500 | _   | F <sub>GTHMAX</sub> | Gb/s  |
| T <sub>RXELECIDLE</sub>     | Time for RXELECIDLE to respon                    | nd to loss or restoration of data   | _     | 10  | _                   | ns    |
| RX <sub>OOBVDPP</sub>       | OOB detect threshold peak-to-p                   | eak                                 | 60    | _   | 150                 | mV    |
| RX <sub>SST</sub>           | Receiver spread-spectrum tracking <sup>(1)</sup> | Modulated @ 33 KHz                  | -5000 | -   | 0                   | ppm   |
| RX <sub>RL</sub>            | Run length (CID)                                 |                                     | _     | _   | 512                 | UI    |
|                             | Data/REFCLK PPM offset                           | Bit rates ≤ 6.6 Gb/s                | -1250 | _   | 1250                | ppm   |
| RX <sub>PPMTOL</sub>        | tolerance                                        | Bit rates > 6.6 Gb/s and ≤ 8.0 Gb/s | -700  | -   | 700                 | ppm   |
|                             |                                                  | Bit rates > 8.0 Gb/s                | -200  | _   | 200                 | ppm   |
| SJ Jitter Tolerance(2       | 2)                                               |                                     |       |     |                     |       |
| JT_SJ <sub>13.1</sub>       | Sinusoidal jitter (QPLL) <sup>(3)</sup>          | 13.1 Gb/s                           | 0.3   | _   | _                   | UI    |
| JT_SJ <sub>12.5</sub>       | Sinusoidal jitter (QPLL) <sup>(3)</sup>          | 12.5 Gb/s                           | 0.3   | _   | _                   | UI    |
| JT_SJ <sub>11.3</sub>       | Sinusoidal jitter (QPLL) <sup>(3)</sup>          | 11.3 Gb/s                           | 0.3   | _   | _                   | UI    |
| JT_SJ <sub>10.32_QPLL</sub> | Sinusoidal jitter (QPLL)(3)                      | 10.32 Gb/s                          | 0.3   | _   | _                   | UI    |
| JT_SJ <sub>10.32_CPLL</sub> | Sinusoidal jitter (CPLL)(3)                      | 10.32 Gb/s                          | 0.3   | _   | _                   | UI    |
| JT_SJ <sub>9.8</sub>        | Sinusoidal jitter (QPLL) <sup>(3)</sup>          | 9.8 Gb/s                            | 0.3   | _   | _                   | UI    |
| JT_SJ <sub>8.0_QPLL</sub>   | Sinusoidal jitter (QPLL) <sup>(3)</sup>          | 8.0 Gb/s                            | 0.44  | _   | _                   | UI    |
| JT_SJ <sub>8.0_CPLL</sub>   | Sinusoidal jitter (CPLL)(3)                      | 8.0 Gb/s                            | 0.42  | _   | _                   | UI    |
| JT_SJ <sub>6.6_QPLL</sub>   | Sinusoidal jitter (QPLL) <sup>(3)</sup>          | 6.6 Gb/s                            | 0.48  | _   | _                   | UI    |
| JT_SJ <sub>6.6_CPLL</sub>   | Sinusoidal jitter (CPLL)(3)                      | 6.6 Gb/s                            | 0.44  | _   | _                   | UI    |
| JT_SJ <sub>5.0</sub>        | Sinusoidal jitter (CPLL)(3)                      | 5.0 Gb/s                            | 0.44  | _   | _                   | UI    |
| JT_SJ <sub>4.25</sub>       | Sinusoidal jitter (CPLL) <sup>(3)</sup>          | 4.25 Gb/s                           | 0.44  | _   | _                   | UI    |
| JT_SJ <sub>3.75</sub>       | Sinusoidal jitter (CPLL)(3)                      | 3.75 Gb/s                           | 0.44  | _   | _                   | UI    |
| JT_SJ <sub>3.2</sub>        | Sinusoidal jitter (CPLL)(3)                      | 3.2 Gb/s <sup>(4)</sup>             | 0.45  | -   | _                   | UI    |
| JT_SJ <sub>3.2L</sub>       | Sinusoidal jitter (CPLL)(3)                      | 3.2 Gb/s <sup>(5)</sup>             | 0.45  | _   | _                   | UI    |
| JT_SJ <sub>2.5</sub>        | Sinusoidal jitter (CPLL)(3)                      | 2.5 Gb/s <sup>(6)</sup>             | 0.5   | -   | _                   | UI    |
| JT_SJ <sub>1.25</sub>       | Sinusoidal jitter (CPLL)(3)                      | 1.25 Gb/s <sup>(7)</sup>            | 0.5   | -   | _                   | UI    |
| JT_SJ <sub>500</sub>        | Sinusoidal jitter (CPLL) <sup>(3)</sup>          | 500 Mb/s                            | 0.4   | -   | _                   | UI    |
| SJ Jitter Tolerance         | with Stressed Eye <sup>(2)</sup>                 | 1                                   | -     |     | ı                   | 1     |
| JT_TJSE <sub>3.2</sub>      | T-1-1::11 (0)                                    | 3.2 Gb/s                            | 0.70  | -   | _                   | UI    |
| JT_TJSE <sub>6.6</sub>      | Total jitter with stressed eye <sup>(8)</sup>    | 6.6 Gb/s                            | 0.70  | _   | _                   | UI    |
| JT_SJSE <sub>3.2</sub>      | Sinusoidal jitter with stressed                  | 3.2 Gb/s                            | 0.1   | -   | _                   | UI    |
| JT_SJSE <sub>6.6</sub>      | eye <sup>(8)</sup>                               | 6.6 Gb/s                            | 0.1   | _   | _                   | UI    |

- 1. Using RXOUT\_DIV = 1, 2, and 4.
- 2. All jitter values are based on a bit error ratio of  $1e^{-12}$ .
- 3. The frequency of the injected sinusoidal jitter is 80 MHz.
- 4. CPLL frequency at 3.2 GHz and RXOUT\_DIV = 2.
- 5. CPLL frequency at 1.6 GHz and RXOUT\_DIV = 1.
- 6. CPLL frequency at 2.5 GHz and RXOUT\_DIV = 2.
- 7. CPLL frequency at 2.5 GHz and RXOUT\_DIV = 4.
- B. Composite jitter with RX equalizer enabled. DFE disabled.



## **GTH Transceiver Protocol Jitter Characteristics**

For Table 75 through Table 80, the 7 Series FPGAs GTX/GTH Transceiver User Guide (UG476) contains recommended settings for optimal usage of protocol specific characteristics.

## Table 75: Gigabit Ethernet Protocol Characteristics (GTH Transceivers)

| Description                                               | Line Rate (Mb/s) | Min   | Max  | Units |  |  |  |
|-----------------------------------------------------------|------------------|-------|------|-------|--|--|--|
| Gigabit Ethernet Transmitter Jitter Generation            |                  |       |      |       |  |  |  |
| Total transmitter jitter (T_TJ) 1250                      |                  | -     | 0.24 | UI    |  |  |  |
| Gigabit Ethernet Receiver High Frequency Jitter Tolerance |                  |       |      |       |  |  |  |
| Total receiver jitter tolerance                           | 1250             | 0.749 | -    | UI    |  |  |  |

## Table 76: XAUI Protocol Characteristics (GTH Transceivers)

| Description                                   | Line Rate (Mb/s) | Min  | Max  | Units |  |  |  |  |
|-----------------------------------------------|------------------|------|------|-------|--|--|--|--|
| XAUI Transmitter Jitter Generation            |                  |      |      |       |  |  |  |  |
| Total transmitter jitter (T_TJ)               | 3125             | _    | 0.35 | UI    |  |  |  |  |
| XAUI Receiver High Frequency Jitter Tolerance |                  |      |      |       |  |  |  |  |
| Total receiver jitter tolerance               | 3125             | 0.65 | _    | UI    |  |  |  |  |

## Table 77: PCI Express Protocol Characteristics (GTH Transceivers)(1)

| Standard                                                                                                              | Description                          |                          | Line Rate (Mb/s) | Min    | Max  | Units |
|-----------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------|------------------|--------|------|-------|
| PCI Express Transmitter Ji                                                                                            | tter Generation                      |                          |                  |        |      |       |
| PCI Express Gen 1                                                                                                     | Total transmitter jitter             | Total transmitter jitter |                  | -      | 0.25 | UI    |
| PCI Express Gen 2                                                                                                     | Total transmitter jitter             |                          | 5000             | _      | 0.25 | UI    |
| PCI Express Gen 3 <sup>(2)</sup> Total transmitter jitter uncorrelated  Deterministic transmitter jitter uncorrelated |                                      | 8000                     | _                | 31.25  | ps   |       |
|                                                                                                                       |                                      | itter uncorrelated       | 8000             | _      | 12   | ps    |
| PCI Express Receiver High                                                                                             | Frequency Jitter Tolerar             | nce                      |                  |        |      |       |
| PCI Express Gen 1                                                                                                     | Total receiver jitter toleran        | ice                      | 2500             | 0.65   | _    | UI    |
| PCI Express Gen 2 <sup>(3)</sup>                                                                                      | Receiver inherent timing e           | error                    | 5000             | 0.40   | _    | UI    |
| POI Express Gen 2(9)                                                                                                  | Receiver inherent determ             | inistic timing error     | 5000             | 0.30   | _    | UI    |
|                                                                                                                       |                                      | 0.03 MHz-1.0 MHz         |                  | 1.00   | _    | UI    |
| PCI Express Gen 3 <sup>(2)</sup>                                                                                      | Receiver sinusoidal jitter tolerance | 1.0 MHz-10 MHz           | 8000             | Note 4 | _    | UI    |
|                                                                                                                       |                                      | 10 MHz-100 MHz           |                  | 0.10   | _    | UI    |

- 1. Tested per card electromechanical (CEM) methodology.
- 2. PCI-SIG 3.0 certification and compliance test boards are currently not available.
- 3. Using common REFCLK.
- 4. Between 1 MHz and 10 MHz the minimum sinusoidal jitter roll-off with a slope of 20dB/decade.



Table 78: CEI-6G and CEI-11G Protocol Characteristics (GTH Transceivers)

| Description                                    | Line Rate (Mb/s)     | Interface     | Min          | Max | Units |  |  |  |  |  |
|------------------------------------------------|----------------------|---------------|--------------|-----|-------|--|--|--|--|--|
| CEI-6G Transmitter Jitter Generation           |                      |               |              |     |       |  |  |  |  |  |
| Total transmitter jitter <sup>(1)</sup>        | 4976–6375            | CEI-6G-SR     | _            | 0.3 | UI    |  |  |  |  |  |
| rotal transmitter julerty                      | 4970-0375            | CEI-6G-LR     | _            | 0.3 | UI    |  |  |  |  |  |
| CEI-6G Receiver High Frequen                   | cy Jitter Tolerance  |               | <del>!</del> | *   | *     |  |  |  |  |  |
| Total receiver jitter tolerance <sup>(1)</sup> | 4070 0075            | CEI-6G-SR     | 0.6          | _   | UI    |  |  |  |  |  |
|                                                | 4976–6375            | CEI-6G-LR     | 0.95         | _   | UI    |  |  |  |  |  |
| CEI-11G Transmitter Jitter Gen                 | eration              |               | <u> </u>     |     |       |  |  |  |  |  |
| Total transmitter jitter <sup>(2)</sup>        | 9950–11100           | CEI-11G-SR    | _            | 0.3 | UI    |  |  |  |  |  |
| rotal transmitter juler                        | 9950-11100           | CEI-11G-LR/MR | -            | 0.3 | UI    |  |  |  |  |  |
| CEI-11G Receiver High Freque                   | ncy Jitter Tolerance |               | <u> </u>     |     |       |  |  |  |  |  |
|                                                |                      | CEI-11G-SR    | 0.65         | _   | UI    |  |  |  |  |  |
| Total receiver jitter tolerance <sup>(2)</sup> | 9950–11100           | CEI-11G-MR    | 0.65         | -   | UI    |  |  |  |  |  |
|                                                |                      | CEI-11G-LR    | 0.825        | _   | UI    |  |  |  |  |  |

- 1. Tested at most commonly used line rate of 6250 Mb/s using 390.625 MHz reference clock.
- 2. Tested at line rate of 9950 Mb/s using 155.46875 MHz reference clock and 11100 Mb/s using 173.4375 MHz reference clock.

Table 79: SFP+ Protocol Characteristics (GTH Transceivers)

| Description                              | Line Rate (Mb/s)       | Min | Max  | Units |
|------------------------------------------|------------------------|-----|------|-------|
| SFP+ Transmitter Jitter Generation       |                        | '   |      |       |
| Total transmitter jitter                 | 9830.40 <sup>(1)</sup> |     |      |       |
|                                          | 9953.00                |     |      |       |
|                                          | 10312.50               | _   | 0.28 | UI    |
|                                          | 10518.75               |     |      |       |
|                                          | 11100.00               |     |      |       |
| SFP+ Receiver Frequency Jitter Tolerance | •                      | ,   | l .  | 1     |
|                                          | 9830.40 <sup>(1)</sup> |     |      |       |
|                                          | 9953.00                |     |      |       |
| Total receiver jitter tolerance          | 10312.50               | 0.7 | _    | UI    |
|                                          | 10518.75               |     |      |       |
|                                          | 11100.00               |     |      |       |

## Notes:

1. Line rated used for CPRI over SFP+ applications.



Table 80: CPRI Protocol Characteristics (GTH Transceivers)

| Description                              | Line Rate (Mb/s) | Min    | Max    | Units |
|------------------------------------------|------------------|--------|--------|-------|
| CPRI Transmitter Jitter Generation       |                  |        |        |       |
|                                          | 614.4            | _      | 0.35   | UI    |
|                                          | 1228.8           | -      | 0.35   | UI    |
|                                          | 2457.6           | -      | 0.35   | UI    |
| Total transmitter jitter                 | 3072.0           | _      | 0.35   | UI    |
|                                          | 4915.2           | -      | 0.3    | UI    |
|                                          | 6144.0           | -      | 0.3    | UI    |
|                                          | 9830.4           | _      | Note 1 | UI    |
| CPRI Receiver Frequency Jitter Tolerance | ,                |        |        | 1     |
|                                          | 614.4            | 0.65   | _      | UI    |
|                                          | 1228.8           | 0.65   | _      | UI    |
|                                          | 2457.6           | 0.65   | -      | UI    |
| Total receiver jitter tolerance          | 3072.0           | 0.65   | _      | UI    |
|                                          | 4915.2           | 0.95   | _      | UI    |
|                                          | 6144.0           | 0.95   | _      | UI    |
|                                          | 9830.4           | Note 1 | _      | UI    |

# Integrated Interface Block for PCI Express Designs Switching Characteristics

More information and documentation on solutions for PCI Express designs can be found at: http://www.xilinx.com/technology/protocols/pciexpress.htm

Table 81: Maximum Performance for PCI Express Designs

| Symbol                | Deceyintion                    | Speed Grade |            |        |       |  |
|-----------------------|--------------------------------|-------------|------------|--------|-------|--|
|                       | Description                    | -3          | -2/-2L/-2G | -1     | Units |  |
| F <sub>PIPECLK</sub>  | Pipe clock maximum frequency   | 250.00      | 250.00     | 250.00 | MHz   |  |
| F <sub>USERCLK</sub>  | User clock maximum frequency   | 500.00      | 500.00     | 250.00 | MHz   |  |
| F <sub>USERCLK2</sub> | User clock 2 maximum frequency | 250.00      | 250.00     | 250.00 | MHz   |  |
| F <sub>DRPCLK</sub>   | DRP clock maximum frequency    | 250.00      | 250.00     | 250.00 | MHz   |  |

<sup>1.</sup> Tested per SFP+ specification, see Table 79.



# **XADC Specifications**

Table 82: XADC Specifications

| Parameter                                      | Symbol                  | Comments/Conditions                                                                            | Min        | Тур     | Max                   | Units       |
|------------------------------------------------|-------------------------|------------------------------------------------------------------------------------------------|------------|---------|-----------------------|-------------|
| $V_{CCADC} = 1.8V \pm 5\%, V_{REFP} = 1$       | .25V, V <sub>REFN</sub> | = 0V, ADCCLK = 26 MHz, $T_j = -40$ °C to 100°C,                                                | Typical va | lues at | Γ <sub>j</sub> =+40°C |             |
| ADC Accuracy <sup>(1)</sup>                    |                         |                                                                                                |            |         |                       |             |
| Resolution                                     |                         |                                                                                                | 12         | _       | _                     | Bits        |
| Integral Nonlinearity <sup>(2)</sup>           | INL                     |                                                                                                | _          | -       | ±3                    | LSBs        |
| Differential Nonlinearity                      | DNL                     | No missing codes, guaranteed monotonic                                                         | _          | -       | ±1                    | LSBs        |
| Offset Error                                   |                         | Offset calibration enabled                                                                     | _          | _       | ±6                    | LSBs        |
| Gain Error                                     |                         | Gain calibration disabled                                                                      | _          | -       | ±0.5                  | %           |
| Offset Matching                                |                         | Offset calibration enabled                                                                     | _          | -       | 4                     | LSBs        |
| Gain Matching                                  |                         | Gain calibration disabled                                                                      | _          | _       | 0.3                   | %           |
| Sample Rate                                    |                         |                                                                                                | 0.1        | _       | 1                     | MS/s        |
| Signal to Noise Ratio <sup>(2)</sup>           | SNR                     | F <sub>SAMPLE</sub> = 500KS/s, F <sub>IN</sub> = 20KHz                                         | 60         | -       | _                     | dB          |
| RMS Code Noise                                 |                         | External 1.25V reference                                                                       | _          | _       | 2                     | LSBs        |
|                                                |                         | On-chip reference                                                                              | _          | 3       | _                     | LSBs        |
| Total Harmonic Distortion(2)                   | THD                     | F <sub>SAMPLE</sub> = 500KS/s, F <sub>IN</sub> = 20KHz                                         | _          | 70      | _                     | dB          |
| ADC Accuracy at Extended To                    | emperature              | s (-55°C to 125°C)                                                                             |            |         |                       |             |
| Resolution                                     |                         |                                                                                                | 10         | -       | _                     | Bits        |
| Integral Nonlinearity <sup>(2)</sup>           | INL                     |                                                                                                | _          | -       | ±1                    | LSB         |
| Differential Nonlinearity                      | DNL                     | No missing codes, guaranteed monotonic                                                         | _          | _       | ±1                    | (at 10 bits |
| Analog Inputs <sup>(3)</sup>                   |                         |                                                                                                |            |         |                       |             |
| ADC Input Ranges                               |                         | Unipolar operation                                                                             | 0          | _       | 1                     | V           |
|                                                |                         | Bipolar operation                                                                              | -0.5       | _       | +0.5                  | V           |
|                                                |                         | Unipolar common mode range (FS input)                                                          | 0          | -       | +0.5                  | V           |
|                                                |                         | Bipolar common mode range (FS input)                                                           | +0.5       | _       | +0.6                  | V           |
| Maximum External Channel Input Ranges          |                         | Adjacent channels set within these ranges should not corrupt measurements on adjacent channels | -0.1       | ı       | V <sub>CCADC</sub>    | V           |
| Auxiliary Channel Full<br>Resolution Bandwidth | FRBW                    |                                                                                                | 250        | ı       | _                     | KHz         |
| On-Chip Sensors                                |                         |                                                                                                |            |         |                       |             |
| Temperature Sensor Error                       |                         | $T_j = -40^{\circ}\text{C to } 100^{\circ}\text{C}.$                                           | _          | 1       | ±4                    | °C          |
|                                                |                         | $T_j = -55$ °C to +125°C                                                                       | _          | 1       | ±6                    | °C          |
| Supply Sensor Error                            |                         | Measurement range of $V_{CCAUX}$ 1.8V ±5% $T_j = -40^{\circ}\text{C}$ to +100°C                | _          | _       | ±1                    | %           |
|                                                |                         | Measurement range of $V_{CCAUX}$ 1.8V ±5% $T_j = -55^{\circ}C$ to +125°C                       | _          | -       | ±2                    | %           |
| Conversion Rate <sup>(4)</sup>                 |                         |                                                                                                |            |         |                       |             |
| Conversion Time - Continuous                   | t <sub>CONV</sub>       | Number of ADCCLK cycles                                                                        | 26         | _       | 32                    | cycle       |
| Conversion Time - Event                        | t <sub>CONV</sub>       | Number of CLK cycles                                                                           | -          | -       | 21                    | cycle       |
| DRP Clock Frequency                            | DCLK                    | DRP clock frequency                                                                            | 8          | _       | 250                   | MHz         |
| ADC Clock Frequency                            | ADCCLK                  | Derived from DCLK                                                                              | 1          | _       | 26                    | MHz         |
| DCLK Duty Cycle                                |                         | ·                                                                                              | 40         | -       | 60                    | %           |



## Table 82: XADC Specifications (Cont'd)

| Parameter                     | Symbol            | Comments/Conditions                                                                    | Min    | Тур  | Max    | Units |
|-------------------------------|-------------------|----------------------------------------------------------------------------------------|--------|------|--------|-------|
| XADC Reference <sup>(5)</sup> |                   |                                                                                        |        |      |        |       |
| External Reference            | V <sub>REFP</sub> | Externally supplied reference voltage                                                  | 1.20   | 1.25 | 1.30   | V     |
| On-Chip Reference             |                   | Ground $V_{REFP}$ pin to AGND,<br>$T_j = -40^{\circ}\text{C}$ to $100^{\circ}\text{C}$ | 1.2375 | 1.25 | 1.2625 | V     |

#### Notes:

- 1. Offset and gain errors are removed by enabling the XADC automatic gain calibration feature. The values are specified for when this feature is enabled.
- 2. Only specified for new BitGen option XADCEnhancedLinearity = ON.
- 3. For a detailed description, see the ADC chapter in the 7 Series FPGAs and Zynq-7000 AP SoC XADC Dual 12-Bit 1 MSPS Analog-to-Digital Converter (UG480).
- For a detailed description, see the Timing chapter in the 7 Series FPGAs and Zynq-7000 AP SoC XADC Dual 12-Bit 1 MSPS Analog-to-Digital Converter (UG480).
- 5. Any variation in the reference voltage from the nominal V<sub>REFP</sub> = 1.25V and V<sub>REFN</sub> = 0V will result in a deviation from the ideal transfer function. This also impacts the accuracy of the internal sensor measurements (i.e., temperature and power supply). However, for external ratiometric type applications allowing reference to vary by ±4% is permitted. On-chip reference variation is ±1%.

# **Configuration Switching Characteristics**

Table 83: Configuration Switching Characteristics

| Cumbal                          | Description                                 | Virtex-7 T and XT                               | Ç      | Units      |          |             |
|---------------------------------|---------------------------------------------|-------------------------------------------------|--------|------------|----------|-------------|
| Symbol                          | Description                                 | Devices                                         | -3     | -2/-2L/-2G | -1       | Units       |
| Power-up Timing                 | Characteristics                             |                                                 |        | :          |          |             |
| T <sub>PL</sub> <sup>(1)</sup>  | Program latency                             |                                                 | 5      | 5          | 5        | ms, Max     |
| T <sub>POR</sub> <sup>(1)</sup> | Power-on reset (50ms ramp rate time)        |                                                 | 10/50  | 10/50      | 10/50    | ms, Min/Max |
|                                 | Power-on reset (1ms ramp rate time)         |                                                 | 10/35  | 10/35      | 10/35    | ms, Min/Max |
| T <sub>PROGRAM</sub>            | Program pulse width                         |                                                 | 250    | 250        | 250      | ns, Min     |
| CCLK Output (Ma                 | aster Mode)                                 |                                                 |        | "          | 1        | 1           |
| T <sub>ICCK</sub>               | Master CCLK output delay                    |                                                 | 150    | 150        | 150      | ns, Min     |
| T <sub>MCCKL</sub>              | Master CCLK clock Low time duty cycle       |                                                 | 40/60  | 40/60      | 40/60    | %, Min/Max  |
| T <sub>MCCKH</sub>              | Master CCLK clock High time duty cycle      |                                                 | 40/60  | 40/60      | 40/60    | %, Min/Max  |
| F <sub>MCCK</sub>               | Master CCLK frequency                       | 100                                             | 100    | 100        | MHz, Max |             |
|                                 | Master CCLK frequency for AES encrypted     | 50                                              | 50     | 50         | MHz, Max |             |
| F <sub>MCCK_START</sub>         | Master CCLK frequency at start of configura | Master CCLK frequency at start of configuration |        |            | 3        | MHz, Typ    |
| F <sub>MCCKTOL</sub>            | Frequency tolerance, master mode with resp  | ect to nominal CCLK.                            | ±50    | ±50        | ±50      | %, Max      |
| CCLK Input (Slav                | e Modes)                                    |                                                 |        | !          |          | !           |
| T <sub>SCCKL</sub>              | Slave CCLK clock minimum Low time           |                                                 | 2.5    | 2.5        | 2.5      | ns, Min     |
| T <sub>SCCKH</sub>              | Slave CCLK clock minimum High time          |                                                 | 2.5    | 2.5        | 2.5      | ns, Min     |
| F <sub>SCCK</sub>               | Slave CCLK frequency                        |                                                 | 100    | 100        | 100      | MHz, Max    |
| EMCCLK Input (N                 | Master Mode)                                |                                                 |        | 1          | 1        | 1           |
| T <sub>EMCCKL</sub>             | External master CCLK Low time               | External master CCLK Low time                   |        | 2.5        | 2.5      | ns, Min     |
| T <sub>EMCCKH</sub>             | External master CCLK High time              |                                                 | 2.5    | 2.5        | 2.5      | ns, Min     |
| F <sub>EMCCK</sub>              | External master CCLK frequency              | 100                                             | 100    | 100        | MHz, Max |             |
| Internal Configur               | ation Access Port                           |                                                 |        |            |          | •           |
| F <sub>ICAPCK</sub>             | Internal configuration access port (ICAPE2) |                                                 | 100.00 | 100.00     | 100.00   | MHz, Max    |



Table 83: Configuration Switching Characteristics (Cont'd)

| Symbol                                     | Description                                    | Virtex-7 T and XT       | 9        | Units      |          |          |
|--------------------------------------------|------------------------------------------------|-------------------------|----------|------------|----------|----------|
| Symbol                                     | Description                                    | Devices                 | -3       | -2/-2L/-2G | -1       | Units    |
| Master/Slave Serial I                      | Mode Programming Switching                     |                         |          |            |          |          |
| T <sub>DCCK</sub> /T <sub>CCKD</sub>       | DIN setup/hold                                 |                         | 4.0/0.0  | 4.0/0.0    | 4.0/0.0  | ns, Min  |
| T <sub>CCO</sub>                           | DOUT clock to out                              |                         |          | 8.0        | 8.0      | ns, Max  |
| SelectMAP Mode Pro                         | ogramming Switching                            |                         |          |            |          |          |
| T <sub>SMDCCK</sub> /T <sub>SMCCKD</sub>   | D[31:00] setup/hold                            |                         | 4.0/0.0  | 4.0/0.0    | 4.0/0.0  | ns, Min  |
| T <sub>SMCSCCK</sub> /T <sub>SMCCKCS</sub> | CSI_B setup/hold                               |                         | 4.0/0.0  | 4.0/0.0    | 4.0/0.0  | ns, Min  |
| T <sub>SMWCCK</sub> /T <sub>SMCCKW</sub>   | RDWR_B setup/hold                              |                         | 10.0/0.0 | 10.0/0.0   | 10.0/0.0 | ns, Min  |
| T <sub>SMCKCSO</sub>                       | CSO_B clock to out (330 $\Omega$ pull-up resis | stor required)          | 7.0      | 7.0        | 7.0      | ns, Max  |
| T <sub>SMCO</sub>                          | D[31:00] clock to out in readback              |                         | 8.0      | 8.0        | 8.0      | ns, Max  |
| F <sub>RBCCK</sub>                         | Readback frequency                             | SLR-based               | 70       | 70         | 70       | MHz, Max |
|                                            |                                                | All other devices       | 100      | 100        | 100      | MHz, Max |
| Boundary-Scan Port                         | Timing Specifications                          | <u> </u>                |          |            |          |          |
| T <sub>TAPTCK</sub> /T <sub>TCKTAP</sub>   | TMS and TDI setup/hold                         | SLR-based               | 9.0/2.0  | 9.0/2.0    | 9.0/2.0  | ns, Min  |
|                                            |                                                | All other devices       | 3.0/2.0  | 3.0/2.0    | 3.0/2.0  | ns, Min  |
| T <sub>TCKTDO</sub>                        | TCK falling edge to TDO output                 | SLR-based               | 17       | 17         | 17       | ns, Max  |
|                                            |                                                | All other devices       | 7.0      | 7.0        | 7.0      | ns, Max  |
| F <sub>TCK</sub>                           | TCK frequency                                  | SLR-based               | 20       | 20         | 20       | MHz, Max |
|                                            |                                                | All other devices       | 66       | 66         | 66       | MHz, Max |
| BPI Master Flash Mo                        | de Programming Switching                       | ,                       |          |            |          |          |
| T <sub>BPICCO</sub> <sup>(2)</sup>         | A[28:00], RS[1:0], FCS_B, FOE_B, FWE           | E_B, ADV_B clock to out | 8.5      | 8.5        | 8.5      | ns, Max  |
| T <sub>BPIDCC</sub> /T <sub>BPICCD</sub>   | D[15:00] setup/hold                            |                         | 4.0/0.0  | 4.0/0.0    | 4.0/0.0  | ns, Min  |
| SPI Master Flash Mo                        | de Programming Switching                       |                         |          | 1          | ı        |          |
| T <sub>SPIDCC</sub> /T <sub>SPICCD</sub>   | D[03:00] setup/hold                            |                         | 3.0/0.0  | 3.0/0.0    | 3.0/0.0  | ns, Min  |
| T <sub>SPICCM</sub>                        | MOSI clock to out                              |                         | 8.0      | 8.0        | 8.0      | ns, Max  |
| T <sub>SPICCFC</sub>                       | FCS_B clock to out                             |                         | 8.0      | 8.0        | 8.0      | ns, Max  |

- 1. To support longer delays in configuration, use the design solutions described in the 7 Series FPGA Configuration User Guide (UG470).
- 2. Only during configuration, the last edge is determined by a weak pull-up/pull-down resistor in the I/O.

# **eFUSE Programming Conditions**

Table 84 lists the programming conditions specifically for eFUSE. For more information, see the *7 Series FPGA Configuration User Guide* (UG470).

Table 84: eFUSE Programming Conditions(1)

| Symbol          | Description                       | Min | Тур | Max | Units |
|-----------------|-----------------------------------|-----|-----|-----|-------|
| I <sub>FS</sub> | V <sub>CCAUX</sub> supply current | _   | _   | 115 | mA    |
| t j             | Temperature range                 | 15  | _   | 125 | °C    |

#### Notes

The FPGA must not be configured during eFUSE programming.



# **Revision History**

The following table shows the revision history for this document.

| Date       | Version | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 03/01/2011 | 1.0     | Initial Xilinx release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 10/05/2011 | 1.1     | Removed the XC7V285T, XC7V450T, and XC7V855T devices from the entire data sheet. Added the XC7VX330T, XC7VX415T, XC7VX550T, XC7VX690T, XC7VX980T, and XC7VX1140T devices to the entire data sheet.  Replaced -1L with -2L throughout this data sheet. Added the extended temperature range discussion to page 1. Updated Min/Max values and removed Note 5 from Table 2. Clarified Power-On/Off Power Supply Sequencing power sequencing discussion including adding Tvccovcaux to Table 8. Added Iccaux_Io and Iccbram to Table 6 and Table 7. Updated VICM in Table 12 and Table 13. Added Note 1 to Table 12. Updated Table 84 including adding Note 1. Added Table 13. Revised the reference clock maximum frequency (FGCLK) in Table 55. Added Table 57. Added GTH Transceiver Specifications section. Removed erroneous instances of HSTL_III from Table 20. Removed the I/O Standard Adjustment Measurement Methodology section. Use IBIS for more accurate information and measurements. Updated TIDELAYPAT_JIT in Table 26. Added Table 7. Completely updated TRDCK_DI_WF_NC/TRCKD_DI_WF_NC and TRDCK_DI_RF/TRCKD_DI_RF to Table 31. Completely updated the specifications in Table 83. Updated MMCM_FINDUTY and added FINJITTER, TOUTJITTER, and TEXTFDVAR and Note 3 to Table 38. Updated the AC Switching Characteristics section. Updated the Table 50 package list. Updated the Notice of Disclaimer.                                                                                                          |
| 11/07/2011 | 1.2     | Added -2G speed grade, where appropriate, throughout document.  Revised the V <sub>OCM</sub> specification in Table 12. Updated the AC Switching Characteristics based upon the ISE 13.3 v1.02 speed specification throughout document including Table 19 and Table 20. Added MMCM to the symbol names of a few specifications in Table 38 and PLL to the symbol names in Table 39. In Table 40 through Table 47, updated the pin-to-pin description with the SSTL15 standard. Updated units in Table 49.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 02/13/2012 | 1.3     | Updated summary description on page 1. In Table 2, revised V <sub>CCO</sub> for the 3.3V HR I/O banks and updated T <sub>j</sub> . Added typical numbers to Table 3. Updated the notes in Table 6. Added MGTAVCC, MGTAVTT, and MGTVCCAUX power supply ramp times to Table 8. Rearranged Table 9, added Mobile_DDR, HSTL_I_18, HSTL_II_18, HSUL_12, SSTL135_R, SSTL15_R, and SSTL12 and removed DIFF_SSTL135, DIFF_SSTL18_I, DIFF_SSTL18_II, DIFF_HSTL_I, and DIFF_HSTL_II. Added Table 10 and Table 11. Revised the specifications in Table 12 and Table 13. Updated the eFUSE Programming Conditions section and removed the endurance table. Added the IO_FIFO Switching Characteristics table. Revised I <sub>CCADC</sub> and updated Note 1 in Table 82. Revised DDR LVDS transmitter data width in Table 17. Updated the AC Switching Characteristics based upon the ISE 13.4 v1.03 speed specification throughout document. Removed notes from Table 28 as they are no longer applicable. Updated specifications in Table 83. Updated Note 1 in Table 37. In the GTX Transceiver Specifications section: Revised V <sub>IN</sub> , and added I <sub>DCIN</sub> and I <sub>DCOUT</sub> to Table 51. Updated and added notes to Table 53. In Table 55, revised F <sub>GCLK</sub> , removed T <sub>PHASE</sub> , and added T <sub>DLOCK</sub> . Revised specifications and added Note 2 to Table 57. Added Table 58 and Table 59 along with GTX Transceiver Protocol Jitter Characteristics in Table 60 through Table 65. |
| 05/23/2012 | 1.4     | Reorganized entire data sheet including adding Table 44 and Table 48.  Updated T <sub>SOL</sub> in Table 1. Updated I <sub>BATT</sub> and added R <sub>IN_TERM</sub> to Table 3. Added values to Table 6 and Table 7. Updated Power-On/Off Power Supply Sequencing section with regards to GTX/GTH transceivers. Updated many parameters in Table 9, including SSTL135 and SSTL135_R. Removed V <sub>OX</sub> column and added DIFF_HSUL_12 to Table 11. Updated V <sub>OL</sub> in Table 12. Updated Table 17 and removed notes 2 and 3. Updated Table 18.  Updated the AC Switching Characteristics section based upon the ISE 14.1 v1.04 for the -3, -2, -2L (1.0V), -1, and v1.05 for the -2L (0.9V) speed specifications throughout the document.  In Table 31, updated Reset Delays section including Note 10 and Note 11. Added data for T <sub>LOCK</sub> and T <sub>DLOCK</sub> in Table 55. Updated many of the XADC specifications in Table 82 and added Note 2. Updated and moved <i>Dynamic Reconfiguration Port (DRP) for MMCM Before and After DCLK</i> section from Table 83 to Table 38 and Table 39.                                                                                                                                                                                                                                                                                                                                                                                                       |



| Date       | Version | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 08/03/2012 | 1.5     | Updated the descriptions, changed V <sub>IN</sub> and Note 2 and added Note 4 in Table 1. In Table 2, changed descriptions and notes, removed Note 7, changed GTX transceiver parameters and values and added Note 12 and Note 13. Updated parameters in Table 3. Added Table 4 and Table 5. Updated the values for in Table 7. Updated LVCMOS12 and the SSTLs in Table 9. Updated many of the specifications in Table 10 and Table 11.  Updated the AC Switching Characteristics section, based upon Table 14, for the ISE 14.2 speed specifications throughout the document with appropriate changes to Table 15 and Table 16 including production release of the XC7VX485T in the -2 and -1 speed designations.  Added notes and specifications to Table 18. Updated the IOB Pad Input/Output/3-State discussion and changed Table 21 by adding T <sub>IOIBUFDISABLE</sub> .  Removed many of the combinatorial delay specifications and T <sub>CINCK</sub> /T <sub>CKCIN</sub> from Table 28. |
|            |         | Rearranged Table 51 including moving some parameters to Table 1. Added Table 56. Updated Table 57. In Table 59, updated SJ Jitter Tolerance with Stressed Eye section, page 48 and Note 8. Added Note 1, Note 2, and Note 3 to Table 62. Added Note 1 and Note 2 to Table 63, and line rate ranges. Updated Table 64 including adding Note 1. Updated Table 65 including adding Note 1. In Table 82 updated Note 1 and added Note 4. In Table 83, updated T <sub>POB</sub> and F <sub>EMCCK</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 09/20/2012 | 1.6     | Removed the XC7V1500T device from data sheet. In Table 2, revised V <sub>CCINT</sub> and V <sub>CCBRAM</sub> and added Note 3. Updated some of the values in Table 7. Revised Table 15 and Table 16 to include production release of the XC7V585T in the -2 and -1 speed designations. Added values for the XC7V585T in Table 50. Updated Note 2 in Table 58.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 09/26/2012 | 1.7     | Revised Table 15 and Table 16 to include production release of the XC7VX485T in the -3 speed designation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 10/19/2012 | 1.8     | Revised Table 15 and Table 16 to include production release of the XC7VX485T in the -2L (1.0V) speed designation.  Removed -2L (0.9V) speed specifications from data sheet, this change includes edits to V <sub>CCINT</sub> and V <sub>CCBRAM</sub> in Table 2, editing Note 1 and removing Note 2 in Table 53. Also in Table 53, updated the F <sub>GTXMAX</sub> , F <sub>GTXQRANGE1</sub> , and F <sub>GQPLLRANGE1</sub> specification for -1 speed grade from 6.6 Gb/s to 8.0 Gb/s. Edited Note 4 in Table 57 and Note 3 in Table 72.                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 12/12/2012 | 1.9     | Updated the AC Switching Characteristics section, based upon Table 14, for the ISE 14.3 speed specifications throughout the document. Revised Table 15 and Table 16 to include production release of the XC7V585T in the -3 and -2L(1.0V) speed designations. Updated the notes in Table 50. Updated GTH Transceiver Specifications including removal of GTH Transceiver DC Characteristics section (use the XPE (download at <a href="http://www.xilinx.com/power">http://www.xilinx.com/power</a> ). Updated Table 68 and added Table 71, Table 73, and Table 74. Removed Note 4 from Table 82.                                                                                                                                                                                                                                                                                                                                                                                                 |
| 12/24/2012 | 1.10    | Updated the AC Switching Characteristics section, based upon Table 14, for the ISE 14.4 and Vivado 2012.4 speed specifications throughout the document. Revised the XC7V2000T in the -1 and -2 speed designations Table 15 to preliminary.  Added the GTH Transceiver Protocol Jitter Characteristics section. Updated T <sub>TCKTDO</sub> and added Internal Configuration Access Port section to Table 83.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 01/31/2013 | 1.11    | Added Note 2 to Table 2. Revised Table 15 and Table 16 to include production release of the XC7V2000T in the -1 and -2 speed specifications. Updated Note 1 in Table 35. Updated the notes in Table 37, Table 40 through Table 43, Table 46, and Table 47. In Table 66, updated $D_{VPPIN}$ . In Table 67, updated $V_{IDIFF}$ Removed $T_{LOCK}$ and $T_{PHASE}$ from Table 70. Updated $T_{DLOCK}$ in Table 71.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 03/07/2013 | 1.12    | Updated the AC Switching Characteristics section, based upon Table 14, for the ISE 14.5 and Vivado 2013.1 speed specifications throughout the document. Revised Table 15 and Table 16 to include production release of the XC7VX690T.  Revised D <sub>VPPOUT</sub> in Table 66. Updated values in Table 67 and Table 74. Removed Note 1 from Table 68. Updated MMCM_F <sub>PFDMAX</sub> in Table 38 and PLL_F <sub>PFDMAX</sub> in Table 39. Added skew values to Table 50.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 03/27/2013 | 1.13    | In Table 7, added values for the XC7VX330T and XC7VX415T devices. Revised Table 15 and Table 16 to include production release of the XC7VX330T and XC7VX415T. In Table 18, updated the table title, LPDDR2 values, and removed Note 3. Removed Note 2: For QPLL line rate, the maximum line rate with the divider N set to 66 is 10.3125 Gb/s from Table 68.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |



| Date       | Version | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 04/17/2013 | 1.14    | Updated the AC Switching Characteristics section with production release changes to Table 15 and Table 16 for XC7VX550T for all speed specifications.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|            |         | In Table 1, revised V <sub>IN</sub> (I/O input voltage) to match values in Table 4 and Table 5, and combined Note 4 with old Note 5 and then added new Note 5. Revised V <sub>IN</sub> description and added Note 8 in Table 2. Updated first 3 rows in Table 4 and Table 5. Updated values and added new values to Table 7. Also revised PCI33_3 voltage minimum in Table 10 to match values in Table 1, Table 4, and Table 5. Added Note 1 to Table 12 and Table 13. Throughout the data sheet (Table 29, Table 30, and Table 45) removed the obvious note "A Zero "0" Hold Time listing indicates no hold time or a negative hold time." Updated and clarified USRCLK data in Table 57 and Table 72. |
| 05/07/2013 | 1.15    | Revised Table 15 and Table 16 for the production release of the XC7V2000T and XC7VX980T devices.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 05/15/2013 | 1.16    | Revised Table 15 and Table 16 for the production release of the XC7VX1140T devices.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

## **Notice of Disclaimer**

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials, or to advise you of any corrections or update. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of the Limited Warranties which can be viewed at <a href="http://www.xilinx.com/warranty.htm">http://www.xilinx.com/warranty.htm</a>; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in Critical Applications: <a href="http://www.xilinx.com/warranty.htm#critapps">http://www.xilinx.com/warranty.htm#critapps</a>.

### **AUTOMOTIVE APPLICATIONS DISCLAIMER**

XILINX PRODUCTS ARE NOT DESIGNED OR INTENDED TO BE FAIL-SAFE, OR FOR USE IN ANY APPLICATION REQUIRING FAIL-SAFE PERFORMANCE, SUCH AS APPLICATIONS RELATED TO: (I) THE DEPLOYMENT OF AIRBAGS, (II) CONTROL OF A VEHICLE, UNLESS THERE IS A FAIL-SAFE OR REDUNDANCY FEATURE (WHICH DOES NOT INCLUDE USE OF SOFTWARE IN THE XILINX DEVICE TO IMPLEMENT THE REDUNDANCY) AND A WARNING SIGNAL UPON FAILURE TO THE OPERATOR, OR (III) USES THAT COULD LEAD TO DEATH OR PERSONAL INJURY. CUSTOMER ASSUMES THE SOLE RISK AND LIABILITY OF ANY USE OF XILINX PRODUCTS IN SUCH APPLICATIONS.