## OVL V1.5 QUICK REFERENCE (www.accellera.org/activities/ovl)

| TYPE          | NAME                       | PARAMETERS                                                                                                                    | PORTS                                                 | DESCRIPTION                                                                                                                                       |  |
|---------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Single-Cycle  | assert_always              | #(severity_level, property_type, msg, coverage_level)                                                                         | (clk, reset_n, test_expr)                             | test_expr must always hold                                                                                                                        |  |
| Two Cycles    | assert_always_on_edge      | #(severity_level, adge_type, property_type, msg, coverage_level)                                                              | (clk, reset_n, sampling_event, test_expr)             | test_expr is true immediately following the specified edge (edge_type: 0=no-edge, 1=pos, 2=neg, 3=any)                                            |  |
| n-Cycles      | assert_change              | #(severity_level, width, num_cks, action_on_new_start, property_type, msg,                                                    | (clk, reset_n, start_event, test_expr)                | test_expr must change within num_cks of start_event (action_on_new_start: 0=ignore, 1=restart, 2=error)                                           |  |
| n-Cycles      | assert_cycle_sequence      | #(severity_level, num_cks, necessary_condition, property_type, msg, coverage_level)                                           | (clk, reset_n, event_sequence)                        | if the initial sequence holds, the final sequence must also hold (necessary_condition: 0=trigger-on-most, 1=trigger-on-first, 2=trigger-on-first- |  |
| Two Cycles    | assert decrement           | #(severity level, width, value, property type, msg. coverage level)                                                           | (clk. reset n. test expr)                             | if test, expr decrements, the decrement value must be >=min and <=max (modulo 2^width)                                                            |  |
| Two Cycles    | assert delta               | #(severity level, width, min, max, property type, msg, coverage level)                                                        | (clk, reset n, test expr)                             | if test expr changes value, the delta must be >=min and <=max                                                                                     |  |
| Single Cycle  | assert even parity         | #(severity level, width, property type, msg, coverage level)                                                                  | (clk, reset n, test expr)                             | test expr must have an even parity, i.e. an even number of bits asserted                                                                          |  |
| Two Cycles    | assert_fifo_index          | #(severity_level, depth, push_width, pop_width, property_type, msg, coverage_level,<br>simultaneous_push_pop)                 | (clk, reset_n, push, pop)                             | FIFO pointers should never overflow or underflow                                                                                                  |  |
| n-Cycles      | assert_frame               | #(severity_level, min_cks, max_cks, action_on_new_start, property_type, msg,<br>coverage_level)                               | (clk, reset_n, start_event, test_expr)                | test_expr must not hold before min_cks cycles, but must hold at least once by max_cks cycles (action_on_new_start: 0=ignore, 1=restart, 2=error)  |  |
| n-Cycles      | assert_handshake           | #(severity_level, min_ack_cycle, max_ack_cycle, req_drop, deassert_count, max_ack_length, property_type, msg, coverage_level) | (clk, reset_n, <b>req, ack</b> )                      | req and ack must follow the specified handshaking protocol                                                                                        |  |
| Single-Cycle  | assert implication         | #(severity level, property type, msg, coverage level)                                                                         | (clk, reset in, antecedent expr, consequent expr)     | if antecedent expr holds then consequent expr must hold in the same cyle                                                                          |  |
| Two Cycles    | assert increment           | #(severity level, width, value, property type, msq, coverage level)                                                           | (clk, reset n, test expr)                             | if test expr increments, the increment value must be >=min and <=max (modulo 2^width)                                                             |  |
| Single-Cycle  | assert_never               | #(severity_level, property_type, msg, coverage_level)                                                                         | (clk, reset_n, test_expr)                             | test_expr must never hold                                                                                                                         |  |
| Single-Cycle  | assert never unknown       | #(severity level, width property type, msg. coverage level)                                                                   | (clk, reset in qualifier, test expr)                  | test expr must never be an unknown value, just boolean 0 or 1                                                                                     |  |
| Combinatorial | assert never unknown async | #(severity level, width, property type, msg, coverage level)                                                                  | (reset n,test expr)                                   | test expr must never be an unknown value asynchronously, it must remain boolean 0 or 1                                                            |  |
| n-Cycles      | assert_next                | #(severity_level, num_cks, check_overlapping, check_missing_start_property_type, msq,<br>coverage_level)                      | (clk, reset_n, start_event, test_expr)                | test_expr must hold num_cks cycles after start_event holds                                                                                        |  |
| Two Cycles    | assert no overflow         | #(severity level, width, min, max, property type, msq, coverage level)                                                        | (clk, reset n, test expr)                             | if test expr is at max, in the next cycle test expr must be >min and <=max                                                                        |  |
| Two Cycles    | assert no transition       | #(severity level, width property type, msg. coverage level)                                                                   | (clk, reset n, test expr. start state, next state)    | if test expr==start state, in the next cycle test expr must not change to next state                                                              |  |
| Two Cycles    | assert no underflow        | #(severity level, width, min, max, property type, msg, coverage level)                                                        | (clk, reset n, test expr)                             | if test expr is at min, in the next cycle test expr must be >=min and <max< td=""></max<>                                                         |  |
| Single-Cycle  | assert_odd_parity          | #(severity_level, width, property_type, msg, coverage_level)                                                                  | (clk, reset_n, test_expr)                             | test_expr must have an odd parity, i.e. an odd number of bits asserted                                                                            |  |
| Single-Cycle  | assert one cold            | #(severity level, width, inactive property type, msg, coverage level)                                                         | (clk, reset n, test expr)                             | test expr must be one-cold i.e. exactly one bit set low (inactive: 0=also-all-zero, 1=also-all-ones, 2=pure-one-cold)                             |  |
| Single-Cycle  | assert one hot             | #(severity_level, width, property_type, msg, coverage_level)                                                                  | (clk, reset n, test expr)                             | test expr must be one-hot i.e. exactly one bit set high                                                                                           |  |
| Combinatorial | assert proposition         | #(severity level, property type, msq, coverage level)                                                                         | (reset n.test expr)                                   | test expr must hold asynchronously (not just at a clock edge)                                                                                     |  |
| Two Cycles    | assert quiescent state     | #(severity_level, width property_type, msg, coverage_level)                                                                   | (clk, reset n, state expr, check value, sample event) | state_expr must equal check_value on a rising edge of sampling_event (also checked on rising edge of `OVL_END_OF_SIMULATION)                      |  |
| Single-Cycle  | assert range               | #(severity level, width, min, max, property type, msq, coverage level)                                                        | (clk, reset n, test expr)                             | test expr must be >=min and <=max                                                                                                                 |  |
| n-Cycles      | assert time                | #(severity level, num cks. action on new start, property type, msg. coverage level)                                           | (clk, reset n, start event test expr)                 | test expr must hold for num cks cycles after start event (action on new start: 0=ignore, 1=restart, 2=error)                                      |  |
| Two Cycles    | assert_transition          | #(severity_level, width, property_type, msg, coverage_level)                                                                  | (clk, reset_n, test_expr, start_state, next_state)    | if test_expr changes from start_state, then it can only change to next_state                                                                      |  |
| n-Cycles      | assert_unchange            | #(severity_level, width, num_cks, action_on_new_start, property_type, msg,<br>coverage level)                                 | (clk, reset_n, start_event, test_expr)                | test_expr must not change within num_cks of start_event (action_on_new_start: 0=ignore, 1=restart, 2=error)                                       |  |
| n-Cycles      | assert_width               | #(severity_level, min_cks, max_cks, property_type, msg, coverage_level)                                                       | (clk, reset_n, <b>test_expr</b> )                     | test_expr must hold for between min_cks and max_cks cycles                                                                                        |  |
| Event-bound   | assert win change          | #(severity level, width, property type, msq, coverage level)                                                                  | (clk, reset n, start event, test expr., end event)    | test expr must change between start event and end event                                                                                           |  |
| Event-bound   | assert window              | #(severity level, property type, msq, coverage level)                                                                         | (clk, reset n, start event test expr. and event)      | test expr must hold after the start event and up to (and including) the end event                                                                 |  |
| Event-bound   | assert_win_unchange        | #(severity_level, width, property_type, msg, coverage_level)                                                                  | (clk, reset_n, start_event, test_expr, end_event);    | test_expr must not change between start_event and end_event                                                                                       |  |
| Single-Cycle  | assert zero one hot        | #(severity level, width property type, msg. coverage level)                                                                   | (clk, reset n. test expr)                             | test expr must be one-hot or zero, i.e. at most one bit set high                                                                                  |  |

| PARAMETERS             | USING OVL                                                | DESIGN ASSERTIONS                   |
|------------------------|----------------------------------------------------------|-------------------------------------|
| severity_level         | +define+OVL_ASSERT_ON                                    | Monitors internal signals & Outputs |
| `OVL_FATAL             | +define+OVL_MAX_REPORT_ERROR=1                           |                                     |
| `OVL_ERROR             | +define+OVL_INIT_MSG                                     | Examples                            |
| `OVL_WARNING           | +define+OVL_INIT_COUNT= <tbench>.ovl_init_count</tbench> | * One hot FSM                       |
| `OVL_INFO              |                                                          | * Hit default case items            |
| property_type          | +libext+.v+.vlib                                         | * FIFO / Stack                      |
| `OVL_ASSERT            | -y <ovl_dir>/std_ovl</ovl_dir>                           | * Counters (overflow/increment)     |
| `OVL_ASSUME            | +incdir+ <ovl_dir>/std_ovl</ovl_dir>                     | * FSM transitions                   |
| `OVL_IGNORE            |                                                          | * X checkers (assert_never_unknown) |
| msg descriptive string |                                                          |                                     |

## itors internal signals & Outputs \*\*Restricts environment\* \*\*Panyles \*\* One hot inputs default case items \*\*Range limits e.g. cache sizes O / Stack \*\*No back-to-back reqs

INPUT ASSUMPTIONS

\* Handshaking sequences