# Accellera Standard OVL V1 Library Reference Manual

Software Version 1.8 October 18, 2006



© 2005-2006 Accellera Organization, Inc. All rights reserved.

#### STATEMENT OF USE OF ACCELLERA STANDARDS

Accellera Standards documents are developed within Accellera and the Technical Committees of Accellera Organization, Inc. Accellera develops its standards through a consensus development process, approved by its members and board of directors, which brings together volunteers representing varied viewpoints and interests to achieve the final product. Volunteers are not necessarily members of Accellera and serve without compensation. While Accellera administers the process and establishes rules to promote fairness in the consensus development process, Accellera does not independently evaluate, test, or verify the accuracy of any of the information contained in its standards.

Use of an Accellera Standard is wholly voluntary. Accellera disclaims liability for any personal injury, property or other damage, of any nature whatsoever, whether special, indirect, consequential, or compensatory, directly or indirectly resulting from the publication, use of, or reliance upon this, or any other Accellera Standard document. By using an Accellera standard, you agree to defend, indemnify and hold harmless Accellera and their directors, officers, employees and agents from and against all claims and expenses, including attorneys' fees, arising out of your use of an Accellera Standard.

Accellera does not warrant or represent the accuracy or content of the material contained herein, and expressly disclaims any express or implied warranty, including any implied warranty of merchantability or suitability for a specific purpose, or that the use of the material contained herein is free from patent infringement. Accellera Standards documents are supplied ?AS IS.?

The existence of an Accellera Standard does not imply that there are no other ways to produce, test, measure, purchase, market, or provide other goods and services related to the scope of an Accellera Standard. Furthermore, the viewpoint expressed at the time a standard is approved and issued is subject to change due to developments in the state of the art and comments received from users of the standard. Every Accellera Standard is subjected to review periodically for revision and update. Users are cautioned to check to determine that they have the latest edition of any Accellera Standard.

In publishing and making this document available, Accellera is not suggesting or rendering professional or other services for, or on behalf of, any person or entity. Nor is Accellera undertaking to perform any duty owed by any other person or entity to another. Any person utilizing this, and any other Accellera Standards document, should rely upon the advice of a competent professional in determining the exercise of reasonable care in any given circumstances.

Accellera may change the terms and conditions of this Statement of Use from time to time as we see fit and in our sole discretion. Such changes will be effective immediately upon posting, and you agree to the posted changes by continuing your access to or use of an Accellera Standard or any of its content in whatever form.

Interpretations: Occasionally questions may arise regarding the meaning of portions of standards as they relate to specific applications. When the need for interpretations is brought to the attention of Accellera, Accellera will initiate action to prepare appropriate responses. Since Accellera Standards represent a consensus of concerned interests, it is important to ensure that any interpretation has also received the concurrence of a balance of interests. For this reason, Accellera and the members of its Technical Committees are not able to provide an instant response to interpretation requests except in those cases where the matter has previously received formal consideration.

Comments for revision of Accellera Standards are welcome from any interested party, regardless of membership affiliation with Accellera. Suggestions for changes in documents should be in the form of a proposed change of text, together with appropriate supporting comments. Comments on standards and requests for interpretations should be addressed to:

Accellera Organization, 1370 Trancas Street #163, Napa, CA 94558 USA E-mail: interpret-request@lists.accellera.org

Note: Attention is called to the possibility that implementation of this standard may require use of subject matter covered by patent rights. By publication of this standard, no position is taken with respect to the existence or validity of any patent rights in connection therewith. Accellera shall not be responsible for identifying patents for which a license may be required by an Accellera standard or for conducting inquiries into the legal validity or scope of those patents that are brought to its attention.

Accellera is the sole entity that may authorize the use of Accellera-owned certification marks and/or trademarks to indicate compliance with the materials set forth herein.

Authorization to photocopy, redistribute, publish, create derivative works from, sub-license or charge others to access or use, participate in the transfer or sale of, or directly or indirectly commercially exploit in whole or part of any Accellera standard for internal or personal use must be granted by Accellera Organization, Inc., provided that permission is obtained from and any required fee is paid to Accellera. To arrange for authorization please contact Lynn Horobin, Accellera, 1370 Trancas Street #163, Napa, CA 94558, phone (707) 251-9977, e-mail lynnh@accellera.org. Permission to photocopy portions of any individual standard for educational classroom use can also be obtained from Accellera.



#### Overview of this standard

This section describes the purpose and organization of this standard, the Accellera Standard V1 Open Verification Library (Std. OVL) libraries implemented in IEEE Std. 1364-1995 Verilog and SystemVerilog 3.1a, Accellera's extensions to IEEE Std. 1364-2001 Verilog Hardware Description Language and Library Reference Manual (LRM)

#### Intent and scope of this document

The intent of this standard is to define Std. OVL accurately. Its primary audience is designers, integrators and verification engineers to check for good/bad behavior, and provides a single and vendor-independent interface for design validation using simulation, semiformal and formal verification techniques. By using a single well-defined interface, the OVL bridges the gap between the different types of verification, making more advanced verification tools and techniques available for non-expert users.

From time to time, it may become necessary to correct and/or clarify portions of this standard. Such corrections and clarifications may be published in separate documents. Such documents modify this standard at the time of their publication and remain in effect until superseded by subsequent documents or until the standard is officially revised.

#### **ACKNOWLEDGEMENTS**

These Accellera Standard OVL Libraries and Library Reference Manual (LRM) were specified and developed by experts from many different fields, including design and verification engineers, Electronic Design Automation companies and members of the OVL VSVA technical committee.

The following contributors were involved in the creation of previous versions of the OVL: Shalom Bresticker, Bryan Bullis, Ben Cohen, Harry Foster, Himanshu Goel, Vijay Gupta, Brent Hayhoe, Richard Ho, Narayanan Krishnamurthy, David Lacey, Jim Lewis, Andrew MacCormack, Erich Marschner, Paul Menchini, Torkil Oelgaard, Joseph Richards, Vinaya Singh, Sean Smith, Andy Tsay and others.

The OVL VSVA technical committee and chair reports to Accellera TCC Chairman:

TCC Chairman Johny Srouji / IBM

The following individuals contributed to the creation, editing and review of the Accellera Standard OVL V1 Libraries and LRM

Eduard Cerny/Synopsys

Harry Foster/Jasper Design Automation

Dmitry Korchemny/Intel

Kenneth Elmkjær Larsen/Mentor Graphics (OVL-VSVA Chair)

David Lacey/Hewlett Packard

Uma Polisetti/Agilent

Ramesh Sathianathan/Mentor Graphics

Chris Shaw/Mentor Graphics

Sundaram Subramanian/Mentor Graphics

Bipul Talukdar/Mentor Graphics

Manoj Kumar Thottasseri/Synopsys

Mike Turpin/ARM

Minor version 1.1 released June 2005 Minor version 1.1a released August 2005 Minor version 1.1b released August 2005 Minor version 1.1c released September 2005 Minor version 1.5 released December 2005 Minor version 1.6 released February 2006

Minor version 1.7 released July 2006



# **Table of Contents**

| Chapter 1                             |    |
|---------------------------------------|----|
| Introduction                          | 6  |
| About this Manual                     | 6  |
| Notational Conventions                | 7  |
| Verilog Assertion Syntax Format       | 7  |
| References                            | 8  |
|                                       |    |
| Chapter 2                             |    |
| OVL Basics                            | 9  |
| OVL Assertion Checker Implementation  | 10 |
| OVL Assertion Checker Characteristics | 11 |
| Checker Class                         | 11 |
| Clock and Reset                       | 11 |
| Checker Parameters                    | 11 |
| Assertion Checks                      | 13 |
| Cover Points                          | 14 |
| OVL Use Model                         | 15 |
| Setting the Implementation Language   | 15 |
| Generating Synthesizable Logic        | 16 |
| Enabling Assertion and Coverage Logic | 16 |
| Reporting Assertion Information       | 17 |
| Fatal Error Processing                | 18 |
| Checking of X and Z Values            | 18 |
| OVL Verilog/SVA Library               | 19 |
| Library Characteristics               | 19 |
| Library Layout                        | 20 |
| Examples                              | 21 |
|                                       |    |
| Chapter 3                             | 20 |
| OVL Checker Data Sheets               | 32 |
| assert_always                         | 33 |
| assert_always_on_edge                 | 35 |
| assert_change                         | 39 |
| assert_cycle_sequence                 | 44 |
| assert_decrement                      | 50 |
| assert_delta                          | 53 |
| assert_even_parity                    | 56 |
| assert_fifo_index                     | 58 |
| assert frame                          | 62 |

#### **Table of Contents**

| assert_handshake                     | 67<br>73 |
|--------------------------------------|----------|
| assert_increment                     | 75       |
| assert_never                         | 78       |
| assert_never_unknown                 | 80       |
| assert_never_unknown_async           | 83       |
| assert_next                          | 85       |
| assert_no_overflow                   | 90       |
| assert_no_transition                 | 93       |
| assert_no_underflow                  | 96       |
| assert_odd_parity                    | 99       |
| assert_one_cold                      | 101      |
| assert_one_hot                       | 105      |
| assert_proposition                   | 108      |
| assert_quiescent_state               | 110      |
| assert_range                         | 113      |
| assert_time                          | 116      |
| assert_transition                    | 120      |
| assert_unchange                      | 123      |
| assert_width                         | 127      |
| assert_win_change                    | 130      |
| assert_win_unchange                  | 133      |
| assert_window                        | 136      |
| assert_zero_one_hot                  | 139      |
| Chapter 4 OVL Defines                | 142      |
|                                      |          |
| Global Defines                       | 142      |
| Defines Common to All Assertions     | 144      |
| Defines for Specific Assertions      | 145      |
| Chapter 5 OVL Backward Compatibility | 146      |

# Chapter 1 Introduction

Welcome to the Accellera standard Open Verification Library V1 (OVL). The OVL V1 is composed of a set of assertion checkers that verify specific properties of a design. These assertion checkers are instantiated in the design establishing a single interface for design validation.

The OVL provides designers, integrators and verification engineers with a single, vendor-independent interface for design validation using simulation, hardware acceleration or emulation, formal verification and semi-/hybrid-/dynamic-formal verification tools. By using a single, well defined, interface, the OVL bridges the gap between different types of verification, making more advanced verification tools and techniques available for non-expert users.

This document provides the reader with a set of data sheets that describe the functionality of each assertion checker in the OVL V1, as well as examples that show how to embed these assertion checkers into a design.

## **About this Manual**

It is assumed the reader is familiar with hardware description languages and conventional simulation environments.

This document targets designers, integrators and verification engineers who intend to use the OVL in their verification flow and to tool developers interested in integrating the OVL in their products.

This document has the following chapters:

OVL Basics

Fundamental information about the OVL library, including usage and examples.

• OVL Assertion Data Sheets

Data sheet for each type of OVL assertion checker.

OVL Defines

Information about the define values used in general and for configuring the checkers.

## **Notational Conventions**

The following textual conventions are used in this manual:

*emphasis* Italics in plain text are used for two purposes: (1) titles of manual chapters and appendixes, and (2) terminology used inside defining sentences.

Variable Italics in courier text indicate a meta-variable. You must replace the meta-variable with a literal value when you use the associated statement.

literal Regular courier text indicates literal words used in syntax statements or in output.

Syntax statements appear in sans-serif typeface as shown here. In syntax statements, words in italics are meta-variables. You must replace them with relevant literal values. Words in regular (non-italic) sans-serif type are literals. Type them as they appear. Except for the following meta-characters, regular characters in syntax statements are literals. The following meta-characters have the given syntactical meanings. **You do not type these characters.** 

[ ] Square brackets indicate an optional entry.

## **Verilog Assertion Syntax Format**

All Verilog assertion checkers defined by the Open Verification Library initiative observe the following BNF format, defined in compliance with Verilog Module instantiation of the IEEE Standard 1364-1995 *Verilog Hardware Description Language*.

## References

The following is a list of resources related to design verification and assertion checkers.

- Bening, L. and Foster, H., *Principles of Verifiable RTL Design, a Functional Coding Style Supporting Verification Processes in Verilog*, 2nd Ed., Kluwer Academic Publishers, 2001.
- Bergeron, J., Writing Testbenches: Functional Verification of HDL Models, Kluwer Academic Publishers, 2000.
- *CheckerWare Data Book*, Release 2.4, 0-In Functional Verification Group, Mentor Graphics, 2006.
- Assertions in Simulation User Guide, Release 2.4, 0-In Functional Verification Group, Mentor Graphics, 2006.
- Formal Verification User Guide, Release 2.4, 0-In Functional Verification Group, Mentor Graphics, 2006.

# Chapter 2 OVL Basics

The OVL is composed of a set of assertion checkers that verify specific properties of a design. These assertion checkers are instantiated in the design establishing a single interface for design validation.

OVL assertion checkers are instances of modules whose purpose in the design is to guarantee that some conditions hold true. Assertion checkers are composed of one or more properties, a message, a severity and coverage.

- Properties are design attributes that are being verified by an assertion. A property can be classified as a combinational or temporal property.
  - A combinational property defines relations between signals during the same clock cycle while a temporal property describes the relation between the signals over several (possibly infinitely many) cycles.
- Message is the string that is displayed in the case of an assertion failure.
- Severity represents whether the error captured by the assertion library is a major or minor problem.
- Coverage consists of one or more flags that indicate whether or not specific corner-case or statistical events occur.

Assertion checkers benefit users by:

- Testing internal points of the design, thus increasing observability of the design.
- Simplifying the diagnosis and detection of bugs by constraining the occurrence of a bug to the assertion checker being checked.
- Allowing designers to use the same assertions for both simulation and formal verification.

## **OVL Assertion Checker Implementation**

Assertion checkers address design verification concerns and can be used as follows to increase design confidence:

- Combine assertion checkers to increase the coverage of the design (for example, in interface circuits and corner cases).
- Include assertion checkers when a module has an external interface. In this case, assumptions on the correct input and output behavior should be guarded and verified.
- Include assertion checkers when interfacing with third party modules, since the designer may not be familiar with the module description (as in the case of IP cores), or may not completely understand the module. In these cases, guarding the module with assertion checkers may prevent incorrect use of the module.

Usually there is a specific assertion checker suited to cover a potential problem. In other cases, even though a specific assertion checker might not exist, a combination of two or three assertion checkers can provide the desired coverage. The number of actual assertions that must be added to a specific design may vary from a few to thousands, depending on the complexity of the design and the complexity of the properties that must be checked.

Writing assertion checkers for a given design requires careful analysis and planning for maximum efficiency. While writing too few assertions might not increase the coverage on a design, writing too many assertions may increase verification time, sometimes without increasing the coverage. In most cases, however, the runtime penalty incurred by adding assertion checkers is relatively small.

## **OVL Assertion Checker Characteristics**

#### **Checker Class**

OVL assertion checkers are partitioned into the following checker classes:

- Combinational assertions behavior checked with combinational logic.
- Single-cycle assertions behavior checked in the current cycle.
- 2-cycle assertions behavior checked for transitions from the current cycle to the next.
- *n*-cycle assertions behavior checked for transitions over a fixed number of cycles.
- Event-bounded assertions behavior is checked between two events.

### **Clock and Reset**

All edge-triggered assertion checkers have a clock port named *clk*. All sampling and assertion checking of these checkers is performed on the rising-edge of *clk*. All checkers have an active-low reset port named *reset\_n*. Reset on all edge-triggered assertion checkers is active-low, and is synchronous to *clk*. The reset assignments of all assertion checkers can be overridden and controlled by the following global variable:

```
'OVL_GLOBAL_RESET=
reset_signal
```

Overrides the *reset\_n* port assignments of all assertion checkers with the specified global reset signal. Default: each checker's reset is specified by the *reset\_n* port.

## **Checker Parameters**

Each OVL assertion checker has its own set of parameters as described in its corresponding data sheet. The following parameters are common to all checkers.

## severity\_level

The severity level determines how to handle an assertion violation. Possible values are:

'OVL\_FATAL Runtime fatal error.

'OVL\_ERROR (default) Runtime error.

'OVL\_WARNING Runtime warning.

'OVL\_INFO No improper design functionality.

If *severity\_level* is not one of these values, the checker issues the following message:

Illegal option used in parameter 'severity\_level'

#### property\_type

The property type determines whether to use the assertion as an assert property or an assume property (for example, a property that a formal tool uses to determine legal stimulii). Possible values are:

'OVL\_ASSERT (default) Assert property.

`OVL\_ASSUME Assume property.

OVL\_IGNORE Ignore property.

If property\_type is not one of these values, an assertion violation occurs and the checker issues the following message:

Illegal option used in parameter 'property\_type'

#### msg

The default message issued when an assertion fails is "VIOLATION". The *msg* parameter changes the message for the checker.

## coverage\_level

The coverage level determines the cover point information reported by the individual assertion. This parameter can be any logical bitwise-OR of the defined cover point type values ("Cover Points" on page 14 and "Monitoring Coverage" on page 16):

'OVL\_COVER\_SANITY Report SANITY cover points.

'OVL\_COVER\_BASIC Report BASIC cover points.

'OVL\_COVER\_CORNER Report CORNER cover points.

'OVL\_COVER\_STATISTIC Reserved for future use.

For example, if the *coverage\_level* parameter for an instance of the assert\_range checker is:

```
'OVL_COVER_BASIC | 'OVL_COVER_CORNER
```

then the checker reports all three assert\_range cover points (cover\_cover\_test\_expr\_change, cover\_test\_expr\_at\_min and cover\_test\_expr\_at\_max).

To simplify instance specifications, two additional cover point values are defined:

'OVL\_COVER\_NONE Disable coverage reporting.

'OVL\_COVER\_ALL (default) Report information for all cover points.

## **Assertion Checks**

Each assertion checker verifies that its parameter values are legal. If an illegal option is specified, the assertion fails. The assertion checker also checks at least one assertion. Violation of any of these assertions is an assertion failure. The data sheet for the assertion shows the various failure types for the assertion checker (except for incorrect option values for severity\_level, property\_type and coverage\_level).

For example, the assert\_frame checker data sheet shows the following types of assertion failures:

| ASSERT_FRAME        | The value of <i>test_expr</i> was TRUE before <i>min_cks</i> cycles after <i>start_event</i> was sampled TRUE or its value was not TRUE before max_cks cycles transpired after the rising edge of <i>start_event</i> . |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| illegal start event | The <i>action_on_new_start</i> parameter is set to 'OVL_ERROR_ON_NEW_START and <i>start_event</i> expression evaluated to TRUE while the checker was monitoring <i>test_expr</i> .                                     |
| min_cks > max_cks   | The $min\_cks$ parameter is greater than the $max\_cks$ parameter (and $max\_cks > 0$ ). Unless the violation is fatal, either the minimum or maximum check will fail.                                                 |

#### X/Z Checks

Assertion checkers can produce indeterminate results if a checker port value contains an X or Z bit when the checker samples the port. (Note that a checker does not necessarily sample every port at every active clock edge.) To assure determinate results, assertion checkers have special assertions for X/Z checks. These assertions fall into two groups: explicit X/Z checks and implicit X/Z checks.

## **Explicit X/Z Checks**

Two assertion checker types are specifically designed to verify that their associated expressions have known and driven values: assert\_never\_unknown and assert\_never\_unknown\_async. Each has a single assertion check:

 $\begin{array}{ll} \texttt{test\_expr contains X/Z} & \texttt{Expression evaluated to a value with an X or Z bit, and} \\ \texttt{value} & \texttt{OVL\_XCHECK\_OFF is not set.} \end{array}$ 

Explicit X/Z checking is implemented when instances of these checkers are added explicitly to verify relevant expressions. Setting 'OVL\_XCHECK\_OFF turns off all X/Z checks, both explicit and implicit (in particular, all assert\_never\_unknown and assert\_never\_unknown\_async checkers are excluded).

#### Implicit X/Z Checks

All assertion checker types — except assert\_never\_unknown and assert\_never\_unknown\_async — have implicit X/Z checks. These are assertions that ensure specific checker ports have known and driven values when the checker samples the ports. For example, the assert\_frame checker type as the following implicit X/Z checks:

```
\begin{array}{ll} \text{test\_expr contains X} & \text{Expression value was $X$ or $Z$.} \\ \text{or $Z$} & \text{Start\_event contains X} & \text{Start event value was $X$ or $Z$.} \\ \text{or $Z$} & \text{Start event value was $X$ or $Z$.} \\ \end{array}
```

Implicit checking is implemented inside the checker logic itself. Setting 'OVL\_IMPLICIT\_XCHECK\_OFF turns off the implicit X/Z checks, but not the explicit X/Z checks.

#### **Cover Points**

Each assertion type (typically) has a set of cover points and each cover point is categorized by its cover point type. For example, the assert\_range assertion type has the following cover points:

#### The various cover point types are:

| SANITY    | Event that indicates that the logic monitored by the assertion checker was activated at least at a minimal level.                          |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------|
| BASIC     | Event that indicates that the logic monitored by the assertion checker assumed a state requisite for relevant assertion checking to occur. |
| CORNER    | Event that indicates that the logic monitored by the assertion checker assumed a state that represents a corner-case behavior.             |
| STATISTIC | Reserved for future use.                                                                                                                   |

## **OVL Use Model**

An Accellera Standard OVL library user specifies preferred control settings with standard global variables defined in the following:

- A Verilog file loaded in before the libraries.
- Specifies settings using the standard +define options in Verilog verification engines (via a setup file or at the command line).

## **Setting the Implementation Language**

The Accellera Standard OVL is implemented in the following HDL languages: Verilog 95, SVA 3.1a and PSL 1.1. The following global variables select the implementation language:

'OVL\_VERILOG (default) Creates assertion checkers defined in Verilog.

'OVL\_SVA Creates assertion checkers defined in System Verilog.

'OVL\_PSL Creates assertion checkers defined in PSL (Verilog flavor).

In the case a user of the library does not specify a language, by default the library is automatically set to 'OVL\_VERILOG.



#### Note

Only one library can be selected. If the user specifies both 'OVL\_VERILOG and 'OVL\_SVA (or 'OVL\_PSL), the 'OVL\_VERILOG is undefined in the header file. Editing the header file to disable this behavior will result in compile errors.

### **Instantiation in an SVA Interface Construct**

If an OVL checker is instantiated in a System Verilog interface construct, the user should define the following global variable:

'OVL\_SVA\_INTERFACE

Ensures OVL assertion checkers can be instantiated in a System Verilog interface construct. Default: not defined.

#### **Limitations for PSL**

The PSL implementation does not support modifying the *severity\_level* and *msg* parameters. These parameters are ignored and the default values are used:

severity\_level 'OVL\_ERROR "VIOLATION"

## **Generating Synthesizable Logic**

The following global variable ensures all generated OVL logic is synthesizable:

'OVL\_SYNTHESIS\_OFF Ensures OVL logic is synthesizable. Default: not defined.

## **Enabling Assertion and Coverage Logic**

The Accellera Standard OVL consists of two types of logic: assertion logic and coverage logic. These capabilities are controlled via the following standard global variables:

`OVL\_ASSERT\_ON Activates assertion logic. Default: not defined.

OVL\_COVER\_ON Activates coverage logic. Default: not defined.

If neither of these variables is defined, the assertion checkers are not activated. The instantiations of these checkers will have no influence on the verification performed.

## **Asserting, Assuming and Ignoring Properties**

The OVL checkers' assertion logic—if activated (by the 'OVL\_ASSERT\_ON global variable)—identifies a design's legal properties. Each particular checker instance can verify one or more assertion checks (depending on the checker type and the checker's configuration).

Whether all of a checker's properties are asserts (i.e., checks) or assumes (i.e., constraints) is controlled by the checker's *property\_type* parameter:

'OVL\_ASSERT (default) All the assertion checker's checks are asserts.

`OVL\_ASSUME All the assertion checker's checks are assumes.

OVL\_IGNORE All the assertion checker's checks are ignored.

A single assertion checker cannot have some checks asserts and other checks assumes. However, you often can implement this behavior by specifying two checkers.

## **Monitoring Coverage**

The 'OVL\_COVER\_ON define activates coverage logic in the checkers. This is a global switch that turns coverage monitoring on.

## **Reporting Assertion Information**

By default, (if the assertion logic is active) every assertion violation is reported and (if the coverage logic is active) every captured coverage point is reported. The user can limit this reporting and can also initiate special reporting at the start and end of simulation.

## **Limiting a Checker's Reporting**

Limits on the number of times assertion violations and captured coverage points are reported are controlled by the following global variables:

| `OVL_MAX_REPORT_ERROR           | Discontinues reporting a checker's assertion violations if the number of times the checker has reported one or more violations reaches this limit. Default: unlimited reporting. |
|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 'OVL_MAX_REPORT_COVER_<br>POINT | Discontinues reporting a checker's cover points if the number of times the checker has reported one or more cover points reaches this limit. Default: unlimited reporting.       |

These maximum limits are for the number of times a checker instance issues a message. If a checker issues multiple violation messages in a cycle, each message is counted as a single error report. Similarly, if a checker issues multiple coverage messages in a cycle, each message is counted as a single cover report.

## **Reporting Initialization Messages**

The checkers' configuration information is reported at initialization time if the following global variable is defined:

```
`OVL_INIT_MSG Reports configuration information for each checker when it is instantiated at the start of simulation. Default: no initialization messages reported.
```

For each assertion checker instance, the following message is reported:

```
OVL_NOTE: V1.7: instance_name initialized @ hierarchy Severity: severity_level, Message: msg
```

## End-of-simulation Signal to assert\_quiescent\_state Checkers

The assert\_quiescent\_state assertion checker checks that the value of a state expression equals a check value when a sample event occurs. These checkers also can perform this check at the end of simulation by setting the following global variable:

```
'OVL_END_OF_SIMULATION Performs quiescent state checking at end of simulation when the eos_signal asserts. Default: not defined.
```

## **Fatal Error Processing**

When a checker reports a runtime fatal error (*severity\_level* is 'OVL\_FATAL), simulation continues for a certain amount of time and then the simulation ends. This time limit is controlled by the following global variable:

'OVL\_RUNTIME\_AFTER\_ FATAL Number of time units from a fatal error to end of simulation. Default: 100.

## **Checking of X and Z Values**

By default, OVL assertion checker logic includes logic implementing assertion checks for X and Z bits in the values of checker ports when they are sampled. To exclude part or all of this X/Z checking logic, specify one of the following global variables:

`OVL\_IMPLICIT\_XCHECK\_ Turns off implicit X/Z checks. OFF

`OVL\_XCHECK\_OFF Turns off all X/Z checks (implicit and explicit).

## **OVL Verilog/SVA Library**

## **Library Characteristics**

The OVL library has the following characteristics:

- All Verilog assertion checkers conform to Verilog IEEE Standard 1364-1995.
- All System Verilog assertion checkers conform to Accellera SVA 3.1a.
- Header files use file extension .h.
- Verilog files with assertion module/interfaces use extension .vlib and include assertion logic files in the language specified by the user.
- Verilog files with assertion logic use file extension \_logic.v.
- System Verilog files with assertion logic use file extension \_logic.sv.
- The name of an OVL assertion checker is assert\_name, where the name is a descriptive identifier.
- Parameter settings are passed via literals to make configuration of assertion checkers consistent and simple to use by end users.
- Parameters passed to assertion checkers are checked for legal values
- Each assertion checker includes std\_ovl\_defines.h defining all global variables and std\_ovl\_task.h defining all OVL system tasks.
- Global variables are named OVL\_name.
- System tasks are named ovl\_taskname\_t.
- Assertion checkers are initialized explicitly so that they work in a deterministic way without reset.
- Assertion checkers are backward compatible in behavior with existing OVL Verilog libraries (to the extent it is possible).

## **Library Layout**

The Accellera OVL standard library has the following structure:

| \$STD_OVL_DIR              | Installation directory of Accellera OVL library.                   |
|----------------------------|--------------------------------------------------------------------|
| \$STD_OVL_DIR/vlog95       | Directory with assertion logic described in Verilog 95.            |
| \$STD_OVL_DIR/sva31a       | Directory with assertion logic described in SVA 3.1a.              |
| \$STD_OVL_DIR/psl11        | Directory with assertion logic described in PSL 1.1.               |
| \$STD_OVL_DIR/psl11/vunits | Directory with PSL1.1 vunits for binding with the assertion logic. |

#### For example:

```
shell prompt> ls -l $STD_OVL_DIR
std ovl/assert always.vlib
std_ovl/assert_always_on_edge.vlib
std_ovl/std_ovl_defines.h
std_ovl/std_ovl_task.h
std ovl/psl11:
std_ovl/psl11/assert_always_logic.vlib
std_ovl/psl11/assert_always_on_edge_logic.vlib
std_ovl/psl11/vunits:
std_ovl/psl11/vunits/assert_always.psl
std_ovl/psl11/vunits/assert_always_on_edge.psl
std_ovl/sva31a:
std_ovl/sva31a/assert_always_logic.vlib
std_ovl/sva31a/assert_always_on_edge_logic.vlib
std ovl/vloq95:
std_ovl/vlog95/assert_always_logic.v
std_ovl/vlog95/assert_always_on_edge_logic.v
```

## **Examples**

#### **Header File**

Figure 2-1. \$STD\_OVL\_DIR/std\_ovl\_defines.h

```
// Accellera Standard V1.7 Open Verification Library (OVL).
// Accellera Copyright (c) 2005-2006. All rights reserved.
`ifdef OVL_STD_DEFINES_H
// do nothing
`else
`define OVL_STD_DEFINES_H
`define OVL_VERSION "V1.7"
`ifdef OVL_ASSERT_ON
  `ifdef OVL_PSL
     `ifdef OVL_VERILOG
        `undef OVL_PSL
     `endif
     `ifdef OVL_SVA
         ifdef OVL_PSL
          `undef OVL_PSL
        `endif
     `endif
  `else
    `ifdef OVL_VERILOG
    `else
      `define OVL_VERILOG
    `endif
    `ifdef OVL_SVA
       `undef OVL VERILOG
    `endif
  `endif
`endif
`ifdef OVL_COVER_ON
`ifdef OVL_PSL
     `ifdef OVL VERILOG
        `undef OVL PSL
     `endif
     `ifdef OVL_SVA
        `ifdef OVL_PSL
          `undef OVL_PSL
        `endif
     `endif
  `else
    `ifdef OVL_VERILOG
    `else
      `define OVL_VERILOG
    `endif
    `ifdef OVL_SVA
       `undef OVL_VERILOG
    `endif
  `endif
`endif
```

```
`ifdef OVL_ASSERT_ON
  `ifdef OVL SHARED CODE
    `define OVL_SHARED_CODE
  `endif
`else
  `ifdef OVL_COVER_ON
    `ifdef OVL_SHARED_CODE
    `else
      `define OVL_SHARED_CODE
    `endif
  `endif
`endif
// specifying interface for System Verilog
`ifdef OVL SVA INTERFACE
  `define module interface
  `define endmodule endinterface
`else
  `define module module
  `define endmodule endmodule
`endif
// Selecting global reset or local reset for the checker reset signal
`ifdef OVL_GLOBAL_RESET
  `define OVL_RESET_SIGNAL `OVL_GLOBAL_RESET
  `define OVL_RESET_SIGNAL reset_n
`endif
// active edges
`define OVL_NOEDGE 0
`define OVL_POSEDGE 1
`define OVL_NEGEDGE 2
`define OVL ANYEDGE 3
// severity levels
`define OVL_FATAL
`define OVL ERROR
                    1
`define OVL_WARNING 2
`define OVL_INFO
// coverage levels
`define OVL_COVER_NONE
`define OVL_COVER_SANITY
`define OVL_COVER_BASIC
`define OVL_COVER_CORNER
`define OVL COVER STATISTIC 8
`define OVL_COVER_ALL
// default coverage level
`define OVL_COVER_DEFAULT `OVL_COVER_BASIC
```

```
// property type
`define OVL_ASSERT 0
`define OVL_ASSUME 1
`define OVL IGNORE 2
// necessary condition
`define OVL_TRIGGER_ON_MOST_PIPE
`define OVL_TRIGGER_ON_FIRST_PIPE
`define OVL TRIGGER ON FIRST NOPIPE 2
// action on new start
`define OVL_IGNORE_NEW_START
`define OVL_RESET_ON_NEW_START 1
`define OVL ERROR ON NEW START 2
// inactive levels
`define OVL_ALL_ZEROS 0
`define OVL_ALL_ONES 1
`define OVL_ONE_COLD 2
// ovl runtime after fatal error
'define OVL_RUNTIME_AFTER_FATAL 100
`endif // OVL STD DEFINES H
```

#### **Assertion Checker Interface Files**

#### Figure 2-2. \$STD\_OVL\_DIR/assert\_implication.vlib

```
// Accellera Standard V1.7 Open Verification Library (OVL).
// Accellera Copyright (c) 2005-2006. All rights reserved.
`include "std_ovl_defines.h"
`module assert_implication (clk, reset_n, antecedent_expr,
           consequent_expr);
 input clk, reset_n, antecedent_expr, consequent_expr;
 parameter severity_level = `OVL_ERROR;
 parameter property_type = `OVL_ASSERT;
 parameter msg = "VIOLATION";
 parameter coverage_level = `OVL_COVER_DEFAULT;
`ifdef OVL_COVER_ON
 parameter OVL_COVER_SANITY_ON = (coverage_level & `OVL_COVER_SANITY);
 parameter OVL_COVER_BASIC_ON = (coverage_level & `OVL_COVER_BASIC);
 parameter OVL_COVER_CORNER_ON = (coverage_level & `OVL_COVER_CORNER);
 parameter OVL_COVER_STATISTIC_ON = (coverage_level &
               `OVL COVER STATISTIC);
`endif
`ifdef OVL VERILOG
  `include "./vlog95/assert implication logic.v"
`endif
```

```
`ifdef OVL_SVA
   `include "./sva31a/assert_implication_logic.sv"
`endif
`ifdef OVL_PSL
   `include "./psl11/assert_implication_psl_logic.v"
`else
   `endmodule
`endif
```

## **Assertion Checker Logic Files (Verilog 95)**

#### Figure 2-3. \$STD\_OVL\_DIR/vlog95/assert\_implication\_logic.v

```
// Accellera Standard V1.7 Open Verification Library (OVL).
// Accellera Copyright (c) 2005-2006. All rights reserved.
 parameter assert_name = "ASSERT_IMPLICATION";
  `include "std ovl task.h"
`ifdef OVL_XCHECK_OFF
  //Do nothing
`else
  `ifdef OVL IMPLICIT XCHECK OFF
   //Do nothing
  `else
 wire valid_antecedent_expr;
 wire valid consequent expr;
 assign valid antecedent expr = ~(antecedent expr ^ antecedent expr);
 assign valid consequent expr = ~(consequent expr ^ consequent expr);
 `endif // OVL_IMPLICIT_XCHECK_OFF
`endif // OVL_XCHECK_OFF
`ifdef OVL INIT MSG
    initial
      ovl init msq t; // Call the User Defined Init Message Routine
`endif //OVL_INIT_MSG
`ifdef OVL ASSERT ON
 always @(posedge clk) begin
    if (`OVL RESET SIGNAL != 1'b0) begin
      if (antecedent expr == 1'b1 && consequent expr == 1'b0) begin
        ovl_error_t("Antecedent does not have consequent");
      end
   end
 end
`endif // OVL ASSERT ON
`ifdef OVL_XCHECK_OFF
  //Do nothing
`else
  `ifdef OVL_IMPLICIT_XCHECK_OFF
   //Do nothing
 `else
 `ifdef OVL_ASSERT_ON
```

```
always @(posedge clk)
   begin
     if (`OVL_RESET_SIGNAL != 1'b0)
       begin
          if (valid_antecedent_expr == 1'b1)
              // Do nothing
            end
          else
            ovl_error_t("antecedent_expr contains X or Z");
          if (antecedent expr == 1'b1)
           begin
              if (valid_consequent_expr == 1'b1)
                begin
                  // Do nothing
                end
              else
                ovl_error_t("consequent_expr contains X or Z");
            end
       end
   end
 `endif // OVL_ASSERT_ON
 `endif // OVL_IMPLICIT_XCHECK_OFF
`endif // OVL_XCHECK_OFF
`ifdef OVL_COVER_ON
 always @ (posedge clk) begin
   if (coverage_level != `OVL_COVER_NONE) begin
    if ((OVL COVER BASIC ON) && (`OVL RESET SIGNAL != 1'b0)) begin
     //basic coverage
     if (antecedent_expr == 1'b1) begin
      ovl_cover_t("antecedent covered");
     end
    end //basic coverage
   end //OVL COVER NONE
 end //always
`endif //OVL_COVER_ON
```

## **Assertion Checker Logic Files (System Verilog 3.1a)**

#### Figure 2-4. \$STD\_OVL\_DIR/sva31a/assert\_implication\_logic.sv

```
// Accellera Standard V1.7 Open Verification Library (OVL).
// Accellera Copyright (c) 2005-2006. All rights reserved.

parameter assert_name = "ASSERT_IMPLICATION";
   include "std_ovl_task.h"

ifdef OVL_INIT_MSG
   initial
    ovl_init_msg_t; // Call the User Defined Init Message Routine
endif //OVL_INIT_MSG
```

```
property ASSERT_IMPLICATION_P;
 @(posedge clk)
 disable iff (`OVL_RESET_SIGNAL != 1'b1)
 antecedent_expr |-> consequent_expr;
 endproperty
`ifdef OVL XCHECK OFF
 //Do nothing
`else
  `ifdef OVL_IMPLICIT_XCHECK_OFF
   //Do nothing
  `else
 property ASSERT_IMPLICATION_XZ_ON_ANT_EXP_P;
 @ (posedge clk)
 disable iff (`OVL_RESET_SIGNAL != 1'b1)
 (!($isunknown(antecedent_expr)));
 endproperty
 property ASSERT_IMPLICATION_XZ_ON_CON_EXP_P;
 @ (posedge clk)
 disable iff (`OVL_RESET_SIGNAL != 1'b1)
 antecedent_expr |-> (!($isunknown(consequent_expr)));
 endproperty
  `endif //OVL IMPLICIT XCHECK OFF
`endif //OVL XCHECK OFF
`ifdef OVL ASSERT ON
 generate
   case (property_type)
      `OVL_ASSERT : begin : ovl_assert
       A_ASSERT_IMPLICATION_P: assert property (ASSERT_IMPLICATION_P)
            else ovl_error_t("Antecedent does not have consequent");
`ifdef OVL_XCHECK_OFF
 //Do nothing
else
  `ifdef OVL_IMPLICIT_XCHECK_OFF
   //Do nothing
  `else
       A_ASSERT_IMPLICATION_XZ_ON_ANT_EXP_P:
       assert property (ASSERT IMPLICATION XZ ON ANT EXP P)
        else ovl error t("antecedent expr contains X or Z");
       A_ASSERT_IMPLICATION_XZ_ON_CON_EXP_P:
       assert property (ASSERT_IMPLICATION_XZ_ON_CON_EXP_P)
       else ovl_error_t("consequent_expr contains X or Z");
  `endif //OVL_IMPLICIT_XCHECK_OFF
`endif //OVL XCHECK OFF
      `OVL_ASSUME : begin : ovl_assume
       M_ASSERT_IMPLICATION_P: assume property (ASSERT_IMPLICATION_P);
```

```
`ifdef OVL XCHECK OFF
 //Do nothing
`else
  `ifdef OVL_IMPLICIT_XCHECK_OFF
   //Do nothing
  `else
       M_ASSERT_IMPLICATION_XZ_ON_ANT_EXP_P:
       assume property (ASSERT_IMPLICATION_XZ_ON_ANT_EXP_P);
       M_ASSERT_IMPLICATION_XZ_ON_CON_EXP_P:
       assume property (ASSERT_IMPLICATION_XZ_ON_CON_EXP_P);
  `endif //OVL_IMPLICIT_XCHECK_OFF
`endif //OVL_XCHECK_OFF
     end
      `OVL_IGNORE : begin : ovl_ignore
       // do nothing
     end
     default
                 : initial ovl_error_t("");
   endcase
 endgenerate
`endif // OVL_ASSERT_ON
`ifdef OVL_COVER_ON
 generate
   if (coverage_level != `OVL_COVER_NONE) begin
    if (OVL_COVER_BASIC_ON) begin //basic coverage
     cover antecedent:
     cover property (@(posedge clk) ( (`OVL_RESET_SIGNAL != 1'b0) &&
                     antecedent_expr) )
                     ovl_cover_t("antecedent covered");
    end
   end
 endgenerate
`endif // OVL_COVER_ON
```

## **Assertion Checker Logic Files (PSL 1.1)**

#### Figure 2-5. \$STD\_OVL\_DIR/psl11/assert\_implication\_psl\_logic.v

```
// Accellera Standard V1.7 Open Verification Library (OVL).
// Accellera Copyright (c) 2005-2006. All rights reserved.
//This file is included in assert_implication.vlib
`include "std ovl task.h"
 parameter assert_name = "ASSERT_IMPLICATION";
 `ifdef OVL INIT MSG
  initial
   ovl_init_msg_t; // Call the User Defined Init Message Routine
`endif
`ifdef OVL_ASSERT_ON
wire xzcheck enable;
`ifdef OVL_XCHECK_OFF
 assign xzcheck enable = 1'b0;
`else
  `ifdef OVL_IMPLICIT_XCHECK_OFF
   assign xzcheck enable = 1'b0;
  `else
   assign xzcheck_enable = 1'b1;
  `endif //OVL IMPLICIT XCHECK OFF
`endif //OVL_XCHECK_OFF
generate
  case (property_type)
     `OVL_ASSERT: begin: assert_checks
                   assert implication assert
                   assert_implication_assert (
                       .clk(clk),
                       .reset n(`OVL RESET SIGNAL),
                       .antecedent_expr(antecedent_expr),
                       .consequent_expr(consequent_expr),
                       .xzcheck enable(xzcheck enable));
                  end
     `OVL_ASSUME: begin: assume_checks
                   assert implication assume
                   assert_implication_assume (
                       .clk(clk),
                       .reset_n(`OVL_RESET_SIGNAL),
                       .antecedent_expr(antecedent_expr),
                       .consequent_expr(consequent_expr),
                       .xzcheck enable(xzcheck enable));
                  end
     `OVL_IGNORE: begin: ovl_ignore
                    //do nothing
                  end
     default: initial ovl_error_t("");
  endcase
endgenerate
`endif
```

```
`ifdef OVL COVER ON
 generate
  if (coverage_level != `OVL_COVER_NONE)
   begin: cover_checks
          assert_implication_cover #(
                       .OVL COVER BASIC ON(OVL COVER BASIC ON))
          assert implication cover (
                       .clk(clk),
                       .reset_n(`OVL_RESET_SIGNAL),
                       .antecedent_expr(antecedent_expr));
   end
 endgenerate
`endif
`endmodule //Required to pair up with already used "`module" in file
assert_implication.vlib
//Module to be replicated for assert checks
//This module is bound to a PSL vunits with assert checks
module assert_implication_assert (clk, reset_n, antecedent_expr,
consequent_expr, xzcheck_enable);
       input clk, reset_n, antecedent_expr, consequent_expr,
xzcheck enable;
endmodule
//Module to be replicated for assume checks
//This module is bound to a PSL vunits with assume checks
module assert_implication_assume (clk, reset_n, antecedent_expr,
consequent_expr, xzcheck_enable);
       input clk, reset n, antecedent expr, consequent expr,
xzcheck enable;
endmodule
//Module to be replicated for cover properties
//This module is bound to a PSL vunit with cover properties
module assert implication cover (clk, reset n, antecedent expr);
       parameter OVL_COVER_BASIC_ON = 1;
       input clk, reset_n, antecedent_expr;
endmodule
```

## **Assertion Checker vunit Files (PSL 1.1)**

#### Figure 2-6. \$STD\_OVL\_DIR/psl11/vunits/assert\_implication.psl

```
// Accellera Standard V1.7 Open Verification Library (OVL).
// Accellera Copyright (c) 2005-2006. All rights reserved.
vunit assert_implication_assert_vunit (assert_implication_assert)
  default clock = (posedge clk);
  property ASSERT_IMPLICATION_P = always (
           reset_n && antecedent_expr -> consequent_expr);
  //Properties for X/Z checking
  property ASSERT_IMPLICATION_XZ_ON_ANT_EXP_P =
           always( xzcheck enable -> !isunknown(antecedent expr)
               abort(!reset_n) );
  property ASSERT_IMPLICATION_XZ_ON_CON_EXP_P =
           always( xzcheck enable && antecedent expr ->
               !isunknown(consequent_expr)
                   abort(!reset_n) );
  A ASSERT IMPLICATION P:
  assert ASSERT_IMPLICATION_P
  report "VIOLATION: ASSERT_IMPLICATION Checker Fires : Antecedent does
               not have consequent";
  A_ASSERT_IMPLICATION_XZ_ON_ANT_EXP_P:
  assert ASSERT_IMPLICATION_XZ_ON_ANT_EXP_P
  report "VIOLATION: ASSERT_IMPLICATION Checker Fires: antecedent_expr
               contains X or Z";
  A ASSERT_IMPLICATION_XZ_ON_CON_EXP_P:
  assert ASSERT IMPLICATION XZ ON CON EXP P
  report "VIOLATION: ASSERT_IMPLICATION Checker Fires: consequent_expr
               contains X or Z";
vunit assert_implication_assume_vunit (assert_implication_assume)
  default clock = (posedge clk);
  property ASSERT_IMPLICATION_P = always (
           reset_n && antecedent_expr -> consequent_expr);
  //Properties for X/Z checking
  property ASSERT IMPLICATION XZ ON ANT EXP P =
           always( xzcheck_enable -> !isunknown(antecedent_expr)
               abort(!reset_n) );
  property ASSERT_IMPLICATION_XZ_ON_CON_EXP_P =
           always( xzcheck_enable && antecedent_expr ->
               !isunknown(consequent_expr)
                   abort(!reset n) );
  M_ASSERT_IMPLICATION_P:
  assume ASSERT_IMPLICATION_P;
  M_ASSERT_IMPLICATION_XZ_ON_ANT_EXP_P:
  assume ASSERT_IMPLICATION_XZ_ON_ANT_EXP_P;
  M_ASSERT_IMPLICATION_XZ_ON_CON_EXP_P:
  assume ASSERT IMPLICATION XZ ON CON EXP P;
}
```

```
vunit assert_implication_cover_vunit (assert_implication_cover)
{
  default clock = (posedge clk);
  cover_antecedent:
  cover {OVL_COVER_CORNER_ON && reset_n && antecedent_expr}
  report "COVERAGE REPORT: ASSERT_IMPLICATION Checker: antecedent
covered";
}
```

# **Chapter 3 OVL Checker Data Sheets**

Each OVL assertion checker type has a data sheet that provides the specification for checkers of that type. This chapter lists the checker data sheets in alphabetical order by checker type. Data sheets contain the following information:

#### • Syntax

Syntax statement for specifying a checker of the type, with:

- Parameters parameters that configure the checker.
- Ports checker ports.

#### • Description

Description of the functionality and usage of checkers of the type, with:

- Assertion Checks violation types (or messages) with descriptions of failures.
- Cover Points cover messages with descriptions.
- Errors\* possible errors that are not assertion failures.

#### • Notes\*

Notes describing any special features or requirements.

#### • See also

List of other similar checker types.

#### Examples

Examples of directives and checker applications.

<sup>\*</sup> not applicable to all checker types.

## assert\_always

Ensures that the value of a specified expression is TRUE.



## **Syntax**

```
assert_always
    [#(severity_level, property_type, msg, coverage_level)]
    instance_name (clk, reset_n, test_expr);
```

#### **Parameters**

| severity_level | Severity of the failure. Default: 'OVL_ERROR.                     |
|----------------|-------------------------------------------------------------------|
| property_type  | Property type. Default: 'OVL_ASSERT.                              |
| msg            | Error message printed when assertion fails. Default: "VIOLATION". |
| coverage_level | Coverage level. Default: 'OVL_COVER_ALL.                          |

#### **Ports**

| clk       | Clock event for the assertion. The checker samples on the rising edge of the clock. |
|-----------|-------------------------------------------------------------------------------------|
| reset_n   | Active low synchronous reset signal indicating completed initialization.            |
| test_expr | Expression that should evaluate to TRUE on the rising clock edge.                   |

## **Description**

The assert\_always assertion checker checks the single-bit expression *test\_expr* at each rising edge of *clk* to verify the expression evaluates to TRUE.

#### **Assertion Checks**

ASSERT\_ALWAYS Expression did not evaluate to TRUE.

#### Implicit X/Z Checks

```
 \begin{array}{ll} \text{test\_expr contains X} & \text{ Expression value was $X$ or $Z$.} \\ \text{or $Z$} \end{array}
```

#### **Cover Points**

none

#### See also

```
assert_always_on_edge assert_never assert_implication assert_proposition
```

## **Example**

```
assert_always #(
   'OVL ERROR,
                                                       // severity_level
   'OVL_ASSERT,
                                                       // property_type
   "Error: reg_a < reg_b is not TRUE",
                                                       // msg
   'OVL_COVER_ALL)
                                                       // coverage_level
   reg_a_lt_reg_b (
      clk,
                                                       // clock
                                                       // reset
// test_expr
       reset_n,
       reg_a < reg_b );</pre>
Ensures that (reg_a < reg_b) is TRUE at each rising edge of clk.
                    reset_n
               reg_a < reg_b
```

ASSERT\_ALWAYS Error: reg\_a < reg\_b is not TRUE

# assert\_always\_on\_edge

Ensures that the value of a specified expression is TRUE when a sampling event undergoes a specified transition.



Parameters: severity\_level edge\_type property\_type msg coverage\_level **Class:** 2-cycle assertion

## **Syntax**

```
assert_always_on_edge
    [#(severity_level, edge_type, property_type, msg, coverage_level)]
    instance_name (clk, reset_n, sampling_event, test_expr);
```

#### **Parameters**

| severity_level | Severity of the failure. Default: 'OVL_ERROR.                                                                      |
|----------------|--------------------------------------------------------------------------------------------------------------------|
| edge_type      | Transition type for sampling event: 'OVL_NOEDGE, 'OVL_POSEDGE, 'OVL_NEGEDGE or 'OVL_ANYEDGE. Default: 'OVL_NOEDGE. |
| property_type  | Property type. Default: 'OVL_ASSERT.                                                                               |
| msg            | Error message printed when assertion fails. Default: "VIOLATION".                                                  |
| coverage_level | Coverage level. Default: 'OVL_COVER_ALL.                                                                           |

#### **Ports**

| clk            | Clock event for the assertion. The checker samples on the rising edge of the clock.                    |
|----------------|--------------------------------------------------------------------------------------------------------|
| reset_n        | Active low synchronous reset signal indicating completed initialization.                               |
| sampling_event | Expression that (along with <i>edge_type</i> ) identifies when to evaluate and test <i>test_expr</i> . |
| test_expr      | Expression that should evaluate to TRUE on the rising clock edge.                                      |

## **Description**

The assert\_always\_on\_edge assertion checker checks the single-bit expression *sampling\_event* for a particular type of transition. If the specified transition of the sampling event occurs, the single-bit expression *test\_expr* is evaluated at the rising edge of *clk* to verify the expression does not evaluate to FALSE.

The *edge\_type* parameter determines which type of transition of *sampling\_event* initiates the check:

- 'OVL\_POSEDGE performs the check if *sampling\_event* transitions from FALSE to TRUE.
- 'OVL\_NEGEDGE performs the check if *sampling\_event* transitions from TRUE to FALSE.
- 'OVL\_ANYEDGE performs the check if *sampling\_event* transitions from TRUE to FALSE or from FALSE to TRUE.
- 'OVL\_NOEDGE always initiates the check. This is the default value of *edge\_type*. In this case, *sampling\_event* is never sampled and the checker has the same functionality as assert\_always.

The checker is a variant of assert\_always, with the added capability of qualifying the assertion with a sampling event transition. This checker is useful when events are identified by their transition in addition to their logical state.

#### **Assertion Checks**

ASSERT\_ALWAYS\_ON\_EDGE Expression evaluated to FALSE when the sampling event transitioned as specified by *edge\_type*.

#### Implicit X/Z Checks

 $\begin{array}{ll} \text{test\_expr contains } X & \text{Expression value was } X \text{ or } Z. \\ \text{or } Z & \\ \text{sampling\_event} & \text{Sampling event value was } X \text{ or } Z. \\ \text{contains } X \text{ or } Z & \\ \end{array}$ 

#### **Cover Points**

none

#### See also

assert\_always assert\_never assert\_implication assert\_proposition

# **Examples**

```
assert_always_on_edge #(
   'OVL ERROR,
                                                   // severity_level
   'OVL_POSEDGE,
                                                   // edge_type
   'OVL ASSERT,
                                                   // property_type
   "Error: new reg when FSM not ready",
                                                   // msq
   'OVL_COVER_ALL)
                                                   // coverage_level
   request_when_FSM_idle (
      clk,
                                                   // clock
      reset_n,
                                                   // reset
      req,
                                                   // sampling event
      state == 'IDLE);
                                                   // test_expr
```

Ensures that (state == 'IDLE) is TRUE at each rising edge of clk when req transitions from FALSE to TRUE.



ASSERT\_ALWAYS\_ON\_EDGE Error: new req when FSM not ready

```
assert_always_on_edge #(
   'OVL_ERROR,
                                                   // severity_level
   'OVL_ANYEDGE,
                                                   // edge_type
   'OVL ASSERT,
                                                  // property_type
   "Error: req transition when FSM not idle",
                                                  // msg
   'OVL_COVER_ALL)
                                                   // coverage_level
   req_transition_when_FSM_idle (
      clk,
                                                   // clock
      reset_n,
                                                   // reset
                                                   // sampling_event
      req,
      state == 'IDLE);
                                                   // test_expr
```

Ensures that (state == 'IDLE) is TRUE at each rising edge of clk when req transitions from TRUE to FALSE or from FALSE to TRUE.



ASSERT\_ALWAYS\_ON\_EDGE Error: req transition when FSM not idle

```
assert_always_on_edge #(
                                                       // severity_level
// edge_type
   'OVL_ERROR,
   'OVL_NOEDGE,
   'OVL_ASSERT,
                                                       // property_type
                                                       // msg
   "Error: req when FSM not idle",
                                                       // coverage_level
   'OVL_COVER_ALL)
   req_when_FSM_idle (
       clk,
                                                       // clock
      reset_n,
                                                       // reset
       1'b0,
                                                       // sampling_event
       !req | | (state == `IDLE) );
                                                       // test_expr
Ensures that (!req || (state == 'IDLE)) is TRUE at each rising edge of clk.
                    clk
                 reset_n
                    req
                   state
                          'IDLĖ
                                    'WR
                           ASSERT_ALWAYS_ON_EDGE Error: req when FSM not idle
```

# assert\_change

Ensures that the value of a specified expression changes within a specified number of cycles after a start event initiates checking.



### Parameters: severity\_level width num\_cks action\_on\_new\_start property\_type msg

coverage\_level

#### Class:

*n*-cycle assertion

# **Syntax**

```
assert_change
   [#(severity_level, width, num_cks, action_on_new_start,
    property_type, msg, coverage_level)]
   instance_name (clk, reset_n, start_event, test_expr);
```

#### **Parameters**

| severity_level      | Severity of the failure. Default: 'OVL_ERROR.                                                                                                                                                                                                                               |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| width               | Width of the <i>test_expr</i> argument. Default: 1.                                                                                                                                                                                                                         |
| num_cks             | Number of cycles to check for a change in the value of <i>test_expr</i> . Default: 1.                                                                                                                                                                                       |
| action_on_new_start | Method for handling a new start event that occurs before<br>test_expr changes value or num_cks clock cycles transpire<br>without a change. Values are: 'OVL_IGNORE_NEW_START,<br>'OVL_RESET_ON_NEW_START and<br>'OVL_ERROR_ON_NEW_START. Default:<br>'OVL_IGNORE_NEW_START. |
| property_type       | Property type. Default: 'OVL_ASSERT.                                                                                                                                                                                                                                        |
| msg                 | Error message printed when assertion fails. Default: "VIOLATION".                                                                                                                                                                                                           |
| coverage_level      | Coverage level. Default: 'OVL_COVER_ALL.                                                                                                                                                                                                                                    |

### **Ports**

Clock event for the assertion. The checker samples on the rising edge of the clock.

reset\_n

Active low synchronous reset signal indicating completed initialization.

start\_event Expression that (along with action\_on\_new\_start) identifies

when to start checking test\_expr.

test\_expr[width-1:0] Expression that should change value within num\_cks cycles from

the start event unless the check is interrupted by a valid new start

event.

# **Description**

The assert\_change assertion checker checks the expression *start\_event* at each rising edge of *clk* to determine if it should check for a change in the value of *test\_expr*. If *start\_event* is sampled TRUE, the checker evaluates *test\_expr* and re-evaluates *test\_expr* at each of the subsequent *num\_cks* rising edges of *clk*. If the value of *test\_expr* has not changed from its start value by the last of the *num\_cks* cycles, the assertion fails.

The method used to determine how to handle a new start event, when the checker is in the state of checking for a change in *test\_expr*, is controlled by the *action\_on\_new\_start* parameter. The checker has the following actions:

• 'OVL\_IGNORE\_NEW\_START

The checker does not sample *start\_event* for the next *num\_cks* cycles after a start event.

'OVL\_RESET\_ON\_NEW\_START

The checker samples *start\_event* every cycle. If a check is pending and the value of *start\_event* is TRUE, the checker terminates the check and initiates a new check with the current value of *test\_expr* (even on the last cycle of a check).

• 'OVL ERROR ON NEW START

The checker samples *start\_event* every cycle. If a check is pending and the value of *start\_event* is TRUE, the assertion fails with an illegal start event violation. In this case, the checker does not initiate a new check and does not terminate a pending check.

The checker is useful for ensuring proper changes in structures after various events, such as verifying synchronization circuits respond after initial stimuli. For example, it can be used to check the protocol that an "acknowledge" occurs within a certain number of cycles after a "request". It also can be used to check that a finite-state machine changes state after an initial stimulus.

#### **Assertion Checks**

ASSERT CHANGE

The *test\_expr* expression did not change value for *num\_cks* cycles after *start\_event* was sampled TRUE.

illegal start event The action\_on\_new\_start parameter is set to

'OVL\_ERROR\_ON\_NEW\_START and *start\_event* expression evaluated to TRUE while the checker was in the state of checking for a change in the value of *test\_expr*.

### Implicit X/Z Checks

```
\begin{array}{ll} \text{test\_expr contains X} & \text{Expression value contained X or Z bits.} \\ \text{or Z} & \text{start\_event contains X} & \text{Start event value was X or Z.} \\ \text{or Z} & \end{array}
```

### **Cover Points**

| cover_window_open   | BASIC — A change check was initiated.                                                                                                                                                                   |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| cover_window_close  | BASIC — A change check lasted the full <i>num_cks</i> cycles. If no assertion failure occurred, the value of <i>test_expr</i> changed in the last cycle.                                                |
| cover_window_resets | CORNER — The <i>action_on_new_start</i> parameter is 'OVL_RESET_ON_NEW_START, and <i>start_event</i> was sampled TRUE while the checker was monitoring <i>test_expr</i> , but it had not changed value. |

### See also

```
assert_time assert_win_unchange assert_win_change assert_win_change
```

# **Examples**

```
assert_change #(
   'OVL_ERROR,
                                                     // severity_level
                                                    // width
   1,
                                                    // num_cks
   3,
   'OVL_IGNORE_NEW_START,
                                                    // action_on_new_start
   'OVL_ASSERT,
                                                    // property_type
   "Error: invalid synchronization",
                                                    // msg
   'OVL_COVER_ALL)
                                                     // coverage_level
   valid_sync_out (
                                                    // clock
// reset
// start_event
      clk,
      reset_n,
      sync == 1,
                                                     // test_expr
      out );
```

Ensures that out changes within 3 cycles after sync asserts. New starts are ignored.



```
assert_change #(
   'OVL_ERROR,
                                                    // severity_level
                                                    // width
   1,
   3,
                                                    // num_cks
   'OVL_RESET_ON_NEW_START,
                                                    // action_on_new_start
   'OVL ASSERT,
                                                    // property_type
   "Error: invalid synchronization",
                                                    // msq
   'OVL_COVER_ALL)
                                                    // coverage_level
   valid_sync_out (
                                                    // clock
      clk,
                                                    // reset
// start_event
      reset n,
      sync == 1,
      out );
                                                    // test_expr
```

Ensures that out changes within 3 cycles after sync asserts. A new start terminates the pending check and initiates a new check.



```
assert_change #(
   'OVL ERROR,
                                                      // severity_level
                                                      // width
// num_cks
// action_on_new_start
   1,
   3,
   'OVL_ERROR_ON_NEW_START,
                                                      // property_type
   'OVL_ASSERT,
   "Error: invalid synchronization",
                                                      // msq
   'OVL_COVER_ALL)
                                                      // coverage_level
   valid_sync_out (
                                                      // clock
      clk.
      reset_n,
                                                      // reset
                                                      // start_event
      sync == 1,
      out );
                                                      // test_expr
```

Ensures that out changes within 3 cycles after sync asserts. A new start reports an illegal start event violation (without initiating a new check) but any pending check is retained (even on the last check cycle).



# assert\_cycle\_sequence

Ensures that if a specified necessary condition occurs, it is followed by a specified sequence of events.



Parameters: Class:

severity\_level n-cycle assertion

num\_cks

necessary\_condition

property\_type

msg

coverage\_level

# **Syntax**

```
assert_cycle_sequence
    [#(severity_level, num_cks, necessary_condition, property_type,
    msg, coverage_level)]
    instance name (clk, reset n, event sequence);
```

#### **Parameters**

severity\_level Severity of the failure. Default: 'OVL\_ERROR. Width of the *event\_sequence* argument. This parameter must not num cks be less than 2. Default: 2. necessary\_condition Method for determining the necessary condition that initiates the sequence check and whether or not to pipeline checking. Values are: 'OVL TRIGGER ON MOST PIPE, 'OVL\_TRIGGER\_ON\_FIRST\_PIPE and 'OVL\_TRIGGER\_ON\_FIRST\_NOPIPE. Default: 'OVL TRIGGER ON MOST PIPE. Property type. Default: 'OVL\_ASSERT. property\_type msg Error message printed when assertion fails. Default: "VIOLATION". Coverage level. Default: 'OVL\_COVER\_ALL. coverage\_level

#### **Ports**

Clock event for the assertion. The checker samples on the rising edge of the clock.

reset\_n

Active low synchronous reset signal indicating completed initialization.

event\_sequence
[num\_cks-1:0]

Expression that is a concatenation where each bit represents an event.

# **Description**

The assert\_cycle\_sequence assertion checker checks the expression *event\_sequence* at the rising edges of *clk* to identify whether or not the bits in *event\_sequence* assert sequentially on successive rising edges of *clk*. For example, the following series of 4-bit values (where *b* is any bit value) is a valid sequence:

```
1bbb -> b1bb -> bb1b -> bbb1
```

This series corresponds to the following series of events on successive rising edges of *clk*:

```
cycle 1 event_sequence[3] == 1

cycle 2 event_sequence[2] == 1

cycle 3 event_sequence[1] == 1

cycle 4 event_sequence[0] == 1
```

The checker also has the ability to pipeline its analysis. Here, one or more new sequences can be initiated and recognized while a sequence is in progress. For example, the following series of 4-bit values (where *b* is any bit value) constitutes two overlapping valid sequences:

```
1bbb -> b1bb -> 1b1b -> b1b1 -> bb1b -> bbb1
```

This series corresponds to the following sequences of events on successive rising edges of clk:

```
cycle 1 event_sequence[3] == 1

cycle 2 event_sequence[2] == 1

cycle 3 event_sequence[1] == 1 event_sequence[3] == 1

cycle 4 event_sequence[0] == 1 event_sequence[2] == 1

cycle 5 event_sequence[1] == 1

cycle 6 event_sequence[0] == 1
```

When the checker determines that a specified necessary condition has occurred, it subsequently verifies that a specified event or event sequence occurs and if not, the assertion fails.

The method used to determine what constitutes the necessary condition and the resulting trigger event or event sequence is controlled by the *necessary\_condition* parameter. The checker has the following actions:

#### 'OVL\_TRIGGER\_ON\_MOST\_PIPE

The necessary condition is that the bits:

```
event sequence [num cks -1], . . . , event sequence [1]
```

are sampled equal to 1 sequentially on successive rising edges of *clk*. When this condition occurs, the checker verifies that the value of *event\_sequence*[0] is 1 at the next rising edge of *clk*. If not, the assertion fails.

The checking is pipelined, which means that if <code>event\_sequence[num\_cks-1]</code> is sampled equal to 1 while a sequence (including <code>event\_sequence[0]</code>) is in progress and subsequently the necessary condition is satisfied, the check of <code>event\_sequence[0]</code> is performed (unless the first sequence resulted in a fatal assertion violation).

### • 'OVL\_TRIGGER\_ON\_FIRST\_PIPE

The necessary condition is that the *event\_sequence* [num\_cks -1] bit is sampled equal to 1 on a rising edge of clk. When this condition occurs, the checker verifies that the bits:

```
event_sequence [num_cks -2], . . . ,event_sequence [0]
```

are sampled equal to 1 sequentially on successive rising edges of *clk*. If not, the assertion fails.

The checking is pipelined, which means that if *event\_sequence*[num\_cks -1] is sampled equal to 1 while a check is in progress, an additional check is initiated.

### 'OVL\_TRIGGER\_ON\_FIRST\_NOPIPE

The necessary condition is that the *event\_sequence* [num\_cks -1] bit is sampled equal to 1 on a rising edge of clk. When this condition occurs, the checker verifies that the bits:

```
event_sequence [num_cks -2], . . . ,event_sequence [0]
```

are sampled equal to 1 sequentially on successive rising edges of *clk*. If not, the assertion fails

The checking is not pipelined, which means that if *event\_sequence*[num\_cks -1] is sampled equal to 1 while a check is in progress, it is ignored, even if the check is verifying the last bit of the sequence (*event\_sequence* [0]).

#### **Assertion Checks**

ASSERT\_CYCLE\_SEQUENCE The necessary condition occurred, but it was not followed by the event or event sequence.

illegal num\_cks
parameter

The *num\_cks* parameter is less than 2.

### Implicit X/Z Checks

First event in the sequence contains X or Z.

Subsequent events in the sequence contain X or Z.

Value of the first event in the sequence was X or Z.

Value of a subsequent event in the sequence was X or Z.

Value of a subsequent event in the sequence was X or Z.

Value of the first event in the sequence was X or Z.

Value of the first event in the sequence was X or Z.

in the sequence contain X or Z

Value of the last event in the sequence was X or Z.

Last event in the sequence contains X or Z

### **Cover Points**

cover\_sequence\_trigger BASIC — The trigger sequence occurred.

### See also

assert\_change

assert\_unchange

# **Examples**

```
assert_cycle_sequence #(
   'OVL ERROR,
                                                     // severity_level
   3,
                                                     // num_cks
                                                    // necessary_condition
// property_type
// msg
   'OVL_TRIGGER_ON_MOST_PIPE,
   'OVL_ASSERT,
   "Error: invalid WR sequence",
   'OVL_COVER_ALL)
                                                     // coverage_level
   valid write sequence (
      clk,
                                                     // clock
                                                     // reset
      reset_n,
      { r_opcode == 'WR,
                                                     // event_sequence
      r_opcode == 'WAIT,
      (r_opcode == 'WR)
      (r_opcode == 'DONE)}
```

Ensures that a 'WR, 'WAIT sequence in consecutive cycles is followed by a 'DONE or 'WR. The sequence checking is pipelined.



```
assert_cycle_sequence #(
   'OVL_ERROR,
                                                   // severity_level
                                                   // num_cks
   'OVL_TRIGGER_ON_FIRST_PIPE,
                                                   // necessary_condition
   'OVL ASSERT,
                                                   // property_type
   "Error: invalid WR sequence",
   'OVL_COVER_ALL)
                                                   // coverage_level
   valid_write_sequence (
                                                   // clock
      clk,
      reset_n,
                                                   // reset
      \{ \text{ r opcode == 'WR,} 
                                                   // event sequence
      (r_opcode == 'WAIT) ||
      (r_opcode == 'WR),
      (r_opcode == 'WAIT) |
      (r_opcode == 'DONE)} );
```

Ensures that a 'WR is followed by a 'WAIT or another 'WR, which is then followed by a 'WAIT or a 'DONE (in consecutive cycles). The sequence checking is pipelined: a new 'WR during a sequence check initiates an additional check.



```
assert cycle sequence #(
   'OVL_ERROR,
                                                  // severity_level
                                                  // num_cks
   'OVL TRIGGER ON FIRST NOPIPE,
                                                  // necessary_condition
   'OVL ASSERT,
                                                  // property type
   "Error: invalid WR sequence",
                                                  // msg
   'OVL_COVER_ALL)
                                                  // coverage_level
   valid_write_sequence (
      clk,
                                                  // clock
      reset_n,
                                                  // reset
      { r_opcode == 'WR,
                                                  // event_sequence
      (r_opcode == 'WAIT) ||
      (r_opcode == 'WR),
      (r_opcode == 'DONE)} );
```

Ensures that a 'WR is followed by a 'WAIT or another 'WR, which is then followed by a 'DONE (in consecutive cycles). The sequence checking is not pipelined: a new 'WR during a sequence check does not initiate an additional check.



# assert\_decrement

Ensures that the value of a specified expression changes only by the specified decrement value.



Parameters:
severity\_level
width
value
property\_type
msg
coverage level

#### Class:

2-cycle assertion

# **Syntax**

```
assert_decrement
    [#(severity_level, width, value, property_type, msg,
    coverage_level)]
    instance_name (clk, reset_n, test_expr);
```

#### **Parameters**

Severity\_level Severity of the failure. Default: 'OVL\_ERROR.

width Width of the test\_expr argument. Default: 1.

value Decrement value for test\_expr. Default: 1.

property\_type Property type. Default: 'OVL\_ASSERT.

msg Error message printed when assertion fails. Default: "VIOLATION".

coverage\_level Coverage level. Default: 'OVL\_COVER\_ALL.

#### **Ports**

Clock event for the assertion. The checker samples on the rising edge of the clock.

reset\_n

Active low synchronous reset signal indicating completed initialization.

test\_expr[width-1:0]

Expression that should decrement by value whenever its value changes from the rising edge of clk to the next rising edge of clk.

# **Description**

The assert\_decrement assertion checker checks the expression *test\_expr* at each rising edge of *clk* to determine if its value has changed from its value at the previous rising edge of *clk*. If so, the checker verifies that the new value equals the previous value decremented by *value*. The

checker allows the value of *test\_expr* to wrap, if the total change equals the decrement *value*. For example, if width is 5 and value is 4, then the following change in *test\_expr* is valid:

```
5'b00010 -> 5'b11110
```

The checker is useful for ensuring proper changes in structures such as counters and finite-state machines. For example, the checker is useful for circular queue structures with address counters that can wrap. Do not use this checker for variables or expressions that can increment. Instead consider using the assert\_delta checker.

### **Assertion Checks**

ASSERT\_DECREMENT Expression evaluated to a value that is not its previous value

decremented by value.

### Implicit X/Z Checks

test\_expr contains X Expression value contained X or Z bits. or Z

#### **Cover Points**

cover\_test\_expr\_change BASIC — Expression changed value.

### **Notes**

1. The assertion check compares the current value of <code>test\_expr</code> with its previous value. Therefore, checking does not start until the second rising clock edge of <code>clk</code> after <code>reset\_n</code> deasserts.

### See also

assert\_delta assert increment

assert\_no\_underflow

# **Example**

```
assert_decrement #(
   'OVL_ERROR,
                                                  // severity_level
                                                  // width
   4,
   1,
                                                  // value
   'OVL ASSERT,
                                                  // property_type
   "Error: invalid binary decrement",
                                                  // msg
   'OVL_COVER_ALL)
                                                  // coverage_level
   valid_count (
      clk,
                                                  // clock
                                                  // reset
      reset n,
                                                  // test_expr
      count );
```

Ensures that the programmable counter's count variable only decrements by 1. If count wraps, the assertion fails, because the change is not a binary decrement.



ASSERT\_DECREMENT Error: invalid binary decrement

# assert\_delta

Ensures that the value of a specified expression changes only by a value in the specified range.



Parameters:
severity\_level
width
min
max
property\_type
msg
coverage\_level

Class: 2-cycle assertion

# **Syntax**

```
assert_delta
    [#(severity_level, width, min, max, property_type, msg,
    coverage_level )]
    instance_name (clk, reset_n, test_expr );
```

### **Parameters**

| severity_level | Severity of the failure. Default: 'OVL_ERROR.                     |
|----------------|-------------------------------------------------------------------|
| width          | Width of the <i>test_expr</i> argument. Default: 1.               |
| min            | Minimum delta value allowed for test_expr. Default: 1.            |
| max            | Maximum delta value allowed for test_expr. Default: 1.            |
| property_type  | Property type. Default: 'OVL_ASSERT.                              |
| msg            | Error message printed when assertion fails. Default: "VIOLATION". |
| coverage_level | Coverage level. Default: 'OVL_COVER_ALL.                          |

### **Ports**

| clk                  | Clock event for the assertion. The checker samples on the rising edge of the clock. |
|----------------------|-------------------------------------------------------------------------------------|
| reset_n              | Active low synchronous reset signal indicating completed initialization.            |
| test_expr[width-1:0] | Expression that should only change by a delta value in the range min to max.        |

# **Description**

The assert\_delta assertion checker checks the expression *test\_expr* at each rising edge of *clk* to determine if its value has changed from its value at the previous rising edge of *clk*. If so, the checker verifies that the difference between the new value and the previous value (i.e., the delta value) is in the range from *min* to *max*, inclusive. If the delta value is less than *min* or greater than *max*, the assertion fails.

The checker is useful for ensuring proper changes in control structures such as up-down counters. For these structures, assert\_delta can check for underflow and overflow. In datapath and arithmetic circuits, assert\_delta can check for "smooth" transitions of the values of various variables (for example, for a variable that controls a physical variable that cannot detect a severe change from its previous value).

#### **Assertion Checks**

ASSERT\_DELTA

Expression changed value by a delta value not in the range *min* to *max*.

### Implicit X/Z Checks

test\_expr contains X
or Z

Expression value contained X or Z bits.

#### **Cover Points**

```
cover_test_expr_change BASIC — Expression changed value.

cover_test_expr_delta_ CORNER — Expression changed value by a delta equal to min.

cover_test_expr_delta_ CORNER — Expression changed value by a delta equal to max.

at_max
```

#### **Errors**

The parameters *min* and *max* must be specified such that *min* is less than or equal to *max*. Otherwise, the assertion fails on each tested clock cycle.

### **Notes**

- 1. The assertion check compares the current value of <code>test\_expr</code> with its previous value. Therefore, checking does not start until the second rising clock edge of <code>clk</code> after <code>reset\_n</code> deasserts.
- 2. The assertion check allows the value of test\_expr to wrap. The overflow or underflow amount is included in the delta value calculation.

## See also

```
assert_decrement assert_no_underflow assert_increment assert_range assert_no_overflow
```

# **Example**

```
assert_delta #(
    'OVL_ERROR,
                                                             // severity_level
                                                             // severity_leve.
// width
// min
// max
// property_type
// msg
    16,
    Ο,
    8,
    'OVL_ASSERT,
    "Error: y values not smooth",
    'OVL_COVER_ALL)
                                                             // coverage_level
   valid_smooth (
       clk,
                                                             // clock
       reset_n,
                                                             // reset
       y );
                                                             // test_expr
```

Ensures that the y output only changes by a maximum of 8 units each cycle (min is 0).



# assert\_even\_parity

Ensures that the value of a specified expression has even parity.



Parameters: severity\_level width property\_type msg coverage\_level Class:

single-cycle assertion

# **Syntax**

```
assert_even_parity
    [#(severity_level, width, property_type, msg, coverage_level)]
    instance_name (clk, reset_n, test_expr);
```

#### **Parameters**

severity\_levelSeverity of the failure. Default: 'OVL\_ERROR.widthWidth of the test\_expr argument. Default: 1.property\_typeProperty type. Default: 'OVL\_ASSERT.msgError message printed when assertion fails. Default: "VIOLATION".coverage\_levelCoverage level. Default: 'OVL\_COVER\_ALL.

#### **Ports**

Clock event for the assertion. The checker samples on the rising edge of the clock.

reset\_n

Active low synchronous reset signal indicating completed initialization.

test\_expr[width-1:0]

Expression that should evaluate to a value with even parity on the rising clock edge.

# **Description**

The assert\_even\_parity assertion checker checks the expression *test\_expr* at each rising edge of *clk* to verify the expression evaluates to a value that has even parity. A value has even parity if it is 0 or if the number of bits set to 1 is even.

The checker is useful for verifying control circuits, for example, it can be used to verify a finite-state machine with error detection. In a datapath circuit the checker can perform parity error checking of address and data buses.

#### **Assertion Checks**

ASSERT\_EVEN\_PARITY

Expression evaluated to a value whose parity is not even.

### Implicit X/Z Checks

```
test_expr contains X
or Z
```

Expression value contained X or Z bits.

### **Cover Points**

```
cover_test_expr_change SANITY — Expression has changed value.
```

### See also

```
assert_odd_parity
```

# **Example**

```
assert_even_parity #(
   'OVL_ERROR,
                                                  // severity_level
                                                   // width
   8,
   'OVL_ASSERT,
                                                   // property_type
   "Error: data has odd parity",
                                                   // msg
   'OVL_COVER_ALL)
                                                   // coverage_level
   valid_data_even_parity (
      clk,
                                                   // clock
      reset_n,
                                                   // reset
                                                  // test_expr
      data ;
```

Ensures that data has even parity at each rising edge of clk.



# assert\_fifo\_index

Ensures that a FIFO-type structure never overflows or underflows. This checker can be configured to support multiple pushes (FIFO writes) and pops (FIFO reads) during the same clock cycle.



Parameters:
severity\_level
depth
push\_width
pop\_width
property\_type
msg
coverage\_level
simultaneous\_push\_
pop

### Class:

*n*-cycle assertion

# **Syntax**

```
assert_fifo_index
  [#(severity_level, depth, push_width, pop_width, property_type,
  msg, coverage_level, simultaneous_push_pop )]
  instance_name (clk, reset_n, push, pop );
```

#### **Parameters**

| severity_level        | Severity of the failure. Default: 'OVL_ERROR.                                                                                                                                                                                        |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| depth                 | Maximum number of elements in the FIFO or queue structure. This parameter must be $> 0$ . Default: 1.                                                                                                                                |
| push_width            | Width of the <i>push</i> argument. Default: 1.                                                                                                                                                                                       |
| pop_width             | Width of the <i>pop</i> argument. Default: 1.                                                                                                                                                                                        |
| property_type         | Property type. Default: 'OVL_ASSERT.                                                                                                                                                                                                 |
| msg                   | Error message printed when assertion fails. Default: "VIOLATION".                                                                                                                                                                    |
| coverage_level        | Coverage level. Default: 'OVL_COVER_ALL.                                                                                                                                                                                             |
| simultaneous_push_pop | Whether or not to allow simultaneous push/pop operations in the same clock cycle. When set to 0, if push and pop operations occur in the same cycle, the assertion fails. Default: 1 (simultaneous push/pop operations are allowed). |

#### **Ports**

| clk                             | Clock event for the assertion. The checker samples on the rising edge of the clock.               |
|---------------------------------|---------------------------------------------------------------------------------------------------|
| reset_n                         | Active low synchronous reset signal indicating completed initialization.                          |
| <pre>push[push_width-1:0]</pre> | Expression that indicates the number of push operations that will occur during the current cycle. |
| <pre>pop[pop_width-1:0]</pre>   | Expression that indicates the number of pop operations that will occur during the current cycle.  |

# **Description**

The assert\_fifo\_index assertion checker tracks the numbers of pushes (writes) and pops (reads) that occur for a FIFO or queue memory structure. This checker does permit simultaneous pushes/pops on the queue within the same clock cycle. It ensures the FIFO never overflows (i.e., too many pushes occur without enough pops) and never underflows (i.e., too many pops occur without enough pushes). This checker is more complex than the assert\_no\_overflow and assert\_no\_underflow checkers, which check only the boundary conditions (overflow and underflow respectively).

### **Assertion Checks**

| OVERLOW              | Push operation overflowed the FIFO.                                                                             |
|----------------------|-----------------------------------------------------------------------------------------------------------------|
| UNDERFLOW            | Pop operation underflowed the FIFO.                                                                             |
| ILLEGAL PUSH AND POP | Push and pop operations performed in the same clock cycle, but the simultaneous_push_pop parameter is set to 0. |

# Implicit X/Z Checks

| push contains X or Z | Push expression value contained X or Z bits. |
|----------------------|----------------------------------------------|
| pop contains X or Z  | Pop expression value contained X or Z bits.  |

#### **Cover Points**

| cover_fifo_push                              | BASIC — Push operation occurred.                                   |
|----------------------------------------------|--------------------------------------------------------------------|
| cover_fifo_pop                               | BASIC — Pop operation occurred.                                    |
| cover_fifo_full                              | CORNER — FIFO was full.                                            |
| cover_fifo_empty                             | CORNER — FIFO was empty.                                           |
| <pre>cover_fifo_ simultaneous_push_pop</pre> | CORNER — Push and pop operations occurred in the same clock cycle. |

#### **Errors**

```
Depth parameter value \frac{1}{1} Depth parameter is set to 0. must be > 0
```

#### **Notes**

1. The checker checks the values of the *push* and *pop* expressions. By default, (i.e., simultaneous\_push\_pop is 1), "simultaneous" push/pop operations are allowed. In this case, the checker assumes the design properly handles simultaneous push/pop operations, so it only ensures that the FIFO buffer index at the *end of the cycle* has not overflowed or underflowed. The assertion cannot ensure the FIFO buffer index does not overflow between a push and pop performed in the same cycle. Similarly, the assertion cannot ensure the FIFO buffer index does not underflow between a pop and push performed in the same cycle.

### See also

assert no overflow

assert no underflow

# **Examples**

```
assert_fifo_index #(
   'OVL_ERROR,
                                                    // severity_level
   8,
                                                    // depth
   1,
                                                    // push_width
                                                    // pop_width
   1,
   'OVL ASSERT,
                                                    // property_type
   "Error",
                                                    // msg
   'OVL_COVER_ALL,
                                                    // coverage_level
                                                    // simultaneous_push_pop
   no_over_underflow (
                                                    // clock
      clk,
      reset_n,
                                                    // reset
      push,
                                                    // push
      pop);
                                                    // pop
```

Ensures that an 8-element FIFO never overflows or underflows. Only single pushes and pops can occur in a clock cycle (*push\_width* and *pop\_width* values are 1). A push and pop operation in the same clock cycle is allowed (value of *simultaneous\_push\_pop* is 1).



```
assert_fifo_index #(
   'OVL_ERROR,
                                                    // severity_level
                                                    // depth
   8,
   1,
                                                    // push_width
   1,
                                                    // pop_width
   'OVL_ASSERT,
                                                    // property_type
   "violation",
                                                    // msg
// coverage_level
   'OVL_COVER_ALL
                                                    // simultaneous_push_pop
   no_over_underflow (
      clk,
                                                    // clock
                                                    // reset
      reset_n,
                                                    // push
      push,
      pop);
                                                    // pop
```

Ensures that an 8-element FIFO never overflows or underflows and that in no cycle do both push and pop operations occur.



# assert\_frame

Ensures that when a specified start event is TRUE, then a specified expression must not evaluate TRUE before a minimum number of clock cycles and must transition to TRUE no later than a maximum number of clock cycles.



Parameters: Class:
severity\_level n-cycle assertion
min\_cks
max\_cks
action\_on\_new\_start
property\_type
msg
coverage\_level

# **Syntax**

```
assert_frame
    [#(severity_level, min_cks, max_cks, action_on_new_start,
    property_type, msg, coverage_level)]
    instance_name (clk, reset_n, start_event, test_expr);
```

### **Parameters**

| severity_level      | Severity of the failure. Default: 'OVL_ERROR.                                                                                                                                                                                                              |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| min_cks             | Number of cycles after the start event that <i>test_expr</i> must not evaluate to TRUE. The special case where <i>min_cks</i> is 0 turns off minimum checking (i.e., <i>test_expr</i> can be TRUE in the same clock cycle as the start event). Default: 0. |
| max_cks             | Number of cycles after the start event that during which <i>test_expr</i> must transition to TRUE. The special case where <i>max_cks</i> is 0 turns off maximum checking (i.e., <i>test_expr</i> does not need to transition to TRUE). Default: 0.         |
| action_on_new_start | Method for handling a new start event that occurs while a check is pending. Values are: 'OVL_IGNORE_NEW_START, 'OVL_RESET_ON_NEW_START and 'OVL_ERROR_ON_NEW_START. Default: 'OVL_IGNORE_NEW_START.                                                        |
| property_type       | Property type. Default: 'OVL_ASSERT.                                                                                                                                                                                                                       |
| msg                 | Error message printed when assertion fails. Default: "VIOLATION".                                                                                                                                                                                          |
| coverage_level      | Coverage level. Default: 'OVL_COVER_ALL.                                                                                                                                                                                                                   |

### **Ports**

*clk* Clock event for the assertion. The checker samples on the rising

edge of the clock.

start\_event Expression that (along with action\_on\_new\_start) identifies

when to initiate checking of *test\_expr*.

test\_expr Expression that should not evaluate to TRUE for min cks -1

cycles after *start\_event* initiates a check (unless *min\_cks* is 0) and that should evaluate to TRUE before *max\_cks* cycles transpire

(unless max cks is 0).

# **Description**

The assert\_frame assertion checker checks for a start event at each rising edge of *clk*. A start event occurs if *start\_event* has transitioned to TRUE, either at the clock edge or in the previous cycle. A start event also occurs if *start\_event* is TRUE at the rising clock edge after a checker reset.

When a start event occurs, the checker performs the following steps:

- 1. Unless it is disabled by setting *min\_cks* to 0, a minimum check is initiated. The check evaluates *test\_expr* at each subsequent rising edge of *clk* for the next *min\_cks* cycles. However, if a sampled value of *test\_expr* is TRUE, the minimum check fails and the checker returns to the state of waiting for a start event.
- 2. Unless it is disabled by setting <code>max\_cks</code> to 0 (or a minimum violation has occurred), a maximum check is initiated. The check evaluates <code>test\_expr</code> at each subsequent rising edge of <code>clk</code> for the next (<code>max\_cks min\_cks</code>) cycles. However, if a sampled value of <code>test\_expr</code> is TRUE, the checker returns to the state of waiting for a start event. If its value does not transition to TRUE by the time <code>max\_cks</code> cycles transpire (from the start of checking), the maximum check fails at cycle <code>max\_cks</code>.
- 3. The checker returns to the state of waiting for a start event.

The method used to determine how to handle *start\_event* when the checker is in the state of checking *test\_expr* is controlled by the *action\_on\_new\_start* parameter. The checker has the following actions:

'OVL\_IGNORE\_NEW\_START

The checker does not sample *start\_event* until it returns to the state of waiting for a start event.

'OVL RESET ON NEW START

Each time the checker samples *test\_expr*, it also samples *start\_event*. If *start\_event* is TRUE, the checker first checks whether a pending minimum check is just failing. If so,

the assertion failed. Then—unless the assertion failed and it was fatal—the checker terminates the current checks and initiates a new pair of checks.

• 'OVL\_ERROR\_ON\_NEW\_START

Each time the checker samples *test\_expr*, it also samples *start\_event*. If *start\_event* is TRUE, the assertion fails with an illegal start event error. If the error is not fatal, the checker returns to the state of waiting for a start event at the next rising clock edge.

### **Assertion Checks**

| ASSERT_FRAME        | The value of <i>test_expr</i> was TRUE before <i>min_cks</i> cycles after <i>start_event</i> was sampled TRUE or its value was not TRUE before <i>max_cks</i> cycles transpired after the rising edge of <i>start_event</i> . |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| illegal start event | The <i>action_on_new_start</i> parameter is set to 'OVL_ERROR_ON_NEW_START and <i>start_event</i> expression evaluated to TRUE while the checker was monitoring <i>test_expr</i> .                                            |
| min_cks > max_cks   | The $min\_cks$ parameter is greater than the $max\_cks$ parameter (and $max\_cks > 0$ ). Unless the violation is fatal, either the minimum or maximum check will fail.                                                        |

### Implicit X/Z Checks

| test_expr contains X or Z   | Expression value was X or Z.  |
|-----------------------------|-------------------------------|
| start_event contains X or 7 | Start event value was X or Z. |

### **Cover Points**

| start_event | BASIC — The value of <i>start_event</i> was TRUE on a rising edge |
|-------------|-------------------------------------------------------------------|
|             | of clk.                                                           |

### **Notes**

1. The special case where *min\_cks* and *max\_cks* are both 0 is the default. Here, *test\_expr* must be TRUE every cycle there is a start event.

### See also

| assert_change | assert_unchange |
|---------------|-----------------|
| assert_next   | assert_width    |
| assert_time   |                 |

# **Examples**

```
assert frame #(
   'OVL_ERROR,
                                                   // severity_level
   2,
                                                   // min_cks
   4,
                                                   // max cks
   'OVL IGNORE NEW START,
                                                   // action on new start
   'OVL_ASSERT,
                                                   // property_type
   "Error: invalid transaction",
                                                   // msg
   'OVL_COVER_ALL)
                                                   // coverage_level
   valid_transaction (
                                                   // clock
      clk,
                                                   // reset
      reset_n,
                                                   // start_event
      req,
      ack);
                                                   // test_expr
```

Ensures that after a rising edge of req, ack goes high between 2 and 4 cycles later. New start events during transactions are not considered to be new transactions and are ignored.



```
assert_frame #(
   'OVL_ERROR,
                                                      // severity_level
   2,
                                                      // min_cks
   4,
                                                      // max_cks
                                                      // action_on_new_start
// property_type
   'OVL_RESET_ON_NEW_START,
   'OVL_ASSERT,
   "Error: invalid transaction",
                                                      // msg
   'OVL_COVER_ALL)
                                                      // coverage_level
   valid_transaction (
      clk,
                                                      // clock
      reset_n,
                                                      // reset
      req,
                                                      // start_event
      ack);
                                                      // test_expr
```

Ensures that after a rising edge of req, ack goes high between 2 and 4 cycles later. A new start event during a transaction restarts the transaction.



```
assert_frame #(
   'OVL_ERROR,
                                                   // severity_level
                                                   // min_cks
   2,
   4,
                                                    // max_cks
   `OVL_ERROR_ON_NEW_START,
                                                    // action_on_new_start
   'OVL_ASSERT,
                                                   // property_type
                                                   // msg
// coverage_level
   "Error: invalid transaction",
   'OVL_COVER_ALL)
   valid_transaction (
      clk,
                                                   // clock
      reset n,
                                                   // reset
      req,
                                                    // start_event
      ack);
                                                    // test_expr
```

Ensures that after a rising edge of req, ack goes high between 2 and 4 cycles later. Also ensures that a new transaction does not start before the previous transaction is acknowledged. If a start event occurs during a transaction, the checker does does not initiate a new check.



# assert\_handshake

Ensures that specified request and acknowledge signals follow a specified handshake protocol.



Parameters:
severity\_level
min\_ack\_cycle
max\_ack\_cycle
req\_drop
deassert\_count
max\_ack\_length
property\_type
msg
coverage\_level

Class: event-bounded assertion

# **Syntax**

```
assert_handshake
  [#(severity_level, min_ack_cycle, max_ack_cycle, req_drop,
    deassert_count, max_ack_length, property_type, msg,
    coverage_level)]
  instance_name (clk, reset_n, req, ack);
```

#### **Parameters**

| severity_level | Severity of the failure. Default: 'OVL_ERROR.                                                                                                                                            |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| min_ack_cycle  | Minimum number of clock cycles before acknowledge. A value of 0 turns off the ack min cycle check. Default: 0.                                                                           |
| max_ack_cycle  | Maximum number of clock cycles before acknowledge. A value of 0 turns off the ack max cycle check. Default: 0.                                                                           |
| req_drop       | If greater than 0, value of <i>req</i> must remain TRUE until acknowledge. A value of 0 turns off the req drop check. Default: 0.                                                        |
| deassert_count | Maximum number of clock cycles after acknowledge that <i>req</i> can remain TRUE (i.e., <i>req</i> must not be stuck active). A value of 0 turns off the req deassert check. Default: 0. |
| max_ack_length | Maximum number of clock cycles that <i>ack</i> can be TRUE. A value of 0 turns off the max ack length check. Default: 0.                                                                 |
| property_type  | Property type. Default: 'OVL_ASSERT.                                                                                                                                                     |
| msg            | Error message printed when assertion fails. Default: "VIOLATION".                                                                                                                        |
| coverage_level | Coverage level. Default: 'OVL_COVER_ALL.                                                                                                                                                 |

#### **Ports**

| clk     | Clock event for the assertion. The checker samples on the rising edge of the clock. |
|---------|-------------------------------------------------------------------------------------|
| reset_n | Active low synchronous reset signal indicating completed initialization.            |
| req     | Expression that starts a transaction.                                               |
| ack     | Expression that indicates the transaction is complete.                              |

# **Description**

The assert\_handshake assertion checker checks the single-bit expressions *req* and *ack* at each rising edge of *clk* to verify their values conform to the request-acknowledge handshake protocol specified by the checker parameters. A request event (where *req* transitions to TRUE) initiates a transaction on the rising edge of the clock and an acknowledge event (where *ack* transitions to TRUE) signals the transaction is complete on the rising edge of the clock. The transaction must not include multiple request events and every acknowledge must have a pending request. Other checks—to ensure the acknowledge is received in a specified window, the request is held active until the acknowledge, the requests and acknowledges are not stuck active and the pulse length is not too long—are enabled and controlled by the checker's parameters.

When a violation occurs, the checker discards any pending request. Checking is restarted the next cycle that *ack* is sampled FALSE.

#### **Assertion Checks**

| multiple req violation    | The value of <i>req</i> transitioned to TRUE while waiting for an acknowledge or while acknowledge was asserted. Extra requests do not initiate new transactions. |
|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ack without req violation | The value of <i>ack</i> transitioned to TRUE without a pending request.                                                                                           |
| ack min cycle violation   | The value of ack transitioned to TRUE before <i>min_ack_cycle</i> clock cycles transpired after the request.                                                      |
| ack max cycle violation   | The value of <i>ack</i> did not transition to TRUE before <i>max_ack_cycle</i> clock cycles transpired after the request.                                         |
| req drop violation        | The value of <i>req</i> transitioned from TRUE before an acknowledge.                                                                                             |
| req deassert violation    | The value of req did not transition from TRUE before deassert_count clock cycles transpired after an acknowledge.                                                 |
| ack max length violation  | The value of ack did not transition from TRUE before $max\_ack\_length$ clock cycles transpired after an acknowledge.                                             |

### Implicit X/Z Checks

req contains X or Z Req expression value was X or Z. ack contains X or Z Ack expression value was X or Z.

#### **Cover Points**

```
cover_req_asserted BASIC — A transaction initiated.

cover_ack_asserted BASIC — A transaction completed.
```

### See also

```
assert_win_change assert_window assert_win_unchange
```

# **Examples**

```
assert_handshake #(
   'OVL_ERROR,
                                                   // severity_level
   0,
                                                   // min_ack_cycle
   0,
                                                   // max_ack_cycle
   0,
                                                   // req_drop
   0,
                                                    // deassert_count
   0,
                                                    // max_ack_length
   'OVL_ASSERT,
                                                   // property_type
   "hold-holda handshake error",
                                                   //msq
   'OVL_COVER_ALL)
                                                   // coverage_level
   valid_hold_holda (
      clk,
                                                   // clock
      reset_n,
                                                   // reset
      hold,
                                                   // req
                                                   // ack
      holda);
```

Ensures that multiple hold requests are not made while waiting for a holda acknowledge and that every holda acknowledge is in response to a unique hold request.





multiple req violation

```
assert_handshake #(
   'OVL_ERROR,
                                                  // severity_level
   2,
                                                  // min_ack_cycle
   3,
                                                  // max_ack_cycle
   0,
                                                  // req_drop
   0,
                                                  // deassert_count
                                                  // max_ack_length
   'OVL_ASSERT,
                                                  // property_type
   "hold-holda handshake error",
                                                  // msg
   'OVL_COVER_ALL)
                                                  // coverage_level
   valid_holda (
      clk,
                                                  // clock
      reset_n,
                                                  // reset
      hold,
                                                  // req
      holda);
                                                  // ack
```

Ensures that multiple hold requests are not made while waiting for a holda acknowledge and that every holda acknowledge is in response to a unique hold request. Ensures holda acknowledge asserts 2 to 3 cycles after each hold request.



```
assert_handshake #(
   'OVL_ERROR,
                                                   // severity_level
   0,
                                                   // min_ack_cycle
   0,
                                                   // max_ack_cycle
   0,
                                                   // req_drop
   0,
                                                   // deassert_count
   2,
                                                   // max_ack_length
   'OVL_ASSERT,
                                                   // property_type
   "hold-holda handshake error",
                                                   // msg
                                                   // coverage_level
   'OVL_COVER_ALL)
   valid_hold_holda (
                                                   // clock
      clk,
                                                   // reset
      reset_n,
                                                   // req
      hold,
      holda);
                                                   // ack
```

Ensures that multiple hold requests are not made while waiting for a holda acknowledge and that every holda acknowledge is in response to a unique hold request. Ensures holda acknowledge asserts for 2 cycles.



```
assert_handshake #(
   'OVL_ERROR,
                                                   // severity_level
   Ο,
                                                   // min_ack_cycle
   0,
                                                   // max_ack_cycle
   1,
                                                   // req_drop
   1,
                                                   // deassert_count
                                                   // max_ack_length
                                                   // property_type
   'OVL ASSERT,
   "hold-holda handshake error",
                                                   // msg
   'OVL_COVER_ALL)
                                                   // coverage_level
   valid_hold_holda (
                                                   // clock
      clk,
      reset n,
                                                   // reset
      hold,
                                                   // req
      holda);
                                                   // ack
```

Ensures that multiple hold requests are not made while waiting for a holda acknowledge and that every holda acknowledge is in response to a unique hold request. Ensures hold request remains asserted until its holda acknowledge and then deasserts in the next cycle.



# assert\_implication

Ensures that a specified consequent expression is TRUE if the specified antecedent expression is TRUE.



## Parameters: severity\_level property\_type msg coverage\_level

#### Class:

single-cycle assertion

# **Syntax**

```
assert_implication
    [#(severity_level, property_type, msg, coverage_level)]
    instance_name (clk, reset_n, antecedent_expr, consequent_expr);
```

### **Parameters**

| severity_level | Severity of the failure. Default: 'OVL_ERROR.                     |
|----------------|-------------------------------------------------------------------|
| property_type  | Property type. Default: 'OVL_ASSERT.                              |
| msg            | Error message printed when assertion fails. Default: "VIOLATION". |
| coverage_level | Coverage level. Default: 'OVL_COVER_ALL.                          |

#### **Ports**

| clk             | Clock event for the assertion. The checker samples on the rising edge of the clock.                         |
|-----------------|-------------------------------------------------------------------------------------------------------------|
| reset_n         | Active low synchronous reset signal indicating completed initialization.                                    |
| antecedent_expr | Antecedent expression that is tested at the clock event.                                                    |
| consequent_expr | Consequent expression that should evaluate to TRUE if <i>antecedent_expr</i> evaluates to TRUE when tested. |

# **Description**

The assert\_implication assertion checker checks the single-bit expression *antecedent\_expr* at each rising edge of *clk*. If *antecedent\_expr* is TRUE, then the checker verifies that the value of *consequent\_expr* is also TRUE. If *antecedent\_expr* is not TRUE, then the assertion is valid regardless of the value of *consequent\_expr*.

#### **Assertion Checks**

ASSERT\_IMPLICATION Expression evaluated to FALSE.

### Implicit X/Z Checks

| antecedent_expr<br>contains X or Z | Antecedent expression value was X or Z. |
|------------------------------------|-----------------------------------------|
| consequent_expr                    | Consequent expression value was X or Z. |

#### **Cover Points**

cover\_antecedent BASIC — The antecedent\_expr evaluated to TRUE.

### **Notes**

1. This assertion checker is equivalent to:

```
assert_always
  [#(severity_level, property_type, msg, coverage_level)]
  instance_name (clk, reset_n,
   (antecedent_expr ? consequent_expr : 1'bl));
```

### See also

```
assert_always assert_never assert_always_on_edge assert_proposition
```

# **Example**

```
assert_implication #(
   'OVL_ERROR,
                                                  // severity_level
   'OVL_ASSERT,
                                                  // property_type
   "Error: q valid but q full",
                                                  // msq
   'OVL_COVER_ALL)
                                                   // coverage_level
   not_full (
      clk,
                                                   // clock
      reset_n,
                                                   // reset
                                                   // antecedent_expr
      q valid,
      q_not_full );
                                                  // consequent_expr
```

Ensures that q\_not\_full is TRUE at each rising edge of clk for which q\_valid is TRUE.



# assert\_increment

Ensures that the value of a specified expression changes only by the specified increment value.



Parameters:
severity\_level
width
value
property\_type
msg
coverage level

### Class:

2-cycle assertion

# **Syntax**

```
assert_increment
   [#(severity_level, width, value, property_type, msg,
   coverage_level)]
   instance_name (clk, reset_n, test_expr);
```

#### **Parameters**

severity\_levelSeverity of the failure. Default: 'OVL\_ERROR.widthWidth of the test\_expr argument. Default: 1.valueIncrement value for test\_expr. Default: 1.property\_typeProperty type. Default: 'OVL\_ASSERT.msgError message printed when assertion fails. Default: "VIOLATION".

#### **Ports**

coverage\_level

clkClock event for the assertion. The checker samples on the rising edge of the clock.reset\_nActive low synchronous reset signal indicating completed initialization.test\_expr[width-1:0]Expression that should increment by value whenever its value changes from the rising edge of clk to the next rising edge of clk.

Coverage level. Default: 'OVL\_COVER\_ALL.

# **Description**

The assert\_increment assertion checker checks the expression *test\_expr* at each rising edge of *clk* to determine if its value has changed from its value at the previous rising edge of *clk*. If so, the checker verifies that the new value equals the previous value incremented by *value*. The checker allows the value of *test\_expr* to wrap, if the total change equals the increment *value*. For example, if *width* is 5 and *value* is 4, then the following change in *test\_expr* is valid:

```
5'b11110 -> 5'b00010
```

The checker is useful for ensuring proper changes in structures such as counters and finite-state machines. For example, the checker is useful for circular queue structures with address counters that can wrap. Do not use this checker for variables or expressions that can decrement. Instead consider using the assert\_delta checker.

#### **Assertion Checks**

ASSERT\_INCREMENT

Expression evaluated to a value that is not its previous value incremented by *value*.

### Implicit X/Z Checks

test\_expr contains X or Z

Expression value contained X or Z bits.

#### **Cover Points**

```
cover_test_expr_change BASIC — Expression changed value.
```

### **Notes**

1. The assertion check compares the current value of <code>test\_expr</code> with its previous value. Therefore, checking does not start until the second rising clock edge of <code>clk</code> after <code>reset\_n</code> deasserts.

### See also

assert\_decrement assert\_delta

assert no overflow

# **Example**

```
assert_increment #(
   'OVL_ERROR,
                                                  // severity_level
                                                  // width
   4,
   1,
                                                  // value
   'OVL ASSERT,
                                                  // property_type
   "Error: invalid binary increment",
                                                  // msg
   'OVL_COVER_ALL)
                                                  // coverage_level
   valid_count (
      clk,
                                                  // clock
                                                  // reset
      reset n,
                                                  // test_expr
      count );
```

Ensures that the programmable counter's count variable only increments by 1. If count wraps, the assertion fails, because the change is not a binary increment.



# assert\_never

Ensures that the value of a specified expression is not TRUE.



# **Syntax**

```
assert_never
   [#(severity_level, property_type, msg, coverage_level)]
   instance_name (clk, reset_n, test_expr);
```

#### **Parameters**

| severity_level | Severity of the failure. Default: 'OVL_ERROR.                     |
|----------------|-------------------------------------------------------------------|
| property_type  | Property type. Default: 'OVL_ASSERT.                              |
| msg            | Error message printed when assertion fails. Default: "VIOLATION". |
| coverage_level | Coverage level. Default: 'OVL_COVER_ALL.                          |

#### **Ports**

| clk       | Clock event for the assertion. The checker samples on the rising edge of the clock. |
|-----------|-------------------------------------------------------------------------------------|
| reset_n   | Active low synchronous reset signal indicating completed initialization.            |
| test_expr | Expression that should not evaluate to TRUE on the rising clock edge.               |

# **Description**

The assert\_never assertion checker checks the single-bit expression *test\_expr* at each rising edge of *clk* to verify the expression does not evaluate to TRUE.

### **Assertion Checks**

ASSERT\_NEVER Expression evaluated to TRUE.

### Implicit X/Z Checks

 $\begin{array}{ll} \text{test\_expr contains } \textbf{X} & \text{Expression value contained } \textbf{X} \text{ or } \textbf{Z} \text{ bits.} \\ \text{or } \textbf{Z} \end{array}$ 

### **Cover Points**

none

### **Notes**

1. By default, the assert\_never assertion is pessimistic and the assertion fails if *test\_expr* is not 0 (i.e.equals 1, X, Z, etc.). However, if 'OVL\_XCHECK\_OFF is set, the assertion fails if and only if *test\_expr* is 1.

### See also

```
assert_always assert_implication assert_always_on_edge assert_proposition
```

# **Example**

```
assert_never #(
   'OVL_ERROR,
                                                         // severity_level
   'OVL_ASSERT,
                                                         // property_type
                                                         // msg
   'OVL_COVER_ALL)
                                                         // coverage_level
   valid_count (
      clk,
                                                         // clock
      reset_n,
                                                         // reset
      reg_a < reg_b );</pre>
                                                        // test_expr
Ensures that (reg_a < reg_b) is FALSE at each rising edge of clk.
      reset_n
 reg_a < reg_b
                        ► test_expr contains X/Z value
                                                     → ASSERT_NEVER
```

# assert\_never\_unknown

Ensures that the value of a specified expression contains only 0 and 1 bits when a qualifying expression is TRUE.



### Parameters: severity\_level width property\_type msg coverage\_level

# **Class:** single-cycle assertion

# **Syntax**

```
assert_never_unknown
  [#(severity_level, width, property_type, msg, coverage_level)]
  instance_name (clk, reset_n, qualifier, test_expr);
```

#### **Parameters**

| severity_level | Severity of the failure. Default: 'OVL_ERROR.                     |
|----------------|-------------------------------------------------------------------|
| width          | Width of the <i>test_expr</i> argument. Default: 1.               |
| property_type  | Property type. Default: 'OVL_ASSERT.                              |
| msg            | Error message printed when assertion fails. Default: "VIOLATION". |
| coverage_level | Coverage level. Default: 'OVL_COVER_ALL.                          |

### **Ports**

| c1k                  | Clock event for the assertion. The checker samples on the rising edge of the clock. |
|----------------------|-------------------------------------------------------------------------------------|
| reset_n              | Active low synchronous reset signal indicating completed initialization.            |
| qualifier            | Expression that indicates whether or not to check test_expr.                        |
| test_expr[width-1:0] | Expression that should contain only 0 or 1 bits when qualifier is TRUE.             |

# **Description**

The assert\_never\_unknown assertion checker checks the expression *qualifier* at each rising edge of *clk* to determine if it should check *test\_expr*. If *qualifier* is sampled TRUE, the checker evaluates *test\_expr* and if the value of *test\_expr* contains a bit that is not 0 or 1, the assertion fails.

The checker is useful for ensuring certain data have only known values following a reset sequence. It also can be used to verify tristate input ports are driven and tristate output ports drive known values when necessary.

#### **Assertion Checks**

```
test_expr contains X/Z The value or 1
```

The *test\_expr* expression contained at least one bit that was not 0 or 1; *qualifier* was sampled TRUE; and 'OVL\_XCHECK\_OFF is not set.

#### **Cover Points**

```
cover_qualifier BASIC — A never_unknown check was initiated. cover_test_expr_change SANITY — Expression changed value.
```

### **Notes**

1. If 'OVL\_XCHECK\_OFF is set, all assert\_never\_unknown checkers are turned off.

## See also

```
assert_never assert_one_hot
assert_never_unknown_async assert_zero_one_hot
assert one cold
```

# **Example**

```
assert_never_unknown #(
  'OVL_ERROR,
                                                 // severity_level
                                                 // width
  8,
  'OVL_ASSERT,
                                                 // property_type
                                                 // msg
  "Error: data unknown or undriven",
  'OVL COVER ALL)
                                                 // coverage level
 valid_data (
     clk,
                                                 // clock
     reset_n,
                                                 // reset
                                                 // qualifier
     rd_data,
     data);
                                                 // test_expr
```



# assert\_never\_unknown\_async

Ensures that the value of a specified expression combinationally contains only 0 and 1 bits.



# **Syntax**

```
assert_never_unknown_async
    [#(severity_level, width, property_type, msg, coverage_level)]
    instance_name (reset_n, test_expr);
```

#### **Parameters**

| severity_level | Severity of the failure. Default: 'OVL_ERROR.                     |
|----------------|-------------------------------------------------------------------|
| width          | Width of the <i>test_expr</i> argument. Default: 1.               |
| property_type  | Property type. Default: 'OVL_ASSERT.                              |
| msg            | Error message printed when assertion fails. Default: "VIOLATION". |
| coverage_level | Coverage level. Default: 'OVL_COVER_ALL.                          |

#### **Ports**

| reset_n              | Active low synchronous reset signal indicating completed initialization. |
|----------------------|--------------------------------------------------------------------------|
| test_expr[width-1:0] | Expression that should contain only 0 or 1 bits when qualifier is TRUE.  |

# **Description**

The assert\_never\_unknown\_async assertion checker combinationally evaluates *test\_expr* and if the value of *test\_expr* contains a bit that is not 0 or 1, the assertion fails.

The checker is useful for ensuring certain data have only known values following a reset sequence. It also can be used to verify tristate input ports are driven and tristate output ports drive known values when necessary.

### **Assertion Checks**

test\_expr contains X/Z The *test\_expr* expression contained at least one bit that was not 0 or 1 and 'OVL\_XCHECK\_OFF is not set.

#### **Cover Points**

```
cover_test_expr_change SANITY — Expression changed value.
```

### **Notes**

1. If 'OVL\_XCHECK\_OFF is set, all assert\_never\_unknown\_async checkers are turned off.

## See also

assert\_never

# **Example**

Ensures that values of data are known and driven while bus\_gnt is TRUE.



# assert\_next

Ensures that the value of a specified expression is TRUE a specified number of cycles after a start event.



### Parameters: severity\_level num\_cks check\_overlapping check\_missing\_start property\_type msg

coverage level

#### Class:

*n*-cycle assertion

# **Syntax**

```
assert_next
    [#(severity_level, num_cks, check_overlapping,
    check_missing_start, property_type, msg, coverage_level )]
    instance_name (clk, reset_n, start_event, test_expr );
```

#### **Parameters**

severity\_level

num\_cks

check\_overlapping

Severity of the failure. Default: 'OVL\_ERROR.

Number of cycles after *start\_event* is TRUE to wait to check that the value of *test\_expr* is TRUE. Default: 1.

Whether or not to perform overlap checking. Default: 1 (overlap checking off).

- If set to 0, overlap checking is performed. From the rising edge of *clk* after *start\_event* is sampled TRUE to the rising edge of *clk* of the cycle before *test\_expr* is sampled for the current next check, the checker performs an overlap check. During this interval, if *start\_event* is TRUE at a rising edge of *clk*, then the overlap check fails (illegal overlapping condition). The current next check continues but a new next check is not initiated.
- If set to 1, overlap checking is not performed. A separate next check is initiated each time *start\_event* is sampled TRUE (overlapping start events are allowed).

check\_missing\_start Whether or not to perform missing-start checking. Default: 0

(missing-start checking off).

• If set to 0, missing start checks are not performed.

• If set to 1, missing start checks are performed. The checker samples *test\_expr* every rising edge of *clk*. If the value of *test\_expr* is TRUE, then *num\_cks* rising edges of *clk* prior to the current time, *start\_event* must have been TRUE (initiating a next check). If not, the missing-start check fails (*start\_event* without *test\_expr*).

property\_type Property type. Default: 'OVL\_ASSERT.

Error message printed when assertion fails. Default:

"VIOLATION".

coverage\_level Coverage level. Default: 'OVL\_COVER\_ALL.

### **Ports**

*clk* Clock event for the assertion. The checker samples on the rising

edge of the clock.

reset\_n Active low synchronous reset signal indicating completed

initialization.

start\_event Expression that (along with num\_cks) identifies when to check

test\_expr.

test\_expr Expression that should evaluate to TRUE num\_cks cycles after

start\_event initiates a next check.

# **Description**

The assert\_next assertion checker checks the expression *start\_event* at each rising edge of *clk*. If *start\_event* is TRUE, a check is initiated. The check waits for *num\_cks* cycles (i.e., for *num\_cks* additional rising edges of *clk*) and evaluates *test\_expr*. If *test\_expr* is not TRUE, the assertion fails.

If overlap checking is off (*check\_overlapping* is 1), additional checks can start while a current check is pending. If overlap checking is on, the assertion fails if *start\_event* is sampled TRUE while a check is pending (except on the last clock).

If missing-start checking is off (*check\_missing\_start* is 0), *test\_expr* can be TRUE any time. If missing-start checking is on, the assertion fails if *test\_expr* is TRUE without a corresponding start event (*num\_cks* cycles previously). However, if *test\_expr* is TRUE in the interval of *num\_cks* - 1 cycles after a reset and has no corresponding start event, the result is indeterminate (i.e., the missing-start check might or might not fail).

#### **Assertion Checks**

start\_event without The value of *start event* was TRUE on a rising edge of *clk*, but test\_expr *num\_cks* cycles later the value of *test\_expr* was not TRUE. illegal overlapping The *check overlapping* parameter is set to 0 and *start event* was condition detected TRUE on the rising edge of *clk*, but a previous check was pending. test\_expr without The *check\_missing\_start* parameter is set to 1 and *start\_event* start event was not TRUE on the rising edge of *clk*, but *num\_cks* cycles later test expr was TRUE. num cks parameter <= 0 The *num\_cks* parameter is less than 2.

## Implicit X/Z Checks

 $\begin{array}{ll} \text{test\_expr contains X} & \text{Expression value was $X$ or $Z$.} \\ \text{or $Z$} & \text{Start\_event contains X} & \text{Start event value was $X$ or $Z$.} \\ \end{array}$ 

#### **Cover Points**

cover\_start\_event

BASIC — The value of start\_event was TRUE on a rising edge of clk.

cover\_overlapping\_
start\_events

CORNER — The value of start\_event was TRUE on a rising edge of clk while a check was pending.

### See also

assert\_change assert\_time assert\_nrame assert\_unchange

# **Examples**

```
assert next #(
   'OVL_ERROR,
                                                    // severity level
   4,
                                                    // num_cks
   1,
                                                    // check_overlapping (off)
   0,
                                                    // check_missing_start (off)
   'OVL_ASSERT,
                                                    // property_type
   "error:",
                                                    // msg
                                                    // coverage_level
   'OVL COVER ALL)
   valid_next_a_b (
      clk,
                                                    // clock
                                                    // reset
// start_event
      reset_n,
      a,
      b );
                                                    // test_expr
```



```
assert next #(
                                                    // severity_level
   'OVL_ERROR,
   4,
                                                    // num_cks
   0,
                                                    // check_overlapping (on)
   0,
                                                    // check_missing_start (off)
                                                    // property_type
// msg
   'OVL_ASSERT,
   "error:",
   'OVL_COVER_ALL)
                                                    // coverage_level
   valid_next_a_b (
      clk,
                                                    // clock
      reset_n,
                                                    // reset
                                                    // start_event
      a,
      b);
                                                    // test_expr
```

### Ensures that b is TRUE 4 cycles after a is TRUE. Overlaps are not allowed



```
assert next #(
   'OVL_ERROR,
                                                      // severity_level
                                                      // num_cks
   4,
   1,
                                                      // check_overlapping (off)
                                                      // check_missing_start (on)
   1.
   'OVL ASSERT,
                                                      // property_type
   "error:",
                                                      // msg
   'OVL_COVER_ALL)
                                                      // coverage_level
   valid_next_a_b (
                                                      // clock
// reset
// start_event
      clk.
      reset n,
      a,
      b );
                                                      // test_expr
```



# assert\_no\_overflow

Ensures that the value of a specified expression does not overflow.



Parameters:
severity\_level
width
min
max
property\_type
msg

coverage\_level

Class:

*n*-cycle assertion

# **Syntax**

### **Parameters**

| severity_level | Severity of the failure. Default: 'OVL_ERROR.                                               |
|----------------|---------------------------------------------------------------------------------------------|
| width          | Width of the <i>test_expr</i> argument. Width must be less than or equal to 32. Default: 1. |
| min            | Minimum value in the test range of test_expr. Default: 0.                                   |
| max            | Maximum value in the test range of <i>test_expr</i> . Default: 2**width - 1.                |
| property_type  | Property type. Default: 'OVL_ASSERT.                                                        |
| msg            | Error message printed when assertion fails. Default: "VIOLATION".                           |
| coverage_level | Coverage level. Default: 'OVL_COVER_ALL.                                                    |

#### **Ports**

| clk                  | Clock event for the assertion. The checker samples on the rising edge of the clock.                                               |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| reset_n              | Active low synchronous reset signal indicating completed initialization.                                                          |
| test_expr[width-1:0] | Expression that should not change from a value of <i>max</i> to a value out of the test range or to a value equal to <i>min</i> . |

# **Description**

The assert\_no\_overflow assertion checker checks the expression *test\_expr* at each rising edge of *clk* to determine if its value has changed from a value (at the previous rising edge of *clk*) that was equal to *max*. If so, the checker verifies that the new value has not overflowed *max*. That is, it verifies the value of *test\_expr* is not greater than *max* or less than or equal to *min* (in which case, the assertion fails).

The checker is useful for verifying counters, where it can ensure the counter does not wrap from the highest value to the lowest value in a specified range. For example, it can be used to check that memory structure pointers do not wrap around. For a more general test for overflow, use assert\_delta or assert\_fifo\_index.

#### **Assertion Checks**

ASSERT\_NO\_OVERFLOW Expression changed value from max to a value not in the range min + 1 to max - 1.

## Implicit X/Z Checks

 $\begin{array}{ll} \text{test\_expr contains X} & \text{Expression value contained X or Z bits.} \\ \text{or Z} \end{array}$ 

#### **Cover Points**

```
cover_test_expr_at_min CORNER — Expression evaluated to min. cover_test_expr_at_max BASIC — Expression evaluated to max.
```

#### **Errors**

The parameters *min* and *max* must be specified such that *min* is less than or equal to *max*. Otherwise, the assertion fails on each tested clock cycle for which *test\_expr* changed from *max*.

### **Notes**

The assertion check compares the current value of test\_expr with its previous value.
 Therefore, checking does not start until the second rising clock edge of clk after reset\_n deasserts.

## See also

assert\_delta assert\_increment assert\_fifo\_index assert\_no\_overflow

# **Example**

```
assert_no_overflow #(
   'OVL_ERROR,
                                                   // severity_level
   3,
                                                   // width
   0,
                                                   // min
   4,
                                                   // max
   'OVL_ASSERT,
                                                   // property_type
   "Error: addr overflow",
                                                   // msg
   'OVL_COVER_ALL)
                                                   // coverage_level
   addr_with_overflow (
      clk,
                                                   // clock
                                                   // reset
      reset_n,
                                                   // test_expr
      addr
            );
```

Ensures that addr does not overflow (i.e., change from a value of 4 at the rising edge of clk to a value of 0 or a value greater than 4 at the next rising edge of clk).



# assert\_no\_transition

Ensures that the value of a specified expression does not transition from a start state to the specified next state.



# **Syntax**

```
assert_no_transition
   [#(severity_level, width, property_type, msg, coverage_level)]
   instance_name (clk, reset_n, test_expr, start_state, next_state);
```

#### **Parameters**

| severity_level | Severity of the failure. Default: 'OVL_ERROR.                     |
|----------------|-------------------------------------------------------------------|
| width          | Width of the <i>test_expr</i> argument. Default: 1.               |
| property_type  | Property type. Default: 'OVL_ASSERT.                              |
| msg            | Error message printed when assertion fails. Default: "VIOLATION". |
| coverage_level | Coverage level. Default: 'OVL_COVER_ALL.                          |

### **Ports**

| clk                    | Clock event for the assertion. The checker samples on the rising edge of the clock.                                                                                                                         |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| reset_n                | Active low synchronous reset signal indicating completed initialization.                                                                                                                                    |
| test_expr[width-1:0]   | Expression that should not transition to <i>next_state</i> on the rising edge of <i>clk</i> if its value at the previous rising edge of <i>clk</i> is the same as the current value of <i>start_state</i> . |
| start_state[width-1:0] | Expression that indicates the start state for the assertion check. If the start state matches the value of <i>test_expr</i> on the previous rising edge of <i>clk</i> , the check is performed.             |

next state[width-1:0]

Expression that indicates the invalid next state for the assertion check. If the value of *test\_expr* was *start\_state* at the previous rising edge of *clk*, then the value of *test\_expr* should not equal *next\_state* on the current rising edge of *clk*.

# **Description**

The assert\_no\_transition assertion checker checks the expression *test\_expr* and *start\_state* at each rising edge of *clk* to see if they are the same. If so, the checker evaluates and stores the current value of *next\_state*. At the next rising edge of *clk*, the checker re-evaluates *test\_expr* to see if its value equals the stored value of *next\_state*. If so, the assertion fails. The checker returns to checking *start\_state* in the current cycle (unless a fatal failure occurred)

The *start\_state* and *next\_state* expressions are verification events that can change. In particular, the same assertion checker can be coded to verify multiple types of transitions of *test\_expr*.

The checker is useful for ensuring certain control structure values (such as counters and finite-state machine values) do not transition to invalid values.

### **Assertion Checks**

| ASSERT_no_transition | Expression transitioned from <i>start_state</i> to a value equal to |
|----------------------|---------------------------------------------------------------------|
|                      | next state.                                                         |

## Implicit X/Z Checks

| test_expr contains X<br>or Z | Expression value contained X or Z bits.  |
|------------------------------|------------------------------------------|
| start_state contains X or Z  | Start state value contained X or Z bits. |
| next_state contains X        | Next state value contained X or Z bits.  |

#### **Cover Points**

```
cover_start_state BASIC — Expression assumed a start state value.
```

#### **Notes**

1. The assertion check compares the current value of <code>test\_expr</code> with its previous value. Therefore, checking does not start until the second rising clock edge of <code>clk</code> after <code>reset\_n</code> deasserts.

### See also

assert transition

# **Example**

```
assert_no_transition #(
   'OVL_ERROR,
                                                    // severity_level
   3,
                                                    // width
   'OVL ASSERT,
                                                    // property_type
   "Error: bad state transition",
                                                    // msq
   'OVL_COVER_ALL)
                                                    // coverage_level
   valid_transition (
      clk,
                                                    // clock
      reset n,
                                                    // reset
                                                    // test_expr
// start_state
      current state,
      requests > 2 ? `FULL : `ONE_IN_Q,
                                                    // next_state
      'EMPTY;
```

Ensures that current\_state does not transition to 'EMPTY improperly. If requests is greater than 2 and the current\_state is 'FULL, current\_state should not transition to 'EMPTY in the next cycle. If requests is not greater than 2 and current\_state is 'ONE\_IN\_Q,

current\_state should not transition to 'EMPTY in the next cycle.



# assert\_no\_underflow

Ensures that the value of a specified expression does not underflow.



Parameters:
severity\_level
width
min
max
property\_type
msg

coverage\_level

Class: 2-cycle assertion

# **Syntax**

### **Parameters**

| severity_level | Severity of the failure. Default: 'OVL_ERROR.                                               |
|----------------|---------------------------------------------------------------------------------------------|
| width          | Width of the <i>test_expr</i> argument. Width must be less than or equal to 32. Default: 1. |
| min            | Minimum value in the test range of test_expr. Default: 0.                                   |
| max            | Maximum value in the test range of <i>test_expr</i> . Default: 2**width - 1.                |
| property_type  | Property type. Default: 'OVL_ASSERT.                                                        |
| msg            | Error message printed when assertion fails. Default: "VIOLATION".                           |
| coverage_level | Coverage level. Default: 'OVL_COVER_ALL.                                                    |

#### **Ports**

| clk                  | Clock event for the assertion. The checker samples on the rising edge of the clock.                                      |
|----------------------|--------------------------------------------------------------------------------------------------------------------------|
| reset_n              | Active low synchronous reset signal indicating completed initialization.                                                 |
| test_expr[width-1:0] | Expression that should not change from a value of <i>min</i> to a value out of range or to a value equal to <i>max</i> . |

# **Description**

The assert\_no\_underflow assertion checker checks the expression *test\_expr* at each rising edge of *clk* to determine if its value has changed from a value (at the previous rising edge of *clk*) that was equal to *min*. If so, the checker verifies that the new value has not underflowed *min*. That is, it verifies the value of *test\_expr* is not less than *min* or greater than or equal to *max* (in which case, the assertion fails).

The checker is useful for verifying counters, where it can ensure the counter does not wrap from the lowest value to the highest value in a specified range. For example, it can be used to check that memory structure pointers do not wrap around. For a more general test for underflow, use assert\_delta or assert\_fifo\_index.

### **Assertion Checks**

ASSERT\_NO\_UNDERFLOW Expression changed value from min to a value not in the range min + 1 to max - 1.

### Implicit X/Z Checks

test\_expr contains X Expression value contained X or Z bits.

#### **Cover Points**

```
cover_test_expr_at_min BASIC — Expression evaluated to min.

cover_test_expr_at_max CORNER — Expression evaluated to max.
```

#### **Errors**

The parameters *min* and *max* must be specified such that *min* is less than or equal to *max*. Otherwise, the assertion fails on each tested clock cycle for which *test\_expr* changed from *max*.

### **Notes**

1. The assertion check compares the current value of <code>test\_expr</code> with its previous value. Therefore, checking does not start until the second rising clock edge of <code>clk</code> after <code>reset\_n</code> deasserts.

### See also

assert\_delta assert\_fifo\_index assert\_decrement assert\_no\_overflow

# **Example**

```
assert_no_underflow #(
   'OVL_ERROR,
                                                   // severity_level
                                                   // width
   3,
   3,
                                                   // min
   7,
                                                   // max
   'OVL_ASSERT,
                                                   // property_type
   "Error: addr underflow",
                                                   // msg
   'OVL_COVER_ALL)
                                                   // coverage_level
   addr_with_underflow (
      clk,
                                                   // clock
                                                   // reset
      reset_n,
                                                   // test_expr
      addr
            );
```

Ensures that addr does not underflow (i.e., change from a value of 3 at the rising edge of clk to a value of 7 or a value less than 3 at the next rising edge of clk).



# assert\_odd\_parity

Ensures that the value of a specified expression has odd parity.



# **Syntax**

```
assert_odd_parity
    [#(severity_level, width, property_type, msg, coverage_level)]
    instance_name (clk, reset_n, test_expr);
```

#### **Parameters**

| severity_level | Severity of the failure. Default: 'OVL_ERROR.                     |
|----------------|-------------------------------------------------------------------|
| width          | Width of the test_expr argument. Default: 1.                      |
| property_type  | Property type. Default: 'OVL_ASSERT.                              |
| msg            | Error message printed when assertion fails. Default: "VIOLATION". |
| coverage_level | Coverage level. Default: 'OVL_COVER_ALL.                          |

#### **Ports**

| c1k                  | Clock event for the assertion. The checker samples on the rising edge of the clock.  |
|----------------------|--------------------------------------------------------------------------------------|
| reset_n              | Active low synchronous reset signal indicating completed initialization.             |
| test_expr[width-1:0] | Expression that should evaluate to a value with odd parity on the rising clock edge. |

# **Description**

The assert\_odd\_parity assertion checker checks the expression *test\_expr* at each rising edge of *clk* to verify the expression evaluates to a value that has odd parity. A value has odd parity if the number of bits set to 1 is odd.

The checker is useful for verifying control circuits, for example, it can be used to verify a finite-state machine with error detection. In a datapath circuit the checker can perform parity error checking of address and data buses.

#### **Assertion Checks**

ASSERT\_ODD\_PARITY

Expression evaluated to a value whose parity is not odd.

### Implicit X/Z Checks

```
test_expr contains X
or Z
```

Expression value contained X or Z bits.

#### **Cover Points**

```
cover_test_expr_change SANITY — Expression has changed value.
```

### See also

```
assert_even_parity
```

# **Example**

```
assert_odd_parity #(
   'OVL_ERROR,
                                                   // severity_level
                                                   // width
   8,
   'OVL_ASSERT,
                                                   // property_type
   "Error: data has even parity",
                                                   // msg
   'OVL_COVER_ALL)
                                                   // coverage_level
   valid_data_odd_parity (
      clk,
                                                   // clock
      reset_n,
                                                   // reset
      data );
                                                   // test_expr
```

Ensures that data has odd parity at each rising edge of clk.



# assert\_one\_cold

Ensures that the value of a specified expression is one-cold (or equals an inactive state value, if specified).



### Parameters: severity\_level width inactive property\_type msg

coverage\_level

#### Class:

single-cycle assertion

# **Syntax**

```
assert_one_cold
    [#(severity_level, width, inactive, property_type, msg,
    coverage_level )]
    instance_name (clk, reset_n, test_expr );
```

### **Parameters**

| severity_level | Severity of the failure. Default: 'OVL_ERROR.                                                                |
|----------------|--------------------------------------------------------------------------------------------------------------|
| width          | Width of the <i>test_expr</i> argument. Default: 32.                                                         |
| inactive       | Inactive state of <i>test_expr</i> : 'OVL_ALL_ZEROS, 'OVL_ALL_ONES or 'OVL_ONE_COLD. Default: 'OVL_ONE_COLD. |
| property_type  | Property type. Default: 'OVL_ASSERT.                                                                         |
| msg            | Error message printed when assertion fails. Default: "VIOLATION".                                            |
| coverage_level | Coverage level. Default: 'OVL_COVER_ALL.                                                                     |
|                |                                                                                                              |

#### **Ports**

| Clk                  | Clock event for the assertion. The checker samples on the rising edge of the clock.          |
|----------------------|----------------------------------------------------------------------------------------------|
| reset_n              | Active low synchronous reset signal indicating completed initialization.                     |
| test_expr[width-1:0] | Expression that should evaluate to a one-cold or inactive value on<br>the rising clock edge. |

# **Description**

The assert\_one\_cold assertion checker checks the expression *test\_expr* at each rising edge of *clk* to verify the expression evaluates to a one-cold or inactive state value. A one-cold value has exactly one bit set to 0. The inactive state value for the checker is set by the *inactive* parameter. Choices are: 'OVL\_ALL\_ZEROS (e.g., 4'b0000), 'OVL\_ALL\_ONES (e.g., 4'b1111) or 'OVL\_ONE\_COLD. The default *inactive* parameter value is 'OVL\_ONE\_COLD, which indicates *test\_expr* has no inactive state (so only a one-cold value is valid for each check).

The checker is useful for verifying control circuits, for example, it can ensure that a finite-state machine with one-cold encoding operates properly and has exactly one bit asserted low. In a datapath circuit the checker can ensure that the enabling conditions for a bus do not result in bus contention.

#### **Assertion Checks**

ASSERT\_ONE\_COLD Expression assumed an active state with multiple bits set to 0.

## Implicit X/Z Checks

 $\begin{array}{ll} \text{test\_expr contains X} & \text{Expression value contained X or Z bits.} \\ \text{or Z} \end{array}$ 

### **Cover Points**

| cover_test_expr_change                | SANITY — Expression has changed value.                                                                           |
|---------------------------------------|------------------------------------------------------------------------------------------------------------------|
| cover_all_one_colds_<br>checked       | CORNER — Expression evaluated to all possible combinations of one-cold values.                                   |
| <pre>cover_test_expr_all_ zeros</pre> | CORNER — Expression evaluated to the inactive state and the <i>inactive</i> parameter was set to 'OVL_ALL_ZEROS. |
| <pre>cover_test_expr_all_ ones</pre>  | CORNER — Expression evaluated to the inactive state and the <i>inactive</i> parameter was set to 'OVL_ALL_ONES.  |

### **Notes**

1. By default, the assert\_one\_cold assertion is pessimistic and the assertion fails if test\_expr is active and multiple bits are not 1 (i.e.equals 0, X, Z, etc.). However, if 'OVL\_XCHECK\_OFF is set, the assertion fails if and only if test\_expr is active and multiple bits are 0.

### See also

assert\_one\_hot assert\_zero\_one\_hot

# **Examples**

```
assert_one_cold #(
   'OVL_ERROR,
                                                // severity_level
   4,
                                                // width
   'OVL ONE COLD,
                                                // inactive (no inactive state)
   'OVL ASSERT,
                                               // property_type
   "Error: sel_n not one-cold",
                                               // msg
   'OVL_COVER_ALL)
                                               // coverage_level
   valid_sel_n_one_cold (
      clk,
                                                // clock
      reset n,
                                                // reset
                                               // test_expr
      sel_n );
Ensures that sel_n is one-cold at each rising edge of clk.
   reset_n
     sel_n XXXX
                1101
                          1011
                                 1101 | 0111
                                                       1111
                                                                 0111
                    ASSERT_ONE_COLD Error: sel_n not one-cold
assert_one_cold #(
   'OVL_ERROR,
                                                    // severity_level
                                                    // width
   4,
   'OVL ALL ONES,
                                                    // inactive
   'OVL_ASSERT,
                                                    // property_type
                                                    // msg
   "Error: sel_n not one-cold or inactive",
   'OVL COVER ALL)
                                                    // coverage_level
   valid sel n one cold (
      clk,
                                                    // clock
      reset_n,
                                                    // reset
      sel_n );
                                                    // test_expr
Ensures that sel_n is one-cold or inactive (4'b1111) at each rising edge of clk.
   reset n
     sel_n XXXX
                1111
                          1011
                                  1101 | 1100 | 1110
                                                                  0111
                                                 ASSERT_ONE_COLD
```

→ test\_expr contains X/Z value

Error: sel\_n not one-cold or inactive

```
assert_one_cold #(
                                                         // severity_level
   'OVL_ERROR,
                                                          // width
   'OVL_ALL_ZEROS,
                                                          // inactive
                                                         // property_type
// msg
   'OVL_ASSERT,
   "Error: sel_n not one-cold",
   'OVL_COVER_ALL)
                                                         // coverage_level
   valid_sel_n_one_cold (
       clk,
                                                          // clock
                                                          // reset
       reset_n,
       sel_n );
                                                         // test_expr
Ensures that sel_n is one-cold or inactive (4'b0000) at each rising edge of clk.
    reset_n
     sel_n XXXX
                  0000
                            1011
                                    | 1101 | 0111 | 1110
                                                             1111
                                                                         0111

→ test_expr contains X/Z value

                             ASSERT_ONE_COLD Error: sel_n not one-cold or inactive
```

# assert\_one\_hot

Ensures that the value of a specified expression is one-hot.



# **Syntax**

```
assert_one_hot
    [#(severity_level, width, property_type, msg, coverage_level)]
    instance_name (clk, reset_n, test_expr);
```

#### **Parameters**

| severity_level | Severity of the failure. Default: 'OVL_ERROR.                     |
|----------------|-------------------------------------------------------------------|
| width          | Width of the <i>test_expr</i> argument. Default: 32.              |
| property_type  | Property type. Default: 'OVL_ASSERT.                              |
| msg            | Error message printed when assertion fails. Default: "VIOLATION". |
| coverage_level | Coverage level. Default: 'OVL_COVER_ALL.                          |

#### **Ports**

| c1k                  | Clock event for the assertion. The checker samples on the rising edge of the clock. |
|----------------------|-------------------------------------------------------------------------------------|
| reset_n              | Active low synchronous reset signal indicating completed initialization.            |
| test_expr[width-1:0] | Expression that should evaluate to a one-hot value on the rising clock edge.        |

# **Description**

The assert\_one\_hot assertion checker checks the expression *test\_expr* at each rising edge of *clk* to verify the expression evaluates to a one-hot value. A one-hot value has exactly one bit set to 1.

The checker is useful for verifying control circuits, for example, it can ensure that a finite-state machine with one-hot encoding operates properly and has exactly one bit asserted high. In a datapath circuit the checker can ensure that the enabling conditions for a bus do not result in bus contention.

### **Assertion Checks**

Expression evaluated to zero or to a value with multiple bits set to 1.

### Implicit X/Z Checks

```
test_expr contains X Expression value contained X or Z bits. or Z
```

#### **Cover Points**

```
cover_test_expr_change SANITY — Expression has changed value.

cover_all_one_hots_
checked CORNER — Expression evaluated to all possible combinations of one-hot values.
```

### **Notes**

1. By default, the assert\_one\_hot assertion is optimistic and the assertion fails if *test\_expr* is zero or has multiple bits not set to 0 (i.e.equals 1, X, Z, etc.). However, if 'OVL\_XCHECK\_OFF is set, the ASSERT\_ONE\_HOT assertion fails if and only if *test\_expr* is zero or has multiple bits that are 1.

### See also

```
assert_one_cold assert_zero_one_hot
```

# **Example**

```
assert one hot #(
   'OVL_ERROR,
                                                  // severity_level
                                                  // width
   'OVL_ASSERT,
                                                  // property_type
   "Error: sel not one-hot",
                                                  // msg
   'OVL COVER ALL)
                                                  // coverage level
   valid_sel_one_hot (
                                                  // clock
      clk,
      reset_n,
                                                  // reset
                                                  // test_expr
      sel );
```



# assert\_proposition

Ensures that the value of a specified expression is always combinationally TRUE.



# **Syntax**

```
assert_proposition
   [#(severity_level, property_type, msg, coverage_level)]
   instance_name (reset_n, test_expr);
```

#### **Parameters**

| severity_level | Severity of the failure. Default: 'OVL_ERROR.                     |
|----------------|-------------------------------------------------------------------|
| property_type  | Property type. Default: 'OVL_ASSERT.                              |
| msg            | Error message printed when assertion fails. Default: "VIOLATION". |
| coverage_level | Coverage level. Default: 'OVL_COVER_ALL.                          |

### **Ports**

| reset_n   | Active low synchronous reset signal indicating completed initialization. |
|-----------|--------------------------------------------------------------------------|
| test_expr | Expression that should always evaluate to TRUE.                          |

# **Description**

The assert\_proposition assertion checker checks the single-bit expression *test\_expr* when it changes value to verify the expression evaluates to TRUE.

### **Assertion Checks**

ASSERT\_PROPOSITION Expression evaluated to FALSE.

#### Implicit X/Z Checks

#### **Cover Points**

none

#### **Notes**

Formal verification tools and hardware emulation/acceleration systems might ignore this
checker. To verify propositional properties with these tools, consider using
assert\_always.

#### See also

```
assert_always assert_implication assert_always_on_edge assert_never
```

# **Example**

Ensures that current\_addr equals addr while bus\_gnt is TRUE.



# assert\_quiescent\_state

Ensures that the value of a specified state expression equals a corresponding check value if a specified sample event has transitioned to TRUE.



#### Parameters: severity\_level width property\_type msg coverage\_level

#### Class:

2-cycle assertion

# **Syntax**

```
assert_quiescent_state
   [#(severity_level, width, property_type, msg, coverage_level)]
   instance_name (clk, reset_n, state_expr, check_value,
        sample_event);
```

#### **Parameters**

| severity_level | Severity of the failure. Default: 'OVL_ERROR.                                |
|----------------|------------------------------------------------------------------------------|
| width          | Width of the <i>state_expr</i> and <i>check_value</i> arguments. Default: 1. |
| property_type  | Property type. Default: 'OVL_ASSERT.                                         |
| msg            | Error message printed when assertion fails. Default: "VIOLATION".            |
| coverage_level | Coverage level. Default: 'OVL_COVER_ALL.                                     |
|                |                                                                              |

#### **Ports**

| clk                               | Clock event for the assertion. The checker samples on the rising edge of the clock.                                                                                                                                 |
|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| reset_n                           | Active low synchronous reset signal indicating completed initialization.                                                                                                                                            |
| state_expr[width-1:0]             | Expression that should have the same value as <i>check_value</i> on the rising edge of <i>clk</i> if <i>sample_event</i> transitioned to TRUE in the previous clock cycle (or is currently transitioning to TRUE).  |
| <pre>check_value[width-1:0]</pre> | Expression that indicates the value <i>state_expr</i> should have on the rising edge of <i>clk</i> if <i>sample_event</i> transitioned to TRUE in the previous clock cycle (or is currently transitioning to TRUE). |
| sample_event                      | Expression that initiates the quiescent state check when its value transitions to TRUE.                                                                                                                             |

# **Description**

The assert\_quiescent\_state assertion checker checks the expression *sample\_event* at each rising edge of *clk* to see if its value has transitioned to TRUE (i.e., its current value is TRUE and its value on the previous rising edge of *clk* is not TRUE). If so, the checker verifies that the current value of *state\_expr* equals the current value of *check\_value*. The assertion fails if *state\_expr* is not equal to *check\_value*.

The *state\_expr* and *check\_value* expressions are verification events that can change. In particular, the same assertion checker can be coded to compare different check values (if they are checked in different cycles).

The checker is useful for verifying the states of state machines when transactions complete.

#### **Assertion Checks**

| ASSERT_QUIESCENT_STATE | The sample_event expression transitioned to TRUE, but the             |  |
|------------------------|-----------------------------------------------------------------------|--|
|                        | values of <i>state_expr</i> and <i>check_value</i> were not the same. |  |

#### Implicit X/Z Checks

| state_expr contains X or Z             | State expression value contained X or Z bits.                                                            |
|----------------------------------------|----------------------------------------------------------------------------------------------------------|
| check_value contains X or Z            | Check vale expression value contained X or Z bits.                                                       |
| sample_event contains<br>X or Z        | Sample event value was X or Z.                                                                           |
| 'OVL_END_OF_SIMULATION contains X or Z | State expression value contained X or Z bits at the end of simulation ('OVL_END_OF_SIMULATION asserted). |

#### **Cover Points**

none

#### **Notes**

- 1. The assertion check compares the current value of *sample\_event* with its previous value. Therefore, checking does not start until the second rising clock edge of *clk* after *reset\_n* deasserts.
- 2. The checker recognizes the Verilog macro 'OVL\_END\_OF\_SIMULATION=eos\_signal. If set, the quiescent state check is also performed at the end of simulation, when eos\_signal asserts (regardless of the value of sample\_event).
- 3. Formal verification tools and hardware emulation/acceleration systems might ignore this checker.

#### See also

assert\_no\_transition

assert\_transition

# **Example**

```
assert_quiescent_state #(
   'OVL_ERROR,
                                                  // severity_level
   4,
                                                  // width
   'OVL ASSERT,
                                                  // property_type
                                                  // msg
   "Error: illegal end of transaction",
   'OVL_COVER_ALL)
                                                  // coverage_level
   valid_end_of_transaction_state (
      clk,
                                                  // clock
      reset_n,
                                                  // reset
      transaction_state,
                                                  // state expr
      prev_tr == 'TR_READ ? 'TR_IDLE :
                                                  // check_value
                                                  // sample_event
      'TR_WAIT
      end_of_transaction);
```

Ensures that whenever end\_of\_transaction asserts at the completion of each transaction, the value of transaction\_state is 'TR\_IDLE (if prev\_tr is 'TR\_READ) or 'TR\_WAIT (otherwise).



ASSERT\_QUIESCENT\_STATE Error: illegal end of transaction

# assert\_range

Ensures that the value of a specified expression is in a specified range.



# Parameters: Claseverity\_level sin

width
min
max
property\_type

msg coverage\_level

#### Class:

single-cycle assertion

# **Syntax**

```
assert_range
    [#(severity_level, width, min, max, property_type, msg,
    coverage_level )]
    instance_name (clk, reset_n, test_expr );
```

#### **Parameters**

| severity_level | Severity of the failure. Default: 'OVL_ERROR.                     |
|----------------|-------------------------------------------------------------------|
| width          | Width of the <i>test_expr</i> argument. Default: 1.               |
| min            | Minimum value allowed for test_expr. Default: 0.                  |
| max            | Maximum value allowed for test_expr. Default: 2**width - 1.       |
| property_type  | Property type. Default: 'OVL_ASSERT.                              |
| msg            | Error message printed when assertion fails. Default: "VIOLATION". |
| coverage_level | Coverage level. Default: 'OVL_COVER_ALL.                          |

#### **Ports**

| clk                  | Clock event for the assertion. The checker samples on the rising edge of the clock.                                         |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------|
| reset_n              | Active low synchronous reset signal indicating completed initialization.                                                    |
| test_expr[width-1:0] | Expression that should evaluate to a value in the range from <i>min</i> to <i>max</i> (inclusive) on the rising clock edge. |

# **Description**

The assert\_range assertion checker checks the expression *test\_expr* at each rising edge of *clk* to verify the expression falls in the range from *min* to *max*, inclusive. The assertion fails if *test\_expr* < *min* or *max* < *test\_expr*.

The checker is useful for ensuring certain control structure values (such as counters and finite-state machine values) are within their proper ranges. The checker is also useful for ensuring datapath variables and expressions are in legal ranges.

#### **Assertion Checks**

ASSERT\_RANGE Expression evaluated outside the range *min* to *max*.

#### Implicit X/Z Checks

```
test_expr contains X Expression value contained X or Z bits. or Z
```

#### **Cover Points**

#### **Errors**

The parameters *min* and *max* must be specified such that *min* is less than or equal to *max*. Otherwise, the assertion fails on each tested clock cycle.

#### See also

```
assert_always assert_never assert_implication assert_proposition
```

# **Example**

```
assert_range #(
   'OVL_ERROR,
                                                           // severity_level
                                                           // width
   3,
   2,
                                                           // min
   5,
                                                           // max
   'OVL_ASSERT,
                                                           // property_type
   "Error: sel_high - sel_low not within 2 to 5",
                                                           // msg
   'OVL_COVER_ALL)
                                                           // coverage_level
   valid_sel (
      clk,
                                                           // clock
                                                           // reset
       reset_n,
                                                           // test_expr
       sel_high - sel_low );
Ensures that (sel_high - sel_low) is in the range 2 to 5 at each rising edge of clk.
                        clk
                     reset_n
              sel_high - sel_low
                               ASSERT_RANGE Error: sel_high - sel_low not within 2 to 5
```

# assert\_time

Ensures that the value of a specified expression remains TRUE for a specified number of cycles after a start event.



#### Parameters: severity\_level num\_cks action\_on\_new\_start property\_type msg

coverage\_level

#### Class:

*n*-cycle assertion

# **Syntax**

```
assert_time
   [#(severity_level, num_cks, action_on_new_start, property_type,
   msg, coverage_level)]
   instance_name (clk, reset_n, start_event, test_expr);
```

#### **Parameters**

| severity_level      | Severity of the failure. Default: 'OVL_ERROR.                                                                                                                                                       |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| num_cks             | Number of cycles after <i>start_event</i> is TRUE that <i>test_expr</i> must be held TRUE. Default: 1.                                                                                              |
| action_on_new_start | Method for handling a new start event that occurs while a check is pending. Values are: 'OVL_IGNORE_NEW_START, 'OVL_RESET_ON_NEW_START and 'OVL_ERROR_ON_NEW_START. Default: 'OVL_IGNORE_NEW_START. |
| property_type       | Property type. Default: 'OVL_ASSERT.                                                                                                                                                                |
| msg                 | Error message printed when assertion fails. Default: "VIOLATION".                                                                                                                                   |
| coverage_level      | Coverage level. Default: 'OVL_COVER_ALL.                                                                                                                                                            |
|                     |                                                                                                                                                                                                     |

#### **Ports**

| clk         | Clock event for the assertion. The checker samples on the rising edge of the clock.      |
|-------------|------------------------------------------------------------------------------------------|
| reset_n     | Active low synchronous reset signal indicating completed initialization.                 |
| start_event | Expression that (along with <i>num_cks</i> ) identifies when to check <i>test_expr</i> . |

test\_expr

Expression that should evaluate to TRUE for *num\_cks* cycles after *start\_event* initiates a check.

# **Description**

The assert\_time assertion checker checks the expression *start\_event* at each rising edge of *clk* to determine whether or not to initiate a check. Once initiated, the check evaluates *test\_expr* each rising edge of *clk* for *num\_cks* cycles to verify that its value is TRUE. During that time, the assertion fails each cycle a sampled value of *test\_expr* is not TRUE.

The method used to determine what constitutes a start event for initiating a check is controlled by the *action\_on\_new\_start* parameter. If no check is in progress when *start\_event* is sampled TRUE, a new check is initiated. But, if a check is in progress when *start\_event* is sampled TRUE, the checker has the following actions:

• 'OVL\_IGNORE\_NEW\_START

The checker does not sample *start\_event* for the next *num\_cks* cycles after a start event.

'OVL\_RESET\_ON\_NEW\_START

The checker samples *start\_event* every cycle. If a check is pending and the value of *start\_event* is TRUE, the checker terminates the check and initiates a new check without sampling *test\_expr*.

• 'OVL ERROR ON NEW START

The checker samples *start\_event* every cycle. If a check is pending and the value of *start\_event* is TRUE, the assertion fails with an illegal start event violation. In this case, the checker does not initiate a new check, does not terminate a pending check and reports an additional assertion violation if *test\_expr* is FALSE.

#### **Assertion Checks**

| ASSERT_TIME         | The value of <i>test_expr</i> was not TRUE within <i>num_cks</i> cycles after <i>start_event</i> was sampled TRUE.                                                                 |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| illegal start event | The <i>action_on_new_start</i> parameter is set to 'OVL_ERROR_ON_NEW_START and <i>start_event</i> expression evaluated to TRUE while the checker was monitoring <i>test_expr</i> . |

#### Implicit X/Z Checks

```
\begin{array}{ll} \text{test\_expr contains X} & \text{Expression value was $X$ or $Z$.} \\ \text{or $Z$} & \text{Start\_event contains X} & \text{Start event value was $X$ or $Z$.} \\ \text{or $Z$} & \end{array}
```

#### **Cover Points**

```
cover_window_open

BASIC — A time check was initiated.

cover_window_close

BASIC — A time check lasted the full num_cks cycles.

CORNER — The action_on_new_start parameter is

'OVL_RESET_ON_NEW_START, and start_event was sampled TRUE while the checker was monitoring test_expr.
```

#### See also

```
assert_changeassert_win_changeassert_nextassert_win_unchangeassert_frameassert_windowassert_unchange
```

# **Examples**

```
assert time #(
   'OVL ERROR,
                                                   // severity_level
                                                   // num_cks
   'OVL_IGNORE_NEW_START,
                                                   // action_on_new_start
                                                   // property_type
   'OVL ASSERT,
                                                   // msg
// coverage_level
   "Error: invalid transaction",
   'OVL_COVER_ALL)
   valid_transaction (
      clk,
                                                   // clock
                                                   // reset
      reset_n,
      req == 1,
                                                   // start_event
      ptr >= 1 && ptr <= 3);
                                                   // test_expr
```

Ensures that ptr is sampled in the range 1 to 3 for three cycles after req is sampled equal to 1 at the rising edge of clk. If req is sampled equal to 1 when the checker samples ptr, a new check is not initiated (i.e., the new start is ignored).



```
assert_time #(
                                                  // severity_level
   'OVL_ERROR,
                                                  // num cks
   'OVL_RESET_ON_NEW_START,
                                                  // action_on_new_start
   'OVL_ASSERT,
                                                  // property_type
   "Error: invalid transaction",
                                                  // msg
   'OVL_COVER_ALL)
                                                  // coverage_level
   valid_transaction (
                                                  // clock
      clk,
                                                  // reset
      reset_n,
      req == 1,
                                                  // start event
      ptr >= 1 && ptr <= 3);
                                                  // test_expr
```

Ensures that ptr is sampled in the range 1 to 3 for three cycles after req is sampled equal to 1 at the rising edge of clk. If req is sampled equal to 1 when the checker samples ptr, a new check is initiated (i.e., the new start restarts a check).



```
assert_time #(
   'OVL_ERROR,
                                                   // severity_level
                                                   // num_cks
   'OVL ERROR ON NEW START,
                                                   // action_on_new_start
   'OVL_ASSERT,
                                                   // property_type
   "Error: invalid transaction",
                                                   // msg
   'OVL_COVER_ALL)
                                                   // coverage level
   valid transaction (
      clk,
                                                   // clock
                                                   // reset
// start_event
      reset_n,
      req == 1,
      ptr >= 1 && ptr <= 3);
                                                   // test expr
```

Ensures that ptr is sampled in the range 1 to 3 for three cycles after req is sampled equal to 1 at the rising edge of clk. If req is sampled equal to 1 when the checker samples ptr, the checker issues an illegal start event violation and does not start a new check.



# assert\_transition

Ensures that the value of a specified expression transitions properly from a start state to the specified next state.



# **Syntax**

```
assert_transition
   [#(severity_level, width, property_type, msg, coverage_level)]
   instance_name (clk, reset_n, test_expr, start_state, next_state);
```

#### **Parameters**

| severity_level | Severity of the failure. Default: 'OVL_ERROR.                     |
|----------------|-------------------------------------------------------------------|
| width          | Width of the <i>test_expr</i> argument. Default: 1.               |
| property_type  | Property type. Default: 'OVL_ASSERT.                              |
| msg            | Error message printed when assertion fails. Default: "VIOLATION". |
| coverage_level | Coverage level. Default: 'OVL_COVER_ALL.                          |

#### **Ports**

| clk                    | Clock event for the assertion. The checker samples on the rising edge of the clock.                                                                                                                     |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| reset_n                | Active low synchronous reset signal indicating completed initialization.                                                                                                                                |
| test_expr[width-1:0]   | Expression that should transition to <i>next_state</i> on the rising edge of <i>clk</i> if its value at the previous rising edge of <i>clk</i> is the same as the current value of <i>start_state</i> . |
| start_state[width-1:0] | Expression that indicates the start state for the assertion check. If the start state matches the value of <i>test_expr</i> on the previous rising edge of <i>clk</i> , the check is performed.         |

next state[width-1:0]

Expression that indicates the only valid next state for the assertion check. If the value of *test\_expr* was *start\_state* at the previous rising edge of *clk*, then the value of *test\_expr* should equal *next\_state* on the current rising edge of *clk*.

# **Description**

The assert\_transition assertion checker checks the expression *test\_expr* and *start\_state* at each rising edge of *clk* to see if they are the same. If so, the checker evaluates and stores the current value of *next\_state*. At the next rising edge of *clk*, the checker re-evaluates *test\_expr* to see if its value equals the stored value of *next\_state*. If not, the assertion fails. The checker returns to checking *start\_state* in the current cycle (unless a fatal failure occurred)

The *start\_state* and *next\_state* expressions are verification events that can change. In particular, the same assertion checker can be coded to verify multiple types of transitions of *test\_expr*.

The checker is useful for ensuring certain control structure values (such as counters and finite-state machine values) transition properly.

#### **Assertion Checks**

| ASSERT : | TRANSITION |
|----------|------------|
|----------|------------|

Expression transitioned from *start\_state* to a value different from *next\_state*.

### Implicit X/Z Checks

| test_expr contains X<br>or Z | Expression value contained X or Z bits.  |
|------------------------------|------------------------------------------|
| start_state contains X or Z  | Start state value contained X or Z bits. |
| next_state contains X or Z   | Next state value contained X or Z bits.  |

#### **Cover Points**

cover\_start\_state

BASIC — Expression assumed a start state value.

#### **Notes**

1. The assertion check compares the current value of <code>test\_expr</code> with its previous value. Therefore, checking does not start until the second rising clock edge of <code>clk</code> after <code>reset\_n</code> deasserts.

#### See also

assert no transition

# **Example**

```
assert_transition #(
   'OVL_ERROR,
                                                      // severity_level
                                                      // width
   3,
                                                      // property_type
   'OVL ASSERT,
   "Error: bad count transition",
                                                      // msq
   'OVL_COVER_ALL)
                                                      // coverage_level
   valid_count (
      clk,
                                                      // clock
                                                     // reset
// test_expr
// start_state
      reset_n,
      count,
      3'd3,
      (sel_8 == 1'b0) ? 3'd0 : 3'd4 );
                                                      // next_state
```

Ensures that count transitions from 3'd3 properly. If sel\_8 is 0, count should have transitioned to 3'd0. Otherwise, count should have transitioned to 3'd4.



# assert\_unchange

Ensures that the value of a specified expression does not change for a specified number of cycles after a start event initiates checking.



#### Parameters: severity\_level width num\_cks action\_on\_new\_start

**Class:** *n*-cycle assertion

msg coverage\_level

property\_type

# **Syntax**

```
assert_unchange
   [#(severity_level, width, num_cks, action_on_new_start,
    property_type, msg, coverage_level)]
   instance_name (clk, reset_n, start_event, test_expr);
```

#### **Parameters**

| severity_level      | Severity of the failure. Default: 'OVL_ERROR.                                                                                                                                                                                                                              |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| width               | Width of the <i>test_expr</i> argument. Default: 1.                                                                                                                                                                                                                        |
| num_cks             | Number of cycles <i>test_expr</i> should remain unchanged after a start event. Default: 1.                                                                                                                                                                                 |
| action_on_new_start | Method for handling a new start event that occurs before <i>num_cks</i> clock cycles transpire without a change in the value of <i>test_expr</i> . Values are: 'OVL_IGNORE_NEW_START, 'OVL_RESET_ON_NEW_START and 'OVL_ERROR_ON_NEW_START. Default: 'OVL_IGNORE_NEW_START. |
| property_type       | Property type. Default: 'OVL_ASSERT.                                                                                                                                                                                                                                       |
| msg                 | Error message printed when assertion fails. Default: "VIOLATION".                                                                                                                                                                                                          |
| coverage_level      | Coverage level. Default: 'OVL_COVER_ALL.                                                                                                                                                                                                                                   |

#### **Ports**

Clock event for the assertion. The checker samples on the rising edge of the clock.

reset\_n Active low synchronous reset signal indicating completed

initialization.

start\_event Expression that (along with action\_on\_new\_start) identifies

when to start checking *test\_expr*.

test\_expr[width-1:0] Expression that should not change value for num\_cks cycles from

the start event unless the check is interrupted by a valid new start

event.

# **Description**

The assert\_unchange assertion checker checks the expression *start\_event* at each rising edge of *clk* to determine if it should check for a change in the value of *test\_expr*. If *start\_event* is sampled TRUE, the checker evaluates *test\_expr* and re-evaluates *test\_expr* at each of the subsequent *num\_cks* rising edges of *clk*. Each time the checker re-evaluates *test\_expr*, if its value has changed from its value in the previous cycle, the assertion fails.

The method used to determine how to handle a new start event, when the checker is in the state of checking for a change in *test\_expr*, is controlled by the *action\_on\_new\_start* parameter. The checker has the following actions:

• 'OVL\_IGNORE\_NEW\_START

The checker does not sample *start\_event* for the next *num\_cks* cycles after a start event.

'OVL\_RESET\_ON\_NEW\_START

The checker samples *start\_event* every cycle. If a check is pending and the value of *start\_event* is TRUE, the checker terminates the check and initiates a new check.

• 'OVL\_ERROR\_ON\_NEW\_START

The checker samples *start\_event* every cycle. If a check is pending and the value of *start\_event* is TRUE, the assertion fails with an illegal start event violation. In this case, the checker does not initiate a new check and does not terminate a pending check.

The checker is useful for ensuring proper changes in structures after various events. For example, it can be used to check that multiple-cycle operations with enabling conditions function properly with the same data. It can be used to check that single-cycle operations function correctly with data loaded at different cycles. It also can be used to verify synchronizing conditions that require date to be stable after an initial triggering event.

#### **Assertion Checks**

ASSERT\_UNCHANGE The test\_expr expression changed value within num\_cks cycles

after start\_event was sampled TRUE.

illegal start event The action\_on\_new\_start parameter is set to

'OVL\_ERROR\_ON\_NEW\_START and *start\_event* expression evaluated to TRUE while the checker was in the state of checking

for a change in the value of test expr.

#### Implicit X/Z Checks

```
test_expr contains X Expression value contained X or Z bits. start_event contains X Start event value was X or Z.
```

#### **Cover Points**

```
cover_window_open

BASIC — A change check was initiated.

BASIC — A change check lasted the full num_cks cycles.

CORNER — The action_on_new_start parameter is

OVL_RESET_ON_NEW_START, and start_event was sampled TRUE while the checker was monitoring test_expr without detecting a changed value.
```

#### See also

```
assert_change assert_win_unchange assert_win_dow assert_win_change
```

# **Examples**

```
assert unchange #(
                                                   // severity_level
  'OVL_ERROR,
  8,
                                                   // width
                                                   // num_cks
  8,
  'OVL_IGNORE_NEW_START,
                                                   // action_on_new_start
                                                  // property_type
// msg
  'OVL ASSERT,
  "Error: a changed during divide",
  'OVL_COVER_ALL)
                                                  // coverage_level
  valid div unchange a (
     clk.
                                                  // clock
     reset_n,
                                                   // reset
     start == 1,
                                                   // start_event
     a);
                                                  // test_expr
```

Ensures that a remains unchanged while a divide operation is performed (8 cycles). Restarts during divide operations are ignored.



```
assert_unchange #(
  'OVL_ERROR,
                                                  // severity_level
                                                  // width
  8,
  8,
                                                  // num_cks
  'OVL_RESET_ON_NEW_START,
                                                  // action_on_new_start
                                                  // property_type
  'OVL ASSERT,
                                                  // msg
// coverage_level
  "Error: a changed during divide",
  'OVL_COVER_ALL)
  valid_div_unchange_a (
                                                  // clock
     clk,
     reset n,
                                                  // reset
     start == 1,
                                                  // start_event
     a);
                                                  // test_expr
```

Ensures that a remains unchanged while a divide operation is performed (8 cycles). A restart during a divide operation starts the check over.



```
assert_unchange #(
                                                  // severity_level
  'OVL_ERROR,
  8,
                                                  // width
  8,
                                                  // num_cks
                                                  // action_on_new_start
  'OVL ERROR ON NEW START,
                                                  // property_type
// msg
  'OVL_ASSERT,
  "Error: a changed during divide",
                                                  // coverage_level
  'OVL_COVER_ALL)
  valid div unchange a (
     clk,
                                                  // clock
     reset_n,
                                                  // reset
     start == 1,
                                                  // start event
     a);
                                                  // test_expr
```

Ensures that a remains unchanged while a divide operation is performed (8 cycles). A restart during a divide operation is a violation.



# assert\_width

Ensures that when value of a specified expression is TRUE, it remains TRUE for a minimum number of clock cycles and transitions from TRUE no later than a maximum number of clock cycles.



#### Parameters: severity\_level min\_cks max\_cks property\_type msg coverage\_level

# **Class:** *n*-cycle assertion

# **Syntax**

#### **Parameters**

| severity_level | Severity of the failure. Default: 'OVL_ERROR.                                                                                                                                                                                                                                                                           |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| min_cks        | Minimum number of clock edges <i>test_expr</i> must remain TRUE once it is sampled TRUE. The special case where <i>min_cks</i> is 0 turns off minimum checking (i.e., <i>test_expr</i> can transition from TRUE in the next clock cycle). Default: 1 (i.e., same as 0).                                                 |
| max_cks        | Maximum number of clock edges <i>test_expr</i> can remain TRUE once it is sampled TRUE. The special case where <i>max_cks</i> is 0 turns off maximum checking (i.e., <i>test_expr</i> can remain TRUE for any number of cycles). Default: 1 (i.e., <i>test_expr</i> must transition from TRUE in the next clock cycle). |
| property_type  | Property type. Default: 'OVL_ASSERT.                                                                                                                                                                                                                                                                                    |
| msg            | Error message printed when assertion fails. Default: "VIOLATION".                                                                                                                                                                                                                                                       |
| coverage_level | Coverage level. Default: 'OVL_COVER_ALL.                                                                                                                                                                                                                                                                                |

#### **Ports**

Clock event for the assertion. The checker samples on the rising edge of the clock.

test\_expr

Expression that should evaluate to TRUE for at least min\_cks cycles and at most max\_cks cycles after it is sampled TRUE.

# **Description**

The assert\_width assertion checker checks the single-bit expression *test\_expr* at each rising edge of *clk*. If the value of *test\_expr* is TRUE, the checker performs the following steps:

- 1. Unless it is disabled by setting *min\_cks* to 0, a minimum check is initiated. The check evaluates *test\_expr* at each subsequent rising edge of *clk*. If its value is not TRUE, the minimum check fails. Otherwise, after *min\_cks* -1 cycles transpire, the minimum check terminates.
- 2. Unless it is disabled by setting max\_cks to 0, a maximum check is initiated. The check evaluates test\_expr at each subsequent rising edge of clk. If its value does not transition from TRUE by the time max\_cks cycles transpire (from the start of checking), the maximum check fails.
- 3. The checker returns to checking *test\_expr* in the next cycle. In particular if *test\_expr* is TRUE, a new set of checks is initiated.

#### **Assertion Checks**

| MIN_CHECK         | The value of <i>test_expr</i> was held TRUE for less than <i>min_cks</i> cycles.                                                                                       |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MAX_CHECK         | The value of <i>test_expr</i> was held TRUE for more than <i>max_cks</i> cycles.                                                                                       |
| min_cks > max_cks | The $min\_cks$ parameter is greater than the $max\_cks$ parameter (and $max\_cks > 0$ ). Unless the violation is fatal, either the minimum or maximum check will fail. |

#### Implicit X/Z Checks

| test_expr contains | X | Expression value was X or Z. |
|--------------------|---|------------------------------|
| or Z               |   | 1                            |

#### **Cover Points**

| cover_test_expr_<br>asserts                          | BASIC — A check was initiated (i.e., <i>test_expr</i> was sampled TRUE).                            |
|------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| <pre>cover_test_expr_ asserted_for_min_cks</pre>     | CORNER — The expression $test\_expr$ was held TRUE for exactly $min\_cks$ cycles $(min\_cks > 0)$ . |
| <pre>cover_test_expr_<br/>asserted_for_max_cks</pre> | CORNER — The expression $test\_expr$ was held TRUE for exactly $max\_cks$ cycles $(max\_cks > 0)$ . |

### See also

| assert_change | assert_unchange |
|---------------|-----------------|
| assert time   |                 |

# **Example**

```
assert_width #(
   'OVL_ERROR,
                                                          // severity_level
                                                          // min_cks
   2,
   3,
                                                          // max_cks
   'OVL ASSERT,
                                                          // property_type
   "Error: invalid request",
                                                          // msg
   'OVL_COVER_ALL)
                                                          // coverage_level
   valid_request (
                                                          // clock
// reset
// test_expr
       clk,
       reset_n,
       req == 1);
Ensures req asserts for 2 or 3 cycles.
     reset_n
         req
                  MIN_CHECK Error: invalid request
                                                      MAX_CHECK Error: invalid request
```

# assert\_win\_change

Ensures that the value of a specified expression changes in a specified window between a start event and an end event.



# meters: Class:

el event-bounded assertion

# **Syntax**

```
assert_win_change
    [#(severity_level, width, property_type, msg, coverage_level)]
    instance_name (clk, reset_n, start_event, test_expr, end_event);
```

#### **Parameters**

| severity_level | Severity of the failure. Default: 'OVL_ERROR.                     |
|----------------|-------------------------------------------------------------------|
| width          | Width of the <i>test_expr</i> argument. Default: 1.               |
| property_type  | Property type. Default: 'OVL_ASSERT.                              |
| msg            | Error message printed when assertion fails. Default: "VIOLATION". |
| coverage_level | Coverage level. Default: 'OVL_COVER_ALL.                          |

#### **Ports**

| clk                  | Clock event for the assertion. The checker samples on the rising edge of the clock. |
|----------------------|-------------------------------------------------------------------------------------|
| reset_n              | Active low synchronous reset signal indicating completed initialization.            |
| start_event          | Expression that opens an event window.                                              |
| test_expr[width-1:0] | Expression that should change value in the event window                             |
| end_event            | Expression that closes an event window.                                             |

# **Description**

The assert\_win\_change assertion checker checks the expression *start\_event* at each rising edge of *clk* to determine if it should open an event window at the start of the next cycle. If *start\_event* is sampled TRUE, the checker evaluates *test\_expr*. At each subsequent rising edge of *clk*, the checker evaluates *end\_event* and re-evaluates *test\_expr*. If *end\_event* is TRUE, the checker closes the event window and if all sampled values of *test\_expr* equal its value at the start of the window, then the assertion fails. The checker returns to the state of monitoring *start\_event* at the next rising edge of *clk* after the event window is closed.

The checker is useful for ensuring proper changes in structures in various event windows. A typical use is to verify that synchronization logic responds after a stimulus (for example, bus transactions occurs without interrupts or write commands are not issued during read cycles). Another typical use is verifying a finite-state machine responds correctly in event windows.

#### **Assertion Checks**

ASSERT\_WIN\_CHANGE The *test\_expr* expression did not change value during an open event window.

# Implicit X/Z Checks

| test_expr contains X or Z   | Expression value contained X or Z bits. |
|-----------------------------|-----------------------------------------|
| start_event contains X or Z | Start event value was X or Z.           |
| end_event contains X or Z   | End event value was X or Z.             |

#### **Cover Points**

| cover_window_open  | BASIC — An event window opened ( <i>start_event</i> was TRUE).                       |
|--------------------|--------------------------------------------------------------------------------------|
| cover_window_close | BASIC — An event window closed ( <i>end_event</i> was TRUE in an open event window). |

#### See also

assert\_change assert\_win\_unchange assert\_time assert\_window assert\_unchange

# **Example**

```
assert_win_change #(
                                                       // severity_level
   'OVL_ERROR,
                                                       // width
   32,
   'OVL ASSERT,
                                                       // property_type
   "Error: read not synchronized",
                                                       // msq
   'OVL_COVER_ALL)
                                                       // coverage_level
   valid_sync_data_bus_rd (
                                                       // clock
       clk,
      reset_n,
                                                       // reset
                                                       // start_event
// test_expr
// end_event
      rd,
       data,
      rd_ack );
```

Ensures that data changes value in every data read window.



ASSERT\_WIN\_CHANGE Error: read not synchronized

# assert\_win\_unchange

Ensures that the value of a specified expression does not change in a specified window between a start event and an end event.



#### Class:

event-bounded assertion

# **Syntax**

```
assert_win_unchange
    [#(severity_level, width, property_type, msg, coverage_level)]
    instance_name (clk, reset_n, start_event, test_expr, end_event);
```

#### **Parameters**

| severity_level | Severity of the failure. Default: 'OVL_ERROR.                     |
|----------------|-------------------------------------------------------------------|
| width          | Width of the <i>test_expr</i> argument. Default: 1.               |
| property_type  | Property type. Default: 'OVL_ASSERT.                              |
| msg            | Error message printed when assertion fails. Default: "VIOLATION". |
| coverage_level | Coverage level. Default: 'OVL COVER ALL.                          |

#### **Ports**

| clk                  | Clock event for the assertion. The checker samples on the rising edge of the clock. |  |
|----------------------|-------------------------------------------------------------------------------------|--|
| reset_n              | Active low synchronous reset signal indicating completed initialization.            |  |
| start_event          | Expression that opens an event window.                                              |  |
| test_expr[width-1:0] | Expression that should not change value in the event window                         |  |
| end_event            | Expression that closes an event window.                                             |  |

# **Description**

The assert\_win\_unchange assertion checker checks the expression *start\_event* at each rising edge of *clk* to determine if it should open an event window at the start of the next cycle. If *start\_event* is sampled TRUE, the checker evaluates *test\_expr*. At each subsequent rising edge of *clk*, the checker evaluates end\_event and re-evaluates *test\_expr*. If a sampled value of *test\_expr* is changed from its value in the previous cycle, then the assertion fails. If *end\_event* is TRUE, the checker closes the event window and returns to the state of monitoring *start\_event* at the next rising edge of *clk*.

The checker is useful for ensuring certain variables and expressions do not change in various event windows. A typical use is to verify that synchronization logic responds after a stimulus (for example, bus transactions occurs without interrupts or write commands are not issued during read cycles). Another typical use is to verify that non-deterministic multiple-cycle operations with enabling conditions function properly with the same data.

#### **Assertion Checks**

ASSERT\_WIN\_UNCHANGE The *test\_expr* expression changed value during an open event window.

#### Implicit X/Z Checks

 $\begin{array}{ll} \text{test\_expr contains X} & \text{Expression value contained X or Z bits.} \\ \text{start\_event contains X} & \text{Start event value was X or Z.} \\ \text{or Z} & \text{end\_event contains X} & \text{End event value was X or Z.} \\ \text{or Z} & \text{or Z}. \end{array}$ 

#### **Cover Points**

cover\_window\_open

BASIC — An event window opened (start\_event was TRUE).

cover\_window\_close

BASIC — An event window closed (end\_event was TRUE in an open event window).

#### See also

assert\_change assert\_win\_change assert\_time assert\_window assert\_unchange

# **Example**

```
assert_win_unchange #(
   'OVL_ERROR,
                                                    // severity_level
   8,
                                                     // width
   'OVL ASSERT,
                                                    // property_type
   "Error: a changed during divide",
                                                    // msq
   'OVL_COVER_ALL)
                                                     // coverage_level
   valid_div_win_unchange_a (
      clk,
                                                     // clock
      reset_n,
                                                     // reset
                                                    // start_event
// test_expr
      start,
      done);
                                                    // end_event
```

Ensures that the a input to the divider remains unchanged while a divide operation is performed (i.e., in the window from start to done).



# assert\_window

Ensures that the value of a specified expression is TRUE in a specified window between a start event and an end event.



#### Parameters: severity\_level property\_type msg coverage\_level

#### **Class:**

event-bounded assertion

# **Syntax**

```
assert_window
   [#(severity_level, property_type, msg, coverage_level)]
   instance_name (clk, reset_n, start_event, test_expr, end_event);
```

#### **Parameters**

| severity_level | Severity of the failure. Default: 'OVL_ERROR.                     |
|----------------|-------------------------------------------------------------------|
| property_type  | Property type. Default: 'OVL_ASSERT.                              |
| msg            | Error message printed when assertion fails. Default: "VIOLATION". |
| coverage_level | Coverage level. Default: 'OVL_COVER_ALL.                          |

#### **Ports**

| clk         | Clock event for the assertion. The checker samples on the rising edge of the clock. |
|-------------|-------------------------------------------------------------------------------------|
| reset_n     | Active low synchronous reset signal indicating completed initialization.            |
| start_event | Expression that opens an event window.                                              |
| test_expr   | Expression that should be TRUE in the event window                                  |
| end_event   | Expression that closes an event window.                                             |

# **Description**

The assert\_window assertion checker checks the expression *start\_event* at each rising edge of *clk* to determine if it should open an event window at the start of the next cycle. If *start\_event* is sampled TRUE, at each subsequent rising edge of *clk*, the checker evaluates end\_event and *test\_expr*. If a sampled value of *test\_expr* is not TRUE, then the assertion fails. If *end\_event* is TRUE, the checker closes the event window and returns to the state of monitoring *start\_event* at the next rising edge of *clk*.

The checker is useful for ensuring proper changes in structures after various events. For example, it can be used to check that multiple-cycle operations with enabling conditions function properly with the same data. It can be used to check that single-cycle operations function correctly with data loaded at different cycles. It also can be used to verify synchronizing conditions that require date to be stable after an initial triggering event.

#### **Assertion Checks**

ASSERT\_WINDOW The *test\_expr* expression changed value during an open event window.

#### Implicit X/Z Checks

| test_expr contains X or Z   | Expression value was X or Z.  |
|-----------------------------|-------------------------------|
| start_event contains X or Z | Start event value was X or Z. |
| end_event contains X or Z   | End event value was X or Z.   |

#### **Cover Points**

| cover_window_open  | BASIC — A change check was initiated.                         |
|--------------------|---------------------------------------------------------------|
| cover_window_close | BASIC — A change check lasted the full <i>num_cks</i> cycles. |

#### See also

| assert_change   | assert_win_change   |
|-----------------|---------------------|
| assert_time     | assert_win_unchange |
| assert_unchange |                     |

# **Example**

```
assert_window #(
   'OVL_ERROR,
                                                      // severity_level
                                                      // property_type
// msg
   'OVL_ASSERT,
   "Error: write without grant",
   'OVL_COVER_ALL)
                                                      // coverage level
   valid_sync_data_bus_write (
      clk,
                                                      // clock
      reset_n,
                                                      // reset
      write,
                                                      // start_event
                                                      // test_expr
// end_event
      bus gnt,
      write_ack );
```

Ensures that the bus grant is not deasserted during a write cycle.



# assert\_zero\_one\_hot

Ensures that the value of a specified expression is zero or one-hot.



Parameters: severity\_level width property\_type msg coverage\_level Class:

single-cycle assertion

# **Syntax**

```
assert_zero_one_hot
    [#(severity_level, width, property_type, msg, coverage_level)]
    instance_name (clk, reset_n, test_expr);
```

#### **Parameters**

Severity\_level Severity of the failure. Default: 'OVL\_ERROR.

width Width of the test\_expr argument. Default: 32.

property\_type Property type. Default: 'OVL\_ASSERT.

Error message printed when assertion fails. Default: "VIOLATION".

coverage\_level Coverage level. Default: 'OVL\_COVER\_ALL.

#### **Ports**

Clock event for the assertion. The checker samples on the rising edge of the clock.

reset\_n

Active low synchronous reset signal indicating completed initialization.

test\_expr[width-1:0]

Expression that should evaluate to either 0 or a one-hot value on the rising clock edge.

# **Description**

The assert\_zero\_one\_hot assertion checker checks the expression *test\_expr* at each rising edge of *clk* to verify the expression evaluates to a one-hot value or is zero. A one-hot value has exactly one bit set to 1.

The checker is useful for verifying control circuits, circuit enabling logic and arbitration logic. For example, it can ensure that a finite-state machine with zero-one-cold encoding operates properly and has exactly one bit asserted high—or else is zero. In a datapath circuit the checker can ensure that the enabling conditions for a bus do not result in bus contention.

#### **Assertion Checks**

ASSERT\_ZERO\_ONE\_HOT Expression evaluated to a value with multiple bits set to 1.

#### Implicit X/Z Checks

 $\begin{array}{ll} \text{test\_expr contains } \textbf{X} & \text{Expression value contained } \textbf{X} \text{ or } \textbf{Z} \text{ bits.} \\ \text{or } \textbf{Z} \end{array}$ 

#### **Cover Points**

#### **Notes**

1. By default, the assert\_zero\_one\_hot assertion is optimistic and the assertion fails if <code>test\_expr</code> has multiple bits not set to 0 (i.e.equals 1, X, Z, etc.). However, if 'OVL\_XCHECK\_OFF is set, the assertion fails if and only if <code>test\_expr</code> has multiple bits that are 1.

#### See also

assert\_one\_cold assert\_one\_hot

# **Example**

```
assert_zero_one_hot #(
   'OVL_ERROR,
                                                        // severity_level
                                                        // width
   4,
   'OVL ASSERT,
                                                        // property_type
   "Error: sel not zero or one-hot",
                                                        // msq
   'OVL_COVER_ALL)
                                                        // coverage_level
   valid_sel_zero_one_hot (
                                                        // clock
       clk,
                                                        // reset
// test_expr
       reset_n,
       sel );
Ensures that sel is zero or one-hot at each rising edge of clk.
    reset_n
                                   0010 0011 0001
       sel
          XXXX 1000
                           0100
                                                           0100
                                                                       1000 0100
                     → test_expr contains X/Z value
                                                    ASSERT_ZERO_ONE_HOT
                                                    Error: sel not zero or one-hot
```

# **Global Defines**

| Type                   | DEFINE                          | Description                                                                                                                                                                            |  |
|------------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Language               | `OVL_VERILOG                    | (default) Creates assertion checkers defined in Verilog.                                                                                                                               |  |
|                        | `OVL_SVA                        | Creates assertion checkers defined in System Verilog.                                                                                                                                  |  |
|                        | `OVL_SVA_INTERFACE              | Ensures OVL assertion checkers can be instantiated in an SVA interface construct. Default: not defined.                                                                                |  |
|                        | `OVL_PSL                        | Creates assertion checkers defined in PSL. Default: not defined.                                                                                                                       |  |
| Synthesizable<br>Logic | 'OVL_SYNTHESIS_OFF              | Ensures OVL logic is synthesizable. Default: not defined.                                                                                                                              |  |
| Function               | 'OVL_ASSERT_ON                  | Activates assertion logic. Default: not defined.                                                                                                                                       |  |
|                        | 'OVL_COVER_ON                   | Activates coverage logic. Default: not defined.                                                                                                                                        |  |
| Reset                  | `OVL_GLOBAL_RESET= reset_signal | Overrides the <i>reset_n</i> port assignments of all assertion checkers with the specified global reset signal. Default: each checker's reset is specified by the <i>reset_n</i> port. |  |
| Reporting              | 'OVL_MAX_REPORT_ERROR           | Discontinues reporting a checker's assertion violations if the number of times the checker has reported one or more violations reaches this limit. Default: unlimited reporting.       |  |
|                        | 'OVL_MAX_REPORT_COVER_<br>POINT | Discontinues reporting a checker's cover points if the number of times the checker has reported one or more cover points reaches this limit.Default: unlimited reporting.              |  |

| Type                   | DEFINE                              | Description                                                                                                                                          |
|------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
|                        | `OVL_INIT_MSG                       | Reports configuration information for each checker when it is instantiated at the start of simulation. Default: no initialization messages reported. |
|                        | 'OVL_END_OF_SIMULATION = eos_signal | Performs quiescent state checking at end of simulation when the <i>eos_signal</i> asserts. Default: not defined.                                     |
| Fatal Error<br>Runtime | `OVL_RUNTIME_AFTER_<br>FATAL        | Number of time units from a fatal error to end of simulation. Default: 100.                                                                          |
| X/Z Values             | 'OVL_IMPLICIT_XCHECK_<br>OFF        | Turns off implicit X/Z checks. Default: not defined.                                                                                                 |
|                        | 'OVL_XCHECK_OFF                     | Turns off all X/Z checks. Default: not defined.                                                                                                      |

#### **Internal Global Defines**

The following global variables are for internal use and the user should not redefine them:

<sup>&#</sup>x27;endmodule

<sup>`</sup>module

<sup>&#</sup>x27;OVL\_RESET\_SIGNAL
'OVL\_SHARED\_CODE
'OVL\_STD\_DEFINES\_H
'OVL\_VERSION

# **Defines Common to All Assertions**

| Parameter          | DEFINE               | Description                                                                                                                                                 |
|--------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| severity_<br>level | `OVL_FATAL           | Runtime fatal error.                                                                                                                                        |
|                    | 'OVL_ERROR           | (default) Runtime error.                                                                                                                                    |
|                    | 'OVL_WARNING         | Runtime Warning.                                                                                                                                            |
|                    | 'OVL_INFO            | Assertion failure has no specific severity.                                                                                                                 |
| property_type      | `OVL_ASSERT          | (default) All the assertion checker's checks are asserts.                                                                                                   |
|                    | 'OVL_ASSUME          | All the assertion checker's checks are assumes.                                                                                                             |
|                    | 'OVL_IGNORE          | All the assertion checker's checks are ignored.                                                                                                             |
| coverage_<br>level | 'OVL_COVER_ALL       | (default) Includes coverage logic for all of the checker's cover points if 'OVL_COVER_ON is defined.                                                        |
|                    | OVL_COVER_NONE       | Excludes coverage logic for all of the checker's cover points.                                                                                              |
|                    | `OVL_COVER_SANITY    | Includes coverage logic for the checker's SANITY cover points if 'OVL_COVER_ON is defined. Can be bitwise-ORed with 'OVL_COVER_BASIC and 'OVL_COVER_CORNER. |
|                    | 'OVL_COVER_BASIC     | Includes coverage logic for the checker's BASIC cover points if 'OVL_COVER_ON is defined. Can be bitwise-ORed with 'OVL_COVER_SANITY and 'OVL_COVER_CORNER. |
|                    | OVL_COVER_CORNER     | Includes coverage logic for the checker's CORNER cover points if 'OVL_COVER_ON is defined. Can be bitwise-ORed with 'OVL_COVER_SANITY and 'OVL_COVER_BASIC. |
|                    | 'OVL_COVER_STATISTIC | Reserved for future use.                                                                                                                                    |

# **Defines for Specific Assertions**

| Danamatan               | Chaolzona                                                       | DEFINE                           | Decarintion                                                         |
|-------------------------|-----------------------------------------------------------------|----------------------------------|---------------------------------------------------------------------|
| Parameter               | Checkers                                                        | DEFINE                           | Description                                                         |
| action_on_<br>new_start | assert_change<br>assert_frame<br>assert_time<br>assert_unchange | `OVL_IGNORE_NEW_START            | (default) Ignore new start events.                                  |
|                         |                                                                 | `OVL_RESET_ON_NEW_<br>START      | Restart check on new start events.                                  |
|                         |                                                                 | 'OVL_ERROR_ON_NEW_<br>START      | Assert fail on new start events.                                    |
| edge_type               | assert_always_<br>on_edge                                       | 'OVL_NOEDGE                      | (default) Always initiate check.                                    |
|                         |                                                                 | 'OVL_POSEDGE                     | Initiate check on rising edge of sampling event.                    |
|                         |                                                                 | 'OVL_NEGEDGE                     | Initiate check on falling edge of sampling event.                   |
|                         |                                                                 | 'OVL_ANYEDGE                     | Initiate check on both edges of sampling event.                     |
| necessary_<br>condition | assert_cycle_<br>sequence                                       | `OVL_TRIGGER_ON_MOST_<br>PIPE    | (default) Necessary condition is full sequence. Pipelining enabled. |
|                         |                                                                 | 'OVL_TRIGGER_ON_FIRST_<br>PIPE   | Necessary condition is first in sequence. Pipelining enabled.       |
|                         |                                                                 | 'OVL_TRIGGER_ON_FIRST_<br>NOPIPE | Necessary condition is first in sequence. Pipelining disabled.      |
| inactive                | assert_one_cold                                                 | 'OVL_ALL_ZEROS                   | Inactive state is all 0's.                                          |
|                         |                                                                 | 'OVL_ALL_ONES                    | Inactive state is all 1's.                                          |
|                         |                                                                 | ONT_ONE_COLD                     | (default) No inactive state.                                        |

# **OVL Backward Compatibility**

#### V1.8

In V1.8, aside from bug fixes, all functionality is backward compatible.

### V1.7

In V1.7, implicit X/Z checking was implemented. Implicit X/Z checks were added to many checkers, so additional assertion violations might be generated. Also, cover point typing (SANITY, BASIC and COVER types) was implemented which allows for finer-grained control over cover point data collection. Finally, the 'OVL\_RUNTIME\_AFTER\_FATAL global variable was added to allow modification of the runtime period from a fatal error to end of simulation (which was previously fixed at 100 time units).

Aside from bug fixes, all other functionality is backward compatible.

### V1.6

In V1.6, aside from bug fixes, all functionality is backward compatible.

# V1.5

In V1.5, PSL versions of checkers were added. The 'OVL\_IGNORE property\_type value was added. Aside from bug fixes, all functionality is backward compatible.

# V1.1

In V1.1, a typo was corrected in the port list of the assert\_implication checker type. The port name *antecendent\_expr* was changed to *antecedent\_expr*.

# **V1.0**

Backward compatibility with the non-standard OVL library is important and no changes were made for the V1.0 release in the following areas: naming of module names, naming of port names and to the extent possible the existing Verilog use model.

The name of the *options* parameter was changed to *property\_type*. The only checker type that is not backward compatible in this respect is the assert\_fifo\_index checker.

#### assert\_change and assert\_unchange

In previous OVL versions, the window for these checkers closed when an assertion violation was detected, which in effect made the durations of these windows variable. In V1.0, these assertion checkers were recoded to use windows of fixed length (*num\_cks* cycles).

#### assert fifo index

In previous OVL versions, the assert\_fifo\_index checker used the second bit of the *option* parameter to prohibit simultaneous pushes-pops in the same cycle. In V1.0, the *property\_type* parameter is compatible with the first bit of previous *options* parameter. But, the second bit (if defined) is ignored. To enable the check for simultaneous pushes-pops, use the *simultaneous\_push\_pop* parameter (at the end of the parameter list).