# **Runtime ZeBu-Server Training** THE FASTEST VERIFICATION

## Agenda

- Selecting signal probes
- Introduction to zRun
- Runtime control file



#### Selecting signal probes

- Dynamic probes and simulated combinational signals are chosen after compilation, at runtime
- They must be "selected" using a ZeBu software utility:
  - Dynamic probes can be selected using zSelectProbes
  - Simulated combinational signals must be selected using zSelectSignals
- Both tools work the same way
  - Except that zSelectSignals requires a database generated using zFAST with appropriate synthesis option
    - Set the accessibility level in the zFAST tab of zCui to "Keep all Registers and Simulate Combinational Signals"
  - Other than that, they both have similar command line and graphical user interfaces, use model is the same

#### Selecting signal probes

Type either:
 zSelectProbes -p zcui.work/zebu.work
 zSelectSignals -p zcui.work/zebu.work





#### Selecting signal probes

#### Use model is:

- Select dynamic probes (or simulated combinational signals) using the instance/signal browser
- Save the database (click the save icon)
- Select the wrapper language (Verilog, VHDL, C++, C or SystemC)
- Generate the wrapper
- Run emulation



## Agenda

- Selecting signal probes
- Introduction to zRun
- Runtime control file



#### Runtime Introduction

- Runtime is the phase in which the design is loaded onto the ZeBu-System FPGA and emulation is run
- Runtime has many modes
  - HDL co-simulation
  - C/C++ co-simulation
  - Transactional emulation
  - Synthesizable testbench
  - In Circuit Emulation
- Design must be compiled for the appropriate mode
- In most cases a testbench is used to stimulate and control the design
- A runtime control and debug utility is provided: zRun

## Runtime zRun introduction

- zRun is a TCL/TK application
- It can be completely scripted and/or allows user graphic interaction
- The GUI can be user-defined
- zRun provides many debug and control features
- Emulation can, in most cases, run without zRun but debug will be less interactive



# Runtime zRun introduction

• To launch zRun, type:

zRun [-testbench <testbench command>] [-zebu.work <path to runtime database>]

This will bring the following window:



eve

## Runtime zRun introduction

- Once the design is loaded, zRun show these panels:
- Note: the presence of a panel may depend on the presence of a feature in the design



Logic analyzer control panel

Memory control panel

#### Runtime Run Control panel





## Runtime Logic Analyzer Control panel

Select which trigger will stop the clock and/or start the trace memory





## Runtime Memory Control panel





#### Runtime Memory editor windows





# Runtime Trace Panel







# Runtime Signal Hierarchy Browser and Monitor panels



## Runtime Write Signals panel





#### Runtime Flexible Local Probes panel



- In this lab you will learn how to use zRun by practicing most menus and buttons
- But first you need to compile the design



```
Trainee/lab1
 -- dut
   `-- verilog
        |-- adder.v
         -- counter.v
        `-- dut.v
 -- zRun
    |-- project.zpf
    -- testbench
        `-- testbench.cc
     -- zebu.run
      `-- Makefile
    `-- zebu.src
        `-- test.dve
```



- Go into the zRun directory and load the project.zpf file into zCui:
   zCui -p project.zpf
- Select the target hardware configuration file
  - Left-click on the "Back-End : default" property
  - Open the file browser and select the appropriate target hardware configuration file for your ZeBu system
- Set the job scheduling preferences
  - Left-click on the "Job Scheduling" property
  - Fill the form in accordance with your network configuration
- Save the project
- Launch the compilation
- Once finished exit zCui

eve

 Go into the zebu.run directory and build the testbench executable:

```
cd zebu.run make
```

• Then launch zRun and the testbench: zRun -testbench ./testbench



- Click on "Open"
- Run full co-simulation
  - Click on "Free"
  - Check that the clock counter is at 10,000,005
- Click on "Restart"



- Click on "Monitor"
- Check "show not selected probes"
- Double-click "dut", select all signals from "clock" to "resetn"
- Click on "View"
- Click about 10 times on "Step" to run step-by-step, see how monitored values are changing
- Click on "Free" then on "Update" and see how monitored values are updated while the design is running
- Click on "Restart"



- Make sure signals are still visible in the monitor window
  - Only these signals are dumped
- Select "clock" as dump clock
- Click on "Start Dump"
- Click on "Free", wait for about 10,000 cycles and click on "Stop"
- Then click on "Stop Dump" and then on "Close"
- Look at the monitor.vcd file in your favorite waveform viewer
- Click on "Restart"



- Click on "Select LA > Trace on Trig > tgram"
- In the "tgram expression" window, type the following expression:
  - dut.count1.cnt[31:0] == 32 'hbabe0100
  - Click on "Ok"
- Click on "Trace Enabled" to switch it off
- Set the "Trace Memory Usage" to zero
- Select "clock" as trace clock (clock group named "myGroup")
- Click on "Start Trace" to switch it on
- Click on "Free"
- Click on "Stop" when trace capture is completed
- Click on "Trace Enabled" to switch it off
- Click on "Trace Dump"
- Look at the trace.vcd file in your favorite waveform viewer
- Click on "Restart"



- Click on Flex Probes
- Select "thegroup" from the "Disabled groups" panel
- Click on the single right arrow button to enable the group
- Select the posedge of "clock" as the sampling clock
- Click on "Start Dump"
- Click on "Free", then on "Stop" when the counter reaches 10,000,005
- Click on "Stop Dump"
- Click on "Close/Modify"
- Click on "Generate"
- Look at the flp.vcd file in your favorite waveform viewer
- Click on "Exit"

eve

## Agenda

- Selecting signal probes
- Introduction to zRun
- Runtime control file



#### Runtime Runtime Configuration (designFeatures)

- If a file called designFeatures is present in the current runtime directory, it will be used to setup all kinds of runtime configurable options:
  - Setting primary clock ratios and phase relationship
  - Setting emulation frequency
  - Initializing memories at time 0 from files
- Check out designFeatures.help file for detailed syntax



# Runtime designFeatures: Primary clocks

- Each primary clock (driven by a zceiClockPort in the DVE) can be defined as:
  - Controlled
     The clock is generated by the ZeBu clock generator and has guaranteed phase and ratio with respect to other primary clocks
  - Free-running
     The clock is generated by the ZeBu clock generator at a fixed frequency
  - In-Situ
     The clock is driven from an external target, you can't specify a frequency



# Runtime designFeatures: Controlled clocks

```
$U0.M0.my_clock.Mode = "controlled";
$U0.M0.my_clock.Waveform = "_-";
$U0.M0.my_clock.VirtualFrequency = 366; # 366 MHz virtual
$U0.M0.my_clock.GroupName = "corePLL";
```



# Runtime designFeatures: Controlled clocks

```
$U0.M0.clock1.Mode = "controlled";
$U0.M0.clock1.GroupName = "Group1";
$U0.M0.clock1.Waveform = "_-";
$U0.M0.clock1.VirtualFrequency = 100;
$U0.M0.clock2.Mode = "controlled";
$U0.M0.clock2.GroupName = "Group1";
$U0.M0.clock2.Waveform = "__-";
$U0.M0.clock2.VirtualFrequency = 50;
```

- 100/50 = 2, clock1 is twice faster than clock2
- The clocks belonging to the same group run together



# Runtime designFeatures: Free-running clocks

```
$U0.M0.my_clock.Mode = "free-running";
$U0.M0.my_clock.Frequency = 5000; # 5 MHz real
```



# Runtime designFeatures: In-situ clocks

\$U0.M0.my\_clock.Mode = "in-situ";



# Runtime designFeatures: emulation frequency

- driverClock is the key frequency that determines the actual emulation speed of controlled clocks
  - At every cycle of driverClock, the next edge of the controlled clocks is generated
  - In simple cases, this means that the real DUT clock frequency is half the driverClock frequency

\$driverClk.Frequency = 4000; # 4 MHz



# Runtime designFeatures: zDelay

- zDelay is the amount of time during which the data path is frozen to let the clock tree propagate
  - Delay is expressed in real time (ns)

```
$zClockSkewTime = 400; # 400 ns
```

 Delay cannot be larger than period of driverClock, or design will not be functional



#### Runtime designFeatures: Filter delay

- The filter time is the amount of time necessairy to let the clock tree propagate
  - Delay is expressed in real time (ns)

```
$zClockFilterTime=200; # 200 ns
```

- Delay cannot be larger than zClockSkewTime, else the design will not be functional
- Used only in filter glitch mode



# Runtime designFeatures: Initializing memories

- All BRAMs and ZRMs can be initialized at time 0:
  - designFeatures:

```
$memoryInitDB = "memory.init";
```

- memory.init:

```
top.sram.mem0 ./images/mem0.hex
top.sram.mem1 ./images/mem1.hex
top.cpu.icache ./caches/zero.hex
```

