

## **Computer Electronics**

Lecture 7: Digital Circuits using Verilog and IOb-Lib



## Modular circuit design



05-01-2023

SEC: DEEC/Instituto Superior Técnico



### **IOb-lib:** module interface

```
module my_module (
   `INPUT(X, 8), //declare 8-bit input
   `INPUT(Y, 8),
   OUTPUT(Z, 16) //declare 16-bit output
   `INOUT(F, 32) //declare 32-bit bidirectional port
 <module body>
endmodule
```

05-01-2023

SEC: DEEC/Instituto Superior Técnico



## **Instantiate sub-components**

```
module my module
//module ports
);
 my_submodule comp0
   .X(A),
   .Y(B),
   .Z (C),
   .F (D)
```

#### my\_module



endmodule



#### Wires and variables

- Circuits are blocks connected by wires that carry digital signals (0 or 1)
- So we need to declare and use wires
- Verilog describes two types of wires:
  - Type *wire:* used for connections and assign statements
  - Type *reg*: user for operation results within *always* and *initial* processes
- Using IOb Verilog macros:
  - Type wire: `IOB\_WIRE(NAME, WIDTH)
  - Type reg: `IOB\_VAR(NAME, WIDTH)
- Signed versions:
  - Type wire: `IOB\_WIRE\_SIGNED(NAME, WIDTH)
  - Type reg: `IOB\_VAR\_SIGNED(NAME, WIDTH)



# Typical module: combinatorial circuit plus register





## **IOb-lib: registers!**





### **IOb-lib: registers**

- IOb-lib users are not allowed to describe registers in Verilog (allowing tools to infer them)
- IOb-lib users must instantiate the iob\_reg component



## The iob\_reg module

```
`timescale 1ns / 1ps
module iob reg
 #(
  parameter DATA W = 0,
  parameter RST VAL = 0
  input
                  clk,
  input
                  arst.
  input
                  rst,
  input
                  en,
  input [DATA W-1:0]
                        data in.
  output reg [DATA W-1:0] data out
 //prevent width mismatch
 localparam [DATA W-1:0] RST VAL INT = RST VAL;
 always @(posedge clk, posedge arst) begin
   if (arst) begin
     data out <= RST VAL INT;
   end else if (rst) begin
     data out <= RST VAL INT;
   end else if (en) begin
     data out <= data in;
   end
 end
```

Exercise: instantiate a register



### **IOb-lib:** combinatorial circuits





#### **Combinatorial blocks**

```
module my_module
//interface signals
 `IOB_VAR(zv,10);
 `IOB_VAR(yv,10);
 `IOB COMB begin
   //insert C-like expressions here: examples
   zv = s? X: Y:
   yv = a*(b+c);
 end
`IOB VAR2WIRE(zv, z)
`IOB VAR2WIRE(yv, y)
endmodule
  WARNING: make sure you have
```

WARNING: make sure you have no feedback loops

`IOB\_COMB is defined in iob\_lib.vh: `define IOB\_COMB always @\*

What is always @\*?

The verilog explanation is cumbersome

The **iob-lib** explanation is trivial:

- 1) `IOB\_COMB describes a combinatorial block
- 2) LHS are computed variables using wires and other variables
- 3) RHS are inputs: wires or other variables
- 4) computed variables need to be converted to wires to be used for interconnection



#### **Order of statements**

- In Verilog the order of statements is irrelevant since we are merely listing components
- However:
  - Signal declarations must precede their use
  - Inside a combinatorial block, the order of statements is important because it is *described procedurally*
  - Only the variables computed in a combinatorial block matters and this computation may be affected by the order of statements



# Combinatorial block: if statements

```
module my_module
//interface signals
);
 `IOB_VAR(zv,10);
 `IOB_COMB begin
 if (s)
    zv = x;
 else
    zv = y;
 end
`IOB_VAR2WIRE(zv, z)
endmodule
```

```
module my_module
//interface signals
);
 `IOB_VAR(zv,10);
 `IOB COMB begin
 zv = y;
 if (s)
    zv = x;
 end
`IOB_VAR2WIRE(zv, z)
endmodule
```



## **TÉCNICO**LISBOA Combinatorial block: for loops

```
module my_module
//interface signals
);
 integer i;
 `IOB_VAR(c,9);
 `IOB_VAR(s,8);
 `IOB_COMB begin
 for (i=0; I<N; i=i+1)
    s[i] = a[i] ^b[i] ^c[i];
    c[i+1] = a[i]&b[i] | (c[i] & (a[i] ^b[i]));
 end
`IOB_VAR2WIRE(y, s)
`IOB_VAR2WIRE(co, c[8])
endmodule
```