## **EENG-331** Lab 5:

#### **SPICE Netlist Simulation**

### 1 Prelab

#### 1.1 Common Source Amplifier With Resistor Biasing and Passive Load

Prior to the lab, each team member designed a Common Source Stage with resistor divider biasing and resistor load, for  $A_v = 10$ , 5mW power budget,  $V_{ov} = 100mV$ ,  $k_p = \frac{100\mu A}{V^2}$ ,  $V_{dd} = 5V$ ,  $\lambda = 0$ , and  $V_{th} = 0.5V$ . Additionally, it was assumed that an "investment" of 10% of the power budget on setting the gate voltage was intended. Finally, we assumed that  $L = 10\mu m$  is the smallest allowable value for the design. The hand-calculations for this amplifier design can be seen in Figure(1). The resulting design has values as follows:

$$P_{\text{ower consumed by }I_d} = 90\% \cdot 5mW \qquad = 4.5mW \qquad (1)$$

$$I_d = \frac{4.5mW}{5v} \qquad = 0.9mA \qquad (2)$$

$$I_d = 0.9mA = \frac{1}{2}k_p \frac{W}{L}V_{ov}^2 \rightarrow \frac{W}{L} \qquad = \frac{18000\mu}{10\mu} = 1800 \qquad (3)$$

$$g_m = \frac{2I_d}{V_{ov}} \qquad = 18mS \qquad (4)$$

$$A_v = -g_m R_d \rightarrow |A_v| = g_m R_d \rightarrow R_d \qquad = 556\Omega \qquad (5)$$

$$V_{g,dc} = V_{th} + V_{ov} \qquad = 0.6v \qquad (6)$$

$$I_{\text{gate voltage divider}} = \frac{10\% \cdot 5mW}{5v} \qquad = 0.1mA \qquad (7)$$

$$R_2 = \frac{0.6V}{0.1mA} \qquad = 6k\Omega \qquad (8)$$

$$R_1 = \frac{5V - 0.6V}{0.1mA} \qquad = 44k\Omega \qquad (9)$$

#### 1.2 Common Source Amplifier With Self-Biasing, Active Load

Additionally, a CS stage was designed using a current source for the load, and the self-biasing method for setting the gate voltage. This stage follows all the same constraints as the previous section.

Regarding  $I_d$ , the instructions say to use the same  $I_d$  as the previous stage. This would be only 0.9mA, and also did not seem to be in alignment with email communications received about the lab calculations. We instead chose to interpret this as "Use the same power budget", which results in  $I_d = 1mA$ , and is consistent with the other communications received.

Before presenting the calculations, know that an oversight was made on the gain of the stage initially, but quickly corrected after the start time of the lab. Since the prelab was due at the start of the lab, we

present the initial flawed calculations in the scan of the prelab, but the correct calculations in this lab report. The flawed calculations can be seen in Figure (2).

The mistake made was to take the gain equation for CS w/ active load,  $A_v = g_m r_o$ , and use it with  $\lambda = 0$ , but mistakenly behave as if  $r_o = 1$  in that case, which gave  $A_v = g_m$ , suggesting a need for a very large  $g_m$ . It is believed that a contributing factor to the mistake was the nonsensical correct result:  $r_o = \infty$ , which is fine, but  $A_v = g_m \cdot \infty = \infty$ , which would make it impossible to meet the  $A_v = 10$  constraint.

The calculations for this stage are much more simple. Self-biasing will set  $V_g$ . We simply need to choose  $\frac{W}{L}$  such that  $V_{ov} = 0.1$ , to match the constraint. We take Equation(3), and recalculate  $\frac{W}{L}$  for  $I_d = 1mA$ , returning Equation(10).

$$I_d = 1mA = \frac{1}{2}k_p \frac{W}{L}V_{ov}^2 \to \frac{W}{L} = \frac{20000\mu}{10\mu} = 2000$$
 (10)

The choice of  $R_g$  is arbitrary, but it is worth noting that  $R_g$  results in coupling between  $V_{in}$  and  $V_{out}$ . Since a CS stage is an inverting amplifier, this makes the coupling a negative feedback to the input, degrading our overall gain. In our simulations we are using a voltage source with no series resistance for  $V_{in}$ ; as a result this effect is not seen except as an interaction with the input coupling capacitor, which we can suppress by making the capacitor arbitrarily large.



Figure 1: Prelab Calculations for CS amplifier with resistor load & biasing



Figure 2: Mistaken Prelab Calculations for CS amplifier w/ active load and self-biasing

# Contents

| 1               | $\mathbf{Pre}$    | lab                                                                           | 1 |  |
|-----------------|-------------------|-------------------------------------------------------------------------------|---|--|
|                 | 1.1               | Common Source Amplifier With Resistor Biasing and Passive Load                | 1 |  |
|                 | 1.2               | Common Source Amplifier With Self-Biasing, Active Load                        | 1 |  |
| Ta              | Table Of Contents |                                                                               |   |  |
| List of Figures |                   |                                                                               |   |  |
|                 | 1                 | Prelab Calculations for CS amplifier with resistor load & biasing             | 3 |  |
|                 | 2                 | Mistaken Prelab Calculations for CS amplifier w/ active load and self-biasing | 4 |  |